Statistics
| Branch: | Revision:

root / hw / lsi53c895a.c @ b068d6a7

History | View | Annotate | Download (51.9 kB)

1 5fafdf24 ths
/*
2 7d8406be pbrook
 * QEMU LSI53C895A SCSI Host Bus Adapter emulation
3 7d8406be pbrook
 *
4 7d8406be pbrook
 * Copyright (c) 2006 CodeSourcery.
5 7d8406be pbrook
 * Written by Paul Brook
6 7d8406be pbrook
 *
7 7d8406be pbrook
 * This code is licenced under the LGPL.
8 7d8406be pbrook
 */
9 7d8406be pbrook
10 7d8406be pbrook
/* ??? Need to check if the {read,write}[wl] routines work properly on
11 7d8406be pbrook
   big-endian targets.  */
12 7d8406be pbrook
13 7d8406be pbrook
#include "vl.h"
14 7d8406be pbrook
15 7d8406be pbrook
//#define DEBUG_LSI
16 7d8406be pbrook
//#define DEBUG_LSI_REG
17 7d8406be pbrook
18 7d8406be pbrook
#ifdef DEBUG_LSI
19 7d8406be pbrook
#define DPRINTF(fmt, args...) \
20 7d8406be pbrook
do { printf("lsi_scsi: " fmt , ##args); } while (0)
21 7d8406be pbrook
#define BADF(fmt, args...) \
22 a917d384 pbrook
do { fprintf(stderr, "lsi_scsi: error: " fmt , ##args); exit(1);} while (0)
23 7d8406be pbrook
#else
24 7d8406be pbrook
#define DPRINTF(fmt, args...) do {} while(0)
25 7d8406be pbrook
#define BADF(fmt, args...) \
26 a917d384 pbrook
do { fprintf(stderr, "lsi_scsi: error: " fmt , ##args);} while (0)
27 7d8406be pbrook
#endif
28 7d8406be pbrook
29 7d8406be pbrook
#define LSI_SCNTL0_TRG    0x01
30 7d8406be pbrook
#define LSI_SCNTL0_AAP    0x02
31 7d8406be pbrook
#define LSI_SCNTL0_EPC    0x08
32 7d8406be pbrook
#define LSI_SCNTL0_WATN   0x10
33 7d8406be pbrook
#define LSI_SCNTL0_START  0x20
34 7d8406be pbrook
35 7d8406be pbrook
#define LSI_SCNTL1_SST    0x01
36 7d8406be pbrook
#define LSI_SCNTL1_IARB   0x02
37 7d8406be pbrook
#define LSI_SCNTL1_AESP   0x04
38 7d8406be pbrook
#define LSI_SCNTL1_RST    0x08
39 7d8406be pbrook
#define LSI_SCNTL1_CON    0x10
40 7d8406be pbrook
#define LSI_SCNTL1_DHP    0x20
41 7d8406be pbrook
#define LSI_SCNTL1_ADB    0x40
42 7d8406be pbrook
#define LSI_SCNTL1_EXC    0x80
43 7d8406be pbrook
44 7d8406be pbrook
#define LSI_SCNTL2_WSR    0x01
45 7d8406be pbrook
#define LSI_SCNTL2_VUE0   0x02
46 7d8406be pbrook
#define LSI_SCNTL2_VUE1   0x04
47 7d8406be pbrook
#define LSI_SCNTL2_WSS    0x08
48 7d8406be pbrook
#define LSI_SCNTL2_SLPHBEN 0x10
49 7d8406be pbrook
#define LSI_SCNTL2_SLPMD  0x20
50 7d8406be pbrook
#define LSI_SCNTL2_CHM    0x40
51 7d8406be pbrook
#define LSI_SCNTL2_SDU    0x80
52 7d8406be pbrook
53 7d8406be pbrook
#define LSI_ISTAT0_DIP    0x01
54 7d8406be pbrook
#define LSI_ISTAT0_SIP    0x02
55 7d8406be pbrook
#define LSI_ISTAT0_INTF   0x04
56 7d8406be pbrook
#define LSI_ISTAT0_CON    0x08
57 7d8406be pbrook
#define LSI_ISTAT0_SEM    0x10
58 7d8406be pbrook
#define LSI_ISTAT0_SIGP   0x20
59 7d8406be pbrook
#define LSI_ISTAT0_SRST   0x40
60 7d8406be pbrook
#define LSI_ISTAT0_ABRT   0x80
61 7d8406be pbrook
62 7d8406be pbrook
#define LSI_ISTAT1_SI     0x01
63 7d8406be pbrook
#define LSI_ISTAT1_SRUN   0x02
64 7d8406be pbrook
#define LSI_ISTAT1_FLSH   0x04
65 7d8406be pbrook
66 7d8406be pbrook
#define LSI_SSTAT0_SDP0   0x01
67 7d8406be pbrook
#define LSI_SSTAT0_RST    0x02
68 7d8406be pbrook
#define LSI_SSTAT0_WOA    0x04
69 7d8406be pbrook
#define LSI_SSTAT0_LOA    0x08
70 7d8406be pbrook
#define LSI_SSTAT0_AIP    0x10
71 7d8406be pbrook
#define LSI_SSTAT0_OLF    0x20
72 7d8406be pbrook
#define LSI_SSTAT0_ORF    0x40
73 7d8406be pbrook
#define LSI_SSTAT0_ILF    0x80
74 7d8406be pbrook
75 7d8406be pbrook
#define LSI_SIST0_PAR     0x01
76 7d8406be pbrook
#define LSI_SIST0_RST     0x02
77 7d8406be pbrook
#define LSI_SIST0_UDC     0x04
78 7d8406be pbrook
#define LSI_SIST0_SGE     0x08
79 7d8406be pbrook
#define LSI_SIST0_RSL     0x10
80 7d8406be pbrook
#define LSI_SIST0_SEL     0x20
81 7d8406be pbrook
#define LSI_SIST0_CMP     0x40
82 7d8406be pbrook
#define LSI_SIST0_MA      0x80
83 7d8406be pbrook
84 7d8406be pbrook
#define LSI_SIST1_HTH     0x01
85 7d8406be pbrook
#define LSI_SIST1_GEN     0x02
86 7d8406be pbrook
#define LSI_SIST1_STO     0x04
87 7d8406be pbrook
#define LSI_SIST1_SBMC    0x10
88 7d8406be pbrook
89 7d8406be pbrook
#define LSI_SOCL_IO       0x01
90 7d8406be pbrook
#define LSI_SOCL_CD       0x02
91 7d8406be pbrook
#define LSI_SOCL_MSG      0x04
92 7d8406be pbrook
#define LSI_SOCL_ATN      0x08
93 7d8406be pbrook
#define LSI_SOCL_SEL      0x10
94 7d8406be pbrook
#define LSI_SOCL_BSY      0x20
95 7d8406be pbrook
#define LSI_SOCL_ACK      0x40
96 7d8406be pbrook
#define LSI_SOCL_REQ      0x80
97 7d8406be pbrook
98 7d8406be pbrook
#define LSI_DSTAT_IID     0x01
99 7d8406be pbrook
#define LSI_DSTAT_SIR     0x04
100 7d8406be pbrook
#define LSI_DSTAT_SSI     0x08
101 7d8406be pbrook
#define LSI_DSTAT_ABRT    0x10
102 7d8406be pbrook
#define LSI_DSTAT_BF      0x20
103 7d8406be pbrook
#define LSI_DSTAT_MDPE    0x40
104 7d8406be pbrook
#define LSI_DSTAT_DFE     0x80
105 7d8406be pbrook
106 7d8406be pbrook
#define LSI_DCNTL_COM     0x01
107 7d8406be pbrook
#define LSI_DCNTL_IRQD    0x02
108 7d8406be pbrook
#define LSI_DCNTL_STD     0x04
109 7d8406be pbrook
#define LSI_DCNTL_IRQM    0x08
110 7d8406be pbrook
#define LSI_DCNTL_SSM     0x10
111 7d8406be pbrook
#define LSI_DCNTL_PFEN    0x20
112 7d8406be pbrook
#define LSI_DCNTL_PFF     0x40
113 7d8406be pbrook
#define LSI_DCNTL_CLSE    0x80
114 7d8406be pbrook
115 7d8406be pbrook
#define LSI_DMODE_MAN     0x01
116 7d8406be pbrook
#define LSI_DMODE_BOF     0x02
117 7d8406be pbrook
#define LSI_DMODE_ERMP    0x04
118 7d8406be pbrook
#define LSI_DMODE_ERL     0x08
119 7d8406be pbrook
#define LSI_DMODE_DIOM    0x10
120 7d8406be pbrook
#define LSI_DMODE_SIOM    0x20
121 7d8406be pbrook
122 7d8406be pbrook
#define LSI_CTEST2_DACK   0x01
123 7d8406be pbrook
#define LSI_CTEST2_DREQ   0x02
124 7d8406be pbrook
#define LSI_CTEST2_TEOP   0x04
125 7d8406be pbrook
#define LSI_CTEST2_PCICIE 0x08
126 7d8406be pbrook
#define LSI_CTEST2_CM     0x10
127 7d8406be pbrook
#define LSI_CTEST2_CIO    0x20
128 7d8406be pbrook
#define LSI_CTEST2_SIGP   0x40
129 7d8406be pbrook
#define LSI_CTEST2_DDIR   0x80
130 7d8406be pbrook
131 7d8406be pbrook
#define LSI_CTEST5_BL2    0x04
132 7d8406be pbrook
#define LSI_CTEST5_DDIR   0x08
133 7d8406be pbrook
#define LSI_CTEST5_MASR   0x10
134 7d8406be pbrook
#define LSI_CTEST5_DFSN   0x20
135 7d8406be pbrook
#define LSI_CTEST5_BBCK   0x40
136 7d8406be pbrook
#define LSI_CTEST5_ADCK   0x80
137 7d8406be pbrook
138 7d8406be pbrook
#define LSI_CCNTL0_DILS   0x01
139 7d8406be pbrook
#define LSI_CCNTL0_DISFC  0x10
140 7d8406be pbrook
#define LSI_CCNTL0_ENNDJ  0x20
141 7d8406be pbrook
#define LSI_CCNTL0_PMJCTL 0x40
142 7d8406be pbrook
#define LSI_CCNTL0_ENPMJ  0x80
143 7d8406be pbrook
144 7d8406be pbrook
#define PHASE_DO          0
145 7d8406be pbrook
#define PHASE_DI          1
146 7d8406be pbrook
#define PHASE_CMD         2
147 7d8406be pbrook
#define PHASE_ST          3
148 7d8406be pbrook
#define PHASE_MO          6
149 7d8406be pbrook
#define PHASE_MI          7
150 7d8406be pbrook
#define PHASE_MASK        7
151 7d8406be pbrook
152 7d8406be pbrook
/* The HBA is ID 7, so for simplicitly limit to 7 devices.  */
153 7d8406be pbrook
#define LSI_MAX_DEVS      7
154 7d8406be pbrook
155 a917d384 pbrook
/* Maximum length of MSG IN data.  */
156 a917d384 pbrook
#define LSI_MAX_MSGIN_LEN 8
157 a917d384 pbrook
158 a917d384 pbrook
/* Flag set if this is a tagged command.  */
159 a917d384 pbrook
#define LSI_TAG_VALID     (1 << 16)
160 a917d384 pbrook
161 a917d384 pbrook
typedef struct {
162 a917d384 pbrook
    uint32_t tag;
163 a917d384 pbrook
    uint32_t pending;
164 a917d384 pbrook
    int out;
165 a917d384 pbrook
} lsi_queue;
166 4d611c9a pbrook
167 7d8406be pbrook
typedef struct {
168 7d8406be pbrook
    PCIDevice pci_dev;
169 7d8406be pbrook
    int mmio_io_addr;
170 7d8406be pbrook
    int ram_io_addr;
171 7d8406be pbrook
    uint32_t script_ram_base;
172 7d8406be pbrook
173 7d8406be pbrook
    int carry; /* ??? Should this be an a visible register somewhere?  */
174 7d8406be pbrook
    int sense;
175 a917d384 pbrook
    /* Action to take at the end of a MSG IN phase.
176 a917d384 pbrook
       0 = COMMAND, 1 = disconect, 2 = DATA OUT, 3 = DATA IN.  */
177 a917d384 pbrook
    int msg_action;
178 a917d384 pbrook
    int msg_len;
179 a917d384 pbrook
    uint8_t msg[LSI_MAX_MSGIN_LEN];
180 4d611c9a pbrook
    /* 0 if SCRIPTS are running or stopped.
181 4d611c9a pbrook
     * 1 if a Wait Reselect instruction has been issued.
182 a917d384 pbrook
     * 2 if processing DMA from lsi_execute_script.
183 a917d384 pbrook
     * 3 if a DMA operation is in progress.  */
184 7d8406be pbrook
    int waiting;
185 7d8406be pbrook
    SCSIDevice *scsi_dev[LSI_MAX_DEVS];
186 7d8406be pbrook
    SCSIDevice *current_dev;
187 7d8406be pbrook
    int current_lun;
188 a917d384 pbrook
    /* The tag is a combination of the device ID and the SCSI tag.  */
189 a917d384 pbrook
    uint32_t current_tag;
190 a917d384 pbrook
    uint32_t current_dma_len;
191 a917d384 pbrook
    uint8_t *dma_buf;
192 a917d384 pbrook
    lsi_queue *queue;
193 a917d384 pbrook
    int queue_len;
194 a917d384 pbrook
    int active_commands;
195 7d8406be pbrook
196 7d8406be pbrook
    uint32_t dsa;
197 7d8406be pbrook
    uint32_t temp;
198 7d8406be pbrook
    uint32_t dnad;
199 7d8406be pbrook
    uint32_t dbc;
200 7d8406be pbrook
    uint8_t istat0;
201 7d8406be pbrook
    uint8_t istat1;
202 7d8406be pbrook
    uint8_t dcmd;
203 7d8406be pbrook
    uint8_t dstat;
204 7d8406be pbrook
    uint8_t dien;
205 7d8406be pbrook
    uint8_t sist0;
206 7d8406be pbrook
    uint8_t sist1;
207 7d8406be pbrook
    uint8_t sien0;
208 7d8406be pbrook
    uint8_t sien1;
209 7d8406be pbrook
    uint8_t mbox0;
210 7d8406be pbrook
    uint8_t mbox1;
211 7d8406be pbrook
    uint8_t dfifo;
212 7d8406be pbrook
    uint8_t ctest3;
213 7d8406be pbrook
    uint8_t ctest4;
214 7d8406be pbrook
    uint8_t ctest5;
215 7d8406be pbrook
    uint8_t ccntl0;
216 7d8406be pbrook
    uint8_t ccntl1;
217 7d8406be pbrook
    uint32_t dsp;
218 7d8406be pbrook
    uint32_t dsps;
219 7d8406be pbrook
    uint8_t dmode;
220 7d8406be pbrook
    uint8_t dcntl;
221 7d8406be pbrook
    uint8_t scntl0;
222 7d8406be pbrook
    uint8_t scntl1;
223 7d8406be pbrook
    uint8_t scntl2;
224 7d8406be pbrook
    uint8_t scntl3;
225 7d8406be pbrook
    uint8_t sstat0;
226 7d8406be pbrook
    uint8_t sstat1;
227 7d8406be pbrook
    uint8_t scid;
228 7d8406be pbrook
    uint8_t sxfer;
229 7d8406be pbrook
    uint8_t socl;
230 7d8406be pbrook
    uint8_t sdid;
231 a917d384 pbrook
    uint8_t ssid;
232 7d8406be pbrook
    uint8_t sfbr;
233 7d8406be pbrook
    uint8_t stest1;
234 7d8406be pbrook
    uint8_t stest2;
235 7d8406be pbrook
    uint8_t stest3;
236 a917d384 pbrook
    uint8_t sidl;
237 7d8406be pbrook
    uint8_t stime0;
238 7d8406be pbrook
    uint8_t respid0;
239 7d8406be pbrook
    uint8_t respid1;
240 7d8406be pbrook
    uint32_t mmrs;
241 7d8406be pbrook
    uint32_t mmws;
242 7d8406be pbrook
    uint32_t sfs;
243 7d8406be pbrook
    uint32_t drs;
244 7d8406be pbrook
    uint32_t sbms;
245 7d8406be pbrook
    uint32_t dmbs;
246 7d8406be pbrook
    uint32_t dnad64;
247 7d8406be pbrook
    uint32_t pmjad1;
248 7d8406be pbrook
    uint32_t pmjad2;
249 7d8406be pbrook
    uint32_t rbc;
250 7d8406be pbrook
    uint32_t ua;
251 7d8406be pbrook
    uint32_t ia;
252 7d8406be pbrook
    uint32_t sbc;
253 7d8406be pbrook
    uint32_t csbc;
254 dcfb9014 ths
    uint32_t scratch[18]; /* SCRATCHA-SCRATCHR */
255 7d8406be pbrook
256 7d8406be pbrook
    /* Script ram is stored as 32-bit words in host byteorder.  */
257 7d8406be pbrook
    uint32_t script_ram[2048];
258 7d8406be pbrook
} LSIState;
259 7d8406be pbrook
260 7d8406be pbrook
static void lsi_soft_reset(LSIState *s)
261 7d8406be pbrook
{
262 7d8406be pbrook
    DPRINTF("Reset\n");
263 7d8406be pbrook
    s->carry = 0;
264 7d8406be pbrook
265 7d8406be pbrook
    s->waiting = 0;
266 7d8406be pbrook
    s->dsa = 0;
267 7d8406be pbrook
    s->dnad = 0;
268 7d8406be pbrook
    s->dbc = 0;
269 7d8406be pbrook
    s->temp = 0;
270 7d8406be pbrook
    memset(s->scratch, 0, sizeof(s->scratch));
271 7d8406be pbrook
    s->istat0 = 0;
272 7d8406be pbrook
    s->istat1 = 0;
273 7d8406be pbrook
    s->dcmd = 0;
274 7d8406be pbrook
    s->dstat = 0;
275 7d8406be pbrook
    s->dien = 0;
276 7d8406be pbrook
    s->sist0 = 0;
277 7d8406be pbrook
    s->sist1 = 0;
278 7d8406be pbrook
    s->sien0 = 0;
279 7d8406be pbrook
    s->sien1 = 0;
280 7d8406be pbrook
    s->mbox0 = 0;
281 7d8406be pbrook
    s->mbox1 = 0;
282 7d8406be pbrook
    s->dfifo = 0;
283 7d8406be pbrook
    s->ctest3 = 0;
284 7d8406be pbrook
    s->ctest4 = 0;
285 7d8406be pbrook
    s->ctest5 = 0;
286 7d8406be pbrook
    s->ccntl0 = 0;
287 7d8406be pbrook
    s->ccntl1 = 0;
288 7d8406be pbrook
    s->dsp = 0;
289 7d8406be pbrook
    s->dsps = 0;
290 7d8406be pbrook
    s->dmode = 0;
291 7d8406be pbrook
    s->dcntl = 0;
292 7d8406be pbrook
    s->scntl0 = 0xc0;
293 7d8406be pbrook
    s->scntl1 = 0;
294 7d8406be pbrook
    s->scntl2 = 0;
295 7d8406be pbrook
    s->scntl3 = 0;
296 7d8406be pbrook
    s->sstat0 = 0;
297 7d8406be pbrook
    s->sstat1 = 0;
298 7d8406be pbrook
    s->scid = 7;
299 7d8406be pbrook
    s->sxfer = 0;
300 7d8406be pbrook
    s->socl = 0;
301 7d8406be pbrook
    s->stest1 = 0;
302 7d8406be pbrook
    s->stest2 = 0;
303 7d8406be pbrook
    s->stest3 = 0;
304 a917d384 pbrook
    s->sidl = 0;
305 7d8406be pbrook
    s->stime0 = 0;
306 7d8406be pbrook
    s->respid0 = 0x80;
307 7d8406be pbrook
    s->respid1 = 0;
308 7d8406be pbrook
    s->mmrs = 0;
309 7d8406be pbrook
    s->mmws = 0;
310 7d8406be pbrook
    s->sfs = 0;
311 7d8406be pbrook
    s->drs = 0;
312 7d8406be pbrook
    s->sbms = 0;
313 7d8406be pbrook
    s->dmbs = 0;
314 7d8406be pbrook
    s->dnad64 = 0;
315 7d8406be pbrook
    s->pmjad1 = 0;
316 7d8406be pbrook
    s->pmjad2 = 0;
317 7d8406be pbrook
    s->rbc = 0;
318 7d8406be pbrook
    s->ua = 0;
319 7d8406be pbrook
    s->ia = 0;
320 7d8406be pbrook
    s->sbc = 0;
321 7d8406be pbrook
    s->csbc = 0;
322 7d8406be pbrook
}
323 7d8406be pbrook
324 7d8406be pbrook
static uint8_t lsi_reg_readb(LSIState *s, int offset);
325 7d8406be pbrook
static void lsi_reg_writeb(LSIState *s, int offset, uint8_t val);
326 4d611c9a pbrook
static void lsi_execute_script(LSIState *s);
327 7d8406be pbrook
328 7d8406be pbrook
static inline uint32_t read_dword(LSIState *s, uint32_t addr)
329 7d8406be pbrook
{
330 7d8406be pbrook
    uint32_t buf;
331 7d8406be pbrook
332 7d8406be pbrook
    /* Optimize reading from SCRIPTS RAM.  */
333 7d8406be pbrook
    if ((addr & 0xffffe000) == s->script_ram_base) {
334 7d8406be pbrook
        return s->script_ram[(addr & 0x1fff) >> 2];
335 7d8406be pbrook
    }
336 7d8406be pbrook
    cpu_physical_memory_read(addr, (uint8_t *)&buf, 4);
337 7d8406be pbrook
    return cpu_to_le32(buf);
338 7d8406be pbrook
}
339 7d8406be pbrook
340 7d8406be pbrook
static void lsi_stop_script(LSIState *s)
341 7d8406be pbrook
{
342 7d8406be pbrook
    s->istat1 &= ~LSI_ISTAT1_SRUN;
343 7d8406be pbrook
}
344 7d8406be pbrook
345 7d8406be pbrook
static void lsi_update_irq(LSIState *s)
346 7d8406be pbrook
{
347 7d8406be pbrook
    int level;
348 7d8406be pbrook
    static int last_level;
349 7d8406be pbrook
350 7d8406be pbrook
    /* It's unclear whether the DIP/SIP bits should be cleared when the
351 7d8406be pbrook
       Interrupt Status Registers are cleared or when istat0 is read.
352 7d8406be pbrook
       We currently do the formwer, which seems to work.  */
353 7d8406be pbrook
    level = 0;
354 7d8406be pbrook
    if (s->dstat) {
355 7d8406be pbrook
        if (s->dstat & s->dien)
356 7d8406be pbrook
            level = 1;
357 7d8406be pbrook
        s->istat0 |= LSI_ISTAT0_DIP;
358 7d8406be pbrook
    } else {
359 7d8406be pbrook
        s->istat0 &= ~LSI_ISTAT0_DIP;
360 7d8406be pbrook
    }
361 7d8406be pbrook
362 7d8406be pbrook
    if (s->sist0 || s->sist1) {
363 7d8406be pbrook
        if ((s->sist0 & s->sien0) || (s->sist1 & s->sien1))
364 7d8406be pbrook
            level = 1;
365 7d8406be pbrook
        s->istat0 |= LSI_ISTAT0_SIP;
366 7d8406be pbrook
    } else {
367 7d8406be pbrook
        s->istat0 &= ~LSI_ISTAT0_SIP;
368 7d8406be pbrook
    }
369 7d8406be pbrook
    if (s->istat0 & LSI_ISTAT0_INTF)
370 7d8406be pbrook
        level = 1;
371 7d8406be pbrook
372 7d8406be pbrook
    if (level != last_level) {
373 7d8406be pbrook
        DPRINTF("Update IRQ level %d dstat %02x sist %02x%02x\n",
374 7d8406be pbrook
                level, s->dstat, s->sist1, s->sist0);
375 7d8406be pbrook
        last_level = level;
376 7d8406be pbrook
    }
377 d537cf6c pbrook
    qemu_set_irq(s->pci_dev.irq[0], level);
378 7d8406be pbrook
}
379 7d8406be pbrook
380 7d8406be pbrook
/* Stop SCRIPTS execution and raise a SCSI interrupt.  */
381 7d8406be pbrook
static void lsi_script_scsi_interrupt(LSIState *s, int stat0, int stat1)
382 7d8406be pbrook
{
383 7d8406be pbrook
    uint32_t mask0;
384 7d8406be pbrook
    uint32_t mask1;
385 7d8406be pbrook
386 7d8406be pbrook
    DPRINTF("SCSI Interrupt 0x%02x%02x prev 0x%02x%02x\n",
387 7d8406be pbrook
            stat1, stat0, s->sist1, s->sist0);
388 7d8406be pbrook
    s->sist0 |= stat0;
389 7d8406be pbrook
    s->sist1 |= stat1;
390 7d8406be pbrook
    /* Stop processor on fatal or unmasked interrupt.  As a special hack
391 7d8406be pbrook
       we don't stop processing when raising STO.  Instead continue
392 7d8406be pbrook
       execution and stop at the next insn that accesses the SCSI bus.  */
393 7d8406be pbrook
    mask0 = s->sien0 | ~(LSI_SIST0_CMP | LSI_SIST0_SEL | LSI_SIST0_RSL);
394 7d8406be pbrook
    mask1 = s->sien1 | ~(LSI_SIST1_GEN | LSI_SIST1_HTH);
395 7d8406be pbrook
    mask1 &= ~LSI_SIST1_STO;
396 7d8406be pbrook
    if (s->sist0 & mask0 || s->sist1 & mask1) {
397 7d8406be pbrook
        lsi_stop_script(s);
398 7d8406be pbrook
    }
399 7d8406be pbrook
    lsi_update_irq(s);
400 7d8406be pbrook
}
401 7d8406be pbrook
402 7d8406be pbrook
/* Stop SCRIPTS execution and raise a DMA interrupt.  */
403 7d8406be pbrook
static void lsi_script_dma_interrupt(LSIState *s, int stat)
404 7d8406be pbrook
{
405 7d8406be pbrook
    DPRINTF("DMA Interrupt 0x%x prev 0x%x\n", stat, s->dstat);
406 7d8406be pbrook
    s->dstat |= stat;
407 7d8406be pbrook
    lsi_update_irq(s);
408 7d8406be pbrook
    lsi_stop_script(s);
409 7d8406be pbrook
}
410 7d8406be pbrook
411 7d8406be pbrook
static inline void lsi_set_phase(LSIState *s, int phase)
412 7d8406be pbrook
{
413 7d8406be pbrook
    s->sstat1 = (s->sstat1 & ~PHASE_MASK) | phase;
414 7d8406be pbrook
}
415 7d8406be pbrook
416 7d8406be pbrook
static void lsi_bad_phase(LSIState *s, int out, int new_phase)
417 7d8406be pbrook
{
418 7d8406be pbrook
    /* Trigger a phase mismatch.  */
419 7d8406be pbrook
    if (s->ccntl0 & LSI_CCNTL0_ENPMJ) {
420 7d8406be pbrook
        if ((s->ccntl0 & LSI_CCNTL0_PMJCTL) || out) {
421 7d8406be pbrook
            s->dsp = s->pmjad1;
422 7d8406be pbrook
        } else {
423 7d8406be pbrook
            s->dsp = s->pmjad2;
424 7d8406be pbrook
        }
425 7d8406be pbrook
        DPRINTF("Data phase mismatch jump to %08x\n", s->dsp);
426 7d8406be pbrook
    } else {
427 7d8406be pbrook
        DPRINTF("Phase mismatch interrupt\n");
428 7d8406be pbrook
        lsi_script_scsi_interrupt(s, LSI_SIST0_MA, 0);
429 7d8406be pbrook
        lsi_stop_script(s);
430 7d8406be pbrook
    }
431 7d8406be pbrook
    lsi_set_phase(s, new_phase);
432 7d8406be pbrook
}
433 7d8406be pbrook
434 a917d384 pbrook
435 a917d384 pbrook
/* Resume SCRIPTS execution after a DMA operation.  */
436 a917d384 pbrook
static void lsi_resume_script(LSIState *s)
437 a917d384 pbrook
{
438 a917d384 pbrook
    if (s->waiting != 2) {
439 a917d384 pbrook
        s->waiting = 0;
440 a917d384 pbrook
        lsi_execute_script(s);
441 a917d384 pbrook
    } else {
442 a917d384 pbrook
        s->waiting = 0;
443 a917d384 pbrook
    }
444 a917d384 pbrook
}
445 a917d384 pbrook
446 4d611c9a pbrook
/* Initiate a SCSI layer data transfer.  */
447 7d8406be pbrook
static void lsi_do_dma(LSIState *s, int out)
448 7d8406be pbrook
{
449 7d8406be pbrook
    uint32_t count;
450 a917d384 pbrook
    uint32_t addr;
451 7d8406be pbrook
452 a917d384 pbrook
    if (!s->current_dma_len) {
453 a917d384 pbrook
        /* Wait until data is available.  */
454 a917d384 pbrook
        DPRINTF("DMA no data available\n");
455 a917d384 pbrook
        return;
456 7d8406be pbrook
    }
457 7d8406be pbrook
458 a917d384 pbrook
    count = s->dbc;
459 a917d384 pbrook
    if (count > s->current_dma_len)
460 a917d384 pbrook
        count = s->current_dma_len;
461 a917d384 pbrook
    DPRINTF("DMA addr=0x%08x len=%d\n", s->dnad, count);
462 a917d384 pbrook
463 a917d384 pbrook
    addr = s->dnad;
464 7d8406be pbrook
    s->csbc += count;
465 a917d384 pbrook
    s->dnad += count;
466 a917d384 pbrook
    s->dbc -= count;
467 a917d384 pbrook
468 a917d384 pbrook
    if (s->dma_buf == NULL) {
469 a917d384 pbrook
        s->dma_buf = scsi_get_buf(s->current_dev, s->current_tag);
470 a917d384 pbrook
    }
471 7d8406be pbrook
472 7d8406be pbrook
    /* ??? Set SFBR to first data byte.  */
473 a917d384 pbrook
    if (out) {
474 a917d384 pbrook
        cpu_physical_memory_read(addr, s->dma_buf, count);
475 a917d384 pbrook
    } else {
476 a917d384 pbrook
        cpu_physical_memory_write(addr, s->dma_buf, count);
477 a917d384 pbrook
    }
478 a917d384 pbrook
    s->current_dma_len -= count;
479 a917d384 pbrook
    if (s->current_dma_len == 0) {
480 a917d384 pbrook
        s->dma_buf = NULL;
481 a917d384 pbrook
        if (out) {
482 a917d384 pbrook
            /* Write the data.  */
483 a917d384 pbrook
            scsi_write_data(s->current_dev, s->current_tag);
484 a917d384 pbrook
        } else {
485 a917d384 pbrook
            /* Request any remaining data.  */
486 a917d384 pbrook
            scsi_read_data(s->current_dev, s->current_tag);
487 a917d384 pbrook
        }
488 a917d384 pbrook
    } else {
489 a917d384 pbrook
        s->dma_buf += count;
490 a917d384 pbrook
        lsi_resume_script(s);
491 a917d384 pbrook
    }
492 a917d384 pbrook
}
493 a917d384 pbrook
494 a917d384 pbrook
495 a917d384 pbrook
/* Add a command to the queue.  */
496 a917d384 pbrook
static void lsi_queue_command(LSIState *s)
497 a917d384 pbrook
{
498 a917d384 pbrook
    lsi_queue *p;
499 a917d384 pbrook
500 a917d384 pbrook
    DPRINTF("Queueing tag=0x%x\n", s->current_tag);
501 a917d384 pbrook
    if (s->queue_len == s->active_commands) {
502 a917d384 pbrook
        s->queue_len++;
503 a917d384 pbrook
        s->queue = realloc(s->queue, s->queue_len * sizeof(lsi_queue));
504 a917d384 pbrook
    }
505 a917d384 pbrook
    p = &s->queue[s->active_commands++];
506 a917d384 pbrook
    p->tag = s->current_tag;
507 a917d384 pbrook
    p->pending = 0;
508 a917d384 pbrook
    p->out = (s->sstat1 & PHASE_MASK) == PHASE_DO;
509 a917d384 pbrook
}
510 a917d384 pbrook
511 a917d384 pbrook
/* Queue a byte for a MSG IN phase.  */
512 a917d384 pbrook
static void lsi_add_msg_byte(LSIState *s, uint8_t data)
513 a917d384 pbrook
{
514 a917d384 pbrook
    if (s->msg_len >= LSI_MAX_MSGIN_LEN) {
515 a917d384 pbrook
        BADF("MSG IN data too long\n");
516 4d611c9a pbrook
    } else {
517 a917d384 pbrook
        DPRINTF("MSG IN 0x%02x\n", data);
518 a917d384 pbrook
        s->msg[s->msg_len++] = data;
519 7d8406be pbrook
    }
520 a917d384 pbrook
}
521 a917d384 pbrook
522 a917d384 pbrook
/* Perform reselection to continue a command.  */
523 a917d384 pbrook
static void lsi_reselect(LSIState *s, uint32_t tag)
524 a917d384 pbrook
{
525 a917d384 pbrook
    lsi_queue *p;
526 a917d384 pbrook
    int n;
527 a917d384 pbrook
    int id;
528 a917d384 pbrook
529 a917d384 pbrook
    p = NULL;
530 a917d384 pbrook
    for (n = 0; n < s->active_commands; n++) {
531 a917d384 pbrook
        p = &s->queue[n];
532 a917d384 pbrook
        if (p->tag == tag)
533 a917d384 pbrook
            break;
534 a917d384 pbrook
    }
535 a917d384 pbrook
    if (n == s->active_commands) {
536 a917d384 pbrook
        BADF("Reselected non-existant command tag=0x%x\n", tag);
537 a917d384 pbrook
        return;
538 a917d384 pbrook
    }
539 a917d384 pbrook
    id = (tag >> 8) & 0xf;
540 a917d384 pbrook
    s->ssid = id | 0x80;
541 a917d384 pbrook
    DPRINTF("Reselected target %d\n", id);
542 a917d384 pbrook
    s->current_dev = s->scsi_dev[id];
543 a917d384 pbrook
    s->current_tag = tag;
544 a917d384 pbrook
    s->scntl1 |= LSI_SCNTL1_CON;
545 a917d384 pbrook
    lsi_set_phase(s, PHASE_MI);
546 a917d384 pbrook
    s->msg_action = p->out ? 2 : 3;
547 a917d384 pbrook
    s->current_dma_len = p->pending;
548 a917d384 pbrook
    s->dma_buf = NULL;
549 a917d384 pbrook
    lsi_add_msg_byte(s, 0x80);
550 a917d384 pbrook
    if (s->current_tag & LSI_TAG_VALID) {
551 a917d384 pbrook
        lsi_add_msg_byte(s, 0x20);
552 a917d384 pbrook
        lsi_add_msg_byte(s, tag & 0xff);
553 a917d384 pbrook
    }
554 a917d384 pbrook
555 a917d384 pbrook
    s->active_commands--;
556 a917d384 pbrook
    if (n != s->active_commands) {
557 a917d384 pbrook
        s->queue[n] = s->queue[s->active_commands];
558 a917d384 pbrook
    }
559 a917d384 pbrook
}
560 a917d384 pbrook
561 a917d384 pbrook
/* Record that data is available for a queued command.  Returns zero if
562 a917d384 pbrook
   the device was reselected, nonzero if the IO is deferred.  */
563 a917d384 pbrook
static int lsi_queue_tag(LSIState *s, uint32_t tag, uint32_t arg)
564 a917d384 pbrook
{
565 a917d384 pbrook
    lsi_queue *p;
566 a917d384 pbrook
    int i;
567 a917d384 pbrook
    for (i = 0; i < s->active_commands; i++) {
568 a917d384 pbrook
        p = &s->queue[i];
569 a917d384 pbrook
        if (p->tag == tag) {
570 a917d384 pbrook
            if (p->pending) {
571 a917d384 pbrook
                BADF("Multiple IO pending for tag %d\n", tag);
572 a917d384 pbrook
            }
573 a917d384 pbrook
            p->pending = arg;
574 a917d384 pbrook
            if (s->waiting == 1) {
575 a917d384 pbrook
                /* Reselect device.  */
576 a917d384 pbrook
                lsi_reselect(s, tag);
577 a917d384 pbrook
                return 0;
578 a917d384 pbrook
            } else {
579 a917d384 pbrook
               DPRINTF("Queueing IO tag=0x%x\n", tag);
580 a917d384 pbrook
                p->pending = arg;
581 a917d384 pbrook
                return 1;
582 a917d384 pbrook
            }
583 a917d384 pbrook
        }
584 a917d384 pbrook
    }
585 a917d384 pbrook
    BADF("IO with unknown tag %d\n", tag);
586 a917d384 pbrook
    return 1;
587 7d8406be pbrook
}
588 7d8406be pbrook
589 4d611c9a pbrook
/* Callback to indicate that the SCSI layer has completed a transfer.  */
590 a917d384 pbrook
static void lsi_command_complete(void *opaque, int reason, uint32_t tag,
591 a917d384 pbrook
                                 uint32_t arg)
592 4d611c9a pbrook
{
593 4d611c9a pbrook
    LSIState *s = (LSIState *)opaque;
594 4d611c9a pbrook
    int out;
595 4d611c9a pbrook
596 a917d384 pbrook
    out = (s->sstat1 & PHASE_MASK) == PHASE_DO;
597 4d611c9a pbrook
    if (reason == SCSI_REASON_DONE) {
598 a917d384 pbrook
        DPRINTF("Command complete sense=%d\n", (int)arg);
599 a917d384 pbrook
        s->sense = arg;
600 a917d384 pbrook
        if (s->waiting && s->dbc != 0) {
601 a917d384 pbrook
            /* Raise phase mismatch for short transfers.  */
602 a917d384 pbrook
            lsi_bad_phase(s, out, PHASE_ST);
603 a917d384 pbrook
        } else {
604 a917d384 pbrook
            lsi_set_phase(s, PHASE_ST);
605 a917d384 pbrook
        }
606 a917d384 pbrook
        lsi_resume_script(s);
607 a917d384 pbrook
        return;
608 4d611c9a pbrook
    }
609 4d611c9a pbrook
610 a917d384 pbrook
    if (s->waiting == 1 || tag != s->current_tag) {
611 a917d384 pbrook
        if (lsi_queue_tag(s, tag, arg))
612 a917d384 pbrook
            return;
613 a917d384 pbrook
    }
614 a917d384 pbrook
    DPRINTF("Data ready tag=0x%x len=%d\n", tag, arg);
615 a917d384 pbrook
    s->current_dma_len = arg;
616 a917d384 pbrook
    if (!s->waiting)
617 a917d384 pbrook
        return;
618 a917d384 pbrook
    if (s->waiting == 1 || s->dbc == 0) {
619 a917d384 pbrook
        lsi_resume_script(s);
620 a917d384 pbrook
    } else {
621 4d611c9a pbrook
        lsi_do_dma(s, out);
622 4d611c9a pbrook
    }
623 4d611c9a pbrook
}
624 7d8406be pbrook
625 7d8406be pbrook
static void lsi_do_command(LSIState *s)
626 7d8406be pbrook
{
627 7d8406be pbrook
    uint8_t buf[16];
628 7d8406be pbrook
    int n;
629 7d8406be pbrook
630 7d8406be pbrook
    DPRINTF("Send command len=%d\n", s->dbc);
631 7d8406be pbrook
    if (s->dbc > 16)
632 7d8406be pbrook
        s->dbc = 16;
633 7d8406be pbrook
    cpu_physical_memory_read(s->dnad, buf, s->dbc);
634 7d8406be pbrook
    s->sfbr = buf[0];
635 a917d384 pbrook
    n = scsi_send_command(s->current_dev, s->current_tag, buf, s->current_lun);
636 7d8406be pbrook
    if (n > 0) {
637 7d8406be pbrook
        lsi_set_phase(s, PHASE_DI);
638 a917d384 pbrook
        scsi_read_data(s->current_dev, s->current_tag);
639 7d8406be pbrook
    } else if (n < 0) {
640 7d8406be pbrook
        lsi_set_phase(s, PHASE_DO);
641 a917d384 pbrook
        scsi_write_data(s->current_dev, s->current_tag);
642 a917d384 pbrook
    }
643 a917d384 pbrook
    if (n && s->current_dma_len == 0) {
644 a917d384 pbrook
        /* Command did not complete immediately so disconnect.  */
645 a917d384 pbrook
        lsi_add_msg_byte(s, 2); /* SAVE DATA POINTER */
646 a917d384 pbrook
        lsi_add_msg_byte(s, 4); /* DISCONNECT */
647 a917d384 pbrook
        lsi_set_phase(s, PHASE_MI);
648 a917d384 pbrook
        s->msg_action = 1;
649 a917d384 pbrook
        lsi_queue_command(s);
650 7d8406be pbrook
    }
651 7d8406be pbrook
}
652 7d8406be pbrook
653 7d8406be pbrook
static void lsi_do_status(LSIState *s)
654 7d8406be pbrook
{
655 a917d384 pbrook
    uint8_t sense;
656 7d8406be pbrook
    DPRINTF("Get status len=%d sense=%d\n", s->dbc, s->sense);
657 7d8406be pbrook
    if (s->dbc != 1)
658 7d8406be pbrook
        BADF("Bad Status move\n");
659 7d8406be pbrook
    s->dbc = 1;
660 a917d384 pbrook
    sense = s->sense;
661 a917d384 pbrook
    s->sfbr = sense;
662 a917d384 pbrook
    cpu_physical_memory_write(s->dnad, &sense, 1);
663 7d8406be pbrook
    lsi_set_phase(s, PHASE_MI);
664 a917d384 pbrook
    s->msg_action = 1;
665 a917d384 pbrook
    lsi_add_msg_byte(s, 0); /* COMMAND COMPLETE */
666 7d8406be pbrook
}
667 7d8406be pbrook
668 7d8406be pbrook
static void lsi_disconnect(LSIState *s)
669 7d8406be pbrook
{
670 7d8406be pbrook
    s->scntl1 &= ~LSI_SCNTL1_CON;
671 7d8406be pbrook
    s->sstat1 &= ~PHASE_MASK;
672 7d8406be pbrook
}
673 7d8406be pbrook
674 7d8406be pbrook
static void lsi_do_msgin(LSIState *s)
675 7d8406be pbrook
{
676 a917d384 pbrook
    int len;
677 a917d384 pbrook
    DPRINTF("Message in len=%d/%d\n", s->dbc, s->msg_len);
678 a917d384 pbrook
    s->sfbr = s->msg[0];
679 a917d384 pbrook
    len = s->msg_len;
680 a917d384 pbrook
    if (len > s->dbc)
681 a917d384 pbrook
        len = s->dbc;
682 a917d384 pbrook
    cpu_physical_memory_write(s->dnad, s->msg, len);
683 a917d384 pbrook
    /* Linux drivers rely on the last byte being in the SIDL.  */
684 a917d384 pbrook
    s->sidl = s->msg[len - 1];
685 a917d384 pbrook
    s->msg_len -= len;
686 a917d384 pbrook
    if (s->msg_len) {
687 a917d384 pbrook
        memmove(s->msg, s->msg + len, s->msg_len);
688 7d8406be pbrook
    } else {
689 7d8406be pbrook
        /* ??? Check if ATN (not yet implemented) is asserted and maybe
690 7d8406be pbrook
           switch to PHASE_MO.  */
691 a917d384 pbrook
        switch (s->msg_action) {
692 a917d384 pbrook
        case 0:
693 a917d384 pbrook
            lsi_set_phase(s, PHASE_CMD);
694 a917d384 pbrook
            break;
695 a917d384 pbrook
        case 1:
696 a917d384 pbrook
            lsi_disconnect(s);
697 a917d384 pbrook
            break;
698 a917d384 pbrook
        case 2:
699 a917d384 pbrook
            lsi_set_phase(s, PHASE_DO);
700 a917d384 pbrook
            break;
701 a917d384 pbrook
        case 3:
702 a917d384 pbrook
            lsi_set_phase(s, PHASE_DI);
703 a917d384 pbrook
            break;
704 a917d384 pbrook
        default:
705 a917d384 pbrook
            abort();
706 a917d384 pbrook
        }
707 7d8406be pbrook
    }
708 7d8406be pbrook
}
709 7d8406be pbrook
710 a917d384 pbrook
/* Read the next byte during a MSGOUT phase.  */
711 a917d384 pbrook
static uint8_t lsi_get_msgbyte(LSIState *s)
712 a917d384 pbrook
{
713 a917d384 pbrook
    uint8_t data;
714 a917d384 pbrook
    cpu_physical_memory_read(s->dnad, &data, 1);
715 a917d384 pbrook
    s->dnad++;
716 a917d384 pbrook
    s->dbc--;
717 a917d384 pbrook
    return data;
718 a917d384 pbrook
}
719 a917d384 pbrook
720 7d8406be pbrook
static void lsi_do_msgout(LSIState *s)
721 7d8406be pbrook
{
722 7d8406be pbrook
    uint8_t msg;
723 a917d384 pbrook
    int len;
724 7d8406be pbrook
725 7d8406be pbrook
    DPRINTF("MSG out len=%d\n", s->dbc);
726 a917d384 pbrook
    while (s->dbc) {
727 a917d384 pbrook
        msg = lsi_get_msgbyte(s);
728 a917d384 pbrook
        s->sfbr = msg;
729 a917d384 pbrook
730 a917d384 pbrook
        switch (msg) {
731 a917d384 pbrook
        case 0x00:
732 a917d384 pbrook
            DPRINTF("MSG: Disconnect\n");
733 a917d384 pbrook
            lsi_disconnect(s);
734 a917d384 pbrook
            break;
735 a917d384 pbrook
        case 0x08:
736 a917d384 pbrook
            DPRINTF("MSG: No Operation\n");
737 a917d384 pbrook
            lsi_set_phase(s, PHASE_CMD);
738 a917d384 pbrook
            break;
739 a917d384 pbrook
        case 0x01:
740 a917d384 pbrook
            len = lsi_get_msgbyte(s);
741 a917d384 pbrook
            msg = lsi_get_msgbyte(s);
742 a917d384 pbrook
            DPRINTF("Extended message 0x%x (len %d)\n", msg, len);
743 a917d384 pbrook
            switch (msg) {
744 a917d384 pbrook
            case 1:
745 a917d384 pbrook
                DPRINTF("SDTR (ignored)\n");
746 a917d384 pbrook
                s->dbc -= 2;
747 a917d384 pbrook
                break;
748 a917d384 pbrook
            case 3:
749 a917d384 pbrook
                DPRINTF("WDTR (ignored)\n");
750 a917d384 pbrook
                s->dbc -= 1;
751 a917d384 pbrook
                break;
752 a917d384 pbrook
            default:
753 a917d384 pbrook
                goto bad;
754 a917d384 pbrook
            }
755 a917d384 pbrook
            break;
756 a917d384 pbrook
        case 0x20: /* SIMPLE queue */
757 a917d384 pbrook
            s->current_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
758 a917d384 pbrook
            DPRINTF("SIMPLE queue tag=0x%x\n", s->current_tag & 0xff);
759 a917d384 pbrook
            break;
760 a917d384 pbrook
        case 0x21: /* HEAD of queue */
761 a917d384 pbrook
            BADF("HEAD queue not implemented\n");
762 a917d384 pbrook
            s->current_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
763 a917d384 pbrook
            break;
764 a917d384 pbrook
        case 0x22: /* ORDERED queue */
765 a917d384 pbrook
            BADF("ORDERED queue not implemented\n");
766 a917d384 pbrook
            s->current_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
767 a917d384 pbrook
            break;
768 a917d384 pbrook
        default:
769 a917d384 pbrook
            if ((msg & 0x80) == 0) {
770 a917d384 pbrook
                goto bad;
771 a917d384 pbrook
            }
772 a917d384 pbrook
            s->current_lun = msg & 7;
773 a917d384 pbrook
            DPRINTF("Select LUN %d\n", s->current_lun);
774 a917d384 pbrook
            lsi_set_phase(s, PHASE_CMD);
775 a917d384 pbrook
            break;
776 a917d384 pbrook
        }
777 7d8406be pbrook
    }
778 a917d384 pbrook
    return;
779 a917d384 pbrook
bad:
780 a917d384 pbrook
    BADF("Unimplemented message 0x%02x\n", msg);
781 a917d384 pbrook
    lsi_set_phase(s, PHASE_MI);
782 a917d384 pbrook
    lsi_add_msg_byte(s, 7); /* MESSAGE REJECT */
783 a917d384 pbrook
    s->msg_action = 0;
784 7d8406be pbrook
}
785 7d8406be pbrook
786 7d8406be pbrook
/* Sign extend a 24-bit value.  */
787 7d8406be pbrook
static inline int32_t sxt24(int32_t n)
788 7d8406be pbrook
{
789 7d8406be pbrook
    return (n << 8) >> 8;
790 7d8406be pbrook
}
791 7d8406be pbrook
792 7d8406be pbrook
static void lsi_memcpy(LSIState *s, uint32_t dest, uint32_t src, int count)
793 7d8406be pbrook
{
794 7d8406be pbrook
    int n;
795 7d8406be pbrook
    uint8_t buf[TARGET_PAGE_SIZE];
796 7d8406be pbrook
797 7d8406be pbrook
    DPRINTF("memcpy dest 0x%08x src 0x%08x count %d\n", dest, src, count);
798 7d8406be pbrook
    while (count) {
799 7d8406be pbrook
        n = (count > TARGET_PAGE_SIZE) ? TARGET_PAGE_SIZE : count;
800 7d8406be pbrook
        cpu_physical_memory_read(src, buf, n);
801 7d8406be pbrook
        cpu_physical_memory_write(dest, buf, n);
802 7d8406be pbrook
        src += n;
803 7d8406be pbrook
        dest += n;
804 7d8406be pbrook
        count -= n;
805 7d8406be pbrook
    }
806 7d8406be pbrook
}
807 7d8406be pbrook
808 a917d384 pbrook
static void lsi_wait_reselect(LSIState *s)
809 a917d384 pbrook
{
810 a917d384 pbrook
    int i;
811 a917d384 pbrook
    DPRINTF("Wait Reselect\n");
812 a917d384 pbrook
    if (s->current_dma_len)
813 a917d384 pbrook
        BADF("Reselect with pending DMA\n");
814 a917d384 pbrook
    for (i = 0; i < s->active_commands; i++) {
815 a917d384 pbrook
        if (s->queue[i].pending) {
816 a917d384 pbrook
            lsi_reselect(s, s->queue[i].tag);
817 a917d384 pbrook
            break;
818 a917d384 pbrook
        }
819 a917d384 pbrook
    }
820 a917d384 pbrook
    if (s->current_dma_len == 0) {
821 a917d384 pbrook
        s->waiting = 1;
822 a917d384 pbrook
    }
823 a917d384 pbrook
}
824 a917d384 pbrook
825 7d8406be pbrook
static void lsi_execute_script(LSIState *s)
826 7d8406be pbrook
{
827 7d8406be pbrook
    uint32_t insn;
828 7d8406be pbrook
    uint32_t addr;
829 7d8406be pbrook
    int opcode;
830 7d8406be pbrook
831 7d8406be pbrook
    s->istat1 |= LSI_ISTAT1_SRUN;
832 7d8406be pbrook
again:
833 7d8406be pbrook
    insn = read_dword(s, s->dsp);
834 7d8406be pbrook
    addr = read_dword(s, s->dsp + 4);
835 7d8406be pbrook
    DPRINTF("SCRIPTS dsp=%08x opcode %08x arg %08x\n", s->dsp, insn, addr);
836 7d8406be pbrook
    s->dsps = addr;
837 7d8406be pbrook
    s->dcmd = insn >> 24;
838 7d8406be pbrook
    s->dsp += 8;
839 7d8406be pbrook
    switch (insn >> 30) {
840 7d8406be pbrook
    case 0: /* Block move.  */
841 7d8406be pbrook
        if (s->sist1 & LSI_SIST1_STO) {
842 7d8406be pbrook
            DPRINTF("Delayed select timeout\n");
843 7d8406be pbrook
            lsi_stop_script(s);
844 7d8406be pbrook
            break;
845 7d8406be pbrook
        }
846 7d8406be pbrook
        s->dbc = insn & 0xffffff;
847 7d8406be pbrook
        s->rbc = s->dbc;
848 7d8406be pbrook
        if (insn & (1 << 29)) {
849 7d8406be pbrook
            /* Indirect addressing.  */
850 7d8406be pbrook
            addr = read_dword(s, addr);
851 7d8406be pbrook
        } else if (insn & (1 << 28)) {
852 7d8406be pbrook
            uint32_t buf[2];
853 7d8406be pbrook
            int32_t offset;
854 7d8406be pbrook
            /* Table indirect addressing.  */
855 7d8406be pbrook
            offset = sxt24(addr);
856 7d8406be pbrook
            cpu_physical_memory_read(s->dsa + offset, (uint8_t *)buf, 8);
857 7d8406be pbrook
            s->dbc = cpu_to_le32(buf[0]);
858 7faa239c ths
            s->rbc = s->dbc;
859 7d8406be pbrook
            addr = cpu_to_le32(buf[1]);
860 7d8406be pbrook
        }
861 7d8406be pbrook
        if ((s->sstat1 & PHASE_MASK) != ((insn >> 24) & 7)) {
862 7d8406be pbrook
            DPRINTF("Wrong phase got %d expected %d\n",
863 7d8406be pbrook
                    s->sstat1 & PHASE_MASK, (insn >> 24) & 7);
864 7d8406be pbrook
            lsi_script_scsi_interrupt(s, LSI_SIST0_MA, 0);
865 7d8406be pbrook
            break;
866 7d8406be pbrook
        }
867 7d8406be pbrook
        s->dnad = addr;
868 7faa239c ths
        /* ??? Set ESA.  */
869 7faa239c ths
        s->ia = s->dsp - 8;
870 7d8406be pbrook
        switch (s->sstat1 & 0x7) {
871 7d8406be pbrook
        case PHASE_DO:
872 a917d384 pbrook
            s->waiting = 2;
873 7d8406be pbrook
            lsi_do_dma(s, 1);
874 a917d384 pbrook
            if (s->waiting)
875 a917d384 pbrook
                s->waiting = 3;
876 7d8406be pbrook
            break;
877 7d8406be pbrook
        case PHASE_DI:
878 a917d384 pbrook
            s->waiting = 2;
879 7d8406be pbrook
            lsi_do_dma(s, 0);
880 a917d384 pbrook
            if (s->waiting)
881 a917d384 pbrook
                s->waiting = 3;
882 7d8406be pbrook
            break;
883 7d8406be pbrook
        case PHASE_CMD:
884 7d8406be pbrook
            lsi_do_command(s);
885 7d8406be pbrook
            break;
886 7d8406be pbrook
        case PHASE_ST:
887 7d8406be pbrook
            lsi_do_status(s);
888 7d8406be pbrook
            break;
889 7d8406be pbrook
        case PHASE_MO:
890 7d8406be pbrook
            lsi_do_msgout(s);
891 7d8406be pbrook
            break;
892 7d8406be pbrook
        case PHASE_MI:
893 7d8406be pbrook
            lsi_do_msgin(s);
894 7d8406be pbrook
            break;
895 7d8406be pbrook
        default:
896 7d8406be pbrook
            BADF("Unimplemented phase %d\n", s->sstat1 & PHASE_MASK);
897 7d8406be pbrook
            exit(1);
898 7d8406be pbrook
        }
899 7d8406be pbrook
        s->dfifo = s->dbc & 0xff;
900 7d8406be pbrook
        s->ctest5 = (s->ctest5 & 0xfc) | ((s->dbc >> 8) & 3);
901 7d8406be pbrook
        s->sbc = s->dbc;
902 7d8406be pbrook
        s->rbc -= s->dbc;
903 7d8406be pbrook
        s->ua = addr + s->dbc;
904 7d8406be pbrook
        break;
905 7d8406be pbrook
906 7d8406be pbrook
    case 1: /* IO or Read/Write instruction.  */
907 7d8406be pbrook
        opcode = (insn >> 27) & 7;
908 7d8406be pbrook
        if (opcode < 5) {
909 7d8406be pbrook
            uint32_t id;
910 7d8406be pbrook
911 7d8406be pbrook
            if (insn & (1 << 25)) {
912 7d8406be pbrook
                id = read_dword(s, s->dsa + sxt24(insn));
913 7d8406be pbrook
            } else {
914 7d8406be pbrook
                id = addr;
915 7d8406be pbrook
            }
916 7d8406be pbrook
            id = (id >> 16) & 0xf;
917 7d8406be pbrook
            if (insn & (1 << 26)) {
918 7d8406be pbrook
                addr = s->dsp + sxt24(addr);
919 7d8406be pbrook
            }
920 7d8406be pbrook
            s->dnad = addr;
921 7d8406be pbrook
            switch (opcode) {
922 7d8406be pbrook
            case 0: /* Select */
923 a917d384 pbrook
                s->sdid = id;
924 a917d384 pbrook
                if (s->current_dma_len && (s->ssid & 0xf) == id) {
925 a917d384 pbrook
                    DPRINTF("Already reselected by target %d\n", id);
926 a917d384 pbrook
                    break;
927 a917d384 pbrook
                }
928 7d8406be pbrook
                s->sstat0 |= LSI_SSTAT0_WOA;
929 7d8406be pbrook
                s->scntl1 &= ~LSI_SCNTL1_IARB;
930 7d8406be pbrook
                if (id >= LSI_MAX_DEVS || !s->scsi_dev[id]) {
931 7d8406be pbrook
                    DPRINTF("Selected absent target %d\n", id);
932 7d8406be pbrook
                    lsi_script_scsi_interrupt(s, 0, LSI_SIST1_STO);
933 7d8406be pbrook
                    lsi_disconnect(s);
934 7d8406be pbrook
                    break;
935 7d8406be pbrook
                }
936 7d8406be pbrook
                DPRINTF("Selected target %d%s\n",
937 7d8406be pbrook
                        id, insn & (1 << 3) ? " ATN" : "");
938 7d8406be pbrook
                /* ??? Linux drivers compain when this is set.  Maybe
939 7d8406be pbrook
                   it only applies in low-level mode (unimplemented).
940 7d8406be pbrook
                lsi_script_scsi_interrupt(s, LSI_SIST0_CMP, 0); */
941 7d8406be pbrook
                s->current_dev = s->scsi_dev[id];
942 a917d384 pbrook
                s->current_tag = id << 8;
943 7d8406be pbrook
                s->scntl1 |= LSI_SCNTL1_CON;
944 7d8406be pbrook
                if (insn & (1 << 3)) {
945 7d8406be pbrook
                    s->socl |= LSI_SOCL_ATN;
946 7d8406be pbrook
                }
947 7d8406be pbrook
                lsi_set_phase(s, PHASE_MO);
948 7d8406be pbrook
                break;
949 7d8406be pbrook
            case 1: /* Disconnect */
950 7d8406be pbrook
                DPRINTF("Wait Disconect\n");
951 7d8406be pbrook
                s->scntl1 &= ~LSI_SCNTL1_CON;
952 7d8406be pbrook
                break;
953 7d8406be pbrook
            case 2: /* Wait Reselect */
954 a917d384 pbrook
                lsi_wait_reselect(s);
955 7d8406be pbrook
                break;
956 7d8406be pbrook
            case 3: /* Set */
957 7d8406be pbrook
                DPRINTF("Set%s%s%s%s\n",
958 7d8406be pbrook
                        insn & (1 << 3) ? " ATN" : "",
959 7d8406be pbrook
                        insn & (1 << 6) ? " ACK" : "",
960 7d8406be pbrook
                        insn & (1 << 9) ? " TM" : "",
961 7d8406be pbrook
                        insn & (1 << 10) ? " CC" : "");
962 7d8406be pbrook
                if (insn & (1 << 3)) {
963 7d8406be pbrook
                    s->socl |= LSI_SOCL_ATN;
964 7d8406be pbrook
                    lsi_set_phase(s, PHASE_MO);
965 7d8406be pbrook
                }
966 7d8406be pbrook
                if (insn & (1 << 9)) {
967 7d8406be pbrook
                    BADF("Target mode not implemented\n");
968 7d8406be pbrook
                    exit(1);
969 7d8406be pbrook
                }
970 7d8406be pbrook
                if (insn & (1 << 10))
971 7d8406be pbrook
                    s->carry = 1;
972 7d8406be pbrook
                break;
973 7d8406be pbrook
            case 4: /* Clear */
974 7d8406be pbrook
                DPRINTF("Clear%s%s%s%s\n",
975 7d8406be pbrook
                        insn & (1 << 3) ? " ATN" : "",
976 7d8406be pbrook
                        insn & (1 << 6) ? " ACK" : "",
977 7d8406be pbrook
                        insn & (1 << 9) ? " TM" : "",
978 7d8406be pbrook
                        insn & (1 << 10) ? " CC" : "");
979 7d8406be pbrook
                if (insn & (1 << 3)) {
980 7d8406be pbrook
                    s->socl &= ~LSI_SOCL_ATN;
981 7d8406be pbrook
                }
982 7d8406be pbrook
                if (insn & (1 << 10))
983 7d8406be pbrook
                    s->carry = 0;
984 7d8406be pbrook
                break;
985 7d8406be pbrook
            }
986 7d8406be pbrook
        } else {
987 7d8406be pbrook
            uint8_t op0;
988 7d8406be pbrook
            uint8_t op1;
989 7d8406be pbrook
            uint8_t data8;
990 7d8406be pbrook
            int reg;
991 7d8406be pbrook
            int operator;
992 7d8406be pbrook
#ifdef DEBUG_LSI
993 7d8406be pbrook
            static const char *opcode_names[3] =
994 7d8406be pbrook
                {"Write", "Read", "Read-Modify-Write"};
995 7d8406be pbrook
            static const char *operator_names[8] =
996 7d8406be pbrook
                {"MOV", "SHL", "OR", "XOR", "AND", "SHR", "ADD", "ADC"};
997 7d8406be pbrook
#endif
998 7d8406be pbrook
999 7d8406be pbrook
            reg = ((insn >> 16) & 0x7f) | (insn & 0x80);
1000 7d8406be pbrook
            data8 = (insn >> 8) & 0xff;
1001 7d8406be pbrook
            opcode = (insn >> 27) & 7;
1002 7d8406be pbrook
            operator = (insn >> 24) & 7;
1003 a917d384 pbrook
            DPRINTF("%s reg 0x%x %s data8=0x%02x sfbr=0x%02x%s\n",
1004 7d8406be pbrook
                    opcode_names[opcode - 5], reg,
1005 a917d384 pbrook
                    operator_names[operator], data8, s->sfbr,
1006 7d8406be pbrook
                    (insn & (1 << 23)) ? " SFBR" : "");
1007 7d8406be pbrook
            op0 = op1 = 0;
1008 7d8406be pbrook
            switch (opcode) {
1009 7d8406be pbrook
            case 5: /* From SFBR */
1010 7d8406be pbrook
                op0 = s->sfbr;
1011 7d8406be pbrook
                op1 = data8;
1012 7d8406be pbrook
                break;
1013 7d8406be pbrook
            case 6: /* To SFBR */
1014 7d8406be pbrook
                if (operator)
1015 7d8406be pbrook
                    op0 = lsi_reg_readb(s, reg);
1016 7d8406be pbrook
                op1 = data8;
1017 7d8406be pbrook
                break;
1018 7d8406be pbrook
            case 7: /* Read-modify-write */
1019 7d8406be pbrook
                if (operator)
1020 7d8406be pbrook
                    op0 = lsi_reg_readb(s, reg);
1021 7d8406be pbrook
                if (insn & (1 << 23)) {
1022 7d8406be pbrook
                    op1 = s->sfbr;
1023 7d8406be pbrook
                } else {
1024 7d8406be pbrook
                    op1 = data8;
1025 7d8406be pbrook
                }
1026 7d8406be pbrook
                break;
1027 7d8406be pbrook
            }
1028 7d8406be pbrook
1029 7d8406be pbrook
            switch (operator) {
1030 7d8406be pbrook
            case 0: /* move */
1031 7d8406be pbrook
                op0 = op1;
1032 7d8406be pbrook
                break;
1033 7d8406be pbrook
            case 1: /* Shift left */
1034 7d8406be pbrook
                op1 = op0 >> 7;
1035 7d8406be pbrook
                op0 = (op0 << 1) | s->carry;
1036 7d8406be pbrook
                s->carry = op1;
1037 7d8406be pbrook
                break;
1038 7d8406be pbrook
            case 2: /* OR */
1039 7d8406be pbrook
                op0 |= op1;
1040 7d8406be pbrook
                break;
1041 7d8406be pbrook
            case 3: /* XOR */
1042 dcfb9014 ths
                op0 ^= op1;
1043 7d8406be pbrook
                break;
1044 7d8406be pbrook
            case 4: /* AND */
1045 7d8406be pbrook
                op0 &= op1;
1046 7d8406be pbrook
                break;
1047 7d8406be pbrook
            case 5: /* SHR */
1048 7d8406be pbrook
                op1 = op0 & 1;
1049 7d8406be pbrook
                op0 = (op0 >> 1) | (s->carry << 7);
1050 687fa640 ths
                s->carry = op1;
1051 7d8406be pbrook
                break;
1052 7d8406be pbrook
            case 6: /* ADD */
1053 7d8406be pbrook
                op0 += op1;
1054 7d8406be pbrook
                s->carry = op0 < op1;
1055 7d8406be pbrook
                break;
1056 7d8406be pbrook
            case 7: /* ADC */
1057 7d8406be pbrook
                op0 += op1 + s->carry;
1058 7d8406be pbrook
                if (s->carry)
1059 7d8406be pbrook
                    s->carry = op0 <= op1;
1060 7d8406be pbrook
                else
1061 7d8406be pbrook
                    s->carry = op0 < op1;
1062 7d8406be pbrook
                break;
1063 7d8406be pbrook
            }
1064 7d8406be pbrook
1065 7d8406be pbrook
            switch (opcode) {
1066 7d8406be pbrook
            case 5: /* From SFBR */
1067 7d8406be pbrook
            case 7: /* Read-modify-write */
1068 7d8406be pbrook
                lsi_reg_writeb(s, reg, op0);
1069 7d8406be pbrook
                break;
1070 7d8406be pbrook
            case 6: /* To SFBR */
1071 7d8406be pbrook
                s->sfbr = op0;
1072 7d8406be pbrook
                break;
1073 7d8406be pbrook
            }
1074 7d8406be pbrook
        }
1075 7d8406be pbrook
        break;
1076 7d8406be pbrook
1077 7d8406be pbrook
    case 2: /* Transfer Control.  */
1078 7d8406be pbrook
        {
1079 7d8406be pbrook
            int cond;
1080 7d8406be pbrook
            int jmp;
1081 7d8406be pbrook
1082 7d8406be pbrook
            if ((insn & 0x002e0000) == 0) {
1083 7d8406be pbrook
                DPRINTF("NOP\n");
1084 7d8406be pbrook
                break;
1085 7d8406be pbrook
            }
1086 7d8406be pbrook
            if (s->sist1 & LSI_SIST1_STO) {
1087 7d8406be pbrook
                DPRINTF("Delayed select timeout\n");
1088 7d8406be pbrook
                lsi_stop_script(s);
1089 7d8406be pbrook
                break;
1090 7d8406be pbrook
            }
1091 7d8406be pbrook
            cond = jmp = (insn & (1 << 19)) != 0;
1092 7d8406be pbrook
            if (cond == jmp && (insn & (1 << 21))) {
1093 7d8406be pbrook
                DPRINTF("Compare carry %d\n", s->carry == jmp);
1094 7d8406be pbrook
                cond = s->carry != 0;
1095 7d8406be pbrook
            }
1096 7d8406be pbrook
            if (cond == jmp && (insn & (1 << 17))) {
1097 7d8406be pbrook
                DPRINTF("Compare phase %d %c= %d\n",
1098 7d8406be pbrook
                        (s->sstat1 & PHASE_MASK),
1099 7d8406be pbrook
                        jmp ? '=' : '!',
1100 7d8406be pbrook
                        ((insn >> 24) & 7));
1101 7d8406be pbrook
                cond = (s->sstat1 & PHASE_MASK) == ((insn >> 24) & 7);
1102 7d8406be pbrook
            }
1103 7d8406be pbrook
            if (cond == jmp && (insn & (1 << 18))) {
1104 7d8406be pbrook
                uint8_t mask;
1105 7d8406be pbrook
1106 7d8406be pbrook
                mask = (~insn >> 8) & 0xff;
1107 7d8406be pbrook
                DPRINTF("Compare data 0x%x & 0x%x %c= 0x%x\n",
1108 7d8406be pbrook
                        s->sfbr, mask, jmp ? '=' : '!', insn & mask);
1109 7d8406be pbrook
                cond = (s->sfbr & mask) == (insn & mask);
1110 7d8406be pbrook
            }
1111 7d8406be pbrook
            if (cond == jmp) {
1112 7d8406be pbrook
                if (insn & (1 << 23)) {
1113 7d8406be pbrook
                    /* Relative address.  */
1114 7d8406be pbrook
                    addr = s->dsp + sxt24(addr);
1115 7d8406be pbrook
                }
1116 7d8406be pbrook
                switch ((insn >> 27) & 7) {
1117 7d8406be pbrook
                case 0: /* Jump */
1118 7d8406be pbrook
                    DPRINTF("Jump to 0x%08x\n", addr);
1119 7d8406be pbrook
                    s->dsp = addr;
1120 7d8406be pbrook
                    break;
1121 7d8406be pbrook
                case 1: /* Call */
1122 7d8406be pbrook
                    DPRINTF("Call 0x%08x\n", addr);
1123 7d8406be pbrook
                    s->temp = s->dsp;
1124 7d8406be pbrook
                    s->dsp = addr;
1125 7d8406be pbrook
                    break;
1126 7d8406be pbrook
                case 2: /* Return */
1127 7d8406be pbrook
                    DPRINTF("Return to 0x%08x\n", s->temp);
1128 7d8406be pbrook
                    s->dsp = s->temp;
1129 7d8406be pbrook
                    break;
1130 7d8406be pbrook
                case 3: /* Interrupt */
1131 7d8406be pbrook
                    DPRINTF("Interrupt 0x%08x\n", s->dsps);
1132 7d8406be pbrook
                    if ((insn & (1 << 20)) != 0) {
1133 7d8406be pbrook
                        s->istat0 |= LSI_ISTAT0_INTF;
1134 7d8406be pbrook
                        lsi_update_irq(s);
1135 7d8406be pbrook
                    } else {
1136 7d8406be pbrook
                        lsi_script_dma_interrupt(s, LSI_DSTAT_SIR);
1137 7d8406be pbrook
                    }
1138 7d8406be pbrook
                    break;
1139 7d8406be pbrook
                default:
1140 7d8406be pbrook
                    DPRINTF("Illegal transfer control\n");
1141 7d8406be pbrook
                    lsi_script_dma_interrupt(s, LSI_DSTAT_IID);
1142 7d8406be pbrook
                    break;
1143 7d8406be pbrook
                }
1144 7d8406be pbrook
            } else {
1145 7d8406be pbrook
                DPRINTF("Control condition failed\n");
1146 7d8406be pbrook
            }
1147 7d8406be pbrook
        }
1148 7d8406be pbrook
        break;
1149 7d8406be pbrook
1150 7d8406be pbrook
    case 3:
1151 7d8406be pbrook
        if ((insn & (1 << 29)) == 0) {
1152 7d8406be pbrook
            /* Memory move.  */
1153 7d8406be pbrook
            uint32_t dest;
1154 7d8406be pbrook
            /* ??? The docs imply the destination address is loaded into
1155 7d8406be pbrook
               the TEMP register.  However the Linux drivers rely on
1156 7d8406be pbrook
               the value being presrved.  */
1157 7d8406be pbrook
            dest = read_dword(s, s->dsp);
1158 7d8406be pbrook
            s->dsp += 4;
1159 7d8406be pbrook
            lsi_memcpy(s, dest, addr, insn & 0xffffff);
1160 7d8406be pbrook
        } else {
1161 7d8406be pbrook
            uint8_t data[7];
1162 7d8406be pbrook
            int reg;
1163 7d8406be pbrook
            int n;
1164 7d8406be pbrook
            int i;
1165 7d8406be pbrook
1166 7d8406be pbrook
            if (insn & (1 << 28)) {
1167 7d8406be pbrook
                addr = s->dsa + sxt24(addr);
1168 7d8406be pbrook
            }
1169 7d8406be pbrook
            n = (insn & 7);
1170 7d8406be pbrook
            reg = (insn >> 16) & 0xff;
1171 7d8406be pbrook
            if (insn & (1 << 24)) {
1172 7d8406be pbrook
                cpu_physical_memory_read(addr, data, n);
1173 a917d384 pbrook
                DPRINTF("Load reg 0x%x size %d addr 0x%08x = %08x\n", reg, n,
1174 a917d384 pbrook
                        addr, *(int *)data);
1175 7d8406be pbrook
                for (i = 0; i < n; i++) {
1176 7d8406be pbrook
                    lsi_reg_writeb(s, reg + i, data[i]);
1177 7d8406be pbrook
                }
1178 7d8406be pbrook
            } else {
1179 7d8406be pbrook
                DPRINTF("Store reg 0x%x size %d addr 0x%08x\n", reg, n, addr);
1180 7d8406be pbrook
                for (i = 0; i < n; i++) {
1181 7d8406be pbrook
                    data[i] = lsi_reg_readb(s, reg + i);
1182 7d8406be pbrook
                }
1183 7d8406be pbrook
                cpu_physical_memory_write(addr, data, n);
1184 7d8406be pbrook
            }
1185 7d8406be pbrook
        }
1186 7d8406be pbrook
    }
1187 7d8406be pbrook
    /* ??? Need to avoid infinite loops.  */
1188 7d8406be pbrook
    if (s->istat1 & LSI_ISTAT1_SRUN && !s->waiting) {
1189 7d8406be pbrook
        if (s->dcntl & LSI_DCNTL_SSM) {
1190 7d8406be pbrook
            lsi_script_dma_interrupt(s, LSI_DSTAT_SSI);
1191 7d8406be pbrook
        } else {
1192 7d8406be pbrook
            goto again;
1193 7d8406be pbrook
        }
1194 7d8406be pbrook
    }
1195 7d8406be pbrook
    DPRINTF("SCRIPTS execution stopped\n");
1196 7d8406be pbrook
}
1197 7d8406be pbrook
1198 7d8406be pbrook
static uint8_t lsi_reg_readb(LSIState *s, int offset)
1199 7d8406be pbrook
{
1200 7d8406be pbrook
    uint8_t tmp;
1201 7d8406be pbrook
#define CASE_GET_REG32(name, addr) \
1202 7d8406be pbrook
    case addr: return s->name & 0xff; \
1203 7d8406be pbrook
    case addr + 1: return (s->name >> 8) & 0xff; \
1204 7d8406be pbrook
    case addr + 2: return (s->name >> 16) & 0xff; \
1205 7d8406be pbrook
    case addr + 3: return (s->name >> 24) & 0xff;
1206 7d8406be pbrook
1207 7d8406be pbrook
#ifdef DEBUG_LSI_REG
1208 7d8406be pbrook
    DPRINTF("Read reg %x\n", offset);
1209 7d8406be pbrook
#endif
1210 7d8406be pbrook
    switch (offset) {
1211 7d8406be pbrook
    case 0x00: /* SCNTL0 */
1212 7d8406be pbrook
        return s->scntl0;
1213 7d8406be pbrook
    case 0x01: /* SCNTL1 */
1214 7d8406be pbrook
        return s->scntl1;
1215 7d8406be pbrook
    case 0x02: /* SCNTL2 */
1216 7d8406be pbrook
        return s->scntl2;
1217 7d8406be pbrook
    case 0x03: /* SCNTL3 */
1218 7d8406be pbrook
        return s->scntl3;
1219 7d8406be pbrook
    case 0x04: /* SCID */
1220 7d8406be pbrook
        return s->scid;
1221 7d8406be pbrook
    case 0x05: /* SXFER */
1222 7d8406be pbrook
        return s->sxfer;
1223 7d8406be pbrook
    case 0x06: /* SDID */
1224 7d8406be pbrook
        return s->sdid;
1225 7d8406be pbrook
    case 0x07: /* GPREG0 */
1226 7d8406be pbrook
        return 0x7f;
1227 a917d384 pbrook
    case 0xa: /* SSID */
1228 a917d384 pbrook
        return s->ssid;
1229 7d8406be pbrook
    case 0xb: /* SBCL */
1230 7d8406be pbrook
        /* ??? This is not correct. However it's (hopefully) only
1231 7d8406be pbrook
           used for diagnostics, so should be ok.  */
1232 7d8406be pbrook
        return 0;
1233 7d8406be pbrook
    case 0xc: /* DSTAT */
1234 7d8406be pbrook
        tmp = s->dstat | 0x80;
1235 7d8406be pbrook
        if ((s->istat0 & LSI_ISTAT0_INTF) == 0)
1236 7d8406be pbrook
            s->dstat = 0;
1237 7d8406be pbrook
        lsi_update_irq(s);
1238 7d8406be pbrook
        return tmp;
1239 7d8406be pbrook
    case 0x0d: /* SSTAT0 */
1240 7d8406be pbrook
        return s->sstat0;
1241 7d8406be pbrook
    case 0x0e: /* SSTAT1 */
1242 7d8406be pbrook
        return s->sstat1;
1243 7d8406be pbrook
    case 0x0f: /* SSTAT2 */
1244 7d8406be pbrook
        return s->scntl1 & LSI_SCNTL1_CON ? 0 : 2;
1245 7d8406be pbrook
    CASE_GET_REG32(dsa, 0x10)
1246 7d8406be pbrook
    case 0x14: /* ISTAT0 */
1247 7d8406be pbrook
        return s->istat0;
1248 7d8406be pbrook
    case 0x16: /* MBOX0 */
1249 7d8406be pbrook
        return s->mbox0;
1250 7d8406be pbrook
    case 0x17: /* MBOX1 */
1251 7d8406be pbrook
        return s->mbox1;
1252 7d8406be pbrook
    case 0x18: /* CTEST0 */
1253 7d8406be pbrook
        return 0xff;
1254 7d8406be pbrook
    case 0x19: /* CTEST1 */
1255 7d8406be pbrook
        return 0;
1256 7d8406be pbrook
    case 0x1a: /* CTEST2 */
1257 7d8406be pbrook
        tmp = LSI_CTEST2_DACK | LSI_CTEST2_CM;
1258 7d8406be pbrook
        if (s->istat0 & LSI_ISTAT0_SIGP) {
1259 7d8406be pbrook
            s->istat0 &= ~LSI_ISTAT0_SIGP;
1260 7d8406be pbrook
            tmp |= LSI_CTEST2_SIGP;
1261 7d8406be pbrook
        }
1262 7d8406be pbrook
        return tmp;
1263 7d8406be pbrook
    case 0x1b: /* CTEST3 */
1264 7d8406be pbrook
        return s->ctest3;
1265 7d8406be pbrook
    CASE_GET_REG32(temp, 0x1c)
1266 7d8406be pbrook
    case 0x20: /* DFIFO */
1267 7d8406be pbrook
        return 0;
1268 7d8406be pbrook
    case 0x21: /* CTEST4 */
1269 7d8406be pbrook
        return s->ctest4;
1270 7d8406be pbrook
    case 0x22: /* CTEST5 */
1271 7d8406be pbrook
        return s->ctest5;
1272 7d8406be pbrook
    case 0x24: /* DBC[0:7] */
1273 7d8406be pbrook
        return s->dbc & 0xff;
1274 7d8406be pbrook
    case 0x25: /* DBC[8:15] */
1275 7d8406be pbrook
        return (s->dbc >> 8) & 0xff;
1276 7d8406be pbrook
    case 0x26: /* DBC[16->23] */
1277 7d8406be pbrook
        return (s->dbc >> 16) & 0xff;
1278 7d8406be pbrook
    case 0x27: /* DCMD */
1279 7d8406be pbrook
        return s->dcmd;
1280 7d8406be pbrook
    CASE_GET_REG32(dsp, 0x2c)
1281 7d8406be pbrook
    CASE_GET_REG32(dsps, 0x30)
1282 7d8406be pbrook
    CASE_GET_REG32(scratch[0], 0x34)
1283 7d8406be pbrook
    case 0x38: /* DMODE */
1284 7d8406be pbrook
        return s->dmode;
1285 7d8406be pbrook
    case 0x39: /* DIEN */
1286 7d8406be pbrook
        return s->dien;
1287 7d8406be pbrook
    case 0x3b: /* DCNTL */
1288 7d8406be pbrook
        return s->dcntl;
1289 7d8406be pbrook
    case 0x40: /* SIEN0 */
1290 7d8406be pbrook
        return s->sien0;
1291 7d8406be pbrook
    case 0x41: /* SIEN1 */
1292 7d8406be pbrook
        return s->sien1;
1293 7d8406be pbrook
    case 0x42: /* SIST0 */
1294 7d8406be pbrook
        tmp = s->sist0;
1295 7d8406be pbrook
        s->sist0 = 0;
1296 7d8406be pbrook
        lsi_update_irq(s);
1297 7d8406be pbrook
        return tmp;
1298 7d8406be pbrook
    case 0x43: /* SIST1 */
1299 7d8406be pbrook
        tmp = s->sist1;
1300 7d8406be pbrook
        s->sist1 = 0;
1301 7d8406be pbrook
        lsi_update_irq(s);
1302 7d8406be pbrook
        return tmp;
1303 7d8406be pbrook
    case 0x47: /* GPCNTL0 */
1304 7d8406be pbrook
        return 0x0f;
1305 7d8406be pbrook
    case 0x48: /* STIME0 */
1306 7d8406be pbrook
        return s->stime0;
1307 7d8406be pbrook
    case 0x4a: /* RESPID0 */
1308 7d8406be pbrook
        return s->respid0;
1309 7d8406be pbrook
    case 0x4b: /* RESPID1 */
1310 7d8406be pbrook
        return s->respid1;
1311 7d8406be pbrook
    case 0x4d: /* STEST1 */
1312 7d8406be pbrook
        return s->stest1;
1313 7d8406be pbrook
    case 0x4e: /* STEST2 */
1314 7d8406be pbrook
        return s->stest2;
1315 7d8406be pbrook
    case 0x4f: /* STEST3 */
1316 7d8406be pbrook
        return s->stest3;
1317 a917d384 pbrook
    case 0x50: /* SIDL */
1318 a917d384 pbrook
        /* This is needed by the linux drivers.  We currently only update it
1319 a917d384 pbrook
           during the MSG IN phase.  */
1320 a917d384 pbrook
        return s->sidl;
1321 7d8406be pbrook
    case 0x52: /* STEST4 */
1322 7d8406be pbrook
        return 0xe0;
1323 7d8406be pbrook
    case 0x56: /* CCNTL0 */
1324 7d8406be pbrook
        return s->ccntl0;
1325 7d8406be pbrook
    case 0x57: /* CCNTL1 */
1326 7d8406be pbrook
        return s->ccntl1;
1327 a917d384 pbrook
    case 0x58: /* SBDL */
1328 a917d384 pbrook
        /* Some drivers peek at the data bus during the MSG IN phase.  */
1329 a917d384 pbrook
        if ((s->sstat1 & PHASE_MASK) == PHASE_MI)
1330 a917d384 pbrook
            return s->msg[0];
1331 a917d384 pbrook
        return 0;
1332 a917d384 pbrook
    case 0x59: /* SBDL high */
1333 7d8406be pbrook
        return 0;
1334 7d8406be pbrook
    CASE_GET_REG32(mmrs, 0xa0)
1335 7d8406be pbrook
    CASE_GET_REG32(mmws, 0xa4)
1336 7d8406be pbrook
    CASE_GET_REG32(sfs, 0xa8)
1337 7d8406be pbrook
    CASE_GET_REG32(drs, 0xac)
1338 7d8406be pbrook
    CASE_GET_REG32(sbms, 0xb0)
1339 7d8406be pbrook
    CASE_GET_REG32(dmbs, 0xb4)
1340 7d8406be pbrook
    CASE_GET_REG32(dnad64, 0xb8)
1341 7d8406be pbrook
    CASE_GET_REG32(pmjad1, 0xc0)
1342 7d8406be pbrook
    CASE_GET_REG32(pmjad2, 0xc4)
1343 7d8406be pbrook
    CASE_GET_REG32(rbc, 0xc8)
1344 7d8406be pbrook
    CASE_GET_REG32(ua, 0xcc)
1345 7d8406be pbrook
    CASE_GET_REG32(ia, 0xd4)
1346 7d8406be pbrook
    CASE_GET_REG32(sbc, 0xd8)
1347 7d8406be pbrook
    CASE_GET_REG32(csbc, 0xdc)
1348 7d8406be pbrook
    }
1349 7d8406be pbrook
    if (offset >= 0x5c && offset < 0xa0) {
1350 7d8406be pbrook
        int n;
1351 7d8406be pbrook
        int shift;
1352 7d8406be pbrook
        n = (offset - 0x58) >> 2;
1353 7d8406be pbrook
        shift = (offset & 3) * 8;
1354 7d8406be pbrook
        return (s->scratch[n] >> shift) & 0xff;
1355 7d8406be pbrook
    }
1356 7d8406be pbrook
    BADF("readb 0x%x\n", offset);
1357 7d8406be pbrook
    exit(1);
1358 7d8406be pbrook
#undef CASE_GET_REG32
1359 7d8406be pbrook
}
1360 7d8406be pbrook
1361 7d8406be pbrook
static void lsi_reg_writeb(LSIState *s, int offset, uint8_t val)
1362 7d8406be pbrook
{
1363 7d8406be pbrook
#define CASE_SET_REG32(name, addr) \
1364 7d8406be pbrook
    case addr    : s->name &= 0xffffff00; s->name |= val;       break; \
1365 7d8406be pbrook
    case addr + 1: s->name &= 0xffff00ff; s->name |= val << 8;  break; \
1366 7d8406be pbrook
    case addr + 2: s->name &= 0xff00ffff; s->name |= val << 16; break; \
1367 7d8406be pbrook
    case addr + 3: s->name &= 0x00ffffff; s->name |= val << 24; break;
1368 7d8406be pbrook
1369 7d8406be pbrook
#ifdef DEBUG_LSI_REG
1370 7d8406be pbrook
    DPRINTF("Write reg %x = %02x\n", offset, val);
1371 7d8406be pbrook
#endif
1372 7d8406be pbrook
    switch (offset) {
1373 7d8406be pbrook
    case 0x00: /* SCNTL0 */
1374 7d8406be pbrook
        s->scntl0 = val;
1375 7d8406be pbrook
        if (val & LSI_SCNTL0_START) {
1376 7d8406be pbrook
            BADF("Start sequence not implemented\n");
1377 7d8406be pbrook
        }
1378 7d8406be pbrook
        break;
1379 7d8406be pbrook
    case 0x01: /* SCNTL1 */
1380 7d8406be pbrook
        s->scntl1 = val & ~LSI_SCNTL1_SST;
1381 7d8406be pbrook
        if (val & LSI_SCNTL1_IARB) {
1382 7d8406be pbrook
            BADF("Immediate Arbritration not implemented\n");
1383 7d8406be pbrook
        }
1384 7d8406be pbrook
        if (val & LSI_SCNTL1_RST) {
1385 7d8406be pbrook
            s->sstat0 |= LSI_SSTAT0_RST;
1386 7d8406be pbrook
            lsi_script_scsi_interrupt(s, LSI_SIST0_RST, 0);
1387 7d8406be pbrook
        } else {
1388 7d8406be pbrook
            s->sstat0 &= ~LSI_SSTAT0_RST;
1389 7d8406be pbrook
        }
1390 7d8406be pbrook
        break;
1391 7d8406be pbrook
    case 0x02: /* SCNTL2 */
1392 7d8406be pbrook
        val &= ~(LSI_SCNTL2_WSR | LSI_SCNTL2_WSS);
1393 3d834c78 ths
        s->scntl2 = val;
1394 7d8406be pbrook
        break;
1395 7d8406be pbrook
    case 0x03: /* SCNTL3 */
1396 7d8406be pbrook
        s->scntl3 = val;
1397 7d8406be pbrook
        break;
1398 7d8406be pbrook
    case 0x04: /* SCID */
1399 7d8406be pbrook
        s->scid = val;
1400 7d8406be pbrook
        break;
1401 7d8406be pbrook
    case 0x05: /* SXFER */
1402 7d8406be pbrook
        s->sxfer = val;
1403 7d8406be pbrook
        break;
1404 a917d384 pbrook
    case 0x06: /* SDID */
1405 a917d384 pbrook
        if ((val & 0xf) != (s->ssid & 0xf))
1406 a917d384 pbrook
            BADF("Destination ID does not match SSID\n");
1407 a917d384 pbrook
        s->sdid = val & 0xf;
1408 a917d384 pbrook
        break;
1409 7d8406be pbrook
    case 0x07: /* GPREG0 */
1410 7d8406be pbrook
        break;
1411 a917d384 pbrook
    case 0x08: /* SFBR */
1412 a917d384 pbrook
        /* The CPU is not allowed to write to this register.  However the
1413 a917d384 pbrook
           SCRIPTS register move instructions are.  */
1414 a917d384 pbrook
        s->sfbr = val;
1415 a917d384 pbrook
        break;
1416 7d8406be pbrook
    case 0x0c: case 0x0d: case 0x0e: case 0x0f:
1417 7d8406be pbrook
        /* Linux writes to these readonly registers on startup.  */
1418 7d8406be pbrook
        return;
1419 7d8406be pbrook
    CASE_SET_REG32(dsa, 0x10)
1420 7d8406be pbrook
    case 0x14: /* ISTAT0 */
1421 7d8406be pbrook
        s->istat0 = (s->istat0 & 0x0f) | (val & 0xf0);
1422 7d8406be pbrook
        if (val & LSI_ISTAT0_ABRT) {
1423 7d8406be pbrook
            lsi_script_dma_interrupt(s, LSI_DSTAT_ABRT);
1424 7d8406be pbrook
        }
1425 7d8406be pbrook
        if (val & LSI_ISTAT0_INTF) {
1426 7d8406be pbrook
            s->istat0 &= ~LSI_ISTAT0_INTF;
1427 7d8406be pbrook
            lsi_update_irq(s);
1428 7d8406be pbrook
        }
1429 4d611c9a pbrook
        if (s->waiting == 1 && val & LSI_ISTAT0_SIGP) {
1430 7d8406be pbrook
            DPRINTF("Woken by SIGP\n");
1431 7d8406be pbrook
            s->waiting = 0;
1432 7d8406be pbrook
            s->dsp = s->dnad;
1433 7d8406be pbrook
            lsi_execute_script(s);
1434 7d8406be pbrook
        }
1435 7d8406be pbrook
        if (val & LSI_ISTAT0_SRST) {
1436 7d8406be pbrook
            lsi_soft_reset(s);
1437 7d8406be pbrook
        }
1438 92d88ecb ths
        break;
1439 7d8406be pbrook
    case 0x16: /* MBOX0 */
1440 7d8406be pbrook
        s->mbox0 = val;
1441 92d88ecb ths
        break;
1442 7d8406be pbrook
    case 0x17: /* MBOX1 */
1443 7d8406be pbrook
        s->mbox1 = val;
1444 92d88ecb ths
        break;
1445 7d8406be pbrook
    case 0x1b: /* CTEST3 */
1446 7d8406be pbrook
        s->ctest3 = val & 0x0f;
1447 7d8406be pbrook
        break;
1448 7d8406be pbrook
    CASE_SET_REG32(temp, 0x1c)
1449 7d8406be pbrook
    case 0x21: /* CTEST4 */
1450 7d8406be pbrook
        if (val & 7) {
1451 7d8406be pbrook
           BADF("Unimplemented CTEST4-FBL 0x%x\n", val);
1452 7d8406be pbrook
        }
1453 7d8406be pbrook
        s->ctest4 = val;
1454 7d8406be pbrook
        break;
1455 7d8406be pbrook
    case 0x22: /* CTEST5 */
1456 7d8406be pbrook
        if (val & (LSI_CTEST5_ADCK | LSI_CTEST5_BBCK)) {
1457 7d8406be pbrook
            BADF("CTEST5 DMA increment not implemented\n");
1458 7d8406be pbrook
        }
1459 7d8406be pbrook
        s->ctest5 = val;
1460 7d8406be pbrook
        break;
1461 3d834c78 ths
    case 0x2c: /* DSP[0:7] */
1462 7d8406be pbrook
        s->dsp &= 0xffffff00;
1463 7d8406be pbrook
        s->dsp |= val;
1464 7d8406be pbrook
        break;
1465 3d834c78 ths
    case 0x2d: /* DSP[8:15] */
1466 7d8406be pbrook
        s->dsp &= 0xffff00ff;
1467 7d8406be pbrook
        s->dsp |= val << 8;
1468 7d8406be pbrook
        break;
1469 3d834c78 ths
    case 0x2e: /* DSP[16:23] */
1470 7d8406be pbrook
        s->dsp &= 0xff00ffff;
1471 7d8406be pbrook
        s->dsp |= val << 16;
1472 7d8406be pbrook
        break;
1473 3d834c78 ths
    case 0x2f: /* DSP[24:31] */
1474 7d8406be pbrook
        s->dsp &= 0x00ffffff;
1475 7d8406be pbrook
        s->dsp |= val << 24;
1476 7d8406be pbrook
        if ((s->dmode & LSI_DMODE_MAN) == 0
1477 7d8406be pbrook
            && (s->istat1 & LSI_ISTAT1_SRUN) == 0)
1478 7d8406be pbrook
            lsi_execute_script(s);
1479 7d8406be pbrook
        break;
1480 7d8406be pbrook
    CASE_SET_REG32(dsps, 0x30)
1481 7d8406be pbrook
    CASE_SET_REG32(scratch[0], 0x34)
1482 7d8406be pbrook
    case 0x38: /* DMODE */
1483 7d8406be pbrook
        if (val & (LSI_DMODE_SIOM | LSI_DMODE_DIOM)) {
1484 7d8406be pbrook
            BADF("IO mappings not implemented\n");
1485 7d8406be pbrook
        }
1486 7d8406be pbrook
        s->dmode = val;
1487 7d8406be pbrook
        break;
1488 7d8406be pbrook
    case 0x39: /* DIEN */
1489 7d8406be pbrook
        s->dien = val;
1490 7d8406be pbrook
        lsi_update_irq(s);
1491 7d8406be pbrook
        break;
1492 7d8406be pbrook
    case 0x3b: /* DCNTL */
1493 7d8406be pbrook
        s->dcntl = val & ~(LSI_DCNTL_PFF | LSI_DCNTL_STD);
1494 7d8406be pbrook
        if ((val & LSI_DCNTL_STD) && (s->istat1 & LSI_ISTAT1_SRUN) == 0)
1495 7d8406be pbrook
            lsi_execute_script(s);
1496 7d8406be pbrook
        break;
1497 7d8406be pbrook
    case 0x40: /* SIEN0 */
1498 7d8406be pbrook
        s->sien0 = val;
1499 7d8406be pbrook
        lsi_update_irq(s);
1500 7d8406be pbrook
        break;
1501 7d8406be pbrook
    case 0x41: /* SIEN1 */
1502 7d8406be pbrook
        s->sien1 = val;
1503 7d8406be pbrook
        lsi_update_irq(s);
1504 7d8406be pbrook
        break;
1505 7d8406be pbrook
    case 0x47: /* GPCNTL0 */
1506 7d8406be pbrook
        break;
1507 7d8406be pbrook
    case 0x48: /* STIME0 */
1508 7d8406be pbrook
        s->stime0 = val;
1509 7d8406be pbrook
        break;
1510 7d8406be pbrook
    case 0x49: /* STIME1 */
1511 7d8406be pbrook
        if (val & 0xf) {
1512 7d8406be pbrook
            DPRINTF("General purpose timer not implemented\n");
1513 7d8406be pbrook
            /* ??? Raising the interrupt immediately seems to be sufficient
1514 7d8406be pbrook
               to keep the FreeBSD driver happy.  */
1515 7d8406be pbrook
            lsi_script_scsi_interrupt(s, 0, LSI_SIST1_GEN);
1516 7d8406be pbrook
        }
1517 7d8406be pbrook
        break;
1518 7d8406be pbrook
    case 0x4a: /* RESPID0 */
1519 7d8406be pbrook
        s->respid0 = val;
1520 7d8406be pbrook
        break;
1521 7d8406be pbrook
    case 0x4b: /* RESPID1 */
1522 7d8406be pbrook
        s->respid1 = val;
1523 7d8406be pbrook
        break;
1524 7d8406be pbrook
    case 0x4d: /* STEST1 */
1525 7d8406be pbrook
        s->stest1 = val;
1526 7d8406be pbrook
        break;
1527 7d8406be pbrook
    case 0x4e: /* STEST2 */
1528 7d8406be pbrook
        if (val & 1) {
1529 7d8406be pbrook
            BADF("Low level mode not implemented\n");
1530 7d8406be pbrook
        }
1531 7d8406be pbrook
        s->stest2 = val;
1532 7d8406be pbrook
        break;
1533 7d8406be pbrook
    case 0x4f: /* STEST3 */
1534 7d8406be pbrook
        if (val & 0x41) {
1535 7d8406be pbrook
            BADF("SCSI FIFO test mode not implemented\n");
1536 7d8406be pbrook
        }
1537 7d8406be pbrook
        s->stest3 = val;
1538 7d8406be pbrook
        break;
1539 7d8406be pbrook
    case 0x56: /* CCNTL0 */
1540 7d8406be pbrook
        s->ccntl0 = val;
1541 7d8406be pbrook
        break;
1542 7d8406be pbrook
    case 0x57: /* CCNTL1 */
1543 7d8406be pbrook
        s->ccntl1 = val;
1544 7d8406be pbrook
        break;
1545 7d8406be pbrook
    CASE_SET_REG32(mmrs, 0xa0)
1546 7d8406be pbrook
    CASE_SET_REG32(mmws, 0xa4)
1547 7d8406be pbrook
    CASE_SET_REG32(sfs, 0xa8)
1548 7d8406be pbrook
    CASE_SET_REG32(drs, 0xac)
1549 7d8406be pbrook
    CASE_SET_REG32(sbms, 0xb0)
1550 7d8406be pbrook
    CASE_SET_REG32(dmbs, 0xb4)
1551 7d8406be pbrook
    CASE_SET_REG32(dnad64, 0xb8)
1552 7d8406be pbrook
    CASE_SET_REG32(pmjad1, 0xc0)
1553 7d8406be pbrook
    CASE_SET_REG32(pmjad2, 0xc4)
1554 7d8406be pbrook
    CASE_SET_REG32(rbc, 0xc8)
1555 7d8406be pbrook
    CASE_SET_REG32(ua, 0xcc)
1556 7d8406be pbrook
    CASE_SET_REG32(ia, 0xd4)
1557 7d8406be pbrook
    CASE_SET_REG32(sbc, 0xd8)
1558 7d8406be pbrook
    CASE_SET_REG32(csbc, 0xdc)
1559 7d8406be pbrook
    default:
1560 7d8406be pbrook
        if (offset >= 0x5c && offset < 0xa0) {
1561 7d8406be pbrook
            int n;
1562 7d8406be pbrook
            int shift;
1563 7d8406be pbrook
            n = (offset - 0x58) >> 2;
1564 7d8406be pbrook
            shift = (offset & 3) * 8;
1565 7d8406be pbrook
            s->scratch[n] &= ~(0xff << shift);
1566 7d8406be pbrook
            s->scratch[n] |= (val & 0xff) << shift;
1567 7d8406be pbrook
        } else {
1568 7d8406be pbrook
            BADF("Unhandled writeb 0x%x = 0x%x\n", offset, val);
1569 7d8406be pbrook
        }
1570 7d8406be pbrook
    }
1571 7d8406be pbrook
#undef CASE_SET_REG32
1572 7d8406be pbrook
}
1573 7d8406be pbrook
1574 7d8406be pbrook
static void lsi_mmio_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
1575 7d8406be pbrook
{
1576 7d8406be pbrook
    LSIState *s = (LSIState *)opaque;
1577 7d8406be pbrook
1578 7d8406be pbrook
    lsi_reg_writeb(s, addr & 0xff, val);
1579 7d8406be pbrook
}
1580 7d8406be pbrook
1581 7d8406be pbrook
static void lsi_mmio_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
1582 7d8406be pbrook
{
1583 7d8406be pbrook
    LSIState *s = (LSIState *)opaque;
1584 7d8406be pbrook
1585 7d8406be pbrook
    addr &= 0xff;
1586 7d8406be pbrook
    lsi_reg_writeb(s, addr, val & 0xff);
1587 7d8406be pbrook
    lsi_reg_writeb(s, addr + 1, (val >> 8) & 0xff);
1588 7d8406be pbrook
}
1589 7d8406be pbrook
1590 7d8406be pbrook
static void lsi_mmio_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
1591 7d8406be pbrook
{
1592 7d8406be pbrook
    LSIState *s = (LSIState *)opaque;
1593 7d8406be pbrook
1594 7d8406be pbrook
    addr &= 0xff;
1595 7d8406be pbrook
    lsi_reg_writeb(s, addr, val & 0xff);
1596 7d8406be pbrook
    lsi_reg_writeb(s, addr + 1, (val >> 8) & 0xff);
1597 7d8406be pbrook
    lsi_reg_writeb(s, addr + 2, (val >> 16) & 0xff);
1598 7d8406be pbrook
    lsi_reg_writeb(s, addr + 3, (val >> 24) & 0xff);
1599 7d8406be pbrook
}
1600 7d8406be pbrook
1601 7d8406be pbrook
static uint32_t lsi_mmio_readb(void *opaque, target_phys_addr_t addr)
1602 7d8406be pbrook
{
1603 7d8406be pbrook
    LSIState *s = (LSIState *)opaque;
1604 7d8406be pbrook
1605 7d8406be pbrook
    return lsi_reg_readb(s, addr & 0xff);
1606 7d8406be pbrook
}
1607 7d8406be pbrook
1608 7d8406be pbrook
static uint32_t lsi_mmio_readw(void *opaque, target_phys_addr_t addr)
1609 7d8406be pbrook
{
1610 7d8406be pbrook
    LSIState *s = (LSIState *)opaque;
1611 7d8406be pbrook
    uint32_t val;
1612 7d8406be pbrook
1613 7d8406be pbrook
    addr &= 0xff;
1614 7d8406be pbrook
    val = lsi_reg_readb(s, addr);
1615 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 1) << 8;
1616 7d8406be pbrook
    return val;
1617 7d8406be pbrook
}
1618 7d8406be pbrook
1619 7d8406be pbrook
static uint32_t lsi_mmio_readl(void *opaque, target_phys_addr_t addr)
1620 7d8406be pbrook
{
1621 7d8406be pbrook
    LSIState *s = (LSIState *)opaque;
1622 7d8406be pbrook
    uint32_t val;
1623 7d8406be pbrook
    addr &= 0xff;
1624 7d8406be pbrook
    val = lsi_reg_readb(s, addr);
1625 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 1) << 8;
1626 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 2) << 16;
1627 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 3) << 24;
1628 7d8406be pbrook
    return val;
1629 7d8406be pbrook
}
1630 7d8406be pbrook
1631 7d8406be pbrook
static CPUReadMemoryFunc *lsi_mmio_readfn[3] = {
1632 7d8406be pbrook
    lsi_mmio_readb,
1633 7d8406be pbrook
    lsi_mmio_readw,
1634 7d8406be pbrook
    lsi_mmio_readl,
1635 7d8406be pbrook
};
1636 7d8406be pbrook
1637 7d8406be pbrook
static CPUWriteMemoryFunc *lsi_mmio_writefn[3] = {
1638 7d8406be pbrook
    lsi_mmio_writeb,
1639 7d8406be pbrook
    lsi_mmio_writew,
1640 7d8406be pbrook
    lsi_mmio_writel,
1641 7d8406be pbrook
};
1642 7d8406be pbrook
1643 7d8406be pbrook
static void lsi_ram_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
1644 7d8406be pbrook
{
1645 7d8406be pbrook
    LSIState *s = (LSIState *)opaque;
1646 7d8406be pbrook
    uint32_t newval;
1647 7d8406be pbrook
    int shift;
1648 7d8406be pbrook
1649 7d8406be pbrook
    addr &= 0x1fff;
1650 7d8406be pbrook
    newval = s->script_ram[addr >> 2];
1651 7d8406be pbrook
    shift = (addr & 3) * 8;
1652 7d8406be pbrook
    newval &= ~(0xff << shift);
1653 7d8406be pbrook
    newval |= val << shift;
1654 7d8406be pbrook
    s->script_ram[addr >> 2] = newval;
1655 7d8406be pbrook
}
1656 7d8406be pbrook
1657 7d8406be pbrook
static void lsi_ram_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
1658 7d8406be pbrook
{
1659 7d8406be pbrook
    LSIState *s = (LSIState *)opaque;
1660 7d8406be pbrook
    uint32_t newval;
1661 7d8406be pbrook
1662 7d8406be pbrook
    addr &= 0x1fff;
1663 7d8406be pbrook
    newval = s->script_ram[addr >> 2];
1664 7d8406be pbrook
    if (addr & 2) {
1665 7d8406be pbrook
        newval = (newval & 0xffff) | (val << 16);
1666 7d8406be pbrook
    } else {
1667 7d8406be pbrook
        newval = (newval & 0xffff0000) | val;
1668 7d8406be pbrook
    }
1669 7d8406be pbrook
    s->script_ram[addr >> 2] = newval;
1670 7d8406be pbrook
}
1671 7d8406be pbrook
1672 7d8406be pbrook
1673 7d8406be pbrook
static void lsi_ram_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
1674 7d8406be pbrook
{
1675 7d8406be pbrook
    LSIState *s = (LSIState *)opaque;
1676 7d8406be pbrook
1677 7d8406be pbrook
    addr &= 0x1fff;
1678 7d8406be pbrook
    s->script_ram[addr >> 2] = val;
1679 7d8406be pbrook
}
1680 7d8406be pbrook
1681 7d8406be pbrook
static uint32_t lsi_ram_readb(void *opaque, target_phys_addr_t addr)
1682 7d8406be pbrook
{
1683 7d8406be pbrook
    LSIState *s = (LSIState *)opaque;
1684 7d8406be pbrook
    uint32_t val;
1685 7d8406be pbrook
1686 7d8406be pbrook
    addr &= 0x1fff;
1687 7d8406be pbrook
    val = s->script_ram[addr >> 2];
1688 7d8406be pbrook
    val >>= (addr & 3) * 8;
1689 7d8406be pbrook
    return val & 0xff;
1690 7d8406be pbrook
}
1691 7d8406be pbrook
1692 7d8406be pbrook
static uint32_t lsi_ram_readw(void *opaque, target_phys_addr_t addr)
1693 7d8406be pbrook
{
1694 7d8406be pbrook
    LSIState *s = (LSIState *)opaque;
1695 7d8406be pbrook
    uint32_t val;
1696 7d8406be pbrook
1697 7d8406be pbrook
    addr &= 0x1fff;
1698 7d8406be pbrook
    val = s->script_ram[addr >> 2];
1699 7d8406be pbrook
    if (addr & 2)
1700 7d8406be pbrook
        val >>= 16;
1701 7d8406be pbrook
    return le16_to_cpu(val);
1702 7d8406be pbrook
}
1703 7d8406be pbrook
1704 7d8406be pbrook
static uint32_t lsi_ram_readl(void *opaque, target_phys_addr_t addr)
1705 7d8406be pbrook
{
1706 7d8406be pbrook
    LSIState *s = (LSIState *)opaque;
1707 7d8406be pbrook
1708 7d8406be pbrook
    addr &= 0x1fff;
1709 7d8406be pbrook
    return le32_to_cpu(s->script_ram[addr >> 2]);
1710 7d8406be pbrook
}
1711 7d8406be pbrook
1712 7d8406be pbrook
static CPUReadMemoryFunc *lsi_ram_readfn[3] = {
1713 7d8406be pbrook
    lsi_ram_readb,
1714 7d8406be pbrook
    lsi_ram_readw,
1715 7d8406be pbrook
    lsi_ram_readl,
1716 7d8406be pbrook
};
1717 7d8406be pbrook
1718 7d8406be pbrook
static CPUWriteMemoryFunc *lsi_ram_writefn[3] = {
1719 7d8406be pbrook
    lsi_ram_writeb,
1720 7d8406be pbrook
    lsi_ram_writew,
1721 7d8406be pbrook
    lsi_ram_writel,
1722 7d8406be pbrook
};
1723 7d8406be pbrook
1724 7d8406be pbrook
static uint32_t lsi_io_readb(void *opaque, uint32_t addr)
1725 7d8406be pbrook
{
1726 7d8406be pbrook
    LSIState *s = (LSIState *)opaque;
1727 7d8406be pbrook
    return lsi_reg_readb(s, addr & 0xff);
1728 7d8406be pbrook
}
1729 7d8406be pbrook
1730 7d8406be pbrook
static uint32_t lsi_io_readw(void *opaque, uint32_t addr)
1731 7d8406be pbrook
{
1732 7d8406be pbrook
    LSIState *s = (LSIState *)opaque;
1733 7d8406be pbrook
    uint32_t val;
1734 7d8406be pbrook
    addr &= 0xff;
1735 7d8406be pbrook
    val = lsi_reg_readb(s, addr);
1736 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 1) << 8;
1737 7d8406be pbrook
    return val;
1738 7d8406be pbrook
}
1739 7d8406be pbrook
1740 7d8406be pbrook
static uint32_t lsi_io_readl(void *opaque, uint32_t addr)
1741 7d8406be pbrook
{
1742 7d8406be pbrook
    LSIState *s = (LSIState *)opaque;
1743 7d8406be pbrook
    uint32_t val;
1744 7d8406be pbrook
    addr &= 0xff;
1745 7d8406be pbrook
    val = lsi_reg_readb(s, addr);
1746 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 1) << 8;
1747 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 2) << 16;
1748 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 3) << 24;
1749 7d8406be pbrook
    return val;
1750 7d8406be pbrook
}
1751 7d8406be pbrook
1752 7d8406be pbrook
static void lsi_io_writeb(void *opaque, uint32_t addr, uint32_t val)
1753 7d8406be pbrook
{
1754 7d8406be pbrook
    LSIState *s = (LSIState *)opaque;
1755 7d8406be pbrook
    lsi_reg_writeb(s, addr & 0xff, val);
1756 7d8406be pbrook
}
1757 7d8406be pbrook
1758 7d8406be pbrook
static void lsi_io_writew(void *opaque, uint32_t addr, uint32_t val)
1759 7d8406be pbrook
{
1760 7d8406be pbrook
    LSIState *s = (LSIState *)opaque;
1761 7d8406be pbrook
    addr &= 0xff;
1762 7d8406be pbrook
    lsi_reg_writeb(s, addr, val & 0xff);
1763 7d8406be pbrook
    lsi_reg_writeb(s, addr + 1, (val >> 8) & 0xff);
1764 7d8406be pbrook
}
1765 7d8406be pbrook
1766 7d8406be pbrook
static void lsi_io_writel(void *opaque, uint32_t addr, uint32_t val)
1767 7d8406be pbrook
{
1768 7d8406be pbrook
    LSIState *s = (LSIState *)opaque;
1769 7d8406be pbrook
    addr &= 0xff;
1770 7d8406be pbrook
    lsi_reg_writeb(s, addr, val & 0xff);
1771 7d8406be pbrook
    lsi_reg_writeb(s, addr + 1, (val >> 8) & 0xff);
1772 7d8406be pbrook
    lsi_reg_writeb(s, addr + 2, (val >> 16) & 0xff);
1773 dcfb9014 ths
    lsi_reg_writeb(s, addr + 3, (val >> 24) & 0xff);
1774 7d8406be pbrook
}
1775 7d8406be pbrook
1776 5fafdf24 ths
static void lsi_io_mapfunc(PCIDevice *pci_dev, int region_num,
1777 7d8406be pbrook
                           uint32_t addr, uint32_t size, int type)
1778 7d8406be pbrook
{
1779 7d8406be pbrook
    LSIState *s = (LSIState *)pci_dev;
1780 7d8406be pbrook
1781 7d8406be pbrook
    DPRINTF("Mapping IO at %08x\n", addr);
1782 7d8406be pbrook
1783 7d8406be pbrook
    register_ioport_write(addr, 256, 1, lsi_io_writeb, s);
1784 7d8406be pbrook
    register_ioport_read(addr, 256, 1, lsi_io_readb, s);
1785 7d8406be pbrook
    register_ioport_write(addr, 256, 2, lsi_io_writew, s);
1786 7d8406be pbrook
    register_ioport_read(addr, 256, 2, lsi_io_readw, s);
1787 7d8406be pbrook
    register_ioport_write(addr, 256, 4, lsi_io_writel, s);
1788 7d8406be pbrook
    register_ioport_read(addr, 256, 4, lsi_io_readl, s);
1789 7d8406be pbrook
}
1790 7d8406be pbrook
1791 5fafdf24 ths
static void lsi_ram_mapfunc(PCIDevice *pci_dev, int region_num,
1792 7d8406be pbrook
                            uint32_t addr, uint32_t size, int type)
1793 7d8406be pbrook
{
1794 7d8406be pbrook
    LSIState *s = (LSIState *)pci_dev;
1795 7d8406be pbrook
1796 7d8406be pbrook
    DPRINTF("Mapping ram at %08x\n", addr);
1797 7d8406be pbrook
    s->script_ram_base = addr;
1798 7d8406be pbrook
    cpu_register_physical_memory(addr + 0, 0x2000, s->ram_io_addr);
1799 7d8406be pbrook
}
1800 7d8406be pbrook
1801 5fafdf24 ths
static void lsi_mmio_mapfunc(PCIDevice *pci_dev, int region_num,
1802 7d8406be pbrook
                             uint32_t addr, uint32_t size, int type)
1803 7d8406be pbrook
{
1804 7d8406be pbrook
    LSIState *s = (LSIState *)pci_dev;
1805 7d8406be pbrook
1806 7d8406be pbrook
    DPRINTF("Mapping registers at %08x\n", addr);
1807 7d8406be pbrook
    cpu_register_physical_memory(addr + 0, 0x400, s->mmio_io_addr);
1808 7d8406be pbrook
}
1809 7d8406be pbrook
1810 7d8406be pbrook
void lsi_scsi_attach(void *opaque, BlockDriverState *bd, int id)
1811 7d8406be pbrook
{
1812 7d8406be pbrook
    LSIState *s = (LSIState *)opaque;
1813 7d8406be pbrook
1814 7d8406be pbrook
    if (id < 0) {
1815 7d8406be pbrook
        for (id = 0; id < LSI_MAX_DEVS; id++) {
1816 7d8406be pbrook
            if (s->scsi_dev[id] == NULL)
1817 7d8406be pbrook
                break;
1818 7d8406be pbrook
        }
1819 7d8406be pbrook
    }
1820 7d8406be pbrook
    if (id >= LSI_MAX_DEVS) {
1821 7d8406be pbrook
        BADF("Bad Device ID %d\n", id);
1822 7d8406be pbrook
        return;
1823 7d8406be pbrook
    }
1824 7d8406be pbrook
    if (s->scsi_dev[id]) {
1825 7d8406be pbrook
        DPRINTF("Destroying device %d\n", id);
1826 7d8406be pbrook
        scsi_disk_destroy(s->scsi_dev[id]);
1827 7d8406be pbrook
    }
1828 7d8406be pbrook
    DPRINTF("Attaching block device %d\n", id);
1829 a917d384 pbrook
    s->scsi_dev[id] = scsi_disk_init(bd, 1, lsi_command_complete, s);
1830 7d8406be pbrook
}
1831 7d8406be pbrook
1832 7d8406be pbrook
void *lsi_scsi_init(PCIBus *bus, int devfn)
1833 7d8406be pbrook
{
1834 7d8406be pbrook
    LSIState *s;
1835 7d8406be pbrook
1836 7d8406be pbrook
    s = (LSIState *)pci_register_device(bus, "LSI53C895A SCSI HBA",
1837 7d8406be pbrook
                                        sizeof(*s), devfn, NULL, NULL);
1838 7d8406be pbrook
    if (s == NULL) {
1839 7d8406be pbrook
        fprintf(stderr, "lsi-scsi: Failed to register PCI device\n");
1840 7d8406be pbrook
        return NULL;
1841 7d8406be pbrook
    }
1842 7d8406be pbrook
1843 7d8406be pbrook
    s->pci_dev.config[0x00] = 0x00;
1844 7d8406be pbrook
    s->pci_dev.config[0x01] = 0x10;
1845 7d8406be pbrook
    s->pci_dev.config[0x02] = 0x12;
1846 7d8406be pbrook
    s->pci_dev.config[0x03] = 0x00;
1847 7d8406be pbrook
    s->pci_dev.config[0x0b] = 0x01;
1848 7d8406be pbrook
    s->pci_dev.config[0x3d] = 0x01; /* interrupt pin 1 */
1849 7d8406be pbrook
1850 7d8406be pbrook
    s->mmio_io_addr = cpu_register_io_memory(0, lsi_mmio_readfn,
1851 7d8406be pbrook
                                             lsi_mmio_writefn, s);
1852 7d8406be pbrook
    s->ram_io_addr = cpu_register_io_memory(0, lsi_ram_readfn,
1853 7d8406be pbrook
                                            lsi_ram_writefn, s);
1854 7d8406be pbrook
1855 7d8406be pbrook
    pci_register_io_region((struct PCIDevice *)s, 0, 256,
1856 7d8406be pbrook
                           PCI_ADDRESS_SPACE_IO, lsi_io_mapfunc);
1857 7d8406be pbrook
    pci_register_io_region((struct PCIDevice *)s, 1, 0x400,
1858 7d8406be pbrook
                           PCI_ADDRESS_SPACE_MEM, lsi_mmio_mapfunc);
1859 7d8406be pbrook
    pci_register_io_region((struct PCIDevice *)s, 2, 0x2000,
1860 7d8406be pbrook
                           PCI_ADDRESS_SPACE_MEM, lsi_ram_mapfunc);
1861 a917d384 pbrook
    s->queue = qemu_malloc(sizeof(lsi_queue));
1862 a917d384 pbrook
    s->queue_len = 1;
1863 a917d384 pbrook
    s->active_commands = 0;
1864 7d8406be pbrook
1865 7d8406be pbrook
    lsi_soft_reset(s);
1866 7d8406be pbrook
1867 7d8406be pbrook
    return s;
1868 7d8406be pbrook
}