Statistics
| Branch: | Revision:

root / hw / acpi_piix4.c @ b072a3c8

History | View | Annotate | Download (15.6 kB)

1 93d89f63 Isaku Yamahata
/*
2 93d89f63 Isaku Yamahata
 * ACPI implementation
3 93d89f63 Isaku Yamahata
 *
4 93d89f63 Isaku Yamahata
 * Copyright (c) 2006 Fabrice Bellard
5 93d89f63 Isaku Yamahata
 *
6 93d89f63 Isaku Yamahata
 * This library is free software; you can redistribute it and/or
7 93d89f63 Isaku Yamahata
 * modify it under the terms of the GNU Lesser General Public
8 93d89f63 Isaku Yamahata
 * License version 2 as published by the Free Software Foundation.
9 93d89f63 Isaku Yamahata
 *
10 93d89f63 Isaku Yamahata
 * This library is distributed in the hope that it will be useful,
11 93d89f63 Isaku Yamahata
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 93d89f63 Isaku Yamahata
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
13 93d89f63 Isaku Yamahata
 * Lesser General Public License for more details.
14 93d89f63 Isaku Yamahata
 *
15 93d89f63 Isaku Yamahata
 * You should have received a copy of the GNU Lesser General Public
16 93d89f63 Isaku Yamahata
 * License along with this library; if not, see <http://www.gnu.org/licenses/>
17 6b620ca3 Paolo Bonzini
 *
18 6b620ca3 Paolo Bonzini
 * Contributions after 2012-01-13 are licensed under the terms of the
19 6b620ca3 Paolo Bonzini
 * GNU GPL, version 2 or (at your option) any later version.
20 93d89f63 Isaku Yamahata
 */
21 93d89f63 Isaku Yamahata
#include "hw.h"
22 93d89f63 Isaku Yamahata
#include "pc.h"
23 93d89f63 Isaku Yamahata
#include "apm.h"
24 93d89f63 Isaku Yamahata
#include "pm_smbus.h"
25 93d89f63 Isaku Yamahata
#include "pci.h"
26 93d89f63 Isaku Yamahata
#include "acpi.h"
27 666daa68 Markus Armbruster
#include "sysemu.h"
28 bf1b0071 Blue Swirl
#include "range.h"
29 6141dbfe Paolo Bonzini
#include "ioport.h"
30 93d89f63 Isaku Yamahata
31 93d89f63 Isaku Yamahata
//#define DEBUG
32 93d89f63 Isaku Yamahata
33 50d8ff8b Isaku Yamahata
#ifdef DEBUG
34 50d8ff8b Isaku Yamahata
# define PIIX4_DPRINTF(format, ...)     printf(format, ## __VA_ARGS__)
35 50d8ff8b Isaku Yamahata
#else
36 50d8ff8b Isaku Yamahata
# define PIIX4_DPRINTF(format, ...)     do { } while (0)
37 50d8ff8b Isaku Yamahata
#endif
38 50d8ff8b Isaku Yamahata
39 93d89f63 Isaku Yamahata
#define ACPI_DBG_IO_ADDR  0xb044
40 93d89f63 Isaku Yamahata
41 ac404095 Isaku Yamahata
#define GPE_BASE 0xafe0
42 23910d3f Isaku Yamahata
#define GPE_LEN 4
43 ac404095 Isaku Yamahata
#define PCI_BASE 0xae00
44 ac404095 Isaku Yamahata
#define PCI_EJ_BASE 0xae08
45 668643b0 Marcelo Tosatti
#define PCI_RMV_BASE 0xae0c
46 ac404095 Isaku Yamahata
47 4441a287 Gleb Natapov
#define PIIX4_PCI_HOTPLUG_STATUS 2
48 4441a287 Gleb Natapov
49 ac404095 Isaku Yamahata
struct pci_status {
50 ac404095 Isaku Yamahata
    uint32_t up;
51 ac404095 Isaku Yamahata
    uint32_t down;
52 ac404095 Isaku Yamahata
};
53 ac404095 Isaku Yamahata
54 93d89f63 Isaku Yamahata
typedef struct PIIX4PMState {
55 93d89f63 Isaku Yamahata
    PCIDevice dev;
56 2871a3f6 Avi Kivity
    IORange ioport;
57 355bf2e5 Gerd Hoffmann
    ACPIREGS ar;
58 93d89f63 Isaku Yamahata
59 93d89f63 Isaku Yamahata
    APMState apm;
60 93d89f63 Isaku Yamahata
61 93d89f63 Isaku Yamahata
    PMSMBus smb;
62 e8ec0571 Isaku Yamahata
    uint32_t smb_io_base;
63 93d89f63 Isaku Yamahata
64 93d89f63 Isaku Yamahata
    qemu_irq irq;
65 93d89f63 Isaku Yamahata
    qemu_irq smi_irq;
66 93d89f63 Isaku Yamahata
    int kvm_enabled;
67 6141dbfe Paolo Bonzini
    Notifier machine_ready;
68 ac404095 Isaku Yamahata
69 ac404095 Isaku Yamahata
    /* for pci hotplug */
70 ac404095 Isaku Yamahata
    struct pci_status pci0_status;
71 668643b0 Marcelo Tosatti
    uint32_t pci0_hotplug_enable;
72 93d89f63 Isaku Yamahata
} PIIX4PMState;
73 93d89f63 Isaku Yamahata
74 ac404095 Isaku Yamahata
static void piix4_acpi_system_hot_add_init(PCIBus *bus, PIIX4PMState *s);
75 ac404095 Isaku Yamahata
76 93d89f63 Isaku Yamahata
#define ACPI_ENABLE 0xf1
77 93d89f63 Isaku Yamahata
#define ACPI_DISABLE 0xf0
78 93d89f63 Isaku Yamahata
79 93d89f63 Isaku Yamahata
static void pm_update_sci(PIIX4PMState *s)
80 93d89f63 Isaku Yamahata
{
81 93d89f63 Isaku Yamahata
    int sci_level, pmsts;
82 93d89f63 Isaku Yamahata
83 2886be1b Gerd Hoffmann
    pmsts = acpi_pm1_evt_get_sts(&s->ar);
84 355bf2e5 Gerd Hoffmann
    sci_level = (((pmsts & s->ar.pm1.evt.en) &
85 93d89f63 Isaku Yamahata
                  (ACPI_BITMASK_RT_CLOCK_ENABLE |
86 93d89f63 Isaku Yamahata
                   ACPI_BITMASK_POWER_BUTTON_ENABLE |
87 93d89f63 Isaku Yamahata
                   ACPI_BITMASK_GLOBAL_LOCK_ENABLE |
88 633aa0ac Gleb Natapov
                   ACPI_BITMASK_TIMER_ENABLE)) != 0) ||
89 355bf2e5 Gerd Hoffmann
        (((s->ar.gpe.sts[0] & s->ar.gpe.en[0])
90 355bf2e5 Gerd Hoffmann
          & PIIX4_PCI_HOTPLUG_STATUS) != 0);
91 633aa0ac Gleb Natapov
92 93d89f63 Isaku Yamahata
    qemu_set_irq(s->irq, sci_level);
93 93d89f63 Isaku Yamahata
    /* schedule a timer interruption if needed */
94 355bf2e5 Gerd Hoffmann
    acpi_pm_tmr_update(&s->ar, (s->ar.pm1.evt.en & ACPI_BITMASK_TIMER_ENABLE) &&
95 a54d41a8 Isaku Yamahata
                       !(pmsts & ACPI_BITMASK_TIMER_STATUS));
96 93d89f63 Isaku Yamahata
}
97 93d89f63 Isaku Yamahata
98 355bf2e5 Gerd Hoffmann
static void pm_tmr_timer(ACPIREGS *ar)
99 93d89f63 Isaku Yamahata
{
100 355bf2e5 Gerd Hoffmann
    PIIX4PMState *s = container_of(ar, PIIX4PMState, ar);
101 93d89f63 Isaku Yamahata
    pm_update_sci(s);
102 93d89f63 Isaku Yamahata
}
103 93d89f63 Isaku Yamahata
104 2871a3f6 Avi Kivity
static void pm_ioport_write(IORange *ioport, uint64_t addr, unsigned width,
105 2871a3f6 Avi Kivity
                            uint64_t val)
106 93d89f63 Isaku Yamahata
{
107 2871a3f6 Avi Kivity
    PIIX4PMState *s = container_of(ioport, PIIX4PMState, ioport);
108 2871a3f6 Avi Kivity
109 2871a3f6 Avi Kivity
    if (width != 2) {
110 2871a3f6 Avi Kivity
        PIIX4_DPRINTF("PM write port=0x%04x width=%d val=0x%08x\n",
111 2871a3f6 Avi Kivity
                      (unsigned)addr, width, (unsigned)val);
112 2871a3f6 Avi Kivity
    }
113 2871a3f6 Avi Kivity
114 93d89f63 Isaku Yamahata
    switch(addr) {
115 93d89f63 Isaku Yamahata
    case 0x00:
116 355bf2e5 Gerd Hoffmann
        acpi_pm1_evt_write_sts(&s->ar, val);
117 04dc308f Isaku Yamahata
        pm_update_sci(s);
118 93d89f63 Isaku Yamahata
        break;
119 93d89f63 Isaku Yamahata
    case 0x02:
120 8283c4f5 Gerd Hoffmann
        acpi_pm1_evt_write_en(&s->ar, val);
121 93d89f63 Isaku Yamahata
        pm_update_sci(s);
122 93d89f63 Isaku Yamahata
        break;
123 93d89f63 Isaku Yamahata
    case 0x04:
124 355bf2e5 Gerd Hoffmann
        acpi_pm1_cnt_write(&s->ar, val);
125 93d89f63 Isaku Yamahata
        break;
126 93d89f63 Isaku Yamahata
    default:
127 93d89f63 Isaku Yamahata
        break;
128 93d89f63 Isaku Yamahata
    }
129 59df4c11 Wen Congyang
    PIIX4_DPRINTF("PM writew port=0x%04x val=0x%04x\n", (unsigned int)addr,
130 59df4c11 Wen Congyang
                  (unsigned int)val);
131 93d89f63 Isaku Yamahata
}
132 93d89f63 Isaku Yamahata
133 2871a3f6 Avi Kivity
static void pm_ioport_read(IORange *ioport, uint64_t addr, unsigned width,
134 2871a3f6 Avi Kivity
                            uint64_t *data)
135 93d89f63 Isaku Yamahata
{
136 2871a3f6 Avi Kivity
    PIIX4PMState *s = container_of(ioport, PIIX4PMState, ioport);
137 93d89f63 Isaku Yamahata
    uint32_t val;
138 93d89f63 Isaku Yamahata
139 93d89f63 Isaku Yamahata
    switch(addr) {
140 93d89f63 Isaku Yamahata
    case 0x00:
141 2886be1b Gerd Hoffmann
        val = acpi_pm1_evt_get_sts(&s->ar);
142 93d89f63 Isaku Yamahata
        break;
143 93d89f63 Isaku Yamahata
    case 0x02:
144 355bf2e5 Gerd Hoffmann
        val = s->ar.pm1.evt.en;
145 93d89f63 Isaku Yamahata
        break;
146 93d89f63 Isaku Yamahata
    case 0x04:
147 355bf2e5 Gerd Hoffmann
        val = s->ar.pm1.cnt.cnt;
148 93d89f63 Isaku Yamahata
        break;
149 93d89f63 Isaku Yamahata
    case 0x08:
150 355bf2e5 Gerd Hoffmann
        val = acpi_pm_tmr_get(&s->ar);
151 93d89f63 Isaku Yamahata
        break;
152 93d89f63 Isaku Yamahata
    default:
153 93d89f63 Isaku Yamahata
        val = 0;
154 93d89f63 Isaku Yamahata
        break;
155 93d89f63 Isaku Yamahata
    }
156 59df4c11 Wen Congyang
    PIIX4_DPRINTF("PM readw port=0x%04x val=0x%04x\n", (unsigned int)addr, val);
157 2871a3f6 Avi Kivity
    *data = val;
158 93d89f63 Isaku Yamahata
}
159 93d89f63 Isaku Yamahata
160 2871a3f6 Avi Kivity
static const IORangeOps pm_iorange_ops = {
161 2871a3f6 Avi Kivity
    .read = pm_ioport_read,
162 2871a3f6 Avi Kivity
    .write = pm_ioport_write,
163 2871a3f6 Avi Kivity
};
164 2871a3f6 Avi Kivity
165 93d89f63 Isaku Yamahata
static void apm_ctrl_changed(uint32_t val, void *arg)
166 93d89f63 Isaku Yamahata
{
167 93d89f63 Isaku Yamahata
    PIIX4PMState *s = arg;
168 93d89f63 Isaku Yamahata
169 93d89f63 Isaku Yamahata
    /* ACPI specs 3.0, 4.7.2.5 */
170 355bf2e5 Gerd Hoffmann
    acpi_pm1_cnt_update(&s->ar, val == ACPI_ENABLE, val == ACPI_DISABLE);
171 93d89f63 Isaku Yamahata
172 93d89f63 Isaku Yamahata
    if (s->dev.config[0x5b] & (1 << 1)) {
173 93d89f63 Isaku Yamahata
        if (s->smi_irq) {
174 93d89f63 Isaku Yamahata
            qemu_irq_raise(s->smi_irq);
175 93d89f63 Isaku Yamahata
        }
176 93d89f63 Isaku Yamahata
    }
177 93d89f63 Isaku Yamahata
}
178 93d89f63 Isaku Yamahata
179 93d89f63 Isaku Yamahata
static void acpi_dbg_writel(void *opaque, uint32_t addr, uint32_t val)
180 93d89f63 Isaku Yamahata
{
181 50d8ff8b Isaku Yamahata
    PIIX4_DPRINTF("ACPI: DBG: 0x%08x\n", val);
182 93d89f63 Isaku Yamahata
}
183 93d89f63 Isaku Yamahata
184 93d89f63 Isaku Yamahata
static void pm_io_space_update(PIIX4PMState *s)
185 93d89f63 Isaku Yamahata
{
186 93d89f63 Isaku Yamahata
    uint32_t pm_io_base;
187 93d89f63 Isaku Yamahata
188 93d89f63 Isaku Yamahata
    if (s->dev.config[0x80] & 1) {
189 93d89f63 Isaku Yamahata
        pm_io_base = le32_to_cpu(*(uint32_t *)(s->dev.config + 0x40));
190 93d89f63 Isaku Yamahata
        pm_io_base &= 0xffc0;
191 93d89f63 Isaku Yamahata
192 93d89f63 Isaku Yamahata
        /* XXX: need to improve memory and ioport allocation */
193 50d8ff8b Isaku Yamahata
        PIIX4_DPRINTF("PM: mapping to 0x%x\n", pm_io_base);
194 2871a3f6 Avi Kivity
        iorange_init(&s->ioport, &pm_iorange_ops, pm_io_base, 64);
195 2871a3f6 Avi Kivity
        ioport_register(&s->ioport);
196 93d89f63 Isaku Yamahata
    }
197 93d89f63 Isaku Yamahata
}
198 93d89f63 Isaku Yamahata
199 93d89f63 Isaku Yamahata
static void pm_write_config(PCIDevice *d,
200 93d89f63 Isaku Yamahata
                            uint32_t address, uint32_t val, int len)
201 93d89f63 Isaku Yamahata
{
202 93d89f63 Isaku Yamahata
    pci_default_write_config(d, address, val, len);
203 93d89f63 Isaku Yamahata
    if (range_covers_byte(address, len, 0x80))
204 93d89f63 Isaku Yamahata
        pm_io_space_update((PIIX4PMState *)d);
205 93d89f63 Isaku Yamahata
}
206 93d89f63 Isaku Yamahata
207 93d89f63 Isaku Yamahata
static int vmstate_acpi_post_load(void *opaque, int version_id)
208 93d89f63 Isaku Yamahata
{
209 93d89f63 Isaku Yamahata
    PIIX4PMState *s = opaque;
210 93d89f63 Isaku Yamahata
211 93d89f63 Isaku Yamahata
    pm_io_space_update(s);
212 93d89f63 Isaku Yamahata
    return 0;
213 93d89f63 Isaku Yamahata
}
214 93d89f63 Isaku Yamahata
215 23910d3f Isaku Yamahata
#define VMSTATE_GPE_ARRAY(_field, _state)                            \
216 23910d3f Isaku Yamahata
 {                                                                   \
217 23910d3f Isaku Yamahata
     .name       = (stringify(_field)),                              \
218 23910d3f Isaku Yamahata
     .version_id = 0,                                                \
219 23910d3f Isaku Yamahata
     .num        = GPE_LEN,                                          \
220 23910d3f Isaku Yamahata
     .info       = &vmstate_info_uint16,                             \
221 23910d3f Isaku Yamahata
     .size       = sizeof(uint16_t),                                 \
222 23910d3f Isaku Yamahata
     .flags      = VMS_ARRAY | VMS_POINTER,                          \
223 23910d3f Isaku Yamahata
     .offset     = vmstate_offset_pointer(_state, _field, uint8_t),  \
224 23910d3f Isaku Yamahata
 }
225 23910d3f Isaku Yamahata
226 4cf3e6f3 Alex Williamson
static const VMStateDescription vmstate_gpe = {
227 4cf3e6f3 Alex Williamson
    .name = "gpe",
228 4cf3e6f3 Alex Williamson
    .version_id = 1,
229 4cf3e6f3 Alex Williamson
    .minimum_version_id = 1,
230 4cf3e6f3 Alex Williamson
    .minimum_version_id_old = 1,
231 4cf3e6f3 Alex Williamson
    .fields      = (VMStateField []) {
232 23910d3f Isaku Yamahata
        VMSTATE_GPE_ARRAY(sts, ACPIGPE),
233 23910d3f Isaku Yamahata
        VMSTATE_GPE_ARRAY(en, ACPIGPE),
234 4cf3e6f3 Alex Williamson
        VMSTATE_END_OF_LIST()
235 4cf3e6f3 Alex Williamson
    }
236 4cf3e6f3 Alex Williamson
};
237 4cf3e6f3 Alex Williamson
238 4cf3e6f3 Alex Williamson
static const VMStateDescription vmstate_pci_status = {
239 4cf3e6f3 Alex Williamson
    .name = "pci_status",
240 4cf3e6f3 Alex Williamson
    .version_id = 1,
241 4cf3e6f3 Alex Williamson
    .minimum_version_id = 1,
242 4cf3e6f3 Alex Williamson
    .minimum_version_id_old = 1,
243 4cf3e6f3 Alex Williamson
    .fields      = (VMStateField []) {
244 4cf3e6f3 Alex Williamson
        VMSTATE_UINT32(up, struct pci_status),
245 4cf3e6f3 Alex Williamson
        VMSTATE_UINT32(down, struct pci_status),
246 4cf3e6f3 Alex Williamson
        VMSTATE_END_OF_LIST()
247 4cf3e6f3 Alex Williamson
    }
248 4cf3e6f3 Alex Williamson
};
249 4cf3e6f3 Alex Williamson
250 93d89f63 Isaku Yamahata
static const VMStateDescription vmstate_acpi = {
251 93d89f63 Isaku Yamahata
    .name = "piix4_pm",
252 4cf3e6f3 Alex Williamson
    .version_id = 2,
253 93d89f63 Isaku Yamahata
    .minimum_version_id = 1,
254 93d89f63 Isaku Yamahata
    .minimum_version_id_old = 1,
255 93d89f63 Isaku Yamahata
    .post_load = vmstate_acpi_post_load,
256 93d89f63 Isaku Yamahata
    .fields      = (VMStateField []) {
257 93d89f63 Isaku Yamahata
        VMSTATE_PCI_DEVICE(dev, PIIX4PMState),
258 355bf2e5 Gerd Hoffmann
        VMSTATE_UINT16(ar.pm1.evt.sts, PIIX4PMState),
259 355bf2e5 Gerd Hoffmann
        VMSTATE_UINT16(ar.pm1.evt.en, PIIX4PMState),
260 355bf2e5 Gerd Hoffmann
        VMSTATE_UINT16(ar.pm1.cnt.cnt, PIIX4PMState),
261 93d89f63 Isaku Yamahata
        VMSTATE_STRUCT(apm, PIIX4PMState, 0, vmstate_apm, APMState),
262 355bf2e5 Gerd Hoffmann
        VMSTATE_TIMER(ar.tmr.timer, PIIX4PMState),
263 355bf2e5 Gerd Hoffmann
        VMSTATE_INT64(ar.tmr.overflow_time, PIIX4PMState),
264 355bf2e5 Gerd Hoffmann
        VMSTATE_STRUCT(ar.gpe, PIIX4PMState, 2, vmstate_gpe, ACPIGPE),
265 4cf3e6f3 Alex Williamson
        VMSTATE_STRUCT(pci0_status, PIIX4PMState, 2, vmstate_pci_status,
266 4cf3e6f3 Alex Williamson
                       struct pci_status),
267 93d89f63 Isaku Yamahata
        VMSTATE_END_OF_LIST()
268 93d89f63 Isaku Yamahata
    }
269 93d89f63 Isaku Yamahata
};
270 93d89f63 Isaku Yamahata
271 668643b0 Marcelo Tosatti
static void piix4_update_hotplug(PIIX4PMState *s)
272 668643b0 Marcelo Tosatti
{
273 668643b0 Marcelo Tosatti
    PCIDevice *dev = &s->dev;
274 668643b0 Marcelo Tosatti
    BusState *bus = qdev_get_parent_bus(&dev->qdev);
275 668643b0 Marcelo Tosatti
    DeviceState *qdev, *next;
276 668643b0 Marcelo Tosatti
277 668643b0 Marcelo Tosatti
    s->pci0_hotplug_enable = ~0;
278 668643b0 Marcelo Tosatti
279 d8bb00d6 Paolo Bonzini
    QTAILQ_FOREACH_SAFE(qdev, &bus->children, sibling, next) {
280 40021f08 Anthony Liguori
        PCIDevice *pdev = PCI_DEVICE(qdev);
281 40021f08 Anthony Liguori
        PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pdev);
282 668643b0 Marcelo Tosatti
        int slot = PCI_SLOT(pdev->devfn);
283 668643b0 Marcelo Tosatti
284 40021f08 Anthony Liguori
        if (pc->no_hotplug) {
285 668643b0 Marcelo Tosatti
            s->pci0_hotplug_enable &= ~(1 << slot);
286 668643b0 Marcelo Tosatti
        }
287 668643b0 Marcelo Tosatti
    }
288 668643b0 Marcelo Tosatti
}
289 668643b0 Marcelo Tosatti
290 93d89f63 Isaku Yamahata
static void piix4_reset(void *opaque)
291 93d89f63 Isaku Yamahata
{
292 93d89f63 Isaku Yamahata
    PIIX4PMState *s = opaque;
293 93d89f63 Isaku Yamahata
    uint8_t *pci_conf = s->dev.config;
294 93d89f63 Isaku Yamahata
295 93d89f63 Isaku Yamahata
    pci_conf[0x58] = 0;
296 93d89f63 Isaku Yamahata
    pci_conf[0x59] = 0;
297 93d89f63 Isaku Yamahata
    pci_conf[0x5a] = 0;
298 93d89f63 Isaku Yamahata
    pci_conf[0x5b] = 0;
299 93d89f63 Isaku Yamahata
300 93d89f63 Isaku Yamahata
    if (s->kvm_enabled) {
301 93d89f63 Isaku Yamahata
        /* Mark SMM as already inited (until KVM supports SMM). */
302 93d89f63 Isaku Yamahata
        pci_conf[0x5B] = 0x02;
303 93d89f63 Isaku Yamahata
    }
304 668643b0 Marcelo Tosatti
    piix4_update_hotplug(s);
305 93d89f63 Isaku Yamahata
}
306 93d89f63 Isaku Yamahata
307 93d89f63 Isaku Yamahata
static void piix4_powerdown(void *opaque, int irq, int power_failing)
308 93d89f63 Isaku Yamahata
{
309 93d89f63 Isaku Yamahata
    PIIX4PMState *s = opaque;
310 93d89f63 Isaku Yamahata
311 355bf2e5 Gerd Hoffmann
    assert(s != NULL);
312 355bf2e5 Gerd Hoffmann
    acpi_pm1_evt_power_down(&s->ar);
313 93d89f63 Isaku Yamahata
}
314 93d89f63 Isaku Yamahata
315 9e8dd451 Jan Kiszka
static void piix4_pm_machine_ready(Notifier *n, void *opaque)
316 6141dbfe Paolo Bonzini
{
317 6141dbfe Paolo Bonzini
    PIIX4PMState *s = container_of(n, PIIX4PMState, machine_ready);
318 6141dbfe Paolo Bonzini
    uint8_t *pci_conf;
319 6141dbfe Paolo Bonzini
320 6141dbfe Paolo Bonzini
    pci_conf = s->dev.config;
321 6141dbfe Paolo Bonzini
    pci_conf[0x5f] = (isa_is_ioport_assigned(0x378) ? 0x80 : 0) | 0x10;
322 6141dbfe Paolo Bonzini
    pci_conf[0x63] = 0x60;
323 6141dbfe Paolo Bonzini
    pci_conf[0x67] = (isa_is_ioport_assigned(0x3f8) ? 0x08 : 0) |
324 6141dbfe Paolo Bonzini
        (isa_is_ioport_assigned(0x2f8) ? 0x90 : 0);
325 6141dbfe Paolo Bonzini
326 6141dbfe Paolo Bonzini
}
327 6141dbfe Paolo Bonzini
328 e8ec0571 Isaku Yamahata
static int piix4_pm_initfn(PCIDevice *dev)
329 93d89f63 Isaku Yamahata
{
330 e8ec0571 Isaku Yamahata
    PIIX4PMState *s = DO_UPCAST(PIIX4PMState, dev, dev);
331 93d89f63 Isaku Yamahata
    uint8_t *pci_conf;
332 93d89f63 Isaku Yamahata
333 93d89f63 Isaku Yamahata
    pci_conf = s->dev.config;
334 93d89f63 Isaku Yamahata
    pci_conf[0x06] = 0x80;
335 93d89f63 Isaku Yamahata
    pci_conf[0x07] = 0x02;
336 93d89f63 Isaku Yamahata
    pci_conf[0x09] = 0x00;
337 93d89f63 Isaku Yamahata
    pci_conf[0x3d] = 0x01; // interrupt pin 1
338 93d89f63 Isaku Yamahata
339 93d89f63 Isaku Yamahata
    pci_conf[0x40] = 0x01; /* PM io base read only bit */
340 93d89f63 Isaku Yamahata
341 93d89f63 Isaku Yamahata
    /* APM */
342 93d89f63 Isaku Yamahata
    apm_init(&s->apm, apm_ctrl_changed, s);
343 93d89f63 Isaku Yamahata
344 93d89f63 Isaku Yamahata
    register_ioport_write(ACPI_DBG_IO_ADDR, 4, 4, acpi_dbg_writel, s);
345 93d89f63 Isaku Yamahata
346 93d89f63 Isaku Yamahata
    if (s->kvm_enabled) {
347 93d89f63 Isaku Yamahata
        /* Mark SMM as already inited to prevent SMM from running.  KVM does not
348 93d89f63 Isaku Yamahata
         * support SMM mode. */
349 93d89f63 Isaku Yamahata
        pci_conf[0x5B] = 0x02;
350 93d89f63 Isaku Yamahata
    }
351 93d89f63 Isaku Yamahata
352 93d89f63 Isaku Yamahata
    /* XXX: which specification is used ? The i82731AB has different
353 93d89f63 Isaku Yamahata
       mappings */
354 e8ec0571 Isaku Yamahata
    pci_conf[0x90] = s->smb_io_base | 1;
355 e8ec0571 Isaku Yamahata
    pci_conf[0x91] = s->smb_io_base >> 8;
356 93d89f63 Isaku Yamahata
    pci_conf[0xd2] = 0x09;
357 e8ec0571 Isaku Yamahata
    register_ioport_write(s->smb_io_base, 64, 1, smb_ioport_writeb, &s->smb);
358 e8ec0571 Isaku Yamahata
    register_ioport_read(s->smb_io_base, 64, 1, smb_ioport_readb, &s->smb);
359 93d89f63 Isaku Yamahata
360 355bf2e5 Gerd Hoffmann
    acpi_pm_tmr_init(&s->ar, pm_tmr_timer);
361 355bf2e5 Gerd Hoffmann
    acpi_gpe_init(&s->ar, GPE_LEN);
362 93d89f63 Isaku Yamahata
363 93d89f63 Isaku Yamahata
    qemu_system_powerdown = *qemu_allocate_irqs(piix4_powerdown, s, 1);
364 93d89f63 Isaku Yamahata
365 e8ec0571 Isaku Yamahata
    pm_smbus_init(&s->dev.qdev, &s->smb);
366 6141dbfe Paolo Bonzini
    s->machine_ready.notify = piix4_pm_machine_ready;
367 6141dbfe Paolo Bonzini
    qemu_add_machine_init_done_notifier(&s->machine_ready);
368 e8ec0571 Isaku Yamahata
    qemu_register_reset(piix4_reset, s);
369 ac404095 Isaku Yamahata
    piix4_acpi_system_hot_add_init(dev->bus, s);
370 e8ec0571 Isaku Yamahata
371 e8ec0571 Isaku Yamahata
    return 0;
372 e8ec0571 Isaku Yamahata
}
373 e8ec0571 Isaku Yamahata
374 e8ec0571 Isaku Yamahata
i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
375 da98c8eb Gerd Hoffmann
                       qemu_irq sci_irq, qemu_irq smi_irq,
376 e8ec0571 Isaku Yamahata
                       int kvm_enabled)
377 e8ec0571 Isaku Yamahata
{
378 e8ec0571 Isaku Yamahata
    PCIDevice *dev;
379 e8ec0571 Isaku Yamahata
    PIIX4PMState *s;
380 e8ec0571 Isaku Yamahata
381 e8ec0571 Isaku Yamahata
    dev = pci_create(bus, devfn, "PIIX4_PM");
382 e8ec0571 Isaku Yamahata
    qdev_prop_set_uint32(&dev->qdev, "smb_io_base", smb_io_base);
383 93d89f63 Isaku Yamahata
384 e8ec0571 Isaku Yamahata
    s = DO_UPCAST(PIIX4PMState, dev, dev);
385 93d89f63 Isaku Yamahata
    s->irq = sci_irq;
386 da98c8eb Gerd Hoffmann
    acpi_pm1_cnt_init(&s->ar);
387 93d89f63 Isaku Yamahata
    s->smi_irq = smi_irq;
388 e8ec0571 Isaku Yamahata
    s->kvm_enabled = kvm_enabled;
389 e8ec0571 Isaku Yamahata
390 e8ec0571 Isaku Yamahata
    qdev_init_nofail(&dev->qdev);
391 93d89f63 Isaku Yamahata
392 93d89f63 Isaku Yamahata
    return s->smb.smbus;
393 93d89f63 Isaku Yamahata
}
394 93d89f63 Isaku Yamahata
395 40021f08 Anthony Liguori
static Property piix4_pm_properties[] = {
396 40021f08 Anthony Liguori
    DEFINE_PROP_UINT32("smb_io_base", PIIX4PMState, smb_io_base, 0),
397 40021f08 Anthony Liguori
    DEFINE_PROP_END_OF_LIST(),
398 40021f08 Anthony Liguori
};
399 40021f08 Anthony Liguori
400 40021f08 Anthony Liguori
static void piix4_pm_class_init(ObjectClass *klass, void *data)
401 40021f08 Anthony Liguori
{
402 39bffca2 Anthony Liguori
    DeviceClass *dc = DEVICE_CLASS(klass);
403 40021f08 Anthony Liguori
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
404 40021f08 Anthony Liguori
405 40021f08 Anthony Liguori
    k->no_hotplug = 1;
406 40021f08 Anthony Liguori
    k->init = piix4_pm_initfn;
407 40021f08 Anthony Liguori
    k->config_write = pm_write_config;
408 40021f08 Anthony Liguori
    k->vendor_id = PCI_VENDOR_ID_INTEL;
409 40021f08 Anthony Liguori
    k->device_id = PCI_DEVICE_ID_INTEL_82371AB_3;
410 40021f08 Anthony Liguori
    k->revision = 0x03;
411 40021f08 Anthony Liguori
    k->class_id = PCI_CLASS_BRIDGE_OTHER;
412 39bffca2 Anthony Liguori
    dc->desc = "PM";
413 39bffca2 Anthony Liguori
    dc->no_user = 1;
414 39bffca2 Anthony Liguori
    dc->vmsd = &vmstate_acpi;
415 39bffca2 Anthony Liguori
    dc->props = piix4_pm_properties;
416 40021f08 Anthony Liguori
}
417 40021f08 Anthony Liguori
418 39bffca2 Anthony Liguori
static TypeInfo piix4_pm_info = {
419 39bffca2 Anthony Liguori
    .name          = "PIIX4_PM",
420 39bffca2 Anthony Liguori
    .parent        = TYPE_PCI_DEVICE,
421 39bffca2 Anthony Liguori
    .instance_size = sizeof(PIIX4PMState),
422 39bffca2 Anthony Liguori
    .class_init    = piix4_pm_class_init,
423 e8ec0571 Isaku Yamahata
};
424 e8ec0571 Isaku Yamahata
425 83f7d43a Andreas Fรคrber
static void piix4_pm_register_types(void)
426 e8ec0571 Isaku Yamahata
{
427 39bffca2 Anthony Liguori
    type_register_static(&piix4_pm_info);
428 e8ec0571 Isaku Yamahata
}
429 e8ec0571 Isaku Yamahata
430 83f7d43a Andreas Fรคrber
type_init(piix4_pm_register_types)
431 e8ec0571 Isaku Yamahata
432 93d89f63 Isaku Yamahata
static uint32_t gpe_readb(void *opaque, uint32_t addr)
433 93d89f63 Isaku Yamahata
{
434 633aa0ac Gleb Natapov
    PIIX4PMState *s = opaque;
435 355bf2e5 Gerd Hoffmann
    uint32_t val = acpi_gpe_ioport_readb(&s->ar, addr);
436 93d89f63 Isaku Yamahata
437 50d8ff8b Isaku Yamahata
    PIIX4_DPRINTF("gpe read %x == %x\n", addr, val);
438 93d89f63 Isaku Yamahata
    return val;
439 93d89f63 Isaku Yamahata
}
440 93d89f63 Isaku Yamahata
441 93d89f63 Isaku Yamahata
static void gpe_writeb(void *opaque, uint32_t addr, uint32_t val)
442 93d89f63 Isaku Yamahata
{
443 633aa0ac Gleb Natapov
    PIIX4PMState *s = opaque;
444 633aa0ac Gleb Natapov
445 355bf2e5 Gerd Hoffmann
    acpi_gpe_ioport_writeb(&s->ar, addr, val);
446 633aa0ac Gleb Natapov
    pm_update_sci(s);
447 93d89f63 Isaku Yamahata
448 50d8ff8b Isaku Yamahata
    PIIX4_DPRINTF("gpe write %x <== %d\n", addr, val);
449 93d89f63 Isaku Yamahata
}
450 93d89f63 Isaku Yamahata
451 93d89f63 Isaku Yamahata
static uint32_t pcihotplug_read(void *opaque, uint32_t addr)
452 93d89f63 Isaku Yamahata
{
453 93d89f63 Isaku Yamahata
    uint32_t val = 0;
454 93d89f63 Isaku Yamahata
    struct pci_status *g = opaque;
455 93d89f63 Isaku Yamahata
    switch (addr) {
456 93d89f63 Isaku Yamahata
        case PCI_BASE:
457 93d89f63 Isaku Yamahata
            val = g->up;
458 93d89f63 Isaku Yamahata
            break;
459 93d89f63 Isaku Yamahata
        case PCI_BASE + 4:
460 93d89f63 Isaku Yamahata
            val = g->down;
461 93d89f63 Isaku Yamahata
            break;
462 93d89f63 Isaku Yamahata
        default:
463 93d89f63 Isaku Yamahata
            break;
464 93d89f63 Isaku Yamahata
    }
465 93d89f63 Isaku Yamahata
466 50d8ff8b Isaku Yamahata
    PIIX4_DPRINTF("pcihotplug read %x == %x\n", addr, val);
467 93d89f63 Isaku Yamahata
    return val;
468 93d89f63 Isaku Yamahata
}
469 93d89f63 Isaku Yamahata
470 93d89f63 Isaku Yamahata
static void pcihotplug_write(void *opaque, uint32_t addr, uint32_t val)
471 93d89f63 Isaku Yamahata
{
472 93d89f63 Isaku Yamahata
    struct pci_status *g = opaque;
473 93d89f63 Isaku Yamahata
    switch (addr) {
474 93d89f63 Isaku Yamahata
        case PCI_BASE:
475 93d89f63 Isaku Yamahata
            g->up = val;
476 93d89f63 Isaku Yamahata
            break;
477 93d89f63 Isaku Yamahata
        case PCI_BASE + 4:
478 93d89f63 Isaku Yamahata
            g->down = val;
479 93d89f63 Isaku Yamahata
            break;
480 93d89f63 Isaku Yamahata
   }
481 93d89f63 Isaku Yamahata
482 50d8ff8b Isaku Yamahata
    PIIX4_DPRINTF("pcihotplug write %x <== %d\n", addr, val);
483 93d89f63 Isaku Yamahata
}
484 93d89f63 Isaku Yamahata
485 93d89f63 Isaku Yamahata
static uint32_t pciej_read(void *opaque, uint32_t addr)
486 93d89f63 Isaku Yamahata
{
487 50d8ff8b Isaku Yamahata
    PIIX4_DPRINTF("pciej read %x\n", addr);
488 93d89f63 Isaku Yamahata
    return 0;
489 93d89f63 Isaku Yamahata
}
490 93d89f63 Isaku Yamahata
491 93d89f63 Isaku Yamahata
static void pciej_write(void *opaque, uint32_t addr, uint32_t val)
492 93d89f63 Isaku Yamahata
{
493 93d89f63 Isaku Yamahata
    BusState *bus = opaque;
494 93d89f63 Isaku Yamahata
    DeviceState *qdev, *next;
495 93d89f63 Isaku Yamahata
    int slot = ffs(val) - 1;
496 93d89f63 Isaku Yamahata
497 d8bb00d6 Paolo Bonzini
    QTAILQ_FOREACH_SAFE(qdev, &bus->children, sibling, next) {
498 40021f08 Anthony Liguori
        PCIDevice *dev = PCI_DEVICE(qdev);
499 40021f08 Anthony Liguori
        PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
500 40021f08 Anthony Liguori
        if (PCI_SLOT(dev->devfn) == slot && !pc->no_hotplug) {
501 93d89f63 Isaku Yamahata
            qdev_free(qdev);
502 93d89f63 Isaku Yamahata
        }
503 93d89f63 Isaku Yamahata
    }
504 93d89f63 Isaku Yamahata
505 93d89f63 Isaku Yamahata
506 50d8ff8b Isaku Yamahata
    PIIX4_DPRINTF("pciej write %x <== %d\n", addr, val);
507 93d89f63 Isaku Yamahata
}
508 93d89f63 Isaku Yamahata
509 668643b0 Marcelo Tosatti
static uint32_t pcirmv_read(void *opaque, uint32_t addr)
510 668643b0 Marcelo Tosatti
{
511 668643b0 Marcelo Tosatti
    PIIX4PMState *s = opaque;
512 668643b0 Marcelo Tosatti
513 668643b0 Marcelo Tosatti
    return s->pci0_hotplug_enable;
514 668643b0 Marcelo Tosatti
}
515 668643b0 Marcelo Tosatti
516 668643b0 Marcelo Tosatti
static void pcirmv_write(void *opaque, uint32_t addr, uint32_t val)
517 668643b0 Marcelo Tosatti
{
518 668643b0 Marcelo Tosatti
    return;
519 668643b0 Marcelo Tosatti
}
520 668643b0 Marcelo Tosatti
521 4cff0a59 Michael S. Tsirkin
static int piix4_device_hotplug(DeviceState *qdev, PCIDevice *dev,
522 4cff0a59 Michael S. Tsirkin
                                PCIHotplugState state);
523 93d89f63 Isaku Yamahata
524 ac404095 Isaku Yamahata
static void piix4_acpi_system_hot_add_init(PCIBus *bus, PIIX4PMState *s)
525 93d89f63 Isaku Yamahata
{
526 ac404095 Isaku Yamahata
    struct pci_status *pci0_status = &s->pci0_status;
527 93d89f63 Isaku Yamahata
528 23910d3f Isaku Yamahata
    register_ioport_write(GPE_BASE, GPE_LEN, 1, gpe_writeb, s);
529 23910d3f Isaku Yamahata
    register_ioport_read(GPE_BASE, GPE_LEN, 1,  gpe_readb, s);
530 355bf2e5 Gerd Hoffmann
    acpi_gpe_blk(&s->ar, GPE_BASE);
531 ac404095 Isaku Yamahata
532 ac404095 Isaku Yamahata
    register_ioport_write(PCI_BASE, 8, 4, pcihotplug_write, pci0_status);
533 ac404095 Isaku Yamahata
    register_ioport_read(PCI_BASE, 8, 4,  pcihotplug_read, pci0_status);
534 93d89f63 Isaku Yamahata
535 93d89f63 Isaku Yamahata
    register_ioport_write(PCI_EJ_BASE, 4, 4, pciej_write, bus);
536 93d89f63 Isaku Yamahata
    register_ioport_read(PCI_EJ_BASE, 4, 4,  pciej_read, bus);
537 93d89f63 Isaku Yamahata
538 668643b0 Marcelo Tosatti
    register_ioport_write(PCI_RMV_BASE, 4, 4, pcirmv_write, s);
539 668643b0 Marcelo Tosatti
    register_ioport_read(PCI_RMV_BASE, 4, 4,  pcirmv_read, s);
540 668643b0 Marcelo Tosatti
541 ac404095 Isaku Yamahata
    pci_bus_hotplug(bus, piix4_device_hotplug, &s->dev.qdev);
542 93d89f63 Isaku Yamahata
}
543 93d89f63 Isaku Yamahata
544 ac404095 Isaku Yamahata
static void enable_device(PIIX4PMState *s, int slot)
545 93d89f63 Isaku Yamahata
{
546 355bf2e5 Gerd Hoffmann
    s->ar.gpe.sts[0] |= PIIX4_PCI_HOTPLUG_STATUS;
547 ac404095 Isaku Yamahata
    s->pci0_status.up |= (1 << slot);
548 93d89f63 Isaku Yamahata
}
549 93d89f63 Isaku Yamahata
550 ac404095 Isaku Yamahata
static void disable_device(PIIX4PMState *s, int slot)
551 93d89f63 Isaku Yamahata
{
552 355bf2e5 Gerd Hoffmann
    s->ar.gpe.sts[0] |= PIIX4_PCI_HOTPLUG_STATUS;
553 ac404095 Isaku Yamahata
    s->pci0_status.down |= (1 << slot);
554 93d89f63 Isaku Yamahata
}
555 93d89f63 Isaku Yamahata
556 4cff0a59 Michael S. Tsirkin
static int piix4_device_hotplug(DeviceState *qdev, PCIDevice *dev,
557 4cff0a59 Michael S. Tsirkin
                                PCIHotplugState state)
558 93d89f63 Isaku Yamahata
{
559 93d89f63 Isaku Yamahata
    int slot = PCI_SLOT(dev->devfn);
560 ac404095 Isaku Yamahata
    PIIX4PMState *s = DO_UPCAST(PIIX4PMState, dev,
561 40021f08 Anthony Liguori
                                PCI_DEVICE(qdev));
562 93d89f63 Isaku Yamahata
563 4cff0a59 Michael S. Tsirkin
    /* Don't send event when device is enabled during qemu machine creation:
564 4cff0a59 Michael S. Tsirkin
     * it is present on boot, no hotplug event is necessary. We do send an
565 4cff0a59 Michael S. Tsirkin
     * event when the device is disabled later. */
566 4cff0a59 Michael S. Tsirkin
    if (state == PCI_COLDPLUG_ENABLED) {
567 5beb8ad5 Isaku Yamahata
        return 0;
568 4cff0a59 Michael S. Tsirkin
    }
569 5beb8ad5 Isaku Yamahata
570 ac404095 Isaku Yamahata
    s->pci0_status.up = 0;
571 ac404095 Isaku Yamahata
    s->pci0_status.down = 0;
572 4cff0a59 Michael S. Tsirkin
    if (state == PCI_HOTPLUG_ENABLED) {
573 ac404095 Isaku Yamahata
        enable_device(s, slot);
574 ac404095 Isaku Yamahata
    } else {
575 ac404095 Isaku Yamahata
        disable_device(s, slot);
576 ac404095 Isaku Yamahata
    }
577 633aa0ac Gleb Natapov
578 633aa0ac Gleb Natapov
    pm_update_sci(s);
579 633aa0ac Gleb Natapov
580 93d89f63 Isaku Yamahata
    return 0;
581 93d89f63 Isaku Yamahata
}