Statistics
| Branch: | Revision:

root / hw / pxa.h @ b0eb8449

History | View | Annotate | Download (5.2 kB)

1 c1713132 balrog
/*
2 c1713132 balrog
 * Intel XScale PXA255/270 processor support.
3 c1713132 balrog
 *
4 c1713132 balrog
 * Copyright (c) 2006 Openedhand Ltd.
5 c1713132 balrog
 * Written by Andrzej Zaborowski <balrog@zabor.org>
6 c1713132 balrog
 *
7 8e31bf38 Matthew Fernandez
 * This code is licensed under the GNU GPL v2.
8 c1713132 balrog
 */
9 c1713132 balrog
#ifndef PXA_H
10 c1713132 balrog
# define PXA_H                        "pxa.h"
11 c1713132 balrog
12 a6dc4c2d Richard Henderson
#include "memory.h"
13 a6dc4c2d Richard Henderson
14 c1713132 balrog
/* Interrupt numbers */
15 c1713132 balrog
# define PXA2XX_PIC_SSP3        0
16 c1713132 balrog
# define PXA2XX_PIC_USBH2        2
17 c1713132 balrog
# define PXA2XX_PIC_USBH1        3
18 31b87f2e balrog
# define PXA2XX_PIC_KEYPAD        4
19 c1713132 balrog
# define PXA2XX_PIC_PWRI2C        6
20 c1713132 balrog
# define PXA25X_PIC_HWUART        7
21 c1713132 balrog
# define PXA27X_PIC_OST_4_11        7
22 c1713132 balrog
# define PXA2XX_PIC_GPIO_0        8
23 c1713132 balrog
# define PXA2XX_PIC_GPIO_1        9
24 c1713132 balrog
# define PXA2XX_PIC_GPIO_X        10
25 c1713132 balrog
# define PXA2XX_PIC_I2S         13
26 c1713132 balrog
# define PXA26X_PIC_ASSP        15
27 c1713132 balrog
# define PXA25X_PIC_NSSP        16
28 c1713132 balrog
# define PXA27X_PIC_SSP2        16
29 c1713132 balrog
# define PXA2XX_PIC_LCD                17
30 c1713132 balrog
# define PXA2XX_PIC_I2C                18
31 c1713132 balrog
# define PXA2XX_PIC_ICP                19
32 c1713132 balrog
# define PXA2XX_PIC_STUART        20
33 c1713132 balrog
# define PXA2XX_PIC_BTUART        21
34 c1713132 balrog
# define PXA2XX_PIC_FFUART        22
35 c1713132 balrog
# define PXA2XX_PIC_MMC                23
36 c1713132 balrog
# define PXA2XX_PIC_SSP                24
37 c1713132 balrog
# define PXA2XX_PIC_DMA                25
38 c1713132 balrog
# define PXA2XX_PIC_OST_0        26
39 c1713132 balrog
# define PXA2XX_PIC_RTC1HZ        30
40 c1713132 balrog
# define PXA2XX_PIC_RTCALARM        31
41 c1713132 balrog
42 c1713132 balrog
/* DMA requests */
43 c1713132 balrog
# define PXA2XX_RX_RQ_I2S        2
44 c1713132 balrog
# define PXA2XX_TX_RQ_I2S        3
45 c1713132 balrog
# define PXA2XX_RX_RQ_BTUART        4
46 c1713132 balrog
# define PXA2XX_TX_RQ_BTUART        5
47 c1713132 balrog
# define PXA2XX_RX_RQ_FFUART        6
48 c1713132 balrog
# define PXA2XX_TX_RQ_FFUART        7
49 c1713132 balrog
# define PXA2XX_RX_RQ_SSP1        13
50 c1713132 balrog
# define PXA2XX_TX_RQ_SSP1        14
51 c1713132 balrog
# define PXA2XX_RX_RQ_SSP2        15
52 c1713132 balrog
# define PXA2XX_TX_RQ_SSP2        16
53 c1713132 balrog
# define PXA2XX_RX_RQ_ICP        17
54 c1713132 balrog
# define PXA2XX_TX_RQ_ICP        18
55 c1713132 balrog
# define PXA2XX_RX_RQ_STUART        19
56 c1713132 balrog
# define PXA2XX_TX_RQ_STUART        20
57 c1713132 balrog
# define PXA2XX_RX_RQ_MMCI        21
58 c1713132 balrog
# define PXA2XX_TX_RQ_MMCI        22
59 c1713132 balrog
# define PXA2XX_USB_RQ(x)        ((x) + 24)
60 c1713132 balrog
# define PXA2XX_RX_RQ_SSP3        66
61 c1713132 balrog
# define PXA2XX_TX_RQ_SSP3        67
62 c1713132 balrog
63 d95b2f8d balrog
# define PXA2XX_SDRAM_BASE        0xa0000000
64 d95b2f8d balrog
# define PXA2XX_INTERNAL_BASE        0x5c000000
65 a07dec22 balrog
# define PXA2XX_INTERNAL_SIZE        0x40000
66 c1713132 balrog
67 c1713132 balrog
/* pxa2xx_pic.c */
68 e1f8c729 Dmitry Eremin-Solenikov
DeviceState *pxa2xx_pic_init(target_phys_addr_t base, CPUState *env);
69 c1713132 balrog
70 c1713132 balrog
/* pxa2xx_gpio.c */
71 0bb53337 Dmitry Eremin-Solenikov
DeviceState *pxa2xx_gpio_init(target_phys_addr_t base,
72 e1f8c729 Dmitry Eremin-Solenikov
                CPUState *env, DeviceState *pic, int lines);
73 0bb53337 Dmitry Eremin-Solenikov
void pxa2xx_gpio_read_notifier(DeviceState *dev, qemu_irq handler);
74 c1713132 balrog
75 c1713132 balrog
/* pxa2xx_dma.c */
76 2115c019 Andrzej Zaborowski
DeviceState *pxa255_dma_init(target_phys_addr_t base, qemu_irq irq);
77 2115c019 Andrzej Zaborowski
DeviceState *pxa27x_dma_init(target_phys_addr_t base, qemu_irq irq);
78 c1713132 balrog
79 a171fe39 balrog
/* pxa2xx_lcd.c */
80 bc24a225 Paul Brook
typedef struct PXA2xxLCDState PXA2xxLCDState;
81 c227f099 Anthony Liguori
PXA2xxLCDState *pxa2xx_lcdc_init(target_phys_addr_t base,
82 3023f332 aliguori
                qemu_irq irq);
83 bc24a225 Paul Brook
void pxa2xx_lcd_vsync_notifier(PXA2xxLCDState *s, qemu_irq handler);
84 a171fe39 balrog
void pxa2xx_lcdc_oritentation(void *opaque, int angle);
85 a171fe39 balrog
86 a171fe39 balrog
/* pxa2xx_mmci.c */
87 bc24a225 Paul Brook
typedef struct PXA2xxMMCIState PXA2xxMMCIState;
88 c227f099 Anthony Liguori
PXA2xxMMCIState *pxa2xx_mmci_init(target_phys_addr_t base,
89 2115c019 Andrzej Zaborowski
                BlockDriverState *bd, qemu_irq irq,
90 2115c019 Andrzej Zaborowski
                qemu_irq rx_dma, qemu_irq tx_dma);
91 bc24a225 Paul Brook
void pxa2xx_mmci_handlers(PXA2xxMMCIState *s, qemu_irq readonly,
92 02ce600c balrog
                qemu_irq coverswitch);
93 a171fe39 balrog
94 a171fe39 balrog
/* pxa2xx_pcmcia.c */
95 bc24a225 Paul Brook
typedef struct PXA2xxPCMCIAState PXA2xxPCMCIAState;
96 c227f099 Anthony Liguori
PXA2xxPCMCIAState *pxa2xx_pcmcia_init(target_phys_addr_t base);
97 bc24a225 Paul Brook
int pxa2xx_pcmcia_attach(void *opaque, PCMCIACardState *card);
98 a171fe39 balrog
int pxa2xx_pcmcia_dettach(void *opaque);
99 a171fe39 balrog
void pxa2xx_pcmcia_set_irq_cb(void *opaque, qemu_irq irq, qemu_irq cd_irq);
100 a171fe39 balrog
101 31b87f2e balrog
/* pxa2xx_keypad.c */
102 31b87f2e balrog
struct  keymap {
103 31b87f2e balrog
    int column;
104 31b87f2e balrog
    int row;
105 31b87f2e balrog
};
106 bc24a225 Paul Brook
typedef struct PXA2xxKeyPadState PXA2xxKeyPadState;
107 c227f099 Anthony Liguori
PXA2xxKeyPadState *pxa27x_keypad_init(target_phys_addr_t base,
108 31b87f2e balrog
                qemu_irq irq);
109 bc24a225 Paul Brook
void pxa27x_register_keypad(PXA2xxKeyPadState *kp, struct keymap *map,
110 31b87f2e balrog
                int size);
111 31b87f2e balrog
112 c1713132 balrog
/* pxa2xx.c */
113 bc24a225 Paul Brook
typedef struct PXA2xxI2CState PXA2xxI2CState;
114 c227f099 Anthony Liguori
PXA2xxI2CState *pxa2xx_i2c_init(target_phys_addr_t base,
115 2a163929 balrog
                qemu_irq irq, uint32_t page_size);
116 bc24a225 Paul Brook
i2c_bus *pxa2xx_i2c_bus(PXA2xxI2CState *s);
117 3f582262 balrog
118 bc24a225 Paul Brook
typedef struct PXA2xxI2SState PXA2xxI2SState;
119 bc24a225 Paul Brook
typedef struct PXA2xxFIrState PXA2xxFIrState;
120 c1713132 balrog
121 bc24a225 Paul Brook
typedef struct {
122 c1713132 balrog
    CPUState *env;
123 e1f8c729 Dmitry Eremin-Solenikov
    DeviceState *pic;
124 38641a52 balrog
    qemu_irq reset;
125 adfc39ea Avi Kivity
    MemoryRegion sdram;
126 adfc39ea Avi Kivity
    MemoryRegion internal;
127 adfc39ea Avi Kivity
    MemoryRegion cm_iomem;
128 adfc39ea Avi Kivity
    MemoryRegion mm_iomem;
129 adfc39ea Avi Kivity
    MemoryRegion pm_iomem;
130 2115c019 Andrzej Zaborowski
    DeviceState *dma;
131 0bb53337 Dmitry Eremin-Solenikov
    DeviceState *gpio;
132 bc24a225 Paul Brook
    PXA2xxLCDState *lcd;
133 a984a69e Paul Brook
    SSIBus **ssp;
134 bc24a225 Paul Brook
    PXA2xxI2CState *i2c[2];
135 bc24a225 Paul Brook
    PXA2xxMMCIState *mmc;
136 bc24a225 Paul Brook
    PXA2xxPCMCIAState *pcmcia[2];
137 bc24a225 Paul Brook
    PXA2xxI2SState *i2s;
138 bc24a225 Paul Brook
    PXA2xxFIrState *fir;
139 bc24a225 Paul Brook
    PXA2xxKeyPadState *kp;
140 c1713132 balrog
141 c1713132 balrog
    /* Power management */
142 c227f099 Anthony Liguori
    target_phys_addr_t pm_base;
143 c1713132 balrog
    uint32_t pm_regs[0x40];
144 c1713132 balrog
145 c1713132 balrog
    /* Clock management */
146 c227f099 Anthony Liguori
    target_phys_addr_t cm_base;
147 c1713132 balrog
    uint32_t cm_regs[4];
148 c1713132 balrog
    uint32_t clkcfg;
149 c1713132 balrog
150 c1713132 balrog
    /* Memory management */
151 c227f099 Anthony Liguori
    target_phys_addr_t mm_base;
152 c1713132 balrog
    uint32_t mm_regs[0x1a];
153 c1713132 balrog
154 c1713132 balrog
    /* Performance monitoring */
155 c1713132 balrog
    uint32_t pmnc;
156 bc24a225 Paul Brook
} PXA2xxState;
157 c1713132 balrog
158 bc24a225 Paul Brook
struct PXA2xxI2SState {
159 9c843933 Avi Kivity
    MemoryRegion iomem;
160 c1713132 balrog
    qemu_irq irq;
161 2115c019 Andrzej Zaborowski
    qemu_irq rx_dma;
162 2115c019 Andrzej Zaborowski
    qemu_irq tx_dma;
163 c1713132 balrog
    void (*data_req)(void *, int, int);
164 c1713132 balrog
165 c1713132 balrog
    uint32_t control[2];
166 c1713132 balrog
    uint32_t status;
167 c1713132 balrog
    uint32_t mask;
168 c1713132 balrog
    uint32_t clk;
169 c1713132 balrog
170 c1713132 balrog
    int enable;
171 c1713132 balrog
    int rx_len;
172 c1713132 balrog
    int tx_len;
173 c1713132 balrog
    void (*codec_out)(void *, uint32_t);
174 c1713132 balrog
    uint32_t (*codec_in)(void *);
175 c1713132 balrog
    void *opaque;
176 c1713132 balrog
177 c1713132 balrog
    int fifo_len;
178 c1713132 balrog
    uint32_t fifo[16];
179 c1713132 balrog
};
180 c1713132 balrog
181 c1713132 balrog
# define PA_FMT                        "0x%08lx"
182 444ce241 bellard
# define REG_FMT                "0x" TARGET_FMT_plx
183 c1713132 balrog
184 a6dc4c2d Richard Henderson
PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size,
185 a6dc4c2d Richard Henderson
                         const char *revision);
186 a6dc4c2d Richard Henderson
PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size);
187 c1713132 balrog
188 c1713132 balrog
#endif        /* PXA_H */