Statistics
| Branch: | Revision:

root / hw / pc.c @ b0eb8449

History | View | Annotate | Download (33.3 kB)

1
/*
2
 * QEMU PC System Emulator
3
 *
4
 * Copyright (c) 2003-2004 Fabrice Bellard
5
 *
6
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7
 * of this software and associated documentation files (the "Software"), to deal
8
 * in the Software without restriction, including without limitation the rights
9
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10
 * copies of the Software, and to permit persons to whom the Software is
11
 * furnished to do so, subject to the following conditions:
12
 *
13
 * The above copyright notice and this permission notice shall be included in
14
 * all copies or substantial portions of the Software.
15
 *
16
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22
 * THE SOFTWARE.
23
 */
24
#include "hw.h"
25
#include "pc.h"
26
#include "apic.h"
27
#include "fdc.h"
28
#include "ide.h"
29
#include "pci.h"
30
#include "vmware_vga.h"
31
#include "monitor.h"
32
#include "fw_cfg.h"
33
#include "hpet_emul.h"
34
#include "smbios.h"
35
#include "loader.h"
36
#include "elf.h"
37
#include "multiboot.h"
38
#include "mc146818rtc.h"
39
#include "msix.h"
40
#include "sysbus.h"
41
#include "sysemu.h"
42
#include "blockdev.h"
43
#include "ui/qemu-spice.h"
44
#include "memory.h"
45
#include "exec-memory.h"
46

    
47
/* output Bochs bios info messages */
48
//#define DEBUG_BIOS
49

    
50
/* debug PC/ISA interrupts */
51
//#define DEBUG_IRQ
52

    
53
#ifdef DEBUG_IRQ
54
#define DPRINTF(fmt, ...)                                       \
55
    do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
56
#else
57
#define DPRINTF(fmt, ...)
58
#endif
59

    
60
#define BIOS_FILENAME "bios.bin"
61

    
62
#define PC_MAX_BIOS_SIZE (4 * 1024 * 1024)
63

    
64
/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables.  */
65
#define ACPI_DATA_SIZE       0x10000
66
#define BIOS_CFG_IOPORT 0x510
67
#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
68
#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
69
#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
70
#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
71
#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
72

    
73
#define MSI_ADDR_BASE 0xfee00000
74

    
75
#define E820_NR_ENTRIES                16
76

    
77
struct e820_entry {
78
    uint64_t address;
79
    uint64_t length;
80
    uint32_t type;
81
} QEMU_PACKED __attribute((__aligned__(4)));
82

    
83
struct e820_table {
84
    uint32_t count;
85
    struct e820_entry entry[E820_NR_ENTRIES];
86
} QEMU_PACKED __attribute((__aligned__(4)));
87

    
88
static struct e820_table e820_table;
89
struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
90

    
91
void gsi_handler(void *opaque, int n, int level)
92
{
93
    GSIState *s = opaque;
94

    
95
    DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
96
    if (n < ISA_NUM_IRQS) {
97
        qemu_set_irq(s->i8259_irq[n], level);
98
    }
99
    qemu_set_irq(s->ioapic_irq[n], level);
100
}
101

    
102
static void ioport80_write(void *opaque, uint32_t addr, uint32_t data)
103
{
104
}
105

    
106
/* MSDOS compatibility mode FPU exception support */
107
static qemu_irq ferr_irq;
108

    
109
void pc_register_ferr_irq(qemu_irq irq)
110
{
111
    ferr_irq = irq;
112
}
113

    
114
/* XXX: add IGNNE support */
115
void cpu_set_ferr(CPUX86State *s)
116
{
117
    qemu_irq_raise(ferr_irq);
118
}
119

    
120
static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data)
121
{
122
    qemu_irq_lower(ferr_irq);
123
}
124

    
125
/* TSC handling */
126
uint64_t cpu_get_tsc(CPUX86State *env)
127
{
128
    return cpu_get_ticks();
129
}
130

    
131
/* SMM support */
132

    
133
static cpu_set_smm_t smm_set;
134
static void *smm_arg;
135

    
136
void cpu_smm_register(cpu_set_smm_t callback, void *arg)
137
{
138
    assert(smm_set == NULL);
139
    assert(smm_arg == NULL);
140
    smm_set = callback;
141
    smm_arg = arg;
142
}
143

    
144
void cpu_smm_update(CPUState *env)
145
{
146
    if (smm_set && smm_arg && env == first_cpu)
147
        smm_set(!!(env->hflags & HF_SMM_MASK), smm_arg);
148
}
149

    
150

    
151
/* IRQ handling */
152
int cpu_get_pic_interrupt(CPUState *env)
153
{
154
    int intno;
155

    
156
    intno = apic_get_interrupt(env->apic_state);
157
    if (intno >= 0) {
158
        return intno;
159
    }
160
    /* read the irq from the PIC */
161
    if (!apic_accept_pic_intr(env->apic_state)) {
162
        return -1;
163
    }
164

    
165
    intno = pic_read_irq(isa_pic);
166
    return intno;
167
}
168

    
169
static void pic_irq_request(void *opaque, int irq, int level)
170
{
171
    CPUState *env = first_cpu;
172

    
173
    DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
174
    if (env->apic_state) {
175
        while (env) {
176
            if (apic_accept_pic_intr(env->apic_state)) {
177
                apic_deliver_pic_intr(env->apic_state, level);
178
            }
179
            env = env->next_cpu;
180
        }
181
    } else {
182
        if (level)
183
            cpu_interrupt(env, CPU_INTERRUPT_HARD);
184
        else
185
            cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
186
    }
187
}
188

    
189
/* PC cmos mappings */
190

    
191
#define REG_EQUIPMENT_BYTE          0x14
192

    
193
static int cmos_get_fd_drive_type(FDriveType fd0)
194
{
195
    int val;
196

    
197
    switch (fd0) {
198
    case FDRIVE_DRV_144:
199
        /* 1.44 Mb 3"5 drive */
200
        val = 4;
201
        break;
202
    case FDRIVE_DRV_288:
203
        /* 2.88 Mb 3"5 drive */
204
        val = 5;
205
        break;
206
    case FDRIVE_DRV_120:
207
        /* 1.2 Mb 5"5 drive */
208
        val = 2;
209
        break;
210
    case FDRIVE_DRV_NONE:
211
    default:
212
        val = 0;
213
        break;
214
    }
215
    return val;
216
}
217

    
218
static void cmos_init_hd(int type_ofs, int info_ofs, BlockDriverState *hd,
219
                         ISADevice *s)
220
{
221
    int cylinders, heads, sectors;
222
    bdrv_get_geometry_hint(hd, &cylinders, &heads, &sectors);
223
    rtc_set_memory(s, type_ofs, 47);
224
    rtc_set_memory(s, info_ofs, cylinders);
225
    rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
226
    rtc_set_memory(s, info_ofs + 2, heads);
227
    rtc_set_memory(s, info_ofs + 3, 0xff);
228
    rtc_set_memory(s, info_ofs + 4, 0xff);
229
    rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
230
    rtc_set_memory(s, info_ofs + 6, cylinders);
231
    rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
232
    rtc_set_memory(s, info_ofs + 8, sectors);
233
}
234

    
235
/* convert boot_device letter to something recognizable by the bios */
236
static int boot_device2nibble(char boot_device)
237
{
238
    switch(boot_device) {
239
    case 'a':
240
    case 'b':
241
        return 0x01; /* floppy boot */
242
    case 'c':
243
        return 0x02; /* hard drive boot */
244
    case 'd':
245
        return 0x03; /* CD-ROM boot */
246
    case 'n':
247
        return 0x04; /* Network boot */
248
    }
249
    return 0;
250
}
251

    
252
static int set_boot_dev(ISADevice *s, const char *boot_device, int fd_bootchk)
253
{
254
#define PC_MAX_BOOT_DEVICES 3
255
    int nbds, bds[3] = { 0, };
256
    int i;
257

    
258
    nbds = strlen(boot_device);
259
    if (nbds > PC_MAX_BOOT_DEVICES) {
260
        error_report("Too many boot devices for PC");
261
        return(1);
262
    }
263
    for (i = 0; i < nbds; i++) {
264
        bds[i] = boot_device2nibble(boot_device[i]);
265
        if (bds[i] == 0) {
266
            error_report("Invalid boot device for PC: '%c'",
267
                         boot_device[i]);
268
            return(1);
269
        }
270
    }
271
    rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
272
    rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
273
    return(0);
274
}
275

    
276
static int pc_boot_set(void *opaque, const char *boot_device)
277
{
278
    return set_boot_dev(opaque, boot_device, 0);
279
}
280

    
281
typedef struct pc_cmos_init_late_arg {
282
    ISADevice *rtc_state;
283
    BusState *idebus0, *idebus1;
284
} pc_cmos_init_late_arg;
285

    
286
static void pc_cmos_init_late(void *opaque)
287
{
288
    pc_cmos_init_late_arg *arg = opaque;
289
    ISADevice *s = arg->rtc_state;
290
    int val;
291
    BlockDriverState *hd_table[4];
292
    int i;
293

    
294
    ide_get_bs(hd_table, arg->idebus0);
295
    ide_get_bs(hd_table + 2, arg->idebus1);
296

    
297
    rtc_set_memory(s, 0x12, (hd_table[0] ? 0xf0 : 0) | (hd_table[1] ? 0x0f : 0));
298
    if (hd_table[0])
299
        cmos_init_hd(0x19, 0x1b, hd_table[0], s);
300
    if (hd_table[1])
301
        cmos_init_hd(0x1a, 0x24, hd_table[1], s);
302

    
303
    val = 0;
304
    for (i = 0; i < 4; i++) {
305
        if (hd_table[i]) {
306
            int cylinders, heads, sectors, translation;
307
            /* NOTE: bdrv_get_geometry_hint() returns the physical
308
                geometry.  It is always such that: 1 <= sects <= 63, 1
309
                <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
310
                geometry can be different if a translation is done. */
311
            translation = bdrv_get_translation_hint(hd_table[i]);
312
            if (translation == BIOS_ATA_TRANSLATION_AUTO) {
313
                bdrv_get_geometry_hint(hd_table[i], &cylinders, &heads, &sectors);
314
                if (cylinders <= 1024 && heads <= 16 && sectors <= 63) {
315
                    /* No translation. */
316
                    translation = 0;
317
                } else {
318
                    /* LBA translation. */
319
                    translation = 1;
320
                }
321
            } else {
322
                translation--;
323
            }
324
            val |= translation << (i * 2);
325
        }
326
    }
327
    rtc_set_memory(s, 0x39, val);
328

    
329
    qemu_unregister_reset(pc_cmos_init_late, opaque);
330
}
331

    
332
void pc_cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
333
                  const char *boot_device,
334
                  ISADevice *floppy, BusState *idebus0, BusState *idebus1,
335
                  ISADevice *s)
336
{
337
    int val, nb, nb_heads, max_track, last_sect, i;
338
    FDriveType fd_type[2];
339
    BlockDriverState *fd[MAX_FD];
340
    static pc_cmos_init_late_arg arg;
341

    
342
    /* various important CMOS locations needed by PC/Bochs bios */
343

    
344
    /* memory size */
345
    val = 640; /* base memory in K */
346
    rtc_set_memory(s, 0x15, val);
347
    rtc_set_memory(s, 0x16, val >> 8);
348

    
349
    val = (ram_size / 1024) - 1024;
350
    if (val > 65535)
351
        val = 65535;
352
    rtc_set_memory(s, 0x17, val);
353
    rtc_set_memory(s, 0x18, val >> 8);
354
    rtc_set_memory(s, 0x30, val);
355
    rtc_set_memory(s, 0x31, val >> 8);
356

    
357
    if (above_4g_mem_size) {
358
        rtc_set_memory(s, 0x5b, (unsigned int)above_4g_mem_size >> 16);
359
        rtc_set_memory(s, 0x5c, (unsigned int)above_4g_mem_size >> 24);
360
        rtc_set_memory(s, 0x5d, (uint64_t)above_4g_mem_size >> 32);
361
    }
362

    
363
    if (ram_size > (16 * 1024 * 1024))
364
        val = (ram_size / 65536) - ((16 * 1024 * 1024) / 65536);
365
    else
366
        val = 0;
367
    if (val > 65535)
368
        val = 65535;
369
    rtc_set_memory(s, 0x34, val);
370
    rtc_set_memory(s, 0x35, val >> 8);
371

    
372
    /* set the number of CPU */
373
    rtc_set_memory(s, 0x5f, smp_cpus - 1);
374

    
375
    /* set boot devices, and disable floppy signature check if requested */
376
    if (set_boot_dev(s, boot_device, fd_bootchk)) {
377
        exit(1);
378
    }
379

    
380
    /* floppy type */
381
    if (floppy) {
382
        fdc_get_bs(fd, floppy);
383
        for (i = 0; i < 2; i++) {
384
            if (fd[i] && bdrv_is_inserted(fd[i])) {
385
                bdrv_get_floppy_geometry_hint(fd[i], &nb_heads, &max_track,
386
                                              &last_sect, FDRIVE_DRV_NONE,
387
                                              &fd_type[i]);
388
            } else {
389
                fd_type[i] = FDRIVE_DRV_NONE;
390
            }
391
        }
392
    }
393
    val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
394
        cmos_get_fd_drive_type(fd_type[1]);
395
    rtc_set_memory(s, 0x10, val);
396

    
397
    val = 0;
398
    nb = 0;
399
    if (fd_type[0] < FDRIVE_DRV_NONE) {
400
        nb++;
401
    }
402
    if (fd_type[1] < FDRIVE_DRV_NONE) {
403
        nb++;
404
    }
405
    switch (nb) {
406
    case 0:
407
        break;
408
    case 1:
409
        val |= 0x01; /* 1 drive, ready for boot */
410
        break;
411
    case 2:
412
        val |= 0x41; /* 2 drives, ready for boot */
413
        break;
414
    }
415
    val |= 0x02; /* FPU is there */
416
    val |= 0x04; /* PS/2 mouse installed */
417
    rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
418

    
419
    /* hard drives */
420
    arg.rtc_state = s;
421
    arg.idebus0 = idebus0;
422
    arg.idebus1 = idebus1;
423
    qemu_register_reset(pc_cmos_init_late, &arg);
424
}
425

    
426
/* port 92 stuff: could be split off */
427
typedef struct Port92State {
428
    ISADevice dev;
429
    MemoryRegion io;
430
    uint8_t outport;
431
    qemu_irq *a20_out;
432
} Port92State;
433

    
434
static void port92_write(void *opaque, uint32_t addr, uint32_t val)
435
{
436
    Port92State *s = opaque;
437

    
438
    DPRINTF("port92: write 0x%02x\n", val);
439
    s->outport = val;
440
    qemu_set_irq(*s->a20_out, (val >> 1) & 1);
441
    if (val & 1) {
442
        qemu_system_reset_request();
443
    }
444
}
445

    
446
static uint32_t port92_read(void *opaque, uint32_t addr)
447
{
448
    Port92State *s = opaque;
449
    uint32_t ret;
450

    
451
    ret = s->outport;
452
    DPRINTF("port92: read 0x%02x\n", ret);
453
    return ret;
454
}
455

    
456
static void port92_init(ISADevice *dev, qemu_irq *a20_out)
457
{
458
    Port92State *s = DO_UPCAST(Port92State, dev, dev);
459

    
460
    s->a20_out = a20_out;
461
}
462

    
463
static const VMStateDescription vmstate_port92_isa = {
464
    .name = "port92",
465
    .version_id = 1,
466
    .minimum_version_id = 1,
467
    .minimum_version_id_old = 1,
468
    .fields      = (VMStateField []) {
469
        VMSTATE_UINT8(outport, Port92State),
470
        VMSTATE_END_OF_LIST()
471
    }
472
};
473

    
474
static void port92_reset(DeviceState *d)
475
{
476
    Port92State *s = container_of(d, Port92State, dev.qdev);
477

    
478
    s->outport &= ~1;
479
}
480

    
481
static const MemoryRegionPortio port92_portio[] = {
482
    { 0, 1, 1, .read = port92_read, .write = port92_write },
483
    PORTIO_END_OF_LIST(),
484
};
485

    
486
static const MemoryRegionOps port92_ops = {
487
    .old_portio = port92_portio
488
};
489

    
490
static int port92_initfn(ISADevice *dev)
491
{
492
    Port92State *s = DO_UPCAST(Port92State, dev, dev);
493

    
494
    memory_region_init_io(&s->io, &port92_ops, s, "port92", 1);
495
    isa_register_ioport(dev, &s->io, 0x92);
496

    
497
    s->outport = 0;
498
    return 0;
499
}
500

    
501
static ISADeviceInfo port92_info = {
502
    .qdev.name     = "port92",
503
    .qdev.size     = sizeof(Port92State),
504
    .qdev.vmsd     = &vmstate_port92_isa,
505
    .qdev.no_user  = 1,
506
    .qdev.reset    = port92_reset,
507
    .init          = port92_initfn,
508
};
509

    
510
static void port92_register(void)
511
{
512
    isa_qdev_register(&port92_info);
513
}
514
device_init(port92_register)
515

    
516
static void handle_a20_line_change(void *opaque, int irq, int level)
517
{
518
    CPUState *cpu = opaque;
519

    
520
    /* XXX: send to all CPUs ? */
521
    /* XXX: add logic to handle multiple A20 line sources */
522
    cpu_x86_set_a20(cpu, level);
523
}
524

    
525
/***********************************************************/
526
/* Bochs BIOS debug ports */
527

    
528
static void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val)
529
{
530
    static const char shutdown_str[8] = "Shutdown";
531
    static int shutdown_index = 0;
532

    
533
    switch(addr) {
534
        /* Bochs BIOS messages */
535
    case 0x400:
536
    case 0x401:
537
        /* used to be panic, now unused */
538
        break;
539
    case 0x402:
540
    case 0x403:
541
#ifdef DEBUG_BIOS
542
        fprintf(stderr, "%c", val);
543
#endif
544
        break;
545
    case 0x8900:
546
        /* same as Bochs power off */
547
        if (val == shutdown_str[shutdown_index]) {
548
            shutdown_index++;
549
            if (shutdown_index == 8) {
550
                shutdown_index = 0;
551
                qemu_system_shutdown_request();
552
            }
553
        } else {
554
            shutdown_index = 0;
555
        }
556
        break;
557

    
558
        /* LGPL'ed VGA BIOS messages */
559
    case 0x501:
560
    case 0x502:
561
        exit((val << 1) | 1);
562
    case 0x500:
563
    case 0x503:
564
#ifdef DEBUG_BIOS
565
        fprintf(stderr, "%c", val);
566
#endif
567
        break;
568
    }
569
}
570

    
571
int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
572
{
573
    int index = le32_to_cpu(e820_table.count);
574
    struct e820_entry *entry;
575

    
576
    if (index >= E820_NR_ENTRIES)
577
        return -EBUSY;
578
    entry = &e820_table.entry[index++];
579

    
580
    entry->address = cpu_to_le64(address);
581
    entry->length = cpu_to_le64(length);
582
    entry->type = cpu_to_le32(type);
583

    
584
    e820_table.count = cpu_to_le32(index);
585
    return index;
586
}
587

    
588
static void *bochs_bios_init(void)
589
{
590
    void *fw_cfg;
591
    uint8_t *smbios_table;
592
    size_t smbios_len;
593
    uint64_t *numa_fw_cfg;
594
    int i, j;
595

    
596
    register_ioport_write(0x400, 1, 2, bochs_bios_write, NULL);
597
    register_ioport_write(0x401, 1, 2, bochs_bios_write, NULL);
598
    register_ioport_write(0x402, 1, 1, bochs_bios_write, NULL);
599
    register_ioport_write(0x403, 1, 1, bochs_bios_write, NULL);
600
    register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL);
601

    
602
    register_ioport_write(0x501, 1, 1, bochs_bios_write, NULL);
603
    register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL);
604
    register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL);
605
    register_ioport_write(0x500, 1, 1, bochs_bios_write, NULL);
606
    register_ioport_write(0x503, 1, 1, bochs_bios_write, NULL);
607

    
608
    fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
609

    
610
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
611
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
612
    fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, (uint8_t *)acpi_tables,
613
                     acpi_tables_len);
614
    fw_cfg_add_bytes(fw_cfg, FW_CFG_IRQ0_OVERRIDE, &irq0override, 1);
615

    
616
    smbios_table = smbios_get_table(&smbios_len);
617
    if (smbios_table)
618
        fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
619
                         smbios_table, smbios_len);
620
    fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE, (uint8_t *)&e820_table,
621
                     sizeof(struct e820_table));
622

    
623
    fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, (uint8_t *)&hpet_cfg,
624
                     sizeof(struct hpet_fw_config));
625
    /* allocate memory for the NUMA channel: one (64bit) word for the number
626
     * of nodes, one word for each VCPU->node and one word for each node to
627
     * hold the amount of memory.
628
     */
629
    numa_fw_cfg = g_malloc0((1 + smp_cpus + nb_numa_nodes) * 8);
630
    numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
631
    for (i = 0; i < smp_cpus; i++) {
632
        for (j = 0; j < nb_numa_nodes; j++) {
633
            if (node_cpumask[j] & (1 << i)) {
634
                numa_fw_cfg[i + 1] = cpu_to_le64(j);
635
                break;
636
            }
637
        }
638
    }
639
    for (i = 0; i < nb_numa_nodes; i++) {
640
        numa_fw_cfg[smp_cpus + 1 + i] = cpu_to_le64(node_mem[i]);
641
    }
642
    fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, (uint8_t *)numa_fw_cfg,
643
                     (1 + smp_cpus + nb_numa_nodes) * 8);
644

    
645
    return fw_cfg;
646
}
647

    
648
static long get_file_size(FILE *f)
649
{
650
    long where, size;
651

    
652
    /* XXX: on Unix systems, using fstat() probably makes more sense */
653

    
654
    where = ftell(f);
655
    fseek(f, 0, SEEK_END);
656
    size = ftell(f);
657
    fseek(f, where, SEEK_SET);
658

    
659
    return size;
660
}
661

    
662
static void load_linux(void *fw_cfg,
663
                       const char *kernel_filename,
664
                       const char *initrd_filename,
665
                       const char *kernel_cmdline,
666
                       target_phys_addr_t max_ram_size)
667
{
668
    uint16_t protocol;
669
    int setup_size, kernel_size, initrd_size = 0, cmdline_size;
670
    uint32_t initrd_max;
671
    uint8_t header[8192], *setup, *kernel, *initrd_data;
672
    target_phys_addr_t real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
673
    FILE *f;
674
    char *vmode;
675

    
676
    /* Align to 16 bytes as a paranoia measure */
677
    cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
678

    
679
    /* load the kernel header */
680
    f = fopen(kernel_filename, "rb");
681
    if (!f || !(kernel_size = get_file_size(f)) ||
682
        fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
683
        MIN(ARRAY_SIZE(header), kernel_size)) {
684
        fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
685
                kernel_filename, strerror(errno));
686
        exit(1);
687
    }
688

    
689
    /* kernel protocol version */
690
#if 0
691
    fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
692
#endif
693
    if (ldl_p(header+0x202) == 0x53726448)
694
        protocol = lduw_p(header+0x206);
695
    else {
696
        /* This looks like a multiboot kernel. If it is, let's stop
697
           treating it like a Linux kernel. */
698
        if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
699
                           kernel_cmdline, kernel_size, header))
700
            return;
701
        protocol = 0;
702
    }
703

    
704
    if (protocol < 0x200 || !(header[0x211] & 0x01)) {
705
        /* Low kernel */
706
        real_addr    = 0x90000;
707
        cmdline_addr = 0x9a000 - cmdline_size;
708
        prot_addr    = 0x10000;
709
    } else if (protocol < 0x202) {
710
        /* High but ancient kernel */
711
        real_addr    = 0x90000;
712
        cmdline_addr = 0x9a000 - cmdline_size;
713
        prot_addr    = 0x100000;
714
    } else {
715
        /* High and recent kernel */
716
        real_addr    = 0x10000;
717
        cmdline_addr = 0x20000;
718
        prot_addr    = 0x100000;
719
    }
720

    
721
#if 0
722
    fprintf(stderr,
723
            "qemu: real_addr     = 0x" TARGET_FMT_plx "\n"
724
            "qemu: cmdline_addr  = 0x" TARGET_FMT_plx "\n"
725
            "qemu: prot_addr     = 0x" TARGET_FMT_plx "\n",
726
            real_addr,
727
            cmdline_addr,
728
            prot_addr);
729
#endif
730

    
731
    /* highest address for loading the initrd */
732
    if (protocol >= 0x203)
733
        initrd_max = ldl_p(header+0x22c);
734
    else
735
        initrd_max = 0x37ffffff;
736

    
737
    if (initrd_max >= max_ram_size-ACPI_DATA_SIZE)
738
            initrd_max = max_ram_size-ACPI_DATA_SIZE-1;
739

    
740
    fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
741
    fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
742
    fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
743
                     (uint8_t*)strdup(kernel_cmdline),
744
                     strlen(kernel_cmdline)+1);
745

    
746
    if (protocol >= 0x202) {
747
        stl_p(header+0x228, cmdline_addr);
748
    } else {
749
        stw_p(header+0x20, 0xA33F);
750
        stw_p(header+0x22, cmdline_addr-real_addr);
751
    }
752

    
753
    /* handle vga= parameter */
754
    vmode = strstr(kernel_cmdline, "vga=");
755
    if (vmode) {
756
        unsigned int video_mode;
757
        /* skip "vga=" */
758
        vmode += 4;
759
        if (!strncmp(vmode, "normal", 6)) {
760
            video_mode = 0xffff;
761
        } else if (!strncmp(vmode, "ext", 3)) {
762
            video_mode = 0xfffe;
763
        } else if (!strncmp(vmode, "ask", 3)) {
764
            video_mode = 0xfffd;
765
        } else {
766
            video_mode = strtol(vmode, NULL, 0);
767
        }
768
        stw_p(header+0x1fa, video_mode);
769
    }
770

    
771
    /* loader type */
772
    /* High nybble = B reserved for Qemu; low nybble is revision number.
773
       If this code is substantially changed, you may want to consider
774
       incrementing the revision. */
775
    if (protocol >= 0x200)
776
        header[0x210] = 0xB0;
777

    
778
    /* heap */
779
    if (protocol >= 0x201) {
780
        header[0x211] |= 0x80;        /* CAN_USE_HEAP */
781
        stw_p(header+0x224, cmdline_addr-real_addr-0x200);
782
    }
783

    
784
    /* load initrd */
785
    if (initrd_filename) {
786
        if (protocol < 0x200) {
787
            fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
788
            exit(1);
789
        }
790

    
791
        initrd_size = get_image_size(initrd_filename);
792
        if (initrd_size < 0) {
793
            fprintf(stderr, "qemu: error reading initrd %s\n",
794
                    initrd_filename);
795
            exit(1);
796
        }
797

    
798
        initrd_addr = (initrd_max-initrd_size) & ~4095;
799

    
800
        initrd_data = g_malloc(initrd_size);
801
        load_image(initrd_filename, initrd_data);
802

    
803
        fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
804
        fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
805
        fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
806

    
807
        stl_p(header+0x218, initrd_addr);
808
        stl_p(header+0x21c, initrd_size);
809
    }
810

    
811
    /* load kernel and setup */
812
    setup_size = header[0x1f1];
813
    if (setup_size == 0)
814
        setup_size = 4;
815
    setup_size = (setup_size+1)*512;
816
    kernel_size -= setup_size;
817

    
818
    setup  = g_malloc(setup_size);
819
    kernel = g_malloc(kernel_size);
820
    fseek(f, 0, SEEK_SET);
821
    if (fread(setup, 1, setup_size, f) != setup_size) {
822
        fprintf(stderr, "fread() failed\n");
823
        exit(1);
824
    }
825
    if (fread(kernel, 1, kernel_size, f) != kernel_size) {
826
        fprintf(stderr, "fread() failed\n");
827
        exit(1);
828
    }
829
    fclose(f);
830
    memcpy(setup, header, MIN(sizeof(header), setup_size));
831

    
832
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
833
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
834
    fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
835

    
836
    fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
837
    fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
838
    fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
839

    
840
    option_rom[nb_option_roms].name = "linuxboot.bin";
841
    option_rom[nb_option_roms].bootindex = 0;
842
    nb_option_roms++;
843
}
844

    
845
#define NE2000_NB_MAX 6
846

    
847
static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
848
                                              0x280, 0x380 };
849
static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
850

    
851
static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
852
static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
853

    
854
void pc_init_ne2k_isa(NICInfo *nd)
855
{
856
    static int nb_ne2k = 0;
857

    
858
    if (nb_ne2k == NE2000_NB_MAX)
859
        return;
860
    isa_ne2000_init(ne2000_io[nb_ne2k],
861
                    ne2000_irq[nb_ne2k], nd);
862
    nb_ne2k++;
863
}
864

    
865
int cpu_is_bsp(CPUState *env)
866
{
867
    /* We hard-wire the BSP to the first CPU. */
868
    return env->cpu_index == 0;
869
}
870

    
871
DeviceState *cpu_get_current_apic(void)
872
{
873
    if (cpu_single_env) {
874
        return cpu_single_env->apic_state;
875
    } else {
876
        return NULL;
877
    }
878
}
879

    
880
static DeviceState *apic_init(void *env, uint8_t apic_id)
881
{
882
    DeviceState *dev;
883
    SysBusDevice *d;
884
    static int apic_mapped;
885

    
886
    dev = qdev_create(NULL, "apic");
887
    qdev_prop_set_uint8(dev, "id", apic_id);
888
    qdev_prop_set_ptr(dev, "cpu_env", env);
889
    qdev_init_nofail(dev);
890
    d = sysbus_from_qdev(dev);
891

    
892
    /* XXX: mapping more APICs at the same memory location */
893
    if (apic_mapped == 0) {
894
        /* NOTE: the APIC is directly connected to the CPU - it is not
895
           on the global memory bus. */
896
        /* XXX: what if the base changes? */
897
        sysbus_mmio_map(d, 0, MSI_ADDR_BASE);
898
        apic_mapped = 1;
899
    }
900

    
901
    msix_supported = 1;
902

    
903
    return dev;
904
}
905

    
906
/* set CMOS shutdown status register (index 0xF) as S3_resume(0xFE)
907
   BIOS will read it and start S3 resume at POST Entry */
908
void pc_cmos_set_s3_resume(void *opaque, int irq, int level)
909
{
910
    ISADevice *s = opaque;
911

    
912
    if (level) {
913
        rtc_set_memory(s, 0xF, 0xFE);
914
    }
915
}
916

    
917
void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
918
{
919
    CPUState *s = opaque;
920

    
921
    if (level) {
922
        cpu_interrupt(s, CPU_INTERRUPT_SMI);
923
    }
924
}
925

    
926
static void pc_cpu_reset(void *opaque)
927
{
928
    CPUState *env = opaque;
929

    
930
    cpu_reset(env);
931
    env->halted = !cpu_is_bsp(env);
932
}
933

    
934
static CPUState *pc_new_cpu(const char *cpu_model)
935
{
936
    CPUState *env;
937

    
938
    env = cpu_init(cpu_model);
939
    if (!env) {
940
        fprintf(stderr, "Unable to find x86 CPU definition\n");
941
        exit(1);
942
    }
943
    if ((env->cpuid_features & CPUID_APIC) || smp_cpus > 1) {
944
        env->cpuid_apic_id = env->cpu_index;
945
        env->apic_state = apic_init(env, env->cpuid_apic_id);
946
    }
947
    qemu_register_reset(pc_cpu_reset, env);
948
    pc_cpu_reset(env);
949
    return env;
950
}
951

    
952
void pc_cpus_init(const char *cpu_model)
953
{
954
    int i;
955

    
956
    /* init CPUs */
957
    if (cpu_model == NULL) {
958
#ifdef TARGET_X86_64
959
        cpu_model = "qemu64";
960
#else
961
        cpu_model = "qemu32";
962
#endif
963
    }
964

    
965
    for(i = 0; i < smp_cpus; i++) {
966
        pc_new_cpu(cpu_model);
967
    }
968
}
969

    
970
void pc_memory_init(MemoryRegion *system_memory,
971
                    const char *kernel_filename,
972
                    const char *kernel_cmdline,
973
                    const char *initrd_filename,
974
                    ram_addr_t below_4g_mem_size,
975
                    ram_addr_t above_4g_mem_size,
976
                    MemoryRegion *rom_memory,
977
                    MemoryRegion **ram_memory)
978
{
979
    char *filename;
980
    int ret, linux_boot, i;
981
    MemoryRegion *ram, *bios, *isa_bios, *option_rom_mr;
982
    MemoryRegion *ram_below_4g, *ram_above_4g;
983
    int bios_size, isa_bios_size;
984
    void *fw_cfg;
985

    
986
    linux_boot = (kernel_filename != NULL);
987

    
988
    /* Allocate RAM.  We allocate it as a single memory region and use
989
     * aliases to address portions of it, mostly for backwards compatiblity
990
     * with older qemus that used qemu_ram_alloc().
991
     */
992
    ram = g_malloc(sizeof(*ram));
993
    memory_region_init_ram(ram, NULL, "pc.ram",
994
                           below_4g_mem_size + above_4g_mem_size);
995
    *ram_memory = ram;
996
    ram_below_4g = g_malloc(sizeof(*ram_below_4g));
997
    memory_region_init_alias(ram_below_4g, "ram-below-4g", ram,
998
                             0, below_4g_mem_size);
999
    memory_region_add_subregion(system_memory, 0, ram_below_4g);
1000
    if (above_4g_mem_size > 0) {
1001
        ram_above_4g = g_malloc(sizeof(*ram_above_4g));
1002
        memory_region_init_alias(ram_above_4g, "ram-above-4g", ram,
1003
                                 below_4g_mem_size, above_4g_mem_size);
1004
        memory_region_add_subregion(system_memory, 0x100000000ULL,
1005
                                    ram_above_4g);
1006
    }
1007

    
1008
    /* BIOS load */
1009
    if (bios_name == NULL)
1010
        bios_name = BIOS_FILENAME;
1011
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
1012
    if (filename) {
1013
        bios_size = get_image_size(filename);
1014
    } else {
1015
        bios_size = -1;
1016
    }
1017
    if (bios_size <= 0 ||
1018
        (bios_size % 65536) != 0) {
1019
        goto bios_error;
1020
    }
1021
    bios = g_malloc(sizeof(*bios));
1022
    memory_region_init_ram(bios, NULL, "pc.bios", bios_size);
1023
    memory_region_set_readonly(bios, true);
1024
    ret = rom_add_file_fixed(bios_name, (uint32_t)(-bios_size), -1);
1025
    if (ret != 0) {
1026
    bios_error:
1027
        fprintf(stderr, "qemu: could not load PC BIOS '%s'\n", bios_name);
1028
        exit(1);
1029
    }
1030
    if (filename) {
1031
        g_free(filename);
1032
    }
1033
    /* map the last 128KB of the BIOS in ISA space */
1034
    isa_bios_size = bios_size;
1035
    if (isa_bios_size > (128 * 1024))
1036
        isa_bios_size = 128 * 1024;
1037
    isa_bios = g_malloc(sizeof(*isa_bios));
1038
    memory_region_init_alias(isa_bios, "isa-bios", bios,
1039
                             bios_size - isa_bios_size, isa_bios_size);
1040
    memory_region_add_subregion_overlap(rom_memory,
1041
                                        0x100000 - isa_bios_size,
1042
                                        isa_bios,
1043
                                        1);
1044
    memory_region_set_readonly(isa_bios, true);
1045

    
1046
    option_rom_mr = g_malloc(sizeof(*option_rom_mr));
1047
    memory_region_init_ram(option_rom_mr, NULL, "pc.rom", PC_ROM_SIZE);
1048
    memory_region_add_subregion_overlap(rom_memory,
1049
                                        PC_ROM_MIN_VGA,
1050
                                        option_rom_mr,
1051
                                        1);
1052

    
1053
    /* map all the bios at the top of memory */
1054
    memory_region_add_subregion(rom_memory,
1055
                                (uint32_t)(-bios_size),
1056
                                bios);
1057

    
1058
    fw_cfg = bochs_bios_init();
1059
    rom_set_fw(fw_cfg);
1060

    
1061
    if (linux_boot) {
1062
        load_linux(fw_cfg, kernel_filename, initrd_filename, kernel_cmdline, below_4g_mem_size);
1063
    }
1064

    
1065
    for (i = 0; i < nb_option_roms; i++) {
1066
        rom_add_option(option_rom[i].name, option_rom[i].bootindex);
1067
    }
1068
}
1069

    
1070
qemu_irq *pc_allocate_cpu_irq(void)
1071
{
1072
    return qemu_allocate_irqs(pic_irq_request, NULL, 1);
1073
}
1074

    
1075
void pc_vga_init(PCIBus *pci_bus)
1076
{
1077
    if (cirrus_vga_enabled) {
1078
        if (pci_bus) {
1079
            pci_cirrus_vga_init(pci_bus);
1080
        } else {
1081
            isa_cirrus_vga_init(get_system_memory());
1082
        }
1083
    } else if (vmsvga_enabled) {
1084
        if (pci_bus) {
1085
            if (!pci_vmsvga_init(pci_bus)) {
1086
                fprintf(stderr, "Warning: vmware_vga not available,"
1087
                        " using standard VGA instead\n");
1088
                pci_vga_init(pci_bus);
1089
            }
1090
        } else {
1091
            fprintf(stderr, "%s: vmware_vga: no PCI bus\n", __FUNCTION__);
1092
        }
1093
#ifdef CONFIG_SPICE
1094
    } else if (qxl_enabled) {
1095
        if (pci_bus)
1096
            pci_create_simple(pci_bus, -1, "qxl-vga");
1097
        else
1098
            fprintf(stderr, "%s: qxl: no PCI bus\n", __FUNCTION__);
1099
#endif
1100
    } else if (std_vga_enabled) {
1101
        if (pci_bus) {
1102
            pci_vga_init(pci_bus);
1103
        } else {
1104
            isa_vga_init();
1105
        }
1106
    }
1107

    
1108
    /*
1109
     * sga does not suppress normal vga output. So a machine can have both a
1110
     * vga card and sga manually enabled. Output will be seen on both.
1111
     * For nographic case, sga is enabled at all times
1112
     */
1113
    if (display_type == DT_NOGRAPHIC) {
1114
        isa_create_simple("sga");
1115
    }
1116
}
1117

    
1118
static void cpu_request_exit(void *opaque, int irq, int level)
1119
{
1120
    CPUState *env = cpu_single_env;
1121

    
1122
    if (env && level) {
1123
        cpu_exit(env);
1124
    }
1125
}
1126

    
1127
void pc_basic_device_init(qemu_irq *gsi,
1128
                          ISADevice **rtc_state,
1129
                          ISADevice **floppy,
1130
                          bool no_vmport)
1131
{
1132
    int i;
1133
    DriveInfo *fd[MAX_FD];
1134
    qemu_irq rtc_irq = NULL;
1135
    qemu_irq *a20_line;
1136
    ISADevice *i8042, *port92, *vmmouse, *pit;
1137
    qemu_irq *cpu_exit_irq;
1138

    
1139
    register_ioport_write(0x80, 1, 1, ioport80_write, NULL);
1140

    
1141
    register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL);
1142

    
1143
    if (!no_hpet) {
1144
        DeviceState *hpet = sysbus_try_create_simple("hpet", HPET_BASE, NULL);
1145

    
1146
        if (hpet) {
1147
            for (i = 0; i < GSI_NUM_PINS; i++) {
1148
                sysbus_connect_irq(sysbus_from_qdev(hpet), i, gsi[i]);
1149
            }
1150
            rtc_irq = qdev_get_gpio_in(hpet, 0);
1151
        }
1152
    }
1153
    *rtc_state = rtc_init(2000, rtc_irq);
1154

    
1155
    qemu_register_boot_set(pc_boot_set, *rtc_state);
1156

    
1157
    pit = pit_init(0x40, 0);
1158
    pcspk_init(pit);
1159

    
1160
    for(i = 0; i < MAX_SERIAL_PORTS; i++) {
1161
        if (serial_hds[i]) {
1162
            serial_isa_init(i, serial_hds[i]);
1163
        }
1164
    }
1165

    
1166
    for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
1167
        if (parallel_hds[i]) {
1168
            parallel_init(i, parallel_hds[i]);
1169
        }
1170
    }
1171

    
1172
    a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
1173
    i8042 = isa_create_simple("i8042");
1174
    i8042_setup_a20_line(i8042, &a20_line[0]);
1175
    if (!no_vmport) {
1176
        vmport_init();
1177
        vmmouse = isa_try_create("vmmouse");
1178
    } else {
1179
        vmmouse = NULL;
1180
    }
1181
    if (vmmouse) {
1182
        qdev_prop_set_ptr(&vmmouse->qdev, "ps2_mouse", i8042);
1183
        qdev_init_nofail(&vmmouse->qdev);
1184
    }
1185
    port92 = isa_create_simple("port92");
1186
    port92_init(port92, &a20_line[1]);
1187

    
1188
    cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
1189
    DMA_init(0, cpu_exit_irq);
1190

    
1191
    for(i = 0; i < MAX_FD; i++) {
1192
        fd[i] = drive_get(IF_FLOPPY, 0, i);
1193
    }
1194
    *floppy = fdctrl_init_isa(fd);
1195
}
1196

    
1197
void pc_pci_device_init(PCIBus *pci_bus)
1198
{
1199
    int max_bus;
1200
    int bus;
1201

    
1202
    max_bus = drive_get_max_bus(IF_SCSI);
1203
    for (bus = 0; bus <= max_bus; bus++) {
1204
        pci_create_simple(pci_bus, -1, "lsi53c895a");
1205
    }
1206
}