Statistics
| Branch: | Revision:

root / hw / pflash_cfi02.c @ b2eb849d

History | View | Annotate | Download (19 kB)

1 29133e9a bellard
/*
2 29133e9a bellard
 *  CFI parallel flash with AMD command set emulation
3 5fafdf24 ths
 *
4 29133e9a bellard
 *  Copyright (c) 2005 Jocelyn Mayer
5 29133e9a bellard
 *
6 29133e9a bellard
 * This library is free software; you can redistribute it and/or
7 29133e9a bellard
 * modify it under the terms of the GNU Lesser General Public
8 29133e9a bellard
 * License as published by the Free Software Foundation; either
9 29133e9a bellard
 * version 2 of the License, or (at your option) any later version.
10 29133e9a bellard
 *
11 29133e9a bellard
 * This library is distributed in the hope that it will be useful,
12 29133e9a bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 29133e9a bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 29133e9a bellard
 * Lesser General Public License for more details.
15 29133e9a bellard
 *
16 29133e9a bellard
 * You should have received a copy of the GNU Lesser General Public
17 29133e9a bellard
 * License along with this library; if not, write to the Free Software
18 29133e9a bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 29133e9a bellard
 */
20 29133e9a bellard
21 29133e9a bellard
/*
22 29133e9a bellard
 * For now, this code can emulate flashes of 1, 2 or 4 bytes width.
23 29133e9a bellard
 * Supported commands/modes are:
24 29133e9a bellard
 * - flash read
25 29133e9a bellard
 * - flash write
26 29133e9a bellard
 * - flash ID read
27 29133e9a bellard
 * - sector erase
28 29133e9a bellard
 * - chip erase
29 29133e9a bellard
 * - unlock bypass command
30 29133e9a bellard
 * - CFI queries
31 29133e9a bellard
 *
32 29133e9a bellard
 * It does not support flash interleaving.
33 29133e9a bellard
 * It does not implement boot blocs with reduced size
34 29133e9a bellard
 * It does not implement software data protection as found in many real chips
35 29133e9a bellard
 * It does not implement erase suspend/resume commands
36 29133e9a bellard
 * It does not implement multiple sectors erase
37 29133e9a bellard
 */
38 29133e9a bellard
39 87ecb68b pbrook
#include "hw.h"
40 87ecb68b pbrook
#include "flash.h"
41 87ecb68b pbrook
#include "qemu-timer.h"
42 87ecb68b pbrook
#include "block.h"
43 29133e9a bellard
44 29133e9a bellard
//#define PFLASH_DEBUG
45 29133e9a bellard
#ifdef PFLASH_DEBUG
46 29133e9a bellard
#define DPRINTF(fmt, args...)                      \
47 29133e9a bellard
do {                                               \
48 29133e9a bellard
        printf("PFLASH: " fmt , ##args);           \
49 29133e9a bellard
} while (0)
50 29133e9a bellard
#else
51 29133e9a bellard
#define DPRINTF(fmt, args...) do { } while (0)
52 29133e9a bellard
#endif
53 29133e9a bellard
54 29133e9a bellard
struct pflash_t {
55 29133e9a bellard
    BlockDriverState *bs;
56 71db710f blueswir1
    target_phys_addr_t base;
57 71db710f blueswir1
    uint32_t sector_len;
58 4fbd24ba balrog
    uint32_t chip_len;
59 4fbd24ba balrog
    int mappings;
60 29133e9a bellard
    int width;
61 29133e9a bellard
    int wcycle; /* if 0, the flash is read normally */
62 29133e9a bellard
    int bypass;
63 29133e9a bellard
    int ro;
64 29133e9a bellard
    uint8_t cmd;
65 29133e9a bellard
    uint8_t status;
66 29133e9a bellard
    uint16_t ident[4];
67 6725070d balrog
    uint16_t unlock_addr[2];
68 29133e9a bellard
    uint8_t cfi_len;
69 29133e9a bellard
    uint8_t cfi_table[0x52];
70 29133e9a bellard
    QEMUTimer *timer;
71 29133e9a bellard
    ram_addr_t off;
72 29133e9a bellard
    int fl_mem;
73 9c9bb6c8 balrog
    int rom_mode;
74 29133e9a bellard
    void *storage;
75 29133e9a bellard
};
76 29133e9a bellard
77 4fbd24ba balrog
static void pflash_register_memory(pflash_t *pfl, int rom_mode)
78 4fbd24ba balrog
{
79 4fbd24ba balrog
    unsigned long phys_offset = pfl->fl_mem;
80 4fbd24ba balrog
    int i;
81 4fbd24ba balrog
82 4fbd24ba balrog
    if (rom_mode)
83 4fbd24ba balrog
        phys_offset |= pfl->off | IO_MEM_ROMD;
84 9c9bb6c8 balrog
    pfl->rom_mode = rom_mode;
85 4fbd24ba balrog
86 4fbd24ba balrog
    for (i = 0; i < pfl->mappings; i++)
87 4fbd24ba balrog
        cpu_register_physical_memory(pfl->base + i * pfl->chip_len,
88 4fbd24ba balrog
                                     pfl->chip_len, phys_offset);
89 4fbd24ba balrog
}
90 4fbd24ba balrog
91 29133e9a bellard
static void pflash_timer (void *opaque)
92 29133e9a bellard
{
93 29133e9a bellard
    pflash_t *pfl = opaque;
94 29133e9a bellard
95 29133e9a bellard
    DPRINTF("%s: command %02x done\n", __func__, pfl->cmd);
96 29133e9a bellard
    /* Reset flash */
97 29133e9a bellard
    pfl->status ^= 0x80;
98 29133e9a bellard
    if (pfl->bypass) {
99 29133e9a bellard
        pfl->wcycle = 2;
100 29133e9a bellard
    } else {
101 4fbd24ba balrog
        pflash_register_memory(pfl, 1);
102 29133e9a bellard
        pfl->wcycle = 0;
103 29133e9a bellard
    }
104 29133e9a bellard
    pfl->cmd = 0;
105 29133e9a bellard
}
106 29133e9a bellard
107 71db710f blueswir1
static uint32_t pflash_read (pflash_t *pfl, uint32_t offset, int width)
108 29133e9a bellard
{
109 71db710f blueswir1
    uint32_t boff;
110 29133e9a bellard
    uint32_t ret;
111 29133e9a bellard
    uint8_t *p;
112 29133e9a bellard
113 e96efcfc j_mayer
    DPRINTF("%s: offset " TARGET_FMT_lx "\n", __func__, offset);
114 29133e9a bellard
    ret = -1;
115 9c9bb6c8 balrog
    if (pfl->rom_mode) {
116 9c9bb6c8 balrog
        offset -= (uint32_t)(long)pfl->storage;
117 9c9bb6c8 balrog
        /* Lazy reset of to ROMD mode */
118 9c9bb6c8 balrog
        if (pfl->wcycle == 0)
119 9c9bb6c8 balrog
            pflash_register_memory(pfl, 1);
120 9c9bb6c8 balrog
    } else
121 9c9bb6c8 balrog
        offset -= pfl->base;
122 4fbd24ba balrog
    offset &= pfl->chip_len - 1;
123 29133e9a bellard
    boff = offset & 0xFF;
124 29133e9a bellard
    if (pfl->width == 2)
125 29133e9a bellard
        boff = boff >> 1;
126 29133e9a bellard
    else if (pfl->width == 4)
127 29133e9a bellard
        boff = boff >> 2;
128 29133e9a bellard
    switch (pfl->cmd) {
129 29133e9a bellard
    default:
130 29133e9a bellard
        /* This should never happen : reset state & treat it as a read*/
131 29133e9a bellard
        DPRINTF("%s: unknown command state: %x\n", __func__, pfl->cmd);
132 29133e9a bellard
        pfl->wcycle = 0;
133 29133e9a bellard
        pfl->cmd = 0;
134 29133e9a bellard
    case 0x80:
135 29133e9a bellard
        /* We accept reads during second unlock sequence... */
136 29133e9a bellard
    case 0x00:
137 29133e9a bellard
    flash_read:
138 29133e9a bellard
        /* Flash area read */
139 29133e9a bellard
        p = pfl->storage;
140 29133e9a bellard
        switch (width) {
141 29133e9a bellard
        case 1:
142 29133e9a bellard
            ret = p[offset];
143 29133e9a bellard
//            DPRINTF("%s: data offset %08x %02x\n", __func__, offset, ret);
144 29133e9a bellard
            break;
145 29133e9a bellard
        case 2:
146 29133e9a bellard
#if defined(TARGET_WORDS_BIGENDIAN)
147 29133e9a bellard
            ret = p[offset] << 8;
148 29133e9a bellard
            ret |= p[offset + 1];
149 29133e9a bellard
#else
150 29133e9a bellard
            ret = p[offset];
151 29133e9a bellard
            ret |= p[offset + 1] << 8;
152 29133e9a bellard
#endif
153 29133e9a bellard
//            DPRINTF("%s: data offset %08x %04x\n", __func__, offset, ret);
154 29133e9a bellard
            break;
155 29133e9a bellard
        case 4:
156 29133e9a bellard
#if defined(TARGET_WORDS_BIGENDIAN)
157 29133e9a bellard
            ret = p[offset] << 24;
158 29133e9a bellard
            ret |= p[offset + 1] << 16;
159 29133e9a bellard
            ret |= p[offset + 2] << 8;
160 29133e9a bellard
            ret |= p[offset + 3];
161 29133e9a bellard
#else
162 29133e9a bellard
            ret = p[offset];
163 29133e9a bellard
            ret |= p[offset + 1] << 8;
164 29133e9a bellard
            ret |= p[offset + 2] << 16;
165 29133e9a bellard
            ret |= p[offset + 3] << 24;
166 29133e9a bellard
#endif
167 29133e9a bellard
//            DPRINTF("%s: data offset %08x %08x\n", __func__, offset, ret);
168 29133e9a bellard
            break;
169 29133e9a bellard
        }
170 29133e9a bellard
        break;
171 29133e9a bellard
    case 0x90:
172 29133e9a bellard
        /* flash ID read */
173 29133e9a bellard
        switch (boff) {
174 29133e9a bellard
        case 0x00:
175 29133e9a bellard
        case 0x01:
176 29133e9a bellard
            ret = pfl->ident[boff & 0x01];
177 29133e9a bellard
            break;
178 29133e9a bellard
        case 0x02:
179 29133e9a bellard
            ret = 0x00; /* Pretend all sectors are unprotected */
180 29133e9a bellard
            break;
181 29133e9a bellard
        case 0x0E:
182 29133e9a bellard
        case 0x0F:
183 29133e9a bellard
            if (pfl->ident[2 + (boff & 0x01)] == (uint8_t)-1)
184 29133e9a bellard
                goto flash_read;
185 29133e9a bellard
            ret = pfl->ident[2 + (boff & 0x01)];
186 29133e9a bellard
            break;
187 29133e9a bellard
        default:
188 29133e9a bellard
            goto flash_read;
189 29133e9a bellard
        }
190 e96efcfc j_mayer
        DPRINTF("%s: ID " TARGET_FMT_ld " %x\n", __func__, boff, ret);
191 29133e9a bellard
        break;
192 29133e9a bellard
    case 0xA0:
193 29133e9a bellard
    case 0x10:
194 29133e9a bellard
    case 0x30:
195 29133e9a bellard
        /* Status register read */
196 29133e9a bellard
        ret = pfl->status;
197 29133e9a bellard
        DPRINTF("%s: status %x\n", __func__, ret);
198 29133e9a bellard
        /* Toggle bit 6 */
199 29133e9a bellard
        pfl->status ^= 0x40;
200 29133e9a bellard
        break;
201 29133e9a bellard
    case 0x98:
202 29133e9a bellard
        /* CFI query mode */
203 29133e9a bellard
        if (boff > pfl->cfi_len)
204 29133e9a bellard
            ret = 0;
205 29133e9a bellard
        else
206 29133e9a bellard
            ret = pfl->cfi_table[boff];
207 29133e9a bellard
        break;
208 29133e9a bellard
    }
209 29133e9a bellard
210 29133e9a bellard
    return ret;
211 29133e9a bellard
}
212 29133e9a bellard
213 29133e9a bellard
/* update flash content on disk */
214 5fafdf24 ths
static void pflash_update(pflash_t *pfl, int offset,
215 29133e9a bellard
                          int size)
216 29133e9a bellard
{
217 29133e9a bellard
    int offset_end;
218 29133e9a bellard
    if (pfl->bs) {
219 29133e9a bellard
        offset_end = offset + size;
220 29133e9a bellard
        /* round to sectors */
221 29133e9a bellard
        offset = offset >> 9;
222 29133e9a bellard
        offset_end = (offset_end + 511) >> 9;
223 5fafdf24 ths
        bdrv_write(pfl->bs, offset, pfl->storage + (offset << 9),
224 29133e9a bellard
                   offset_end - offset);
225 29133e9a bellard
    }
226 29133e9a bellard
}
227 29133e9a bellard
228 71db710f blueswir1
static void pflash_write (pflash_t *pfl, uint32_t offset, uint32_t value,
229 29133e9a bellard
                          int width)
230 29133e9a bellard
{
231 71db710f blueswir1
    uint32_t boff;
232 29133e9a bellard
    uint8_t *p;
233 29133e9a bellard
    uint8_t cmd;
234 29133e9a bellard
235 95d1f3ed j_mayer
    cmd = value;
236 95d1f3ed j_mayer
    if (pfl->cmd != 0xA0 && cmd == 0xF0) {
237 95d1f3ed j_mayer
#if 0
238 95d1f3ed j_mayer
        DPRINTF("%s: flash reset asked (%02x %02x)\n",
239 95d1f3ed j_mayer
                __func__, pfl->cmd, cmd);
240 95d1f3ed j_mayer
#endif
241 95d1f3ed j_mayer
        goto reset_flash;
242 95d1f3ed j_mayer
    }
243 95d1f3ed j_mayer
    DPRINTF("%s: offset " TARGET_FMT_lx " %08x %d %d\n", __func__,
244 95d1f3ed j_mayer
            offset, value, width, pfl->wcycle);
245 9c9bb6c8 balrog
    /* WARNING: when the memory area is in ROMD mode, the offset is a
246 9c9bb6c8 balrog
       ram offset, not a physical address */
247 9c9bb6c8 balrog
    if (pfl->rom_mode)
248 71db710f blueswir1
        offset -= (uint32_t)(long)pfl->storage;
249 29133e9a bellard
    else
250 29133e9a bellard
        offset -= pfl->base;
251 4fbd24ba balrog
    offset &= pfl->chip_len - 1;
252 3b46e624 ths
253 e96efcfc j_mayer
    DPRINTF("%s: offset " TARGET_FMT_lx " %08x %d\n", __func__,
254 e96efcfc j_mayer
            offset, value, width);
255 29133e9a bellard
    boff = offset & (pfl->sector_len - 1);
256 29133e9a bellard
    if (pfl->width == 2)
257 29133e9a bellard
        boff = boff >> 1;
258 29133e9a bellard
    else if (pfl->width == 4)
259 29133e9a bellard
        boff = boff >> 2;
260 29133e9a bellard
    switch (pfl->wcycle) {
261 29133e9a bellard
    case 0:
262 9c9bb6c8 balrog
        /* Set the device in I/O access mode if required */
263 9c9bb6c8 balrog
        if (pfl->rom_mode)
264 9c9bb6c8 balrog
            pflash_register_memory(pfl, 0);
265 29133e9a bellard
        /* We're in read mode */
266 29133e9a bellard
    check_unlock0:
267 29133e9a bellard
        if (boff == 0x55 && cmd == 0x98) {
268 29133e9a bellard
        enter_CFI_mode:
269 29133e9a bellard
            /* Enter CFI query mode */
270 29133e9a bellard
            pfl->wcycle = 7;
271 29133e9a bellard
            pfl->cmd = 0x98;
272 29133e9a bellard
            return;
273 29133e9a bellard
        }
274 6725070d balrog
        if (boff != pfl->unlock_addr[0] || cmd != 0xAA) {
275 e96efcfc j_mayer
            DPRINTF("%s: unlock0 failed " TARGET_FMT_lx " %02x %04x\n",
276 6725070d balrog
                    __func__, boff, cmd, pfl->unlock_addr[0]);
277 29133e9a bellard
            goto reset_flash;
278 29133e9a bellard
        }
279 29133e9a bellard
        DPRINTF("%s: unlock sequence started\n", __func__);
280 29133e9a bellard
        break;
281 29133e9a bellard
    case 1:
282 29133e9a bellard
        /* We started an unlock sequence */
283 29133e9a bellard
    check_unlock1:
284 6725070d balrog
        if (boff != pfl->unlock_addr[1] || cmd != 0x55) {
285 e96efcfc j_mayer
            DPRINTF("%s: unlock1 failed " TARGET_FMT_lx " %02x\n", __func__,
286 e96efcfc j_mayer
                    boff, cmd);
287 29133e9a bellard
            goto reset_flash;
288 29133e9a bellard
        }
289 29133e9a bellard
        DPRINTF("%s: unlock sequence done\n", __func__);
290 29133e9a bellard
        break;
291 29133e9a bellard
    case 2:
292 29133e9a bellard
        /* We finished an unlock sequence */
293 6725070d balrog
        if (!pfl->bypass && boff != pfl->unlock_addr[0]) {
294 e96efcfc j_mayer
            DPRINTF("%s: command failed " TARGET_FMT_lx " %02x\n", __func__,
295 e96efcfc j_mayer
                    boff, cmd);
296 29133e9a bellard
            goto reset_flash;
297 29133e9a bellard
        }
298 29133e9a bellard
        switch (cmd) {
299 29133e9a bellard
        case 0x20:
300 29133e9a bellard
            pfl->bypass = 1;
301 29133e9a bellard
            goto do_bypass;
302 29133e9a bellard
        case 0x80:
303 29133e9a bellard
        case 0x90:
304 29133e9a bellard
        case 0xA0:
305 29133e9a bellard
            pfl->cmd = cmd;
306 29133e9a bellard
            DPRINTF("%s: starting command %02x\n", __func__, cmd);
307 29133e9a bellard
            break;
308 29133e9a bellard
        default:
309 29133e9a bellard
            DPRINTF("%s: unknown command %02x\n", __func__, cmd);
310 29133e9a bellard
            goto reset_flash;
311 29133e9a bellard
        }
312 29133e9a bellard
        break;
313 29133e9a bellard
    case 3:
314 29133e9a bellard
        switch (pfl->cmd) {
315 29133e9a bellard
        case 0x80:
316 29133e9a bellard
            /* We need another unlock sequence */
317 29133e9a bellard
            goto check_unlock0;
318 29133e9a bellard
        case 0xA0:
319 e96efcfc j_mayer
            DPRINTF("%s: write data offset " TARGET_FMT_lx " %08x %d\n",
320 29133e9a bellard
                    __func__, offset, value, width);
321 29133e9a bellard
            p = pfl->storage;
322 29133e9a bellard
            switch (width) {
323 29133e9a bellard
            case 1:
324 29133e9a bellard
                p[offset] &= value;
325 29133e9a bellard
                pflash_update(pfl, offset, 1);
326 29133e9a bellard
                break;
327 29133e9a bellard
            case 2:
328 29133e9a bellard
#if defined(TARGET_WORDS_BIGENDIAN)
329 29133e9a bellard
                p[offset] &= value >> 8;
330 29133e9a bellard
                p[offset + 1] &= value;
331 29133e9a bellard
#else
332 29133e9a bellard
                p[offset] &= value;
333 29133e9a bellard
                p[offset + 1] &= value >> 8;
334 29133e9a bellard
#endif
335 29133e9a bellard
                pflash_update(pfl, offset, 2);
336 29133e9a bellard
                break;
337 29133e9a bellard
            case 4:
338 29133e9a bellard
#if defined(TARGET_WORDS_BIGENDIAN)
339 29133e9a bellard
                p[offset] &= value >> 24;
340 29133e9a bellard
                p[offset + 1] &= value >> 16;
341 29133e9a bellard
                p[offset + 2] &= value >> 8;
342 29133e9a bellard
                p[offset + 3] &= value;
343 29133e9a bellard
#else
344 29133e9a bellard
                p[offset] &= value;
345 29133e9a bellard
                p[offset + 1] &= value >> 8;
346 29133e9a bellard
                p[offset + 2] &= value >> 16;
347 29133e9a bellard
                p[offset + 3] &= value >> 24;
348 29133e9a bellard
#endif
349 29133e9a bellard
                pflash_update(pfl, offset, 4);
350 29133e9a bellard
                break;
351 29133e9a bellard
            }
352 29133e9a bellard
            pfl->status = 0x00 | ~(value & 0x80);
353 29133e9a bellard
            /* Let's pretend write is immediate */
354 29133e9a bellard
            if (pfl->bypass)
355 29133e9a bellard
                goto do_bypass;
356 29133e9a bellard
            goto reset_flash;
357 29133e9a bellard
        case 0x90:
358 29133e9a bellard
            if (pfl->bypass && cmd == 0x00) {
359 29133e9a bellard
                /* Unlock bypass reset */
360 29133e9a bellard
                goto reset_flash;
361 29133e9a bellard
            }
362 29133e9a bellard
            /* We can enter CFI query mode from autoselect mode */
363 29133e9a bellard
            if (boff == 0x55 && cmd == 0x98)
364 29133e9a bellard
                goto enter_CFI_mode;
365 29133e9a bellard
            /* No break here */
366 29133e9a bellard
        default:
367 29133e9a bellard
            DPRINTF("%s: invalid write for command %02x\n",
368 29133e9a bellard
                    __func__, pfl->cmd);
369 29133e9a bellard
            goto reset_flash;
370 29133e9a bellard
        }
371 29133e9a bellard
    case 4:
372 29133e9a bellard
        switch (pfl->cmd) {
373 29133e9a bellard
        case 0xA0:
374 29133e9a bellard
            /* Ignore writes while flash data write is occuring */
375 29133e9a bellard
            /* As we suppose write is immediate, this should never happen */
376 29133e9a bellard
            return;
377 29133e9a bellard
        case 0x80:
378 29133e9a bellard
            goto check_unlock1;
379 29133e9a bellard
        default:
380 29133e9a bellard
            /* Should never happen */
381 29133e9a bellard
            DPRINTF("%s: invalid command state %02x (wc 4)\n",
382 29133e9a bellard
                    __func__, pfl->cmd);
383 29133e9a bellard
            goto reset_flash;
384 29133e9a bellard
        }
385 29133e9a bellard
        break;
386 29133e9a bellard
    case 5:
387 29133e9a bellard
        switch (cmd) {
388 29133e9a bellard
        case 0x10:
389 6725070d balrog
            if (boff != pfl->unlock_addr[0]) {
390 e96efcfc j_mayer
                DPRINTF("%s: chip erase: invalid address " TARGET_FMT_lx "\n",
391 29133e9a bellard
                        __func__, offset);
392 29133e9a bellard
                goto reset_flash;
393 29133e9a bellard
            }
394 29133e9a bellard
            /* Chip erase */
395 29133e9a bellard
            DPRINTF("%s: start chip erase\n", __func__);
396 4fbd24ba balrog
            memset(pfl->storage, 0xFF, pfl->chip_len);
397 29133e9a bellard
            pfl->status = 0x00;
398 4fbd24ba balrog
            pflash_update(pfl, 0, pfl->chip_len);
399 29133e9a bellard
            /* Let's wait 5 seconds before chip erase is done */
400 5fafdf24 ths
            qemu_mod_timer(pfl->timer,
401 29133e9a bellard
                           qemu_get_clock(vm_clock) + (ticks_per_sec * 5));
402 29133e9a bellard
            break;
403 29133e9a bellard
        case 0x30:
404 29133e9a bellard
            /* Sector erase */
405 29133e9a bellard
            p = pfl->storage;
406 29133e9a bellard
            offset &= ~(pfl->sector_len - 1);
407 e96efcfc j_mayer
            DPRINTF("%s: start sector erase at " TARGET_FMT_lx "\n", __func__,
408 e96efcfc j_mayer
                    offset);
409 29133e9a bellard
            memset(p + offset, 0xFF, pfl->sector_len);
410 29133e9a bellard
            pflash_update(pfl, offset, pfl->sector_len);
411 29133e9a bellard
            pfl->status = 0x00;
412 29133e9a bellard
            /* Let's wait 1/2 second before sector erase is done */
413 5fafdf24 ths
            qemu_mod_timer(pfl->timer,
414 29133e9a bellard
                           qemu_get_clock(vm_clock) + (ticks_per_sec / 2));
415 29133e9a bellard
            break;
416 29133e9a bellard
        default:
417 29133e9a bellard
            DPRINTF("%s: invalid command %02x (wc 5)\n", __func__, cmd);
418 29133e9a bellard
            goto reset_flash;
419 29133e9a bellard
        }
420 29133e9a bellard
        pfl->cmd = cmd;
421 29133e9a bellard
        break;
422 29133e9a bellard
    case 6:
423 29133e9a bellard
        switch (pfl->cmd) {
424 29133e9a bellard
        case 0x10:
425 29133e9a bellard
            /* Ignore writes during chip erase */
426 29133e9a bellard
            return;
427 29133e9a bellard
        case 0x30:
428 29133e9a bellard
            /* Ignore writes during sector erase */
429 29133e9a bellard
            return;
430 29133e9a bellard
        default:
431 29133e9a bellard
            /* Should never happen */
432 29133e9a bellard
            DPRINTF("%s: invalid command state %02x (wc 6)\n",
433 29133e9a bellard
                    __func__, pfl->cmd);
434 29133e9a bellard
            goto reset_flash;
435 29133e9a bellard
        }
436 29133e9a bellard
        break;
437 29133e9a bellard
    case 7: /* Special value for CFI queries */
438 29133e9a bellard
        DPRINTF("%s: invalid write in CFI query mode\n", __func__);
439 29133e9a bellard
        goto reset_flash;
440 29133e9a bellard
    default:
441 29133e9a bellard
        /* Should never happen */
442 29133e9a bellard
        DPRINTF("%s: invalid write state (wc 7)\n",  __func__);
443 29133e9a bellard
        goto reset_flash;
444 29133e9a bellard
    }
445 29133e9a bellard
    pfl->wcycle++;
446 29133e9a bellard
447 29133e9a bellard
    return;
448 29133e9a bellard
449 29133e9a bellard
    /* Reset flash */
450 29133e9a bellard
 reset_flash:
451 29133e9a bellard
    pfl->bypass = 0;
452 29133e9a bellard
    pfl->wcycle = 0;
453 29133e9a bellard
    pfl->cmd = 0;
454 29133e9a bellard
    return;
455 29133e9a bellard
456 29133e9a bellard
 do_bypass:
457 29133e9a bellard
    pfl->wcycle = 2;
458 29133e9a bellard
    pfl->cmd = 0;
459 29133e9a bellard
    return;
460 29133e9a bellard
}
461 29133e9a bellard
462 29133e9a bellard
463 29133e9a bellard
static uint32_t pflash_readb (void *opaque, target_phys_addr_t addr)
464 29133e9a bellard
{
465 29133e9a bellard
    return pflash_read(opaque, addr, 1);
466 29133e9a bellard
}
467 29133e9a bellard
468 29133e9a bellard
static uint32_t pflash_readw (void *opaque, target_phys_addr_t addr)
469 29133e9a bellard
{
470 29133e9a bellard
    pflash_t *pfl = opaque;
471 29133e9a bellard
472 29133e9a bellard
    return pflash_read(pfl, addr, 2);
473 29133e9a bellard
}
474 29133e9a bellard
475 29133e9a bellard
static uint32_t pflash_readl (void *opaque, target_phys_addr_t addr)
476 29133e9a bellard
{
477 29133e9a bellard
    pflash_t *pfl = opaque;
478 29133e9a bellard
479 29133e9a bellard
    return pflash_read(pfl, addr, 4);
480 29133e9a bellard
}
481 29133e9a bellard
482 29133e9a bellard
static void pflash_writeb (void *opaque, target_phys_addr_t addr,
483 29133e9a bellard
                           uint32_t value)
484 29133e9a bellard
{
485 29133e9a bellard
    pflash_write(opaque, addr, value, 1);
486 29133e9a bellard
}
487 29133e9a bellard
488 29133e9a bellard
static void pflash_writew (void *opaque, target_phys_addr_t addr,
489 29133e9a bellard
                           uint32_t value)
490 29133e9a bellard
{
491 29133e9a bellard
    pflash_t *pfl = opaque;
492 29133e9a bellard
493 29133e9a bellard
    pflash_write(pfl, addr, value, 2);
494 29133e9a bellard
}
495 29133e9a bellard
496 29133e9a bellard
static void pflash_writel (void *opaque, target_phys_addr_t addr,
497 29133e9a bellard
                           uint32_t value)
498 29133e9a bellard
{
499 29133e9a bellard
    pflash_t *pfl = opaque;
500 29133e9a bellard
501 29133e9a bellard
    pflash_write(pfl, addr, value, 4);
502 29133e9a bellard
}
503 29133e9a bellard
504 29133e9a bellard
static CPUWriteMemoryFunc *pflash_write_ops[] = {
505 29133e9a bellard
    &pflash_writeb,
506 29133e9a bellard
    &pflash_writew,
507 29133e9a bellard
    &pflash_writel,
508 29133e9a bellard
};
509 29133e9a bellard
510 29133e9a bellard
static CPUReadMemoryFunc *pflash_read_ops[] = {
511 29133e9a bellard
    &pflash_readb,
512 29133e9a bellard
    &pflash_readw,
513 29133e9a bellard
    &pflash_readl,
514 29133e9a bellard
};
515 29133e9a bellard
516 29133e9a bellard
/* Count trailing zeroes of a 32 bits quantity */
517 29133e9a bellard
static int ctz32 (uint32_t n)
518 29133e9a bellard
{
519 29133e9a bellard
    int ret;
520 29133e9a bellard
521 29133e9a bellard
    ret = 0;
522 29133e9a bellard
    if (!(n & 0xFFFF)) {
523 29133e9a bellard
        ret += 16;
524 29133e9a bellard
        n = n >> 16;
525 29133e9a bellard
    }
526 29133e9a bellard
    if (!(n & 0xFF)) {
527 29133e9a bellard
        ret += 8;
528 29133e9a bellard
        n = n >> 8;
529 29133e9a bellard
    }
530 29133e9a bellard
    if (!(n & 0xF)) {
531 29133e9a bellard
        ret += 4;
532 29133e9a bellard
        n = n >> 4;
533 29133e9a bellard
    }
534 29133e9a bellard
    if (!(n & 0x3)) {
535 29133e9a bellard
        ret += 2;
536 29133e9a bellard
        n = n >> 2;
537 29133e9a bellard
    }
538 29133e9a bellard
    if (!(n & 0x1)) {
539 29133e9a bellard
        ret++;
540 29133e9a bellard
        n = n >> 1;
541 29133e9a bellard
    }
542 29133e9a bellard
#if 0 /* This is not necessary as n is never 0 */
543 29133e9a bellard
    if (!n)
544 29133e9a bellard
        ret++;
545 29133e9a bellard
#endif
546 29133e9a bellard
547 29133e9a bellard
    return ret;
548 29133e9a bellard
}
549 29133e9a bellard
550 88eeee0a balrog
pflash_t *pflash_cfi02_register(target_phys_addr_t base, ram_addr_t off,
551 cf6d9118 balrog
                                BlockDriverState *bs, uint32_t sector_len,
552 4fbd24ba balrog
                                int nb_blocs, int nb_mappings, int width,
553 88eeee0a balrog
                                uint16_t id0, uint16_t id1,
554 6725070d balrog
                                uint16_t id2, uint16_t id3,
555 6725070d balrog
                                uint16_t unlock_addr0, uint16_t unlock_addr1)
556 29133e9a bellard
{
557 29133e9a bellard
    pflash_t *pfl;
558 4fbd24ba balrog
    int32_t chip_len;
559 29133e9a bellard
560 4fbd24ba balrog
    chip_len = sector_len * nb_blocs;
561 29133e9a bellard
    /* XXX: to be fixed */
562 95d1f3ed j_mayer
#if 0
563 29133e9a bellard
    if (total_len != (8 * 1024 * 1024) && total_len != (16 * 1024 * 1024) &&
564 29133e9a bellard
        total_len != (32 * 1024 * 1024) && total_len != (64 * 1024 * 1024))
565 29133e9a bellard
        return NULL;
566 95d1f3ed j_mayer
#endif
567 29133e9a bellard
    pfl = qemu_mallocz(sizeof(pflash_t));
568 29133e9a bellard
    if (pfl == NULL)
569 29133e9a bellard
        return NULL;
570 29133e9a bellard
    pfl->storage = phys_ram_base + off;
571 95d1f3ed j_mayer
    pfl->fl_mem = cpu_register_io_memory(0, pflash_read_ops, pflash_write_ops,
572 95d1f3ed j_mayer
                                         pfl);
573 29133e9a bellard
    pfl->off = off;
574 4fbd24ba balrog
    pfl->base = base;
575 4fbd24ba balrog
    pfl->chip_len = chip_len;
576 4fbd24ba balrog
    pfl->mappings = nb_mappings;
577 4fbd24ba balrog
    pflash_register_memory(pfl, 1);
578 29133e9a bellard
    pfl->bs = bs;
579 29133e9a bellard
    if (pfl->bs) {
580 29133e9a bellard
        /* read the initial flash content */
581 4fbd24ba balrog
        bdrv_read(pfl->bs, 0, pfl->storage, chip_len >> 9);
582 29133e9a bellard
    }
583 29133e9a bellard
#if 0 /* XXX: there should be a bit to set up read-only,
584 29133e9a bellard
       *      the same way the hardware does (with WP pin).
585 29133e9a bellard
       */
586 29133e9a bellard
    pfl->ro = 1;
587 29133e9a bellard
#else
588 29133e9a bellard
    pfl->ro = 0;
589 29133e9a bellard
#endif
590 29133e9a bellard
    pfl->timer = qemu_new_timer(vm_clock, pflash_timer, pfl);
591 29133e9a bellard
    pfl->sector_len = sector_len;
592 29133e9a bellard
    pfl->width = width;
593 29133e9a bellard
    pfl->wcycle = 0;
594 29133e9a bellard
    pfl->cmd = 0;
595 29133e9a bellard
    pfl->status = 0;
596 29133e9a bellard
    pfl->ident[0] = id0;
597 29133e9a bellard
    pfl->ident[1] = id1;
598 29133e9a bellard
    pfl->ident[2] = id2;
599 29133e9a bellard
    pfl->ident[3] = id3;
600 6725070d balrog
    pfl->unlock_addr[0] = unlock_addr0;
601 6725070d balrog
    pfl->unlock_addr[1] = unlock_addr1;
602 29133e9a bellard
    /* Hardcoded CFI table (mostly from SG29 Spansion flash) */
603 29133e9a bellard
    pfl->cfi_len = 0x52;
604 29133e9a bellard
    /* Standard "QRY" string */
605 29133e9a bellard
    pfl->cfi_table[0x10] = 'Q';
606 29133e9a bellard
    pfl->cfi_table[0x11] = 'R';
607 29133e9a bellard
    pfl->cfi_table[0x12] = 'Y';
608 29133e9a bellard
    /* Command set (AMD/Fujitsu) */
609 29133e9a bellard
    pfl->cfi_table[0x13] = 0x02;
610 29133e9a bellard
    pfl->cfi_table[0x14] = 0x00;
611 29133e9a bellard
    /* Primary extended table address (none) */
612 29133e9a bellard
    pfl->cfi_table[0x15] = 0x00;
613 29133e9a bellard
    pfl->cfi_table[0x16] = 0x00;
614 29133e9a bellard
    /* Alternate command set (none) */
615 29133e9a bellard
    pfl->cfi_table[0x17] = 0x00;
616 29133e9a bellard
    pfl->cfi_table[0x18] = 0x00;
617 29133e9a bellard
    /* Alternate extended table (none) */
618 29133e9a bellard
    pfl->cfi_table[0x19] = 0x00;
619 29133e9a bellard
    pfl->cfi_table[0x1A] = 0x00;
620 29133e9a bellard
    /* Vcc min */
621 29133e9a bellard
    pfl->cfi_table[0x1B] = 0x27;
622 29133e9a bellard
    /* Vcc max */
623 29133e9a bellard
    pfl->cfi_table[0x1C] = 0x36;
624 29133e9a bellard
    /* Vpp min (no Vpp pin) */
625 29133e9a bellard
    pfl->cfi_table[0x1D] = 0x00;
626 29133e9a bellard
    /* Vpp max (no Vpp pin) */
627 29133e9a bellard
    pfl->cfi_table[0x1E] = 0x00;
628 29133e9a bellard
    /* Reserved */
629 29133e9a bellard
    pfl->cfi_table[0x1F] = 0x07;
630 29133e9a bellard
    /* Timeout for min size buffer write (16 ?s) */
631 29133e9a bellard
    pfl->cfi_table[0x20] = 0x04;
632 29133e9a bellard
    /* Typical timeout for block erase (512 ms) */
633 29133e9a bellard
    pfl->cfi_table[0x21] = 0x09;
634 29133e9a bellard
    /* Typical timeout for full chip erase (4096 ms) */
635 29133e9a bellard
    pfl->cfi_table[0x22] = 0x0C;
636 29133e9a bellard
    /* Reserved */
637 29133e9a bellard
    pfl->cfi_table[0x23] = 0x01;
638 29133e9a bellard
    /* Max timeout for buffer write */
639 29133e9a bellard
    pfl->cfi_table[0x24] = 0x04;
640 29133e9a bellard
    /* Max timeout for block erase */
641 29133e9a bellard
    pfl->cfi_table[0x25] = 0x0A;
642 29133e9a bellard
    /* Max timeout for chip erase */
643 29133e9a bellard
    pfl->cfi_table[0x26] = 0x0D;
644 29133e9a bellard
    /* Device size */
645 4fbd24ba balrog
    pfl->cfi_table[0x27] = ctz32(chip_len) + 1;
646 29133e9a bellard
    /* Flash device interface (8 & 16 bits) */
647 29133e9a bellard
    pfl->cfi_table[0x28] = 0x02;
648 29133e9a bellard
    pfl->cfi_table[0x29] = 0x00;
649 29133e9a bellard
    /* Max number of bytes in multi-bytes write */
650 95d1f3ed j_mayer
    /* XXX: disable buffered write as it's not supported */
651 95d1f3ed j_mayer
    //    pfl->cfi_table[0x2A] = 0x05;
652 95d1f3ed j_mayer
    pfl->cfi_table[0x2A] = 0x00;
653 29133e9a bellard
    pfl->cfi_table[0x2B] = 0x00;
654 29133e9a bellard
    /* Number of erase block regions (uniform) */
655 29133e9a bellard
    pfl->cfi_table[0x2C] = 0x01;
656 29133e9a bellard
    /* Erase block region 1 */
657 29133e9a bellard
    pfl->cfi_table[0x2D] = nb_blocs - 1;
658 29133e9a bellard
    pfl->cfi_table[0x2E] = (nb_blocs - 1) >> 8;
659 29133e9a bellard
    pfl->cfi_table[0x2F] = sector_len >> 8;
660 29133e9a bellard
    pfl->cfi_table[0x30] = sector_len >> 16;
661 29133e9a bellard
662 29133e9a bellard
    return pfl;
663 29133e9a bellard
}