Statistics
| Branch: | Revision:

root / hw / fdc.c @ b47b3525

History | View | Annotate | Download (63.7 kB)

1 8977f3c1 bellard
/*
2 890fa6be bellard
 * QEMU Floppy disk emulator (Intel 82078)
3 5fafdf24 ths
 *
4 3ccacc4a blueswir1
 * Copyright (c) 2003, 2007 Jocelyn Mayer
5 65cef780 blueswir1
 * Copyright (c) 2008 Herv? Poussineau
6 5fafdf24 ths
 *
7 8977f3c1 bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 8977f3c1 bellard
 * of this software and associated documentation files (the "Software"), to deal
9 8977f3c1 bellard
 * in the Software without restriction, including without limitation the rights
10 8977f3c1 bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 8977f3c1 bellard
 * copies of the Software, and to permit persons to whom the Software is
12 8977f3c1 bellard
 * furnished to do so, subject to the following conditions:
13 8977f3c1 bellard
 *
14 8977f3c1 bellard
 * The above copyright notice and this permission notice shall be included in
15 8977f3c1 bellard
 * all copies or substantial portions of the Software.
16 8977f3c1 bellard
 *
17 8977f3c1 bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 8977f3c1 bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 8977f3c1 bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 8977f3c1 bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 8977f3c1 bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 8977f3c1 bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 8977f3c1 bellard
 * THE SOFTWARE.
24 8977f3c1 bellard
 */
25 e80cfcfc bellard
/*
26 e80cfcfc bellard
 * The controller is used in Sun4m systems in a slightly different
27 e80cfcfc bellard
 * way. There are changes in DOR register and DMA is not available.
28 e80cfcfc bellard
 */
29 f64ab228 Blue Swirl
30 87ecb68b pbrook
#include "hw.h"
31 87ecb68b pbrook
#include "fdc.h"
32 b47b3525 Markus Armbruster
#include "qemu-error.h"
33 87ecb68b pbrook
#include "qemu-timer.h"
34 87ecb68b pbrook
#include "isa.h"
35 f64ab228 Blue Swirl
#include "sysbus.h"
36 e8133762 Blue Swirl
#include "qdev-addr.h"
37 8977f3c1 bellard
38 8977f3c1 bellard
/********************************************************/
39 8977f3c1 bellard
/* debug Floppy devices */
40 8977f3c1 bellard
//#define DEBUG_FLOPPY
41 8977f3c1 bellard
42 8977f3c1 bellard
#ifdef DEBUG_FLOPPY
43 001faf32 Blue Swirl
#define FLOPPY_DPRINTF(fmt, ...)                                \
44 001faf32 Blue Swirl
    do { printf("FLOPPY: " fmt , ## __VA_ARGS__); } while (0)
45 8977f3c1 bellard
#else
46 001faf32 Blue Swirl
#define FLOPPY_DPRINTF(fmt, ...)
47 8977f3c1 bellard
#endif
48 8977f3c1 bellard
49 001faf32 Blue Swirl
#define FLOPPY_ERROR(fmt, ...)                                          \
50 001faf32 Blue Swirl
    do { printf("FLOPPY ERROR: %s: " fmt, __func__ , ## __VA_ARGS__); } while (0)
51 8977f3c1 bellard
52 8977f3c1 bellard
/********************************************************/
53 8977f3c1 bellard
/* Floppy drive emulation                               */
54 8977f3c1 bellard
55 cefec4f5 blueswir1
#define GET_CUR_DRV(fdctrl) ((fdctrl)->cur_drv)
56 cefec4f5 blueswir1
#define SET_CUR_DRV(fdctrl, drive) ((fdctrl)->cur_drv = (drive))
57 cefec4f5 blueswir1
58 8977f3c1 bellard
/* Will always be a fixed parameter for us */
59 f2d81b33 blueswir1
#define FD_SECTOR_LEN          512
60 f2d81b33 blueswir1
#define FD_SECTOR_SC           2   /* Sector size code */
61 f2d81b33 blueswir1
#define FD_RESET_SENSEI_COUNT  4   /* Number of sense interrupts on RESET */
62 8977f3c1 bellard
63 8977f3c1 bellard
/* Floppy disk drive emulation */
64 5c02c033 Blue Swirl
typedef enum FDiskType {
65 8977f3c1 bellard
    FDRIVE_DISK_288   = 0x01, /* 2.88 MB disk           */
66 8977f3c1 bellard
    FDRIVE_DISK_144   = 0x02, /* 1.44 MB disk           */
67 8977f3c1 bellard
    FDRIVE_DISK_720   = 0x03, /* 720 kB disk            */
68 baca51fa bellard
    FDRIVE_DISK_USER  = 0x04, /* User defined geometry  */
69 baca51fa bellard
    FDRIVE_DISK_NONE  = 0x05, /* No disk                */
70 5c02c033 Blue Swirl
} FDiskType;
71 8977f3c1 bellard
72 5c02c033 Blue Swirl
typedef enum FDriveType {
73 8977f3c1 bellard
    FDRIVE_DRV_144  = 0x00,   /* 1.44 MB 3"5 drive      */
74 8977f3c1 bellard
    FDRIVE_DRV_288  = 0x01,   /* 2.88 MB 3"5 drive      */
75 8977f3c1 bellard
    FDRIVE_DRV_120  = 0x02,   /* 1.2  MB 5"25 drive     */
76 8977f3c1 bellard
    FDRIVE_DRV_NONE = 0x03,   /* No drive connected     */
77 5c02c033 Blue Swirl
} FDriveType;
78 8977f3c1 bellard
79 5c02c033 Blue Swirl
typedef enum FDiskFlags {
80 baca51fa bellard
    FDISK_DBL_SIDES  = 0x01,
81 5c02c033 Blue Swirl
} FDiskFlags;
82 baca51fa bellard
83 5c02c033 Blue Swirl
typedef struct FDrive {
84 8977f3c1 bellard
    BlockDriverState *bs;
85 8977f3c1 bellard
    /* Drive status */
86 5c02c033 Blue Swirl
    FDriveType drive;
87 8977f3c1 bellard
    uint8_t perpendicular;    /* 2.88 MB access mode    */
88 8977f3c1 bellard
    /* Position */
89 8977f3c1 bellard
    uint8_t head;
90 8977f3c1 bellard
    uint8_t track;
91 8977f3c1 bellard
    uint8_t sect;
92 8977f3c1 bellard
    /* Media */
93 5c02c033 Blue Swirl
    FDiskFlags flags;
94 8977f3c1 bellard
    uint8_t last_sect;        /* Nb sector per track    */
95 8977f3c1 bellard
    uint8_t max_track;        /* Nb of tracks           */
96 baca51fa bellard
    uint16_t bps;             /* Bytes per sector       */
97 8977f3c1 bellard
    uint8_t ro;               /* Is read-only           */
98 5c02c033 Blue Swirl
} FDrive;
99 8977f3c1 bellard
100 5c02c033 Blue Swirl
static void fd_init(FDrive *drv)
101 8977f3c1 bellard
{
102 8977f3c1 bellard
    /* Drive */
103 b939777c bellard
    drv->drive = FDRIVE_DRV_NONE;
104 8977f3c1 bellard
    drv->perpendicular = 0;
105 8977f3c1 bellard
    /* Disk */
106 baca51fa bellard
    drv->last_sect = 0;
107 8977f3c1 bellard
    drv->max_track = 0;
108 8977f3c1 bellard
}
109 8977f3c1 bellard
110 7859cb98 Blue Swirl
static int fd_sector_calc(uint8_t head, uint8_t track, uint8_t sect,
111 7859cb98 Blue Swirl
                          uint8_t last_sect)
112 8977f3c1 bellard
{
113 8977f3c1 bellard
    return (((track * 2) + head) * last_sect) + sect - 1;
114 8977f3c1 bellard
}
115 8977f3c1 bellard
116 8977f3c1 bellard
/* Returns current position, in sectors, for given drive */
117 5c02c033 Blue Swirl
static int fd_sector(FDrive *drv)
118 8977f3c1 bellard
{
119 7859cb98 Blue Swirl
    return fd_sector_calc(drv->head, drv->track, drv->sect, drv->last_sect);
120 8977f3c1 bellard
}
121 8977f3c1 bellard
122 77370520 blueswir1
/* Seek to a new position:
123 77370520 blueswir1
 * returns 0 if already on right track
124 77370520 blueswir1
 * returns 1 if track changed
125 77370520 blueswir1
 * returns 2 if track is invalid
126 77370520 blueswir1
 * returns 3 if sector is invalid
127 77370520 blueswir1
 * returns 4 if seek is disabled
128 77370520 blueswir1
 */
129 5c02c033 Blue Swirl
static int fd_seek(FDrive *drv, uint8_t head, uint8_t track, uint8_t sect,
130 5c02c033 Blue Swirl
                   int enable_seek)
131 8977f3c1 bellard
{
132 8977f3c1 bellard
    uint32_t sector;
133 baca51fa bellard
    int ret;
134 baca51fa bellard
135 baca51fa bellard
    if (track > drv->max_track ||
136 4f431960 j_mayer
        (head != 0 && (drv->flags & FDISK_DBL_SIDES) == 0)) {
137 ed5fd2cc bellard
        FLOPPY_DPRINTF("try to read %d %02x %02x (max=%d %d %02x %02x)\n",
138 ed5fd2cc bellard
                       head, track, sect, 1,
139 ed5fd2cc bellard
                       (drv->flags & FDISK_DBL_SIDES) == 0 ? 0 : 1,
140 ed5fd2cc bellard
                       drv->max_track, drv->last_sect);
141 8977f3c1 bellard
        return 2;
142 8977f3c1 bellard
    }
143 8977f3c1 bellard
    if (sect > drv->last_sect) {
144 ed5fd2cc bellard
        FLOPPY_DPRINTF("try to read %d %02x %02x (max=%d %d %02x %02x)\n",
145 ed5fd2cc bellard
                       head, track, sect, 1,
146 ed5fd2cc bellard
                       (drv->flags & FDISK_DBL_SIDES) == 0 ? 0 : 1,
147 ed5fd2cc bellard
                       drv->max_track, drv->last_sect);
148 8977f3c1 bellard
        return 3;
149 8977f3c1 bellard
    }
150 7859cb98 Blue Swirl
    sector = fd_sector_calc(head, track, sect, drv->last_sect);
151 baca51fa bellard
    ret = 0;
152 8977f3c1 bellard
    if (sector != fd_sector(drv)) {
153 8977f3c1 bellard
#if 0
154 8977f3c1 bellard
        if (!enable_seek) {
155 8977f3c1 bellard
            FLOPPY_ERROR("no implicit seek %d %02x %02x (max=%d %02x %02x)\n",
156 8977f3c1 bellard
                         head, track, sect, 1, drv->max_track, drv->last_sect);
157 8977f3c1 bellard
            return 4;
158 8977f3c1 bellard
        }
159 8977f3c1 bellard
#endif
160 8977f3c1 bellard
        drv->head = head;
161 4f431960 j_mayer
        if (drv->track != track)
162 4f431960 j_mayer
            ret = 1;
163 8977f3c1 bellard
        drv->track = track;
164 8977f3c1 bellard
        drv->sect = sect;
165 8977f3c1 bellard
    }
166 8977f3c1 bellard
167 baca51fa bellard
    return ret;
168 8977f3c1 bellard
}
169 8977f3c1 bellard
170 8977f3c1 bellard
/* Set drive back to track 0 */
171 5c02c033 Blue Swirl
static void fd_recalibrate(FDrive *drv)
172 8977f3c1 bellard
{
173 8977f3c1 bellard
    FLOPPY_DPRINTF("recalibrate\n");
174 8977f3c1 bellard
    drv->head = 0;
175 8977f3c1 bellard
    drv->track = 0;
176 8977f3c1 bellard
    drv->sect = 1;
177 8977f3c1 bellard
}
178 8977f3c1 bellard
179 a541f297 bellard
/* Recognize floppy formats */
180 5c02c033 Blue Swirl
typedef struct FDFormat {
181 5c02c033 Blue Swirl
    FDriveType drive;
182 5c02c033 Blue Swirl
    FDiskType  disk;
183 a541f297 bellard
    uint8_t last_sect;
184 a541f297 bellard
    uint8_t max_track;
185 a541f297 bellard
    uint8_t max_head;
186 60fe76f3 ths
    const char *str;
187 5c02c033 Blue Swirl
} FDFormat;
188 a541f297 bellard
189 5c02c033 Blue Swirl
static const FDFormat fd_formats[] = {
190 a541f297 bellard
    /* First entry is default format */
191 a541f297 bellard
    /* 1.44 MB 3"1/2 floppy disks */
192 a541f297 bellard
    { FDRIVE_DRV_144, FDRIVE_DISK_144, 18, 80, 1, "1.44 MB 3\"1/2", },
193 a541f297 bellard
    { FDRIVE_DRV_144, FDRIVE_DISK_144, 20, 80, 1,  "1.6 MB 3\"1/2", },
194 a541f297 bellard
    { FDRIVE_DRV_144, FDRIVE_DISK_144, 21, 80, 1, "1.68 MB 3\"1/2", },
195 a541f297 bellard
    { FDRIVE_DRV_144, FDRIVE_DISK_144, 21, 82, 1, "1.72 MB 3\"1/2", },
196 a541f297 bellard
    { FDRIVE_DRV_144, FDRIVE_DISK_144, 21, 83, 1, "1.74 MB 3\"1/2", },
197 a541f297 bellard
    { FDRIVE_DRV_144, FDRIVE_DISK_144, 22, 80, 1, "1.76 MB 3\"1/2", },
198 a541f297 bellard
    { FDRIVE_DRV_144, FDRIVE_DISK_144, 23, 80, 1, "1.84 MB 3\"1/2", },
199 a541f297 bellard
    { FDRIVE_DRV_144, FDRIVE_DISK_144, 24, 80, 1, "1.92 MB 3\"1/2", },
200 a541f297 bellard
    /* 2.88 MB 3"1/2 floppy disks */
201 a541f297 bellard
    { FDRIVE_DRV_288, FDRIVE_DISK_288, 36, 80, 1, "2.88 MB 3\"1/2", },
202 a541f297 bellard
    { FDRIVE_DRV_288, FDRIVE_DISK_288, 39, 80, 1, "3.12 MB 3\"1/2", },
203 a541f297 bellard
    { FDRIVE_DRV_288, FDRIVE_DISK_288, 40, 80, 1,  "3.2 MB 3\"1/2", },
204 a541f297 bellard
    { FDRIVE_DRV_288, FDRIVE_DISK_288, 44, 80, 1, "3.52 MB 3\"1/2", },
205 a541f297 bellard
    { FDRIVE_DRV_288, FDRIVE_DISK_288, 48, 80, 1, "3.84 MB 3\"1/2", },
206 a541f297 bellard
    /* 720 kB 3"1/2 floppy disks */
207 a541f297 bellard
    { FDRIVE_DRV_144, FDRIVE_DISK_720,  9, 80, 1,  "720 kB 3\"1/2", },
208 a541f297 bellard
    { FDRIVE_DRV_144, FDRIVE_DISK_720, 10, 80, 1,  "800 kB 3\"1/2", },
209 a541f297 bellard
    { FDRIVE_DRV_144, FDRIVE_DISK_720, 10, 82, 1,  "820 kB 3\"1/2", },
210 a541f297 bellard
    { FDRIVE_DRV_144, FDRIVE_DISK_720, 10, 83, 1,  "830 kB 3\"1/2", },
211 a541f297 bellard
    { FDRIVE_DRV_144, FDRIVE_DISK_720, 13, 80, 1, "1.04 MB 3\"1/2", },
212 a541f297 bellard
    { FDRIVE_DRV_144, FDRIVE_DISK_720, 14, 80, 1, "1.12 MB 3\"1/2", },
213 a541f297 bellard
    /* 1.2 MB 5"1/4 floppy disks */
214 a541f297 bellard
    { FDRIVE_DRV_120, FDRIVE_DISK_288, 15, 80, 1,  "1.2 kB 5\"1/4", },
215 a541f297 bellard
    { FDRIVE_DRV_120, FDRIVE_DISK_288, 18, 80, 1, "1.44 MB 5\"1/4", },
216 a541f297 bellard
    { FDRIVE_DRV_120, FDRIVE_DISK_288, 18, 82, 1, "1.48 MB 5\"1/4", },
217 a541f297 bellard
    { FDRIVE_DRV_120, FDRIVE_DISK_288, 18, 83, 1, "1.49 MB 5\"1/4", },
218 a541f297 bellard
    { FDRIVE_DRV_120, FDRIVE_DISK_288, 20, 80, 1,  "1.6 MB 5\"1/4", },
219 a541f297 bellard
    /* 720 kB 5"1/4 floppy disks */
220 a541f297 bellard
    { FDRIVE_DRV_120, FDRIVE_DISK_288,  9, 80, 1,  "720 kB 5\"1/4", },
221 a541f297 bellard
    { FDRIVE_DRV_120, FDRIVE_DISK_288, 11, 80, 1,  "880 kB 5\"1/4", },
222 a541f297 bellard
    /* 360 kB 5"1/4 floppy disks */
223 a541f297 bellard
    { FDRIVE_DRV_120, FDRIVE_DISK_288,  9, 40, 1,  "360 kB 5\"1/4", },
224 a541f297 bellard
    { FDRIVE_DRV_120, FDRIVE_DISK_288,  9, 40, 0,  "180 kB 5\"1/4", },
225 a541f297 bellard
    { FDRIVE_DRV_120, FDRIVE_DISK_288, 10, 41, 1,  "410 kB 5\"1/4", },
226 a541f297 bellard
    { FDRIVE_DRV_120, FDRIVE_DISK_288, 10, 42, 1,  "420 kB 5\"1/4", },
227 5fafdf24 ths
    /* 320 kB 5"1/4 floppy disks */
228 a541f297 bellard
    { FDRIVE_DRV_120, FDRIVE_DISK_288,  8, 40, 1,  "320 kB 5\"1/4", },
229 a541f297 bellard
    { FDRIVE_DRV_120, FDRIVE_DISK_288,  8, 40, 0,  "160 kB 5\"1/4", },
230 a541f297 bellard
    /* 360 kB must match 5"1/4 better than 3"1/2... */
231 a541f297 bellard
    { FDRIVE_DRV_144, FDRIVE_DISK_720,  9, 80, 0,  "360 kB 3\"1/2", },
232 a541f297 bellard
    /* end */
233 a541f297 bellard
    { FDRIVE_DRV_NONE, FDRIVE_DISK_NONE, -1, -1, 0, NULL, },
234 a541f297 bellard
};
235 a541f297 bellard
236 8977f3c1 bellard
/* Revalidate a disk drive after a disk change */
237 5c02c033 Blue Swirl
static void fd_revalidate(FDrive *drv)
238 8977f3c1 bellard
{
239 5c02c033 Blue Swirl
    const FDFormat *parse;
240 96b8f136 ths
    uint64_t nb_sectors, size;
241 a541f297 bellard
    int i, first_match, match;
242 baca51fa bellard
    int nb_heads, max_track, last_sect, ro;
243 8977f3c1 bellard
244 8977f3c1 bellard
    FLOPPY_DPRINTF("revalidate\n");
245 a541f297 bellard
    if (drv->bs != NULL && bdrv_is_inserted(drv->bs)) {
246 4f431960 j_mayer
        ro = bdrv_is_read_only(drv->bs);
247 4f431960 j_mayer
        bdrv_get_geometry_hint(drv->bs, &nb_heads, &max_track, &last_sect);
248 4f431960 j_mayer
        if (nb_heads != 0 && max_track != 0 && last_sect != 0) {
249 4f431960 j_mayer
            FLOPPY_DPRINTF("User defined disk (%d %d %d)",
250 ed5fd2cc bellard
                           nb_heads - 1, max_track, last_sect);
251 4f431960 j_mayer
        } else {
252 4f431960 j_mayer
            bdrv_get_geometry(drv->bs, &nb_sectors);
253 4f431960 j_mayer
            match = -1;
254 4f431960 j_mayer
            first_match = -1;
255 4f431960 j_mayer
            for (i = 0;; i++) {
256 4f431960 j_mayer
                parse = &fd_formats[i];
257 4f431960 j_mayer
                if (parse->drive == FDRIVE_DRV_NONE)
258 4f431960 j_mayer
                    break;
259 4f431960 j_mayer
                if (drv->drive == parse->drive ||
260 4f431960 j_mayer
                    drv->drive == FDRIVE_DRV_NONE) {
261 4f431960 j_mayer
                    size = (parse->max_head + 1) * parse->max_track *
262 4f431960 j_mayer
                        parse->last_sect;
263 4f431960 j_mayer
                    if (nb_sectors == size) {
264 4f431960 j_mayer
                        match = i;
265 4f431960 j_mayer
                        break;
266 4f431960 j_mayer
                    }
267 4f431960 j_mayer
                    if (first_match == -1)
268 4f431960 j_mayer
                        first_match = i;
269 4f431960 j_mayer
                }
270 4f431960 j_mayer
            }
271 4f431960 j_mayer
            if (match == -1) {
272 4f431960 j_mayer
                if (first_match == -1)
273 4f431960 j_mayer
                    match = 1;
274 4f431960 j_mayer
                else
275 4f431960 j_mayer
                    match = first_match;
276 4f431960 j_mayer
                parse = &fd_formats[match];
277 4f431960 j_mayer
            }
278 4f431960 j_mayer
            nb_heads = parse->max_head + 1;
279 4f431960 j_mayer
            max_track = parse->max_track;
280 4f431960 j_mayer
            last_sect = parse->last_sect;
281 4f431960 j_mayer
            drv->drive = parse->drive;
282 4f431960 j_mayer
            FLOPPY_DPRINTF("%s floppy disk (%d h %d t %d s) %s\n", parse->str,
283 ed5fd2cc bellard
                           nb_heads, max_track, last_sect, ro ? "ro" : "rw");
284 4f431960 j_mayer
        }
285 4f431960 j_mayer
        if (nb_heads == 1) {
286 4f431960 j_mayer
            drv->flags &= ~FDISK_DBL_SIDES;
287 4f431960 j_mayer
        } else {
288 4f431960 j_mayer
            drv->flags |= FDISK_DBL_SIDES;
289 4f431960 j_mayer
        }
290 4f431960 j_mayer
        drv->max_track = max_track;
291 4f431960 j_mayer
        drv->last_sect = last_sect;
292 4f431960 j_mayer
        drv->ro = ro;
293 8977f3c1 bellard
    } else {
294 4f431960 j_mayer
        FLOPPY_DPRINTF("No disk in drive\n");
295 baca51fa bellard
        drv->last_sect = 0;
296 4f431960 j_mayer
        drv->max_track = 0;
297 4f431960 j_mayer
        drv->flags &= ~FDISK_DBL_SIDES;
298 8977f3c1 bellard
    }
299 caed8802 bellard
}
300 caed8802 bellard
301 8977f3c1 bellard
/********************************************************/
302 4b19ec0c bellard
/* Intel 82078 floppy disk controller emulation          */
303 8977f3c1 bellard
304 5c02c033 Blue Swirl
static void fdctrl_reset(FDCtrl *fdctrl, int do_irq);
305 5c02c033 Blue Swirl
static void fdctrl_reset_fifo(FDCtrl *fdctrl);
306 85571bc7 bellard
static int fdctrl_transfer_handler (void *opaque, int nchan,
307 c227f099 Anthony Liguori
                                    int dma_pos, int dma_len);
308 5c02c033 Blue Swirl
static void fdctrl_raise_irq(FDCtrl *fdctrl, uint8_t status0);
309 5c02c033 Blue Swirl
310 5c02c033 Blue Swirl
static uint32_t fdctrl_read_statusA(FDCtrl *fdctrl);
311 5c02c033 Blue Swirl
static uint32_t fdctrl_read_statusB(FDCtrl *fdctrl);
312 5c02c033 Blue Swirl
static uint32_t fdctrl_read_dor(FDCtrl *fdctrl);
313 5c02c033 Blue Swirl
static void fdctrl_write_dor(FDCtrl *fdctrl, uint32_t value);
314 5c02c033 Blue Swirl
static uint32_t fdctrl_read_tape(FDCtrl *fdctrl);
315 5c02c033 Blue Swirl
static void fdctrl_write_tape(FDCtrl *fdctrl, uint32_t value);
316 5c02c033 Blue Swirl
static uint32_t fdctrl_read_main_status(FDCtrl *fdctrl);
317 5c02c033 Blue Swirl
static void fdctrl_write_rate(FDCtrl *fdctrl, uint32_t value);
318 5c02c033 Blue Swirl
static uint32_t fdctrl_read_data(FDCtrl *fdctrl);
319 5c02c033 Blue Swirl
static void fdctrl_write_data(FDCtrl *fdctrl, uint32_t value);
320 5c02c033 Blue Swirl
static uint32_t fdctrl_read_dir(FDCtrl *fdctrl);
321 8977f3c1 bellard
322 8977f3c1 bellard
enum {
323 8977f3c1 bellard
    FD_DIR_WRITE   = 0,
324 8977f3c1 bellard
    FD_DIR_READ    = 1,
325 8977f3c1 bellard
    FD_DIR_SCANE   = 2,
326 8977f3c1 bellard
    FD_DIR_SCANL   = 3,
327 8977f3c1 bellard
    FD_DIR_SCANH   = 4,
328 8977f3c1 bellard
};
329 8977f3c1 bellard
330 8977f3c1 bellard
enum {
331 b9b3d225 blueswir1
    FD_STATE_MULTI  = 0x01,        /* multi track flag */
332 b9b3d225 blueswir1
    FD_STATE_FORMAT = 0x02,        /* format flag */
333 b9b3d225 blueswir1
    FD_STATE_SEEK   = 0x04,        /* seek flag */
334 8977f3c1 bellard
};
335 8977f3c1 bellard
336 9fea808a blueswir1
enum {
337 8c6a4d77 blueswir1
    FD_REG_SRA = 0x00,
338 8c6a4d77 blueswir1
    FD_REG_SRB = 0x01,
339 9fea808a blueswir1
    FD_REG_DOR = 0x02,
340 9fea808a blueswir1
    FD_REG_TDR = 0x03,
341 9fea808a blueswir1
    FD_REG_MSR = 0x04,
342 9fea808a blueswir1
    FD_REG_DSR = 0x04,
343 9fea808a blueswir1
    FD_REG_FIFO = 0x05,
344 9fea808a blueswir1
    FD_REG_DIR = 0x07,
345 9fea808a blueswir1
};
346 9fea808a blueswir1
347 9fea808a blueswir1
enum {
348 65cef780 blueswir1
    FD_CMD_READ_TRACK = 0x02,
349 9fea808a blueswir1
    FD_CMD_SPECIFY = 0x03,
350 9fea808a blueswir1
    FD_CMD_SENSE_DRIVE_STATUS = 0x04,
351 65cef780 blueswir1
    FD_CMD_WRITE = 0x05,
352 65cef780 blueswir1
    FD_CMD_READ = 0x06,
353 9fea808a blueswir1
    FD_CMD_RECALIBRATE = 0x07,
354 9fea808a blueswir1
    FD_CMD_SENSE_INTERRUPT_STATUS = 0x08,
355 65cef780 blueswir1
    FD_CMD_WRITE_DELETED = 0x09,
356 65cef780 blueswir1
    FD_CMD_READ_ID = 0x0a,
357 65cef780 blueswir1
    FD_CMD_READ_DELETED = 0x0c,
358 65cef780 blueswir1
    FD_CMD_FORMAT_TRACK = 0x0d,
359 9fea808a blueswir1
    FD_CMD_DUMPREG = 0x0e,
360 9fea808a blueswir1
    FD_CMD_SEEK = 0x0f,
361 9fea808a blueswir1
    FD_CMD_VERSION = 0x10,
362 65cef780 blueswir1
    FD_CMD_SCAN_EQUAL = 0x11,
363 9fea808a blueswir1
    FD_CMD_PERPENDICULAR_MODE = 0x12,
364 9fea808a blueswir1
    FD_CMD_CONFIGURE = 0x13,
365 65cef780 blueswir1
    FD_CMD_LOCK = 0x14,
366 65cef780 blueswir1
    FD_CMD_VERIFY = 0x16,
367 9fea808a blueswir1
    FD_CMD_POWERDOWN_MODE = 0x17,
368 9fea808a blueswir1
    FD_CMD_PART_ID = 0x18,
369 65cef780 blueswir1
    FD_CMD_SCAN_LOW_OR_EQUAL = 0x19,
370 65cef780 blueswir1
    FD_CMD_SCAN_HIGH_OR_EQUAL = 0x1d,
371 bb350a5e Jes Sorensen
    FD_CMD_SAVE = 0x2e,
372 9fea808a blueswir1
    FD_CMD_OPTION = 0x33,
373 bb350a5e Jes Sorensen
    FD_CMD_RESTORE = 0x4e,
374 9fea808a blueswir1
    FD_CMD_DRIVE_SPECIFICATION_COMMAND = 0x8e,
375 9fea808a blueswir1
    FD_CMD_RELATIVE_SEEK_OUT = 0x8f,
376 9fea808a blueswir1
    FD_CMD_FORMAT_AND_WRITE = 0xcd,
377 9fea808a blueswir1
    FD_CMD_RELATIVE_SEEK_IN = 0xcf,
378 9fea808a blueswir1
};
379 9fea808a blueswir1
380 9fea808a blueswir1
enum {
381 9fea808a blueswir1
    FD_CONFIG_PRETRK = 0xff, /* Pre-compensation set to track 0 */
382 9fea808a blueswir1
    FD_CONFIG_FIFOTHR = 0x0f, /* FIFO threshold set to 1 byte */
383 9fea808a blueswir1
    FD_CONFIG_POLL  = 0x10, /* Poll enabled */
384 9fea808a blueswir1
    FD_CONFIG_EFIFO = 0x20, /* FIFO disabled */
385 9fea808a blueswir1
    FD_CONFIG_EIS   = 0x40, /* No implied seeks */
386 9fea808a blueswir1
};
387 9fea808a blueswir1
388 9fea808a blueswir1
enum {
389 9fea808a blueswir1
    FD_SR0_EQPMT    = 0x10,
390 9fea808a blueswir1
    FD_SR0_SEEK     = 0x20,
391 9fea808a blueswir1
    FD_SR0_ABNTERM  = 0x40,
392 9fea808a blueswir1
    FD_SR0_INVCMD   = 0x80,
393 9fea808a blueswir1
    FD_SR0_RDYCHG   = 0xc0,
394 9fea808a blueswir1
};
395 9fea808a blueswir1
396 9fea808a blueswir1
enum {
397 77370520 blueswir1
    FD_SR1_EC       = 0x80, /* End of cylinder */
398 77370520 blueswir1
};
399 77370520 blueswir1
400 77370520 blueswir1
enum {
401 77370520 blueswir1
    FD_SR2_SNS      = 0x04, /* Scan not satisfied */
402 77370520 blueswir1
    FD_SR2_SEH      = 0x08, /* Scan equal hit */
403 77370520 blueswir1
};
404 77370520 blueswir1
405 77370520 blueswir1
enum {
406 8c6a4d77 blueswir1
    FD_SRA_DIR      = 0x01,
407 8c6a4d77 blueswir1
    FD_SRA_nWP      = 0x02,
408 8c6a4d77 blueswir1
    FD_SRA_nINDX    = 0x04,
409 8c6a4d77 blueswir1
    FD_SRA_HDSEL    = 0x08,
410 8c6a4d77 blueswir1
    FD_SRA_nTRK0    = 0x10,
411 8c6a4d77 blueswir1
    FD_SRA_STEP     = 0x20,
412 8c6a4d77 blueswir1
    FD_SRA_nDRV2    = 0x40,
413 8c6a4d77 blueswir1
    FD_SRA_INTPEND  = 0x80,
414 8c6a4d77 blueswir1
};
415 8c6a4d77 blueswir1
416 8c6a4d77 blueswir1
enum {
417 8c6a4d77 blueswir1
    FD_SRB_MTR0     = 0x01,
418 8c6a4d77 blueswir1
    FD_SRB_MTR1     = 0x02,
419 8c6a4d77 blueswir1
    FD_SRB_WGATE    = 0x04,
420 8c6a4d77 blueswir1
    FD_SRB_RDATA    = 0x08,
421 8c6a4d77 blueswir1
    FD_SRB_WDATA    = 0x10,
422 8c6a4d77 blueswir1
    FD_SRB_DR0      = 0x20,
423 8c6a4d77 blueswir1
};
424 8c6a4d77 blueswir1
425 8c6a4d77 blueswir1
enum {
426 78ae820c blueswir1
#if MAX_FD == 4
427 78ae820c blueswir1
    FD_DOR_SELMASK  = 0x03,
428 78ae820c blueswir1
#else
429 9fea808a blueswir1
    FD_DOR_SELMASK  = 0x01,
430 78ae820c blueswir1
#endif
431 9fea808a blueswir1
    FD_DOR_nRESET   = 0x04,
432 9fea808a blueswir1
    FD_DOR_DMAEN    = 0x08,
433 9fea808a blueswir1
    FD_DOR_MOTEN0   = 0x10,
434 9fea808a blueswir1
    FD_DOR_MOTEN1   = 0x20,
435 9fea808a blueswir1
    FD_DOR_MOTEN2   = 0x40,
436 9fea808a blueswir1
    FD_DOR_MOTEN3   = 0x80,
437 9fea808a blueswir1
};
438 9fea808a blueswir1
439 9fea808a blueswir1
enum {
440 78ae820c blueswir1
#if MAX_FD == 4
441 9fea808a blueswir1
    FD_TDR_BOOTSEL  = 0x0c,
442 78ae820c blueswir1
#else
443 78ae820c blueswir1
    FD_TDR_BOOTSEL  = 0x04,
444 78ae820c blueswir1
#endif
445 9fea808a blueswir1
};
446 9fea808a blueswir1
447 9fea808a blueswir1
enum {
448 9fea808a blueswir1
    FD_DSR_DRATEMASK= 0x03,
449 9fea808a blueswir1
    FD_DSR_PWRDOWN  = 0x40,
450 9fea808a blueswir1
    FD_DSR_SWRESET  = 0x80,
451 9fea808a blueswir1
};
452 9fea808a blueswir1
453 9fea808a blueswir1
enum {
454 9fea808a blueswir1
    FD_MSR_DRV0BUSY = 0x01,
455 9fea808a blueswir1
    FD_MSR_DRV1BUSY = 0x02,
456 9fea808a blueswir1
    FD_MSR_DRV2BUSY = 0x04,
457 9fea808a blueswir1
    FD_MSR_DRV3BUSY = 0x08,
458 9fea808a blueswir1
    FD_MSR_CMDBUSY  = 0x10,
459 9fea808a blueswir1
    FD_MSR_NONDMA   = 0x20,
460 9fea808a blueswir1
    FD_MSR_DIO      = 0x40,
461 9fea808a blueswir1
    FD_MSR_RQM      = 0x80,
462 9fea808a blueswir1
};
463 9fea808a blueswir1
464 9fea808a blueswir1
enum {
465 9fea808a blueswir1
    FD_DIR_DSKCHG   = 0x80,
466 9fea808a blueswir1
};
467 9fea808a blueswir1
468 8977f3c1 bellard
#define FD_MULTI_TRACK(state) ((state) & FD_STATE_MULTI)
469 8977f3c1 bellard
#define FD_DID_SEEK(state) ((state) & FD_STATE_SEEK)
470 baca51fa bellard
#define FD_FORMAT_CMD(state) ((state) & FD_STATE_FORMAT)
471 8977f3c1 bellard
472 5c02c033 Blue Swirl
struct FDCtrl {
473 4b19ec0c bellard
    /* Controller's identification */
474 8977f3c1 bellard
    uint8_t version;
475 8977f3c1 bellard
    /* HW */
476 d537cf6c pbrook
    qemu_irq irq;
477 8977f3c1 bellard
    int dma_chann;
478 4b19ec0c bellard
    /* Controller state */
479 ed5fd2cc bellard
    QEMUTimer *result_timer;
480 8c6a4d77 blueswir1
    uint8_t sra;
481 8c6a4d77 blueswir1
    uint8_t srb;
482 368df94d blueswir1
    uint8_t dor;
483 d7a6c270 Juan Quintela
    uint8_t dor_vmstate; /* only used as temp during vmstate */
484 46d3233b blueswir1
    uint8_t tdr;
485 b9b3d225 blueswir1
    uint8_t dsr;
486 368df94d blueswir1
    uint8_t msr;
487 8977f3c1 bellard
    uint8_t cur_drv;
488 77370520 blueswir1
    uint8_t status0;
489 77370520 blueswir1
    uint8_t status1;
490 77370520 blueswir1
    uint8_t status2;
491 8977f3c1 bellard
    /* Command FIFO */
492 33f00271 balrog
    uint8_t *fifo;
493 d7a6c270 Juan Quintela
    int32_t fifo_size;
494 8977f3c1 bellard
    uint32_t data_pos;
495 8977f3c1 bellard
    uint32_t data_len;
496 8977f3c1 bellard
    uint8_t data_state;
497 8977f3c1 bellard
    uint8_t data_dir;
498 890fa6be bellard
    uint8_t eot; /* last wanted sector */
499 8977f3c1 bellard
    /* States kept only to be returned back */
500 8977f3c1 bellard
    /* Timers state */
501 8977f3c1 bellard
    uint8_t timer0;
502 8977f3c1 bellard
    uint8_t timer1;
503 8977f3c1 bellard
    /* precompensation */
504 8977f3c1 bellard
    uint8_t precomp_trk;
505 8977f3c1 bellard
    uint8_t config;
506 8977f3c1 bellard
    uint8_t lock;
507 8977f3c1 bellard
    /* Power down config (also with status regB access mode */
508 8977f3c1 bellard
    uint8_t pwrd;
509 741402f9 blueswir1
    /* Sun4m quirks? */
510 a06e5a3c blueswir1
    int sun4m;
511 8977f3c1 bellard
    /* Floppy drives */
512 d7a6c270 Juan Quintela
    uint8_t num_floppies;
513 5c02c033 Blue Swirl
    FDrive drives[MAX_FD];
514 f2d81b33 blueswir1
    int reset_sensei;
515 baca51fa bellard
};
516 baca51fa bellard
517 5c02c033 Blue Swirl
typedef struct FDCtrlSysBus {
518 8baf73ad Gerd Hoffmann
    SysBusDevice busdev;
519 5c02c033 Blue Swirl
    struct FDCtrl state;
520 5c02c033 Blue Swirl
} FDCtrlSysBus;
521 8baf73ad Gerd Hoffmann
522 5c02c033 Blue Swirl
typedef struct FDCtrlISABus {
523 8baf73ad Gerd Hoffmann
    ISADevice busdev;
524 5c02c033 Blue Swirl
    struct FDCtrl state;
525 5c02c033 Blue Swirl
} FDCtrlISABus;
526 8baf73ad Gerd Hoffmann
527 baca51fa bellard
static uint32_t fdctrl_read (void *opaque, uint32_t reg)
528 baca51fa bellard
{
529 5c02c033 Blue Swirl
    FDCtrl *fdctrl = opaque;
530 baca51fa bellard
    uint32_t retval;
531 baca51fa bellard
532 e64d7d59 blueswir1
    switch (reg) {
533 8c6a4d77 blueswir1
    case FD_REG_SRA:
534 8c6a4d77 blueswir1
        retval = fdctrl_read_statusA(fdctrl);
535 4f431960 j_mayer
        break;
536 8c6a4d77 blueswir1
    case FD_REG_SRB:
537 4f431960 j_mayer
        retval = fdctrl_read_statusB(fdctrl);
538 4f431960 j_mayer
        break;
539 9fea808a blueswir1
    case FD_REG_DOR:
540 4f431960 j_mayer
        retval = fdctrl_read_dor(fdctrl);
541 4f431960 j_mayer
        break;
542 9fea808a blueswir1
    case FD_REG_TDR:
543 baca51fa bellard
        retval = fdctrl_read_tape(fdctrl);
544 4f431960 j_mayer
        break;
545 9fea808a blueswir1
    case FD_REG_MSR:
546 baca51fa bellard
        retval = fdctrl_read_main_status(fdctrl);
547 4f431960 j_mayer
        break;
548 9fea808a blueswir1
    case FD_REG_FIFO:
549 baca51fa bellard
        retval = fdctrl_read_data(fdctrl);
550 4f431960 j_mayer
        break;
551 9fea808a blueswir1
    case FD_REG_DIR:
552 baca51fa bellard
        retval = fdctrl_read_dir(fdctrl);
553 4f431960 j_mayer
        break;
554 a541f297 bellard
    default:
555 4f431960 j_mayer
        retval = (uint32_t)(-1);
556 4f431960 j_mayer
        break;
557 a541f297 bellard
    }
558 ed5fd2cc bellard
    FLOPPY_DPRINTF("read reg%d: 0x%02x\n", reg & 7, retval);
559 baca51fa bellard
560 baca51fa bellard
    return retval;
561 baca51fa bellard
}
562 baca51fa bellard
563 baca51fa bellard
static void fdctrl_write (void *opaque, uint32_t reg, uint32_t value)
564 baca51fa bellard
{
565 5c02c033 Blue Swirl
    FDCtrl *fdctrl = opaque;
566 baca51fa bellard
567 ed5fd2cc bellard
    FLOPPY_DPRINTF("write reg%d: 0x%02x\n", reg & 7, value);
568 ed5fd2cc bellard
569 e64d7d59 blueswir1
    switch (reg) {
570 9fea808a blueswir1
    case FD_REG_DOR:
571 4f431960 j_mayer
        fdctrl_write_dor(fdctrl, value);
572 4f431960 j_mayer
        break;
573 9fea808a blueswir1
    case FD_REG_TDR:
574 baca51fa bellard
        fdctrl_write_tape(fdctrl, value);
575 4f431960 j_mayer
        break;
576 9fea808a blueswir1
    case FD_REG_DSR:
577 baca51fa bellard
        fdctrl_write_rate(fdctrl, value);
578 4f431960 j_mayer
        break;
579 9fea808a blueswir1
    case FD_REG_FIFO:
580 baca51fa bellard
        fdctrl_write_data(fdctrl, value);
581 4f431960 j_mayer
        break;
582 a541f297 bellard
    default:
583 4f431960 j_mayer
        break;
584 a541f297 bellard
    }
585 baca51fa bellard
}
586 baca51fa bellard
587 e64d7d59 blueswir1
static uint32_t fdctrl_read_port (void *opaque, uint32_t reg)
588 e64d7d59 blueswir1
{
589 e64d7d59 blueswir1
    return fdctrl_read(opaque, reg & 7);
590 e64d7d59 blueswir1
}
591 e64d7d59 blueswir1
592 e64d7d59 blueswir1
static void fdctrl_write_port (void *opaque, uint32_t reg, uint32_t value)
593 e64d7d59 blueswir1
{
594 e64d7d59 blueswir1
    fdctrl_write(opaque, reg & 7, value);
595 e64d7d59 blueswir1
}
596 e64d7d59 blueswir1
597 c227f099 Anthony Liguori
static uint32_t fdctrl_read_mem (void *opaque, target_phys_addr_t reg)
598 62a46c61 bellard
{
599 5dcb6b91 blueswir1
    return fdctrl_read(opaque, (uint32_t)reg);
600 62a46c61 bellard
}
601 62a46c61 bellard
602 5fafdf24 ths
static void fdctrl_write_mem (void *opaque,
603 c227f099 Anthony Liguori
                              target_phys_addr_t reg, uint32_t value)
604 62a46c61 bellard
{
605 5dcb6b91 blueswir1
    fdctrl_write(opaque, (uint32_t)reg, value);
606 62a46c61 bellard
}
607 62a46c61 bellard
608 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const fdctrl_mem_read[3] = {
609 62a46c61 bellard
    fdctrl_read_mem,
610 62a46c61 bellard
    fdctrl_read_mem,
611 62a46c61 bellard
    fdctrl_read_mem,
612 e80cfcfc bellard
};
613 e80cfcfc bellard
614 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const fdctrl_mem_write[3] = {
615 62a46c61 bellard
    fdctrl_write_mem,
616 62a46c61 bellard
    fdctrl_write_mem,
617 62a46c61 bellard
    fdctrl_write_mem,
618 e80cfcfc bellard
};
619 e80cfcfc bellard
620 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const fdctrl_mem_read_strict[3] = {
621 7c560456 blueswir1
    fdctrl_read_mem,
622 7c560456 blueswir1
    NULL,
623 7c560456 blueswir1
    NULL,
624 7c560456 blueswir1
};
625 7c560456 blueswir1
626 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const fdctrl_mem_write_strict[3] = {
627 7c560456 blueswir1
    fdctrl_write_mem,
628 7c560456 blueswir1
    NULL,
629 7c560456 blueswir1
    NULL,
630 7c560456 blueswir1
};
631 7c560456 blueswir1
632 d7a6c270 Juan Quintela
static const VMStateDescription vmstate_fdrive = {
633 d7a6c270 Juan Quintela
    .name = "fdrive",
634 d7a6c270 Juan Quintela
    .version_id = 1,
635 d7a6c270 Juan Quintela
    .minimum_version_id = 1,
636 d7a6c270 Juan Quintela
    .minimum_version_id_old = 1,
637 d7a6c270 Juan Quintela
    .fields      = (VMStateField []) {
638 5c02c033 Blue Swirl
        VMSTATE_UINT8(head, FDrive),
639 5c02c033 Blue Swirl
        VMSTATE_UINT8(track, FDrive),
640 5c02c033 Blue Swirl
        VMSTATE_UINT8(sect, FDrive),
641 d7a6c270 Juan Quintela
        VMSTATE_END_OF_LIST()
642 d7a6c270 Juan Quintela
    }
643 d7a6c270 Juan Quintela
};
644 3ccacc4a blueswir1
645 d4bfa4d7 Juan Quintela
static void fdc_pre_save(void *opaque)
646 3ccacc4a blueswir1
{
647 5c02c033 Blue Swirl
    FDCtrl *s = opaque;
648 3ccacc4a blueswir1
649 d7a6c270 Juan Quintela
    s->dor_vmstate = s->dor | GET_CUR_DRV(s);
650 3ccacc4a blueswir1
}
651 3ccacc4a blueswir1
652 e59fb374 Juan Quintela
static int fdc_post_load(void *opaque, int version_id)
653 3ccacc4a blueswir1
{
654 5c02c033 Blue Swirl
    FDCtrl *s = opaque;
655 3ccacc4a blueswir1
656 d7a6c270 Juan Quintela
    SET_CUR_DRV(s, s->dor_vmstate & FD_DOR_SELMASK);
657 d7a6c270 Juan Quintela
    s->dor = s->dor_vmstate & ~FD_DOR_SELMASK;
658 3ccacc4a blueswir1
    return 0;
659 3ccacc4a blueswir1
}
660 3ccacc4a blueswir1
661 d7a6c270 Juan Quintela
static const VMStateDescription vmstate_fdc = {
662 aef30c3c Juan Quintela
    .name = "fdc",
663 d7a6c270 Juan Quintela
    .version_id = 2,
664 d7a6c270 Juan Quintela
    .minimum_version_id = 2,
665 d7a6c270 Juan Quintela
    .minimum_version_id_old = 2,
666 d7a6c270 Juan Quintela
    .pre_save = fdc_pre_save,
667 d7a6c270 Juan Quintela
    .post_load = fdc_post_load,
668 d7a6c270 Juan Quintela
    .fields      = (VMStateField []) {
669 d7a6c270 Juan Quintela
        /* Controller State */
670 5c02c033 Blue Swirl
        VMSTATE_UINT8(sra, FDCtrl),
671 5c02c033 Blue Swirl
        VMSTATE_UINT8(srb, FDCtrl),
672 5c02c033 Blue Swirl
        VMSTATE_UINT8(dor_vmstate, FDCtrl),
673 5c02c033 Blue Swirl
        VMSTATE_UINT8(tdr, FDCtrl),
674 5c02c033 Blue Swirl
        VMSTATE_UINT8(dsr, FDCtrl),
675 5c02c033 Blue Swirl
        VMSTATE_UINT8(msr, FDCtrl),
676 5c02c033 Blue Swirl
        VMSTATE_UINT8(status0, FDCtrl),
677 5c02c033 Blue Swirl
        VMSTATE_UINT8(status1, FDCtrl),
678 5c02c033 Blue Swirl
        VMSTATE_UINT8(status2, FDCtrl),
679 d7a6c270 Juan Quintela
        /* Command FIFO */
680 8ec68b06 Blue Swirl
        VMSTATE_VARRAY_INT32(fifo, FDCtrl, fifo_size, 0, vmstate_info_uint8,
681 8ec68b06 Blue Swirl
                             uint8_t),
682 5c02c033 Blue Swirl
        VMSTATE_UINT32(data_pos, FDCtrl),
683 5c02c033 Blue Swirl
        VMSTATE_UINT32(data_len, FDCtrl),
684 5c02c033 Blue Swirl
        VMSTATE_UINT8(data_state, FDCtrl),
685 5c02c033 Blue Swirl
        VMSTATE_UINT8(data_dir, FDCtrl),
686 5c02c033 Blue Swirl
        VMSTATE_UINT8(eot, FDCtrl),
687 d7a6c270 Juan Quintela
        /* States kept only to be returned back */
688 5c02c033 Blue Swirl
        VMSTATE_UINT8(timer0, FDCtrl),
689 5c02c033 Blue Swirl
        VMSTATE_UINT8(timer1, FDCtrl),
690 5c02c033 Blue Swirl
        VMSTATE_UINT8(precomp_trk, FDCtrl),
691 5c02c033 Blue Swirl
        VMSTATE_UINT8(config, FDCtrl),
692 5c02c033 Blue Swirl
        VMSTATE_UINT8(lock, FDCtrl),
693 5c02c033 Blue Swirl
        VMSTATE_UINT8(pwrd, FDCtrl),
694 5c02c033 Blue Swirl
        VMSTATE_UINT8_EQUAL(num_floppies, FDCtrl),
695 5c02c033 Blue Swirl
        VMSTATE_STRUCT_ARRAY(drives, FDCtrl, MAX_FD, 1,
696 5c02c033 Blue Swirl
                             vmstate_fdrive, FDrive),
697 d7a6c270 Juan Quintela
        VMSTATE_END_OF_LIST()
698 78ae820c blueswir1
    }
699 d7a6c270 Juan Quintela
};
700 3ccacc4a blueswir1
701 2be37833 Blue Swirl
static void fdctrl_external_reset_sysbus(DeviceState *d)
702 3ccacc4a blueswir1
{
703 5c02c033 Blue Swirl
    FDCtrlSysBus *sys = container_of(d, FDCtrlSysBus, busdev.qdev);
704 5c02c033 Blue Swirl
    FDCtrl *s = &sys->state;
705 2be37833 Blue Swirl
706 2be37833 Blue Swirl
    fdctrl_reset(s, 0);
707 2be37833 Blue Swirl
}
708 2be37833 Blue Swirl
709 2be37833 Blue Swirl
static void fdctrl_external_reset_isa(DeviceState *d)
710 2be37833 Blue Swirl
{
711 5c02c033 Blue Swirl
    FDCtrlISABus *isa = container_of(d, FDCtrlISABus, busdev.qdev);
712 5c02c033 Blue Swirl
    FDCtrl *s = &isa->state;
713 3ccacc4a blueswir1
714 3ccacc4a blueswir1
    fdctrl_reset(s, 0);
715 3ccacc4a blueswir1
}
716 3ccacc4a blueswir1
717 2be17ebd blueswir1
static void fdctrl_handle_tc(void *opaque, int irq, int level)
718 2be17ebd blueswir1
{
719 5c02c033 Blue Swirl
    //FDCtrl *s = opaque;
720 2be17ebd blueswir1
721 2be17ebd blueswir1
    if (level) {
722 2be17ebd blueswir1
        // XXX
723 2be17ebd blueswir1
        FLOPPY_DPRINTF("TC pulsed\n");
724 2be17ebd blueswir1
    }
725 2be17ebd blueswir1
}
726 2be17ebd blueswir1
727 baca51fa bellard
/* XXX: may change if moved to bdrv */
728 5c02c033 Blue Swirl
int fdctrl_get_drive_type(FDCtrl *fdctrl, int drive_num)
729 caed8802 bellard
{
730 baca51fa bellard
    return fdctrl->drives[drive_num].drive;
731 8977f3c1 bellard
}
732 8977f3c1 bellard
733 8977f3c1 bellard
/* Change IRQ state */
734 5c02c033 Blue Swirl
static void fdctrl_reset_irq(FDCtrl *fdctrl)
735 8977f3c1 bellard
{
736 8c6a4d77 blueswir1
    if (!(fdctrl->sra & FD_SRA_INTPEND))
737 8c6a4d77 blueswir1
        return;
738 ed5fd2cc bellard
    FLOPPY_DPRINTF("Reset interrupt\n");
739 d537cf6c pbrook
    qemu_set_irq(fdctrl->irq, 0);
740 8c6a4d77 blueswir1
    fdctrl->sra &= ~FD_SRA_INTPEND;
741 8977f3c1 bellard
}
742 8977f3c1 bellard
743 5c02c033 Blue Swirl
static void fdctrl_raise_irq(FDCtrl *fdctrl, uint8_t status0)
744 8977f3c1 bellard
{
745 b9b3d225 blueswir1
    /* Sparc mutation */
746 b9b3d225 blueswir1
    if (fdctrl->sun4m && (fdctrl->msr & FD_MSR_CMDBUSY)) {
747 b9b3d225 blueswir1
        /* XXX: not sure */
748 b9b3d225 blueswir1
        fdctrl->msr &= ~FD_MSR_CMDBUSY;
749 b9b3d225 blueswir1
        fdctrl->msr |= FD_MSR_RQM | FD_MSR_DIO;
750 77370520 blueswir1
        fdctrl->status0 = status0;
751 4f431960 j_mayer
        return;
752 6f7e9aec bellard
    }
753 8c6a4d77 blueswir1
    if (!(fdctrl->sra & FD_SRA_INTPEND)) {
754 d537cf6c pbrook
        qemu_set_irq(fdctrl->irq, 1);
755 8c6a4d77 blueswir1
        fdctrl->sra |= FD_SRA_INTPEND;
756 8977f3c1 bellard
    }
757 f2d81b33 blueswir1
    fdctrl->reset_sensei = 0;
758 77370520 blueswir1
    fdctrl->status0 = status0;
759 77370520 blueswir1
    FLOPPY_DPRINTF("Set interrupt status to 0x%02x\n", fdctrl->status0);
760 8977f3c1 bellard
}
761 8977f3c1 bellard
762 4b19ec0c bellard
/* Reset controller */
763 5c02c033 Blue Swirl
static void fdctrl_reset(FDCtrl *fdctrl, int do_irq)
764 8977f3c1 bellard
{
765 8977f3c1 bellard
    int i;
766 8977f3c1 bellard
767 4b19ec0c bellard
    FLOPPY_DPRINTF("reset controller\n");
768 baca51fa bellard
    fdctrl_reset_irq(fdctrl);
769 4b19ec0c bellard
    /* Initialise controller */
770 8c6a4d77 blueswir1
    fdctrl->sra = 0;
771 8c6a4d77 blueswir1
    fdctrl->srb = 0xc0;
772 8c6a4d77 blueswir1
    if (!fdctrl->drives[1].bs)
773 8c6a4d77 blueswir1
        fdctrl->sra |= FD_SRA_nDRV2;
774 baca51fa bellard
    fdctrl->cur_drv = 0;
775 1c346df2 blueswir1
    fdctrl->dor = FD_DOR_nRESET;
776 368df94d blueswir1
    fdctrl->dor |= (fdctrl->dma_chann != -1) ? FD_DOR_DMAEN : 0;
777 b9b3d225 blueswir1
    fdctrl->msr = FD_MSR_RQM;
778 8977f3c1 bellard
    /* FIFO state */
779 baca51fa bellard
    fdctrl->data_pos = 0;
780 baca51fa bellard
    fdctrl->data_len = 0;
781 b9b3d225 blueswir1
    fdctrl->data_state = 0;
782 baca51fa bellard
    fdctrl->data_dir = FD_DIR_WRITE;
783 8977f3c1 bellard
    for (i = 0; i < MAX_FD; i++)
784 1c346df2 blueswir1
        fd_recalibrate(&fdctrl->drives[i]);
785 baca51fa bellard
    fdctrl_reset_fifo(fdctrl);
786 77370520 blueswir1
    if (do_irq) {
787 9fea808a blueswir1
        fdctrl_raise_irq(fdctrl, FD_SR0_RDYCHG);
788 f2d81b33 blueswir1
        fdctrl->reset_sensei = FD_RESET_SENSEI_COUNT;
789 77370520 blueswir1
    }
790 baca51fa bellard
}
791 baca51fa bellard
792 5c02c033 Blue Swirl
static inline FDrive *drv0(FDCtrl *fdctrl)
793 baca51fa bellard
{
794 46d3233b blueswir1
    return &fdctrl->drives[(fdctrl->tdr & FD_TDR_BOOTSEL) >> 2];
795 baca51fa bellard
}
796 baca51fa bellard
797 5c02c033 Blue Swirl
static inline FDrive *drv1(FDCtrl *fdctrl)
798 baca51fa bellard
{
799 46d3233b blueswir1
    if ((fdctrl->tdr & FD_TDR_BOOTSEL) < (1 << 2))
800 46d3233b blueswir1
        return &fdctrl->drives[1];
801 46d3233b blueswir1
    else
802 46d3233b blueswir1
        return &fdctrl->drives[0];
803 baca51fa bellard
}
804 baca51fa bellard
805 78ae820c blueswir1
#if MAX_FD == 4
806 5c02c033 Blue Swirl
static inline FDrive *drv2(FDCtrl *fdctrl)
807 78ae820c blueswir1
{
808 78ae820c blueswir1
    if ((fdctrl->tdr & FD_TDR_BOOTSEL) < (2 << 2))
809 78ae820c blueswir1
        return &fdctrl->drives[2];
810 78ae820c blueswir1
    else
811 78ae820c blueswir1
        return &fdctrl->drives[1];
812 78ae820c blueswir1
}
813 78ae820c blueswir1
814 5c02c033 Blue Swirl
static inline FDrive *drv3(FDCtrl *fdctrl)
815 78ae820c blueswir1
{
816 78ae820c blueswir1
    if ((fdctrl->tdr & FD_TDR_BOOTSEL) < (3 << 2))
817 78ae820c blueswir1
        return &fdctrl->drives[3];
818 78ae820c blueswir1
    else
819 78ae820c blueswir1
        return &fdctrl->drives[2];
820 78ae820c blueswir1
}
821 78ae820c blueswir1
#endif
822 78ae820c blueswir1
823 5c02c033 Blue Swirl
static FDrive *get_cur_drv(FDCtrl *fdctrl)
824 baca51fa bellard
{
825 78ae820c blueswir1
    switch (fdctrl->cur_drv) {
826 78ae820c blueswir1
        case 0: return drv0(fdctrl);
827 78ae820c blueswir1
        case 1: return drv1(fdctrl);
828 78ae820c blueswir1
#if MAX_FD == 4
829 78ae820c blueswir1
        case 2: return drv2(fdctrl);
830 78ae820c blueswir1
        case 3: return drv3(fdctrl);
831 78ae820c blueswir1
#endif
832 78ae820c blueswir1
        default: return NULL;
833 78ae820c blueswir1
    }
834 8977f3c1 bellard
}
835 8977f3c1 bellard
836 8c6a4d77 blueswir1
/* Status A register : 0x00 (read-only) */
837 5c02c033 Blue Swirl
static uint32_t fdctrl_read_statusA(FDCtrl *fdctrl)
838 8c6a4d77 blueswir1
{
839 8c6a4d77 blueswir1
    uint32_t retval = fdctrl->sra;
840 8c6a4d77 blueswir1
841 8c6a4d77 blueswir1
    FLOPPY_DPRINTF("status register A: 0x%02x\n", retval);
842 8c6a4d77 blueswir1
843 8c6a4d77 blueswir1
    return retval;
844 8c6a4d77 blueswir1
}
845 8c6a4d77 blueswir1
846 8977f3c1 bellard
/* Status B register : 0x01 (read-only) */
847 5c02c033 Blue Swirl
static uint32_t fdctrl_read_statusB(FDCtrl *fdctrl)
848 8977f3c1 bellard
{
849 8c6a4d77 blueswir1
    uint32_t retval = fdctrl->srb;
850 8c6a4d77 blueswir1
851 8c6a4d77 blueswir1
    FLOPPY_DPRINTF("status register B: 0x%02x\n", retval);
852 8c6a4d77 blueswir1
853 8c6a4d77 blueswir1
    return retval;
854 8977f3c1 bellard
}
855 8977f3c1 bellard
856 8977f3c1 bellard
/* Digital output register : 0x02 */
857 5c02c033 Blue Swirl
static uint32_t fdctrl_read_dor(FDCtrl *fdctrl)
858 8977f3c1 bellard
{
859 1c346df2 blueswir1
    uint32_t retval = fdctrl->dor;
860 8977f3c1 bellard
861 8977f3c1 bellard
    /* Selected drive */
862 baca51fa bellard
    retval |= fdctrl->cur_drv;
863 8977f3c1 bellard
    FLOPPY_DPRINTF("digital output register: 0x%02x\n", retval);
864 8977f3c1 bellard
865 8977f3c1 bellard
    return retval;
866 8977f3c1 bellard
}
867 8977f3c1 bellard
868 5c02c033 Blue Swirl
static void fdctrl_write_dor(FDCtrl *fdctrl, uint32_t value)
869 8977f3c1 bellard
{
870 8977f3c1 bellard
    FLOPPY_DPRINTF("digital output register set to 0x%02x\n", value);
871 8c6a4d77 blueswir1
872 8c6a4d77 blueswir1
    /* Motors */
873 8c6a4d77 blueswir1
    if (value & FD_DOR_MOTEN0)
874 8c6a4d77 blueswir1
        fdctrl->srb |= FD_SRB_MTR0;
875 8c6a4d77 blueswir1
    else
876 8c6a4d77 blueswir1
        fdctrl->srb &= ~FD_SRB_MTR0;
877 8c6a4d77 blueswir1
    if (value & FD_DOR_MOTEN1)
878 8c6a4d77 blueswir1
        fdctrl->srb |= FD_SRB_MTR1;
879 8c6a4d77 blueswir1
    else
880 8c6a4d77 blueswir1
        fdctrl->srb &= ~FD_SRB_MTR1;
881 8c6a4d77 blueswir1
882 8c6a4d77 blueswir1
    /* Drive */
883 8c6a4d77 blueswir1
    if (value & 1)
884 8c6a4d77 blueswir1
        fdctrl->srb |= FD_SRB_DR0;
885 8c6a4d77 blueswir1
    else
886 8c6a4d77 blueswir1
        fdctrl->srb &= ~FD_SRB_DR0;
887 8c6a4d77 blueswir1
888 8977f3c1 bellard
    /* Reset */
889 9fea808a blueswir1
    if (!(value & FD_DOR_nRESET)) {
890 1c346df2 blueswir1
        if (fdctrl->dor & FD_DOR_nRESET) {
891 4b19ec0c bellard
            FLOPPY_DPRINTF("controller enter RESET state\n");
892 8977f3c1 bellard
        }
893 8977f3c1 bellard
    } else {
894 1c346df2 blueswir1
        if (!(fdctrl->dor & FD_DOR_nRESET)) {
895 4b19ec0c bellard
            FLOPPY_DPRINTF("controller out of RESET state\n");
896 fb6cf1d0 bellard
            fdctrl_reset(fdctrl, 1);
897 b9b3d225 blueswir1
            fdctrl->dsr &= ~FD_DSR_PWRDOWN;
898 8977f3c1 bellard
        }
899 8977f3c1 bellard
    }
900 8977f3c1 bellard
    /* Selected drive */
901 9fea808a blueswir1
    fdctrl->cur_drv = value & FD_DOR_SELMASK;
902 368df94d blueswir1
903 368df94d blueswir1
    fdctrl->dor = value;
904 8977f3c1 bellard
}
905 8977f3c1 bellard
906 8977f3c1 bellard
/* Tape drive register : 0x03 */
907 5c02c033 Blue Swirl
static uint32_t fdctrl_read_tape(FDCtrl *fdctrl)
908 8977f3c1 bellard
{
909 46d3233b blueswir1
    uint32_t retval = fdctrl->tdr;
910 8977f3c1 bellard
911 8977f3c1 bellard
    FLOPPY_DPRINTF("tape drive register: 0x%02x\n", retval);
912 8977f3c1 bellard
913 8977f3c1 bellard
    return retval;
914 8977f3c1 bellard
}
915 8977f3c1 bellard
916 5c02c033 Blue Swirl
static void fdctrl_write_tape(FDCtrl *fdctrl, uint32_t value)
917 8977f3c1 bellard
{
918 8977f3c1 bellard
    /* Reset mode */
919 1c346df2 blueswir1
    if (!(fdctrl->dor & FD_DOR_nRESET)) {
920 4b19ec0c bellard
        FLOPPY_DPRINTF("Floppy controller in RESET state !\n");
921 8977f3c1 bellard
        return;
922 8977f3c1 bellard
    }
923 8977f3c1 bellard
    FLOPPY_DPRINTF("tape drive register set to 0x%02x\n", value);
924 8977f3c1 bellard
    /* Disk boot selection indicator */
925 46d3233b blueswir1
    fdctrl->tdr = value & FD_TDR_BOOTSEL;
926 8977f3c1 bellard
    /* Tape indicators: never allow */
927 8977f3c1 bellard
}
928 8977f3c1 bellard
929 8977f3c1 bellard
/* Main status register : 0x04 (read) */
930 5c02c033 Blue Swirl
static uint32_t fdctrl_read_main_status(FDCtrl *fdctrl)
931 8977f3c1 bellard
{
932 b9b3d225 blueswir1
    uint32_t retval = fdctrl->msr;
933 8977f3c1 bellard
934 b9b3d225 blueswir1
    fdctrl->dsr &= ~FD_DSR_PWRDOWN;
935 1c346df2 blueswir1
    fdctrl->dor |= FD_DOR_nRESET;
936 b9b3d225 blueswir1
937 82407d1a Artyom Tarasenko
    /* Sparc mutation */
938 82407d1a Artyom Tarasenko
    if (fdctrl->sun4m) {
939 82407d1a Artyom Tarasenko
        retval |= FD_MSR_DIO;
940 82407d1a Artyom Tarasenko
        fdctrl_reset_irq(fdctrl);
941 82407d1a Artyom Tarasenko
    };
942 82407d1a Artyom Tarasenko
943 8977f3c1 bellard
    FLOPPY_DPRINTF("main status register: 0x%02x\n", retval);
944 8977f3c1 bellard
945 8977f3c1 bellard
    return retval;
946 8977f3c1 bellard
}
947 8977f3c1 bellard
948 8977f3c1 bellard
/* Data select rate register : 0x04 (write) */
949 5c02c033 Blue Swirl
static void fdctrl_write_rate(FDCtrl *fdctrl, uint32_t value)
950 8977f3c1 bellard
{
951 8977f3c1 bellard
    /* Reset mode */
952 1c346df2 blueswir1
    if (!(fdctrl->dor & FD_DOR_nRESET)) {
953 4f431960 j_mayer
        FLOPPY_DPRINTF("Floppy controller in RESET state !\n");
954 4f431960 j_mayer
        return;
955 4f431960 j_mayer
    }
956 8977f3c1 bellard
    FLOPPY_DPRINTF("select rate register set to 0x%02x\n", value);
957 8977f3c1 bellard
    /* Reset: autoclear */
958 9fea808a blueswir1
    if (value & FD_DSR_SWRESET) {
959 1c346df2 blueswir1
        fdctrl->dor &= ~FD_DOR_nRESET;
960 baca51fa bellard
        fdctrl_reset(fdctrl, 1);
961 1c346df2 blueswir1
        fdctrl->dor |= FD_DOR_nRESET;
962 8977f3c1 bellard
    }
963 9fea808a blueswir1
    if (value & FD_DSR_PWRDOWN) {
964 baca51fa bellard
        fdctrl_reset(fdctrl, 1);
965 8977f3c1 bellard
    }
966 b9b3d225 blueswir1
    fdctrl->dsr = value;
967 8977f3c1 bellard
}
968 8977f3c1 bellard
969 5c02c033 Blue Swirl
static int fdctrl_media_changed(FDrive *drv)
970 ea185bbd bellard
{
971 ea185bbd bellard
    int ret;
972 4f431960 j_mayer
973 5fafdf24 ths
    if (!drv->bs)
974 ea185bbd bellard
        return 0;
975 ea185bbd bellard
    ret = bdrv_media_changed(drv->bs);
976 ea185bbd bellard
    if (ret) {
977 ea185bbd bellard
        fd_revalidate(drv);
978 ea185bbd bellard
    }
979 ea185bbd bellard
    return ret;
980 ea185bbd bellard
}
981 ea185bbd bellard
982 8977f3c1 bellard
/* Digital input register : 0x07 (read-only) */
983 5c02c033 Blue Swirl
static uint32_t fdctrl_read_dir(FDCtrl *fdctrl)
984 8977f3c1 bellard
{
985 8977f3c1 bellard
    uint32_t retval = 0;
986 8977f3c1 bellard
987 78ae820c blueswir1
    if (fdctrl_media_changed(drv0(fdctrl))
988 78ae820c blueswir1
     || fdctrl_media_changed(drv1(fdctrl))
989 78ae820c blueswir1
#if MAX_FD == 4
990 78ae820c blueswir1
     || fdctrl_media_changed(drv2(fdctrl))
991 78ae820c blueswir1
     || fdctrl_media_changed(drv3(fdctrl))
992 78ae820c blueswir1
#endif
993 78ae820c blueswir1
        )
994 9fea808a blueswir1
        retval |= FD_DIR_DSKCHG;
995 3c83eb4f Blue Swirl
    if (retval != 0) {
996 baca51fa bellard
        FLOPPY_DPRINTF("Floppy digital input register: 0x%02x\n", retval);
997 3c83eb4f Blue Swirl
    }
998 8977f3c1 bellard
999 8977f3c1 bellard
    return retval;
1000 8977f3c1 bellard
}
1001 8977f3c1 bellard
1002 8977f3c1 bellard
/* FIFO state control */
1003 5c02c033 Blue Swirl
static void fdctrl_reset_fifo(FDCtrl *fdctrl)
1004 8977f3c1 bellard
{
1005 baca51fa bellard
    fdctrl->data_dir = FD_DIR_WRITE;
1006 baca51fa bellard
    fdctrl->data_pos = 0;
1007 b9b3d225 blueswir1
    fdctrl->msr &= ~(FD_MSR_CMDBUSY | FD_MSR_DIO);
1008 8977f3c1 bellard
}
1009 8977f3c1 bellard
1010 8977f3c1 bellard
/* Set FIFO status for the host to read */
1011 5c02c033 Blue Swirl
static void fdctrl_set_fifo(FDCtrl *fdctrl, int fifo_len, int do_irq)
1012 8977f3c1 bellard
{
1013 baca51fa bellard
    fdctrl->data_dir = FD_DIR_READ;
1014 baca51fa bellard
    fdctrl->data_len = fifo_len;
1015 baca51fa bellard
    fdctrl->data_pos = 0;
1016 b9b3d225 blueswir1
    fdctrl->msr |= FD_MSR_CMDBUSY | FD_MSR_RQM | FD_MSR_DIO;
1017 8977f3c1 bellard
    if (do_irq)
1018 baca51fa bellard
        fdctrl_raise_irq(fdctrl, 0x00);
1019 8977f3c1 bellard
}
1020 8977f3c1 bellard
1021 8977f3c1 bellard
/* Set an error: unimplemented/unknown command */
1022 5c02c033 Blue Swirl
static void fdctrl_unimplemented(FDCtrl *fdctrl, int direction)
1023 8977f3c1 bellard
{
1024 77370520 blueswir1
    FLOPPY_ERROR("unimplemented command 0x%02x\n", fdctrl->fifo[0]);
1025 9fea808a blueswir1
    fdctrl->fifo[0] = FD_SR0_INVCMD;
1026 baca51fa bellard
    fdctrl_set_fifo(fdctrl, 1, 0);
1027 8977f3c1 bellard
}
1028 8977f3c1 bellard
1029 746d6de7 blueswir1
/* Seek to next sector */
1030 5c02c033 Blue Swirl
static int fdctrl_seek_to_next_sect(FDCtrl *fdctrl, FDrive *cur_drv)
1031 746d6de7 blueswir1
{
1032 746d6de7 blueswir1
    FLOPPY_DPRINTF("seek to next sector (%d %02x %02x => %d)\n",
1033 746d6de7 blueswir1
                   cur_drv->head, cur_drv->track, cur_drv->sect,
1034 746d6de7 blueswir1
                   fd_sector(cur_drv));
1035 746d6de7 blueswir1
    /* XXX: cur_drv->sect >= cur_drv->last_sect should be an
1036 746d6de7 blueswir1
       error in fact */
1037 746d6de7 blueswir1
    if (cur_drv->sect >= cur_drv->last_sect ||
1038 746d6de7 blueswir1
        cur_drv->sect == fdctrl->eot) {
1039 746d6de7 blueswir1
        cur_drv->sect = 1;
1040 746d6de7 blueswir1
        if (FD_MULTI_TRACK(fdctrl->data_state)) {
1041 746d6de7 blueswir1
            if (cur_drv->head == 0 &&
1042 746d6de7 blueswir1
                (cur_drv->flags & FDISK_DBL_SIDES) != 0) {
1043 746d6de7 blueswir1
                cur_drv->head = 1;
1044 746d6de7 blueswir1
            } else {
1045 746d6de7 blueswir1
                cur_drv->head = 0;
1046 746d6de7 blueswir1
                cur_drv->track++;
1047 746d6de7 blueswir1
                if ((cur_drv->flags & FDISK_DBL_SIDES) == 0)
1048 746d6de7 blueswir1
                    return 0;
1049 746d6de7 blueswir1
            }
1050 746d6de7 blueswir1
        } else {
1051 746d6de7 blueswir1
            cur_drv->track++;
1052 746d6de7 blueswir1
            return 0;
1053 746d6de7 blueswir1
        }
1054 746d6de7 blueswir1
        FLOPPY_DPRINTF("seek to next track (%d %02x %02x => %d)\n",
1055 746d6de7 blueswir1
                       cur_drv->head, cur_drv->track,
1056 746d6de7 blueswir1
                       cur_drv->sect, fd_sector(cur_drv));
1057 746d6de7 blueswir1
    } else {
1058 746d6de7 blueswir1
        cur_drv->sect++;
1059 746d6de7 blueswir1
    }
1060 746d6de7 blueswir1
    return 1;
1061 746d6de7 blueswir1
}
1062 746d6de7 blueswir1
1063 8977f3c1 bellard
/* Callback for transfer end (stop or abort) */
1064 5c02c033 Blue Swirl
static void fdctrl_stop_transfer(FDCtrl *fdctrl, uint8_t status0,
1065 5c02c033 Blue Swirl
                                 uint8_t status1, uint8_t status2)
1066 8977f3c1 bellard
{
1067 5c02c033 Blue Swirl
    FDrive *cur_drv;
1068 8977f3c1 bellard
1069 baca51fa bellard
    cur_drv = get_cur_drv(fdctrl);
1070 8977f3c1 bellard
    FLOPPY_DPRINTF("transfer status: %02x %02x %02x (%02x)\n",
1071 8977f3c1 bellard
                   status0, status1, status2,
1072 cefec4f5 blueswir1
                   status0 | (cur_drv->head << 2) | GET_CUR_DRV(fdctrl));
1073 cefec4f5 blueswir1
    fdctrl->fifo[0] = status0 | (cur_drv->head << 2) | GET_CUR_DRV(fdctrl);
1074 baca51fa bellard
    fdctrl->fifo[1] = status1;
1075 baca51fa bellard
    fdctrl->fifo[2] = status2;
1076 baca51fa bellard
    fdctrl->fifo[3] = cur_drv->track;
1077 baca51fa bellard
    fdctrl->fifo[4] = cur_drv->head;
1078 baca51fa bellard
    fdctrl->fifo[5] = cur_drv->sect;
1079 baca51fa bellard
    fdctrl->fifo[6] = FD_SECTOR_SC;
1080 baca51fa bellard
    fdctrl->data_dir = FD_DIR_READ;
1081 368df94d blueswir1
    if (!(fdctrl->msr & FD_MSR_NONDMA)) {
1082 baca51fa bellard
        DMA_release_DREQ(fdctrl->dma_chann);
1083 ed5fd2cc bellard
    }
1084 b9b3d225 blueswir1
    fdctrl->msr |= FD_MSR_RQM | FD_MSR_DIO;
1085 368df94d blueswir1
    fdctrl->msr &= ~FD_MSR_NONDMA;
1086 baca51fa bellard
    fdctrl_set_fifo(fdctrl, 7, 1);
1087 8977f3c1 bellard
}
1088 8977f3c1 bellard
1089 8977f3c1 bellard
/* Prepare a data transfer (either DMA or FIFO) */
1090 5c02c033 Blue Swirl
static void fdctrl_start_transfer(FDCtrl *fdctrl, int direction)
1091 8977f3c1 bellard
{
1092 5c02c033 Blue Swirl
    FDrive *cur_drv;
1093 8977f3c1 bellard
    uint8_t kh, kt, ks;
1094 77370520 blueswir1
    int did_seek = 0;
1095 8977f3c1 bellard
1096 cefec4f5 blueswir1
    SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
1097 baca51fa bellard
    cur_drv = get_cur_drv(fdctrl);
1098 baca51fa bellard
    kt = fdctrl->fifo[2];
1099 baca51fa bellard
    kh = fdctrl->fifo[3];
1100 baca51fa bellard
    ks = fdctrl->fifo[4];
1101 4b19ec0c bellard
    FLOPPY_DPRINTF("Start transfer at %d %d %02x %02x (%d)\n",
1102 cefec4f5 blueswir1
                   GET_CUR_DRV(fdctrl), kh, kt, ks,
1103 7859cb98 Blue Swirl
                   fd_sector_calc(kh, kt, ks, cur_drv->last_sect));
1104 77370520 blueswir1
    switch (fd_seek(cur_drv, kh, kt, ks, fdctrl->config & FD_CONFIG_EIS)) {
1105 8977f3c1 bellard
    case 2:
1106 8977f3c1 bellard
        /* sect too big */
1107 9fea808a blueswir1
        fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00);
1108 baca51fa bellard
        fdctrl->fifo[3] = kt;
1109 baca51fa bellard
        fdctrl->fifo[4] = kh;
1110 baca51fa bellard
        fdctrl->fifo[5] = ks;
1111 8977f3c1 bellard
        return;
1112 8977f3c1 bellard
    case 3:
1113 8977f3c1 bellard
        /* track too big */
1114 77370520 blueswir1
        fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, FD_SR1_EC, 0x00);
1115 baca51fa bellard
        fdctrl->fifo[3] = kt;
1116 baca51fa bellard
        fdctrl->fifo[4] = kh;
1117 baca51fa bellard
        fdctrl->fifo[5] = ks;
1118 8977f3c1 bellard
        return;
1119 8977f3c1 bellard
    case 4:
1120 8977f3c1 bellard
        /* No seek enabled */
1121 9fea808a blueswir1
        fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00);
1122 baca51fa bellard
        fdctrl->fifo[3] = kt;
1123 baca51fa bellard
        fdctrl->fifo[4] = kh;
1124 baca51fa bellard
        fdctrl->fifo[5] = ks;
1125 8977f3c1 bellard
        return;
1126 8977f3c1 bellard
    case 1:
1127 8977f3c1 bellard
        did_seek = 1;
1128 8977f3c1 bellard
        break;
1129 8977f3c1 bellard
    default:
1130 8977f3c1 bellard
        break;
1131 8977f3c1 bellard
    }
1132 b9b3d225 blueswir1
1133 8977f3c1 bellard
    /* Set the FIFO state */
1134 baca51fa bellard
    fdctrl->data_dir = direction;
1135 baca51fa bellard
    fdctrl->data_pos = 0;
1136 b9b3d225 blueswir1
    fdctrl->msr |= FD_MSR_CMDBUSY;
1137 baca51fa bellard
    if (fdctrl->fifo[0] & 0x80)
1138 baca51fa bellard
        fdctrl->data_state |= FD_STATE_MULTI;
1139 baca51fa bellard
    else
1140 baca51fa bellard
        fdctrl->data_state &= ~FD_STATE_MULTI;
1141 8977f3c1 bellard
    if (did_seek)
1142 baca51fa bellard
        fdctrl->data_state |= FD_STATE_SEEK;
1143 baca51fa bellard
    else
1144 baca51fa bellard
        fdctrl->data_state &= ~FD_STATE_SEEK;
1145 baca51fa bellard
    if (fdctrl->fifo[5] == 00) {
1146 baca51fa bellard
        fdctrl->data_len = fdctrl->fifo[8];
1147 baca51fa bellard
    } else {
1148 4f431960 j_mayer
        int tmp;
1149 3bcb80f1 ths
        fdctrl->data_len = 128 << (fdctrl->fifo[5] > 7 ? 7 : fdctrl->fifo[5]);
1150 771effeb blueswir1
        tmp = (fdctrl->fifo[6] - ks + 1);
1151 baca51fa bellard
        if (fdctrl->fifo[0] & 0x80)
1152 771effeb blueswir1
            tmp += fdctrl->fifo[6];
1153 4f431960 j_mayer
        fdctrl->data_len *= tmp;
1154 baca51fa bellard
    }
1155 890fa6be bellard
    fdctrl->eot = fdctrl->fifo[6];
1156 368df94d blueswir1
    if (fdctrl->dor & FD_DOR_DMAEN) {
1157 8977f3c1 bellard
        int dma_mode;
1158 8977f3c1 bellard
        /* DMA transfer are enabled. Check if DMA channel is well programmed */
1159 baca51fa bellard
        dma_mode = DMA_get_channel_mode(fdctrl->dma_chann);
1160 8977f3c1 bellard
        dma_mode = (dma_mode >> 2) & 3;
1161 baca51fa bellard
        FLOPPY_DPRINTF("dma_mode=%d direction=%d (%d - %d)\n",
1162 4f431960 j_mayer
                       dma_mode, direction,
1163 baca51fa bellard
                       (128 << fdctrl->fifo[5]) *
1164 4f431960 j_mayer
                       (cur_drv->last_sect - ks + 1), fdctrl->data_len);
1165 8977f3c1 bellard
        if (((direction == FD_DIR_SCANE || direction == FD_DIR_SCANL ||
1166 8977f3c1 bellard
              direction == FD_DIR_SCANH) && dma_mode == 0) ||
1167 8977f3c1 bellard
            (direction == FD_DIR_WRITE && dma_mode == 2) ||
1168 8977f3c1 bellard
            (direction == FD_DIR_READ && dma_mode == 1)) {
1169 8977f3c1 bellard
            /* No access is allowed until DMA transfer has completed */
1170 b9b3d225 blueswir1
            fdctrl->msr &= ~FD_MSR_RQM;
1171 4b19ec0c bellard
            /* Now, we just have to wait for the DMA controller to
1172 8977f3c1 bellard
             * recall us...
1173 8977f3c1 bellard
             */
1174 baca51fa bellard
            DMA_hold_DREQ(fdctrl->dma_chann);
1175 baca51fa bellard
            DMA_schedule(fdctrl->dma_chann);
1176 8977f3c1 bellard
            return;
1177 baca51fa bellard
        } else {
1178 4f431960 j_mayer
            FLOPPY_ERROR("dma_mode=%d direction=%d\n", dma_mode, direction);
1179 8977f3c1 bellard
        }
1180 8977f3c1 bellard
    }
1181 8977f3c1 bellard
    FLOPPY_DPRINTF("start non-DMA transfer\n");
1182 368df94d blueswir1
    fdctrl->msr |= FD_MSR_NONDMA;
1183 b9b3d225 blueswir1
    if (direction != FD_DIR_WRITE)
1184 b9b3d225 blueswir1
        fdctrl->msr |= FD_MSR_DIO;
1185 8977f3c1 bellard
    /* IO based transfer: calculate len */
1186 baca51fa bellard
    fdctrl_raise_irq(fdctrl, 0x00);
1187 8977f3c1 bellard
1188 8977f3c1 bellard
    return;
1189 8977f3c1 bellard
}
1190 8977f3c1 bellard
1191 8977f3c1 bellard
/* Prepare a transfer of deleted data */
1192 5c02c033 Blue Swirl
static void fdctrl_start_transfer_del(FDCtrl *fdctrl, int direction)
1193 8977f3c1 bellard
{
1194 77370520 blueswir1
    FLOPPY_ERROR("fdctrl_start_transfer_del() unimplemented\n");
1195 77370520 blueswir1
1196 8977f3c1 bellard
    /* We don't handle deleted data,
1197 8977f3c1 bellard
     * so we don't return *ANYTHING*
1198 8977f3c1 bellard
     */
1199 9fea808a blueswir1
    fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM | FD_SR0_SEEK, 0x00, 0x00);
1200 8977f3c1 bellard
}
1201 8977f3c1 bellard
1202 8977f3c1 bellard
/* handlers for DMA transfers */
1203 85571bc7 bellard
static int fdctrl_transfer_handler (void *opaque, int nchan,
1204 85571bc7 bellard
                                    int dma_pos, int dma_len)
1205 8977f3c1 bellard
{
1206 5c02c033 Blue Swirl
    FDCtrl *fdctrl;
1207 5c02c033 Blue Swirl
    FDrive *cur_drv;
1208 baca51fa bellard
    int len, start_pos, rel_pos;
1209 8977f3c1 bellard
    uint8_t status0 = 0x00, status1 = 0x00, status2 = 0x00;
1210 8977f3c1 bellard
1211 baca51fa bellard
    fdctrl = opaque;
1212 b9b3d225 blueswir1
    if (fdctrl->msr & FD_MSR_RQM) {
1213 8977f3c1 bellard
        FLOPPY_DPRINTF("Not in DMA transfer mode !\n");
1214 8977f3c1 bellard
        return 0;
1215 8977f3c1 bellard
    }
1216 baca51fa bellard
    cur_drv = get_cur_drv(fdctrl);
1217 baca51fa bellard
    if (fdctrl->data_dir == FD_DIR_SCANE || fdctrl->data_dir == FD_DIR_SCANL ||
1218 baca51fa bellard
        fdctrl->data_dir == FD_DIR_SCANH)
1219 77370520 blueswir1
        status2 = FD_SR2_SNS;
1220 85571bc7 bellard
    if (dma_len > fdctrl->data_len)
1221 85571bc7 bellard
        dma_len = fdctrl->data_len;
1222 890fa6be bellard
    if (cur_drv->bs == NULL) {
1223 4f431960 j_mayer
        if (fdctrl->data_dir == FD_DIR_WRITE)
1224 9fea808a blueswir1
            fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM | FD_SR0_SEEK, 0x00, 0x00);
1225 4f431960 j_mayer
        else
1226 9fea808a blueswir1
            fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00);
1227 4f431960 j_mayer
        len = 0;
1228 890fa6be bellard
        goto transfer_error;
1229 890fa6be bellard
    }
1230 baca51fa bellard
    rel_pos = fdctrl->data_pos % FD_SECTOR_LEN;
1231 85571bc7 bellard
    for (start_pos = fdctrl->data_pos; fdctrl->data_pos < dma_len;) {
1232 85571bc7 bellard
        len = dma_len - fdctrl->data_pos;
1233 baca51fa bellard
        if (len + rel_pos > FD_SECTOR_LEN)
1234 baca51fa bellard
            len = FD_SECTOR_LEN - rel_pos;
1235 6f7e9aec bellard
        FLOPPY_DPRINTF("copy %d bytes (%d %d %d) %d pos %d %02x "
1236 6f7e9aec bellard
                       "(%d-0x%08x 0x%08x)\n", len, dma_len, fdctrl->data_pos,
1237 cefec4f5 blueswir1
                       fdctrl->data_len, GET_CUR_DRV(fdctrl), cur_drv->head,
1238 baca51fa bellard
                       cur_drv->track, cur_drv->sect, fd_sector(cur_drv),
1239 9fea808a blueswir1
                       fd_sector(cur_drv) * FD_SECTOR_LEN);
1240 baca51fa bellard
        if (fdctrl->data_dir != FD_DIR_WRITE ||
1241 4f431960 j_mayer
            len < FD_SECTOR_LEN || rel_pos != 0) {
1242 baca51fa bellard
            /* READ & SCAN commands and realign to a sector for WRITE */
1243 baca51fa bellard
            if (bdrv_read(cur_drv->bs, fd_sector(cur_drv),
1244 4f431960 j_mayer
                          fdctrl->fifo, 1) < 0) {
1245 8977f3c1 bellard
                FLOPPY_DPRINTF("Floppy: error getting sector %d\n",
1246 8977f3c1 bellard
                               fd_sector(cur_drv));
1247 8977f3c1 bellard
                /* Sure, image size is too small... */
1248 baca51fa bellard
                memset(fdctrl->fifo, 0, FD_SECTOR_LEN);
1249 8977f3c1 bellard
            }
1250 890fa6be bellard
        }
1251 4f431960 j_mayer
        switch (fdctrl->data_dir) {
1252 4f431960 j_mayer
        case FD_DIR_READ:
1253 4f431960 j_mayer
            /* READ commands */
1254 85571bc7 bellard
            DMA_write_memory (nchan, fdctrl->fifo + rel_pos,
1255 85571bc7 bellard
                              fdctrl->data_pos, len);
1256 4f431960 j_mayer
            break;
1257 4f431960 j_mayer
        case FD_DIR_WRITE:
1258 baca51fa bellard
            /* WRITE commands */
1259 85571bc7 bellard
            DMA_read_memory (nchan, fdctrl->fifo + rel_pos,
1260 85571bc7 bellard
                             fdctrl->data_pos, len);
1261 baca51fa bellard
            if (bdrv_write(cur_drv->bs, fd_sector(cur_drv),
1262 4f431960 j_mayer
                           fdctrl->fifo, 1) < 0) {
1263 77370520 blueswir1
                FLOPPY_ERROR("writing sector %d\n", fd_sector(cur_drv));
1264 9fea808a blueswir1
                fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM | FD_SR0_SEEK, 0x00, 0x00);
1265 baca51fa bellard
                goto transfer_error;
1266 890fa6be bellard
            }
1267 4f431960 j_mayer
            break;
1268 4f431960 j_mayer
        default:
1269 4f431960 j_mayer
            /* SCAN commands */
1270 baca51fa bellard
            {
1271 4f431960 j_mayer
                uint8_t tmpbuf[FD_SECTOR_LEN];
1272 baca51fa bellard
                int ret;
1273 85571bc7 bellard
                DMA_read_memory (nchan, tmpbuf, fdctrl->data_pos, len);
1274 baca51fa bellard
                ret = memcmp(tmpbuf, fdctrl->fifo + rel_pos, len);
1275 8977f3c1 bellard
                if (ret == 0) {
1276 77370520 blueswir1
                    status2 = FD_SR2_SEH;
1277 8977f3c1 bellard
                    goto end_transfer;
1278 8977f3c1 bellard
                }
1279 baca51fa bellard
                if ((ret < 0 && fdctrl->data_dir == FD_DIR_SCANL) ||
1280 baca51fa bellard
                    (ret > 0 && fdctrl->data_dir == FD_DIR_SCANH)) {
1281 8977f3c1 bellard
                    status2 = 0x00;
1282 8977f3c1 bellard
                    goto end_transfer;
1283 8977f3c1 bellard
                }
1284 8977f3c1 bellard
            }
1285 4f431960 j_mayer
            break;
1286 8977f3c1 bellard
        }
1287 4f431960 j_mayer
        fdctrl->data_pos += len;
1288 4f431960 j_mayer
        rel_pos = fdctrl->data_pos % FD_SECTOR_LEN;
1289 baca51fa bellard
        if (rel_pos == 0) {
1290 8977f3c1 bellard
            /* Seek to next sector */
1291 746d6de7 blueswir1
            if (!fdctrl_seek_to_next_sect(fdctrl, cur_drv))
1292 746d6de7 blueswir1
                break;
1293 8977f3c1 bellard
        }
1294 8977f3c1 bellard
    }
1295 4f431960 j_mayer
 end_transfer:
1296 baca51fa bellard
    len = fdctrl->data_pos - start_pos;
1297 baca51fa bellard
    FLOPPY_DPRINTF("end transfer %d %d %d\n",
1298 4f431960 j_mayer
                   fdctrl->data_pos, len, fdctrl->data_len);
1299 baca51fa bellard
    if (fdctrl->data_dir == FD_DIR_SCANE ||
1300 baca51fa bellard
        fdctrl->data_dir == FD_DIR_SCANL ||
1301 baca51fa bellard
        fdctrl->data_dir == FD_DIR_SCANH)
1302 77370520 blueswir1
        status2 = FD_SR2_SEH;
1303 baca51fa bellard
    if (FD_DID_SEEK(fdctrl->data_state))
1304 9fea808a blueswir1
        status0 |= FD_SR0_SEEK;
1305 baca51fa bellard
    fdctrl->data_len -= len;
1306 890fa6be bellard
    fdctrl_stop_transfer(fdctrl, status0, status1, status2);
1307 4f431960 j_mayer
 transfer_error:
1308 8977f3c1 bellard
1309 baca51fa bellard
    return len;
1310 8977f3c1 bellard
}
1311 8977f3c1 bellard
1312 8977f3c1 bellard
/* Data register : 0x05 */
1313 5c02c033 Blue Swirl
static uint32_t fdctrl_read_data(FDCtrl *fdctrl)
1314 8977f3c1 bellard
{
1315 5c02c033 Blue Swirl
    FDrive *cur_drv;
1316 8977f3c1 bellard
    uint32_t retval = 0;
1317 746d6de7 blueswir1
    int pos;
1318 8977f3c1 bellard
1319 baca51fa bellard
    cur_drv = get_cur_drv(fdctrl);
1320 b9b3d225 blueswir1
    fdctrl->dsr &= ~FD_DSR_PWRDOWN;
1321 b9b3d225 blueswir1
    if (!(fdctrl->msr & FD_MSR_RQM) || !(fdctrl->msr & FD_MSR_DIO)) {
1322 b9b3d225 blueswir1
        FLOPPY_ERROR("controller not ready for reading\n");
1323 8977f3c1 bellard
        return 0;
1324 8977f3c1 bellard
    }
1325 baca51fa bellard
    pos = fdctrl->data_pos;
1326 368df94d blueswir1
    if (fdctrl->msr & FD_MSR_NONDMA) {
1327 8977f3c1 bellard
        pos %= FD_SECTOR_LEN;
1328 8977f3c1 bellard
        if (pos == 0) {
1329 746d6de7 blueswir1
            if (fdctrl->data_pos != 0)
1330 746d6de7 blueswir1
                if (!fdctrl_seek_to_next_sect(fdctrl, cur_drv)) {
1331 746d6de7 blueswir1
                    FLOPPY_DPRINTF("error seeking to next sector %d\n",
1332 746d6de7 blueswir1
                                   fd_sector(cur_drv));
1333 746d6de7 blueswir1
                    return 0;
1334 746d6de7 blueswir1
                }
1335 77370520 blueswir1
            if (bdrv_read(cur_drv->bs, fd_sector(cur_drv), fdctrl->fifo, 1) < 0) {
1336 77370520 blueswir1
                FLOPPY_DPRINTF("error getting sector %d\n",
1337 77370520 blueswir1
                               fd_sector(cur_drv));
1338 77370520 blueswir1
                /* Sure, image size is too small... */
1339 77370520 blueswir1
                memset(fdctrl->fifo, 0, FD_SECTOR_LEN);
1340 77370520 blueswir1
            }
1341 8977f3c1 bellard
        }
1342 8977f3c1 bellard
    }
1343 baca51fa bellard
    retval = fdctrl->fifo[pos];
1344 baca51fa bellard
    if (++fdctrl->data_pos == fdctrl->data_len) {
1345 baca51fa bellard
        fdctrl->data_pos = 0;
1346 890fa6be bellard
        /* Switch from transfer mode to status mode
1347 8977f3c1 bellard
         * then from status mode to command mode
1348 8977f3c1 bellard
         */
1349 368df94d blueswir1
        if (fdctrl->msr & FD_MSR_NONDMA) {
1350 9fea808a blueswir1
            fdctrl_stop_transfer(fdctrl, FD_SR0_SEEK, 0x00, 0x00);
1351 ed5fd2cc bellard
        } else {
1352 baca51fa bellard
            fdctrl_reset_fifo(fdctrl);
1353 ed5fd2cc bellard
            fdctrl_reset_irq(fdctrl);
1354 ed5fd2cc bellard
        }
1355 8977f3c1 bellard
    }
1356 8977f3c1 bellard
    FLOPPY_DPRINTF("data register: 0x%02x\n", retval);
1357 8977f3c1 bellard
1358 8977f3c1 bellard
    return retval;
1359 8977f3c1 bellard
}
1360 8977f3c1 bellard
1361 5c02c033 Blue Swirl
static void fdctrl_format_sector(FDCtrl *fdctrl)
1362 8977f3c1 bellard
{
1363 5c02c033 Blue Swirl
    FDrive *cur_drv;
1364 baca51fa bellard
    uint8_t kh, kt, ks;
1365 8977f3c1 bellard
1366 cefec4f5 blueswir1
    SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
1367 baca51fa bellard
    cur_drv = get_cur_drv(fdctrl);
1368 baca51fa bellard
    kt = fdctrl->fifo[6];
1369 baca51fa bellard
    kh = fdctrl->fifo[7];
1370 baca51fa bellard
    ks = fdctrl->fifo[8];
1371 baca51fa bellard
    FLOPPY_DPRINTF("format sector at %d %d %02x %02x (%d)\n",
1372 cefec4f5 blueswir1
                   GET_CUR_DRV(fdctrl), kh, kt, ks,
1373 7859cb98 Blue Swirl
                   fd_sector_calc(kh, kt, ks, cur_drv->last_sect));
1374 9fea808a blueswir1
    switch (fd_seek(cur_drv, kh, kt, ks, fdctrl->config & FD_CONFIG_EIS)) {
1375 baca51fa bellard
    case 2:
1376 baca51fa bellard
        /* sect too big */
1377 9fea808a blueswir1
        fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00);
1378 baca51fa bellard
        fdctrl->fifo[3] = kt;
1379 baca51fa bellard
        fdctrl->fifo[4] = kh;
1380 baca51fa bellard
        fdctrl->fifo[5] = ks;
1381 baca51fa bellard
        return;
1382 baca51fa bellard
    case 3:
1383 baca51fa bellard
        /* track too big */
1384 77370520 blueswir1
        fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, FD_SR1_EC, 0x00);
1385 baca51fa bellard
        fdctrl->fifo[3] = kt;
1386 baca51fa bellard
        fdctrl->fifo[4] = kh;
1387 baca51fa bellard
        fdctrl->fifo[5] = ks;
1388 baca51fa bellard
        return;
1389 baca51fa bellard
    case 4:
1390 baca51fa bellard
        /* No seek enabled */
1391 9fea808a blueswir1
        fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00);
1392 baca51fa bellard
        fdctrl->fifo[3] = kt;
1393 baca51fa bellard
        fdctrl->fifo[4] = kh;
1394 baca51fa bellard
        fdctrl->fifo[5] = ks;
1395 baca51fa bellard
        return;
1396 baca51fa bellard
    case 1:
1397 baca51fa bellard
        fdctrl->data_state |= FD_STATE_SEEK;
1398 baca51fa bellard
        break;
1399 baca51fa bellard
    default:
1400 baca51fa bellard
        break;
1401 baca51fa bellard
    }
1402 baca51fa bellard
    memset(fdctrl->fifo, 0, FD_SECTOR_LEN);
1403 baca51fa bellard
    if (cur_drv->bs == NULL ||
1404 baca51fa bellard
        bdrv_write(cur_drv->bs, fd_sector(cur_drv), fdctrl->fifo, 1) < 0) {
1405 37a4c539 ths
        FLOPPY_ERROR("formatting sector %d\n", fd_sector(cur_drv));
1406 9fea808a blueswir1
        fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM | FD_SR0_SEEK, 0x00, 0x00);
1407 baca51fa bellard
    } else {
1408 4f431960 j_mayer
        if (cur_drv->sect == cur_drv->last_sect) {
1409 4f431960 j_mayer
            fdctrl->data_state &= ~FD_STATE_FORMAT;
1410 4f431960 j_mayer
            /* Last sector done */
1411 4f431960 j_mayer
            if (FD_DID_SEEK(fdctrl->data_state))
1412 9fea808a blueswir1
                fdctrl_stop_transfer(fdctrl, FD_SR0_SEEK, 0x00, 0x00);
1413 4f431960 j_mayer
            else
1414 4f431960 j_mayer
                fdctrl_stop_transfer(fdctrl, 0x00, 0x00, 0x00);
1415 4f431960 j_mayer
        } else {
1416 4f431960 j_mayer
            /* More to do */
1417 4f431960 j_mayer
            fdctrl->data_pos = 0;
1418 4f431960 j_mayer
            fdctrl->data_len = 4;
1419 4f431960 j_mayer
        }
1420 baca51fa bellard
    }
1421 baca51fa bellard
}
1422 baca51fa bellard
1423 5c02c033 Blue Swirl
static void fdctrl_handle_lock(FDCtrl *fdctrl, int direction)
1424 65cef780 blueswir1
{
1425 65cef780 blueswir1
    fdctrl->lock = (fdctrl->fifo[0] & 0x80) ? 1 : 0;
1426 65cef780 blueswir1
    fdctrl->fifo[0] = fdctrl->lock << 4;
1427 65cef780 blueswir1
    fdctrl_set_fifo(fdctrl, 1, fdctrl->lock);
1428 65cef780 blueswir1
}
1429 65cef780 blueswir1
1430 5c02c033 Blue Swirl
static void fdctrl_handle_dumpreg(FDCtrl *fdctrl, int direction)
1431 65cef780 blueswir1
{
1432 5c02c033 Blue Swirl
    FDrive *cur_drv = get_cur_drv(fdctrl);
1433 65cef780 blueswir1
1434 65cef780 blueswir1
    /* Drives position */
1435 65cef780 blueswir1
    fdctrl->fifo[0] = drv0(fdctrl)->track;
1436 65cef780 blueswir1
    fdctrl->fifo[1] = drv1(fdctrl)->track;
1437 78ae820c blueswir1
#if MAX_FD == 4
1438 78ae820c blueswir1
    fdctrl->fifo[2] = drv2(fdctrl)->track;
1439 78ae820c blueswir1
    fdctrl->fifo[3] = drv3(fdctrl)->track;
1440 78ae820c blueswir1
#else
1441 65cef780 blueswir1
    fdctrl->fifo[2] = 0;
1442 65cef780 blueswir1
    fdctrl->fifo[3] = 0;
1443 78ae820c blueswir1
#endif
1444 65cef780 blueswir1
    /* timers */
1445 65cef780 blueswir1
    fdctrl->fifo[4] = fdctrl->timer0;
1446 368df94d blueswir1
    fdctrl->fifo[5] = (fdctrl->timer1 << 1) | (fdctrl->dor & FD_DOR_DMAEN ? 1 : 0);
1447 65cef780 blueswir1
    fdctrl->fifo[6] = cur_drv->last_sect;
1448 65cef780 blueswir1
    fdctrl->fifo[7] = (fdctrl->lock << 7) |
1449 65cef780 blueswir1
        (cur_drv->perpendicular << 2);
1450 65cef780 blueswir1
    fdctrl->fifo[8] = fdctrl->config;
1451 65cef780 blueswir1
    fdctrl->fifo[9] = fdctrl->precomp_trk;
1452 65cef780 blueswir1
    fdctrl_set_fifo(fdctrl, 10, 0);
1453 65cef780 blueswir1
}
1454 65cef780 blueswir1
1455 5c02c033 Blue Swirl
static void fdctrl_handle_version(FDCtrl *fdctrl, int direction)
1456 65cef780 blueswir1
{
1457 65cef780 blueswir1
    /* Controller's version */
1458 65cef780 blueswir1
    fdctrl->fifo[0] = fdctrl->version;
1459 65cef780 blueswir1
    fdctrl_set_fifo(fdctrl, 1, 1);
1460 65cef780 blueswir1
}
1461 65cef780 blueswir1
1462 5c02c033 Blue Swirl
static void fdctrl_handle_partid(FDCtrl *fdctrl, int direction)
1463 65cef780 blueswir1
{
1464 65cef780 blueswir1
    fdctrl->fifo[0] = 0x41; /* Stepping 1 */
1465 65cef780 blueswir1
    fdctrl_set_fifo(fdctrl, 1, 0);
1466 65cef780 blueswir1
}
1467 65cef780 blueswir1
1468 5c02c033 Blue Swirl
static void fdctrl_handle_restore(FDCtrl *fdctrl, int direction)
1469 65cef780 blueswir1
{
1470 5c02c033 Blue Swirl
    FDrive *cur_drv = get_cur_drv(fdctrl);
1471 65cef780 blueswir1
1472 65cef780 blueswir1
    /* Drives position */
1473 65cef780 blueswir1
    drv0(fdctrl)->track = fdctrl->fifo[3];
1474 65cef780 blueswir1
    drv1(fdctrl)->track = fdctrl->fifo[4];
1475 78ae820c blueswir1
#if MAX_FD == 4
1476 78ae820c blueswir1
    drv2(fdctrl)->track = fdctrl->fifo[5];
1477 78ae820c blueswir1
    drv3(fdctrl)->track = fdctrl->fifo[6];
1478 78ae820c blueswir1
#endif
1479 65cef780 blueswir1
    /* timers */
1480 65cef780 blueswir1
    fdctrl->timer0 = fdctrl->fifo[7];
1481 65cef780 blueswir1
    fdctrl->timer1 = fdctrl->fifo[8];
1482 65cef780 blueswir1
    cur_drv->last_sect = fdctrl->fifo[9];
1483 65cef780 blueswir1
    fdctrl->lock = fdctrl->fifo[10] >> 7;
1484 65cef780 blueswir1
    cur_drv->perpendicular = (fdctrl->fifo[10] >> 2) & 0xF;
1485 65cef780 blueswir1
    fdctrl->config = fdctrl->fifo[11];
1486 65cef780 blueswir1
    fdctrl->precomp_trk = fdctrl->fifo[12];
1487 65cef780 blueswir1
    fdctrl->pwrd = fdctrl->fifo[13];
1488 65cef780 blueswir1
    fdctrl_reset_fifo(fdctrl);
1489 65cef780 blueswir1
}
1490 65cef780 blueswir1
1491 5c02c033 Blue Swirl
static void fdctrl_handle_save(FDCtrl *fdctrl, int direction)
1492 65cef780 blueswir1
{
1493 5c02c033 Blue Swirl
    FDrive *cur_drv = get_cur_drv(fdctrl);
1494 65cef780 blueswir1
1495 65cef780 blueswir1
    fdctrl->fifo[0] = 0;
1496 65cef780 blueswir1
    fdctrl->fifo[1] = 0;
1497 65cef780 blueswir1
    /* Drives position */
1498 65cef780 blueswir1
    fdctrl->fifo[2] = drv0(fdctrl)->track;
1499 65cef780 blueswir1
    fdctrl->fifo[3] = drv1(fdctrl)->track;
1500 78ae820c blueswir1
#if MAX_FD == 4
1501 78ae820c blueswir1
    fdctrl->fifo[4] = drv2(fdctrl)->track;
1502 78ae820c blueswir1
    fdctrl->fifo[5] = drv3(fdctrl)->track;
1503 78ae820c blueswir1
#else
1504 65cef780 blueswir1
    fdctrl->fifo[4] = 0;
1505 65cef780 blueswir1
    fdctrl->fifo[5] = 0;
1506 78ae820c blueswir1
#endif
1507 65cef780 blueswir1
    /* timers */
1508 65cef780 blueswir1
    fdctrl->fifo[6] = fdctrl->timer0;
1509 65cef780 blueswir1
    fdctrl->fifo[7] = fdctrl->timer1;
1510 65cef780 blueswir1
    fdctrl->fifo[8] = cur_drv->last_sect;
1511 65cef780 blueswir1
    fdctrl->fifo[9] = (fdctrl->lock << 7) |
1512 65cef780 blueswir1
        (cur_drv->perpendicular << 2);
1513 65cef780 blueswir1
    fdctrl->fifo[10] = fdctrl->config;
1514 65cef780 blueswir1
    fdctrl->fifo[11] = fdctrl->precomp_trk;
1515 65cef780 blueswir1
    fdctrl->fifo[12] = fdctrl->pwrd;
1516 65cef780 blueswir1
    fdctrl->fifo[13] = 0;
1517 65cef780 blueswir1
    fdctrl->fifo[14] = 0;
1518 65cef780 blueswir1
    fdctrl_set_fifo(fdctrl, 15, 1);
1519 65cef780 blueswir1
}
1520 65cef780 blueswir1
1521 5c02c033 Blue Swirl
static void fdctrl_handle_readid(FDCtrl *fdctrl, int direction)
1522 65cef780 blueswir1
{
1523 5c02c033 Blue Swirl
    FDrive *cur_drv = get_cur_drv(fdctrl);
1524 65cef780 blueswir1
1525 65cef780 blueswir1
    /* XXX: should set main status register to busy */
1526 65cef780 blueswir1
    cur_drv->head = (fdctrl->fifo[1] >> 2) & 1;
1527 65cef780 blueswir1
    qemu_mod_timer(fdctrl->result_timer,
1528 6ee093c9 Juan Quintela
                   qemu_get_clock(vm_clock) + (get_ticks_per_sec() / 50));
1529 65cef780 blueswir1
}
1530 65cef780 blueswir1
1531 5c02c033 Blue Swirl
static void fdctrl_handle_format_track(FDCtrl *fdctrl, int direction)
1532 65cef780 blueswir1
{
1533 5c02c033 Blue Swirl
    FDrive *cur_drv;
1534 65cef780 blueswir1
1535 cefec4f5 blueswir1
    SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
1536 65cef780 blueswir1
    cur_drv = get_cur_drv(fdctrl);
1537 65cef780 blueswir1
    fdctrl->data_state |= FD_STATE_FORMAT;
1538 65cef780 blueswir1
    if (fdctrl->fifo[0] & 0x80)
1539 65cef780 blueswir1
        fdctrl->data_state |= FD_STATE_MULTI;
1540 65cef780 blueswir1
    else
1541 65cef780 blueswir1
        fdctrl->data_state &= ~FD_STATE_MULTI;
1542 65cef780 blueswir1
    fdctrl->data_state &= ~FD_STATE_SEEK;
1543 65cef780 blueswir1
    cur_drv->bps =
1544 65cef780 blueswir1
        fdctrl->fifo[2] > 7 ? 16384 : 128 << fdctrl->fifo[2];
1545 65cef780 blueswir1
#if 0
1546 65cef780 blueswir1
    cur_drv->last_sect =
1547 65cef780 blueswir1
        cur_drv->flags & FDISK_DBL_SIDES ? fdctrl->fifo[3] :
1548 65cef780 blueswir1
        fdctrl->fifo[3] / 2;
1549 65cef780 blueswir1
#else
1550 65cef780 blueswir1
    cur_drv->last_sect = fdctrl->fifo[3];
1551 65cef780 blueswir1
#endif
1552 65cef780 blueswir1
    /* TODO: implement format using DMA expected by the Bochs BIOS
1553 65cef780 blueswir1
     * and Linux fdformat (read 3 bytes per sector via DMA and fill
1554 65cef780 blueswir1
     * the sector with the specified fill byte
1555 65cef780 blueswir1
     */
1556 65cef780 blueswir1
    fdctrl->data_state &= ~FD_STATE_FORMAT;
1557 65cef780 blueswir1
    fdctrl_stop_transfer(fdctrl, 0x00, 0x00, 0x00);
1558 65cef780 blueswir1
}
1559 65cef780 blueswir1
1560 5c02c033 Blue Swirl
static void fdctrl_handle_specify(FDCtrl *fdctrl, int direction)
1561 65cef780 blueswir1
{
1562 65cef780 blueswir1
    fdctrl->timer0 = (fdctrl->fifo[1] >> 4) & 0xF;
1563 65cef780 blueswir1
    fdctrl->timer1 = fdctrl->fifo[2] >> 1;
1564 368df94d blueswir1
    if (fdctrl->fifo[2] & 1)
1565 368df94d blueswir1
        fdctrl->dor &= ~FD_DOR_DMAEN;
1566 368df94d blueswir1
    else
1567 368df94d blueswir1
        fdctrl->dor |= FD_DOR_DMAEN;
1568 65cef780 blueswir1
    /* No result back */
1569 65cef780 blueswir1
    fdctrl_reset_fifo(fdctrl);
1570 65cef780 blueswir1
}
1571 65cef780 blueswir1
1572 5c02c033 Blue Swirl
static void fdctrl_handle_sense_drive_status(FDCtrl *fdctrl, int direction)
1573 65cef780 blueswir1
{
1574 5c02c033 Blue Swirl
    FDrive *cur_drv;
1575 65cef780 blueswir1
1576 cefec4f5 blueswir1
    SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
1577 65cef780 blueswir1
    cur_drv = get_cur_drv(fdctrl);
1578 65cef780 blueswir1
    cur_drv->head = (fdctrl->fifo[1] >> 2) & 1;
1579 65cef780 blueswir1
    /* 1 Byte status back */
1580 65cef780 blueswir1
    fdctrl->fifo[0] = (cur_drv->ro << 6) |
1581 65cef780 blueswir1
        (cur_drv->track == 0 ? 0x10 : 0x00) |
1582 65cef780 blueswir1
        (cur_drv->head << 2) |
1583 cefec4f5 blueswir1
        GET_CUR_DRV(fdctrl) |
1584 65cef780 blueswir1
        0x28;
1585 65cef780 blueswir1
    fdctrl_set_fifo(fdctrl, 1, 0);
1586 65cef780 blueswir1
}
1587 65cef780 blueswir1
1588 5c02c033 Blue Swirl
static void fdctrl_handle_recalibrate(FDCtrl *fdctrl, int direction)
1589 65cef780 blueswir1
{
1590 5c02c033 Blue Swirl
    FDrive *cur_drv;
1591 65cef780 blueswir1
1592 cefec4f5 blueswir1
    SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
1593 65cef780 blueswir1
    cur_drv = get_cur_drv(fdctrl);
1594 65cef780 blueswir1
    fd_recalibrate(cur_drv);
1595 65cef780 blueswir1
    fdctrl_reset_fifo(fdctrl);
1596 65cef780 blueswir1
    /* Raise Interrupt */
1597 65cef780 blueswir1
    fdctrl_raise_irq(fdctrl, FD_SR0_SEEK);
1598 65cef780 blueswir1
}
1599 65cef780 blueswir1
1600 5c02c033 Blue Swirl
static void fdctrl_handle_sense_interrupt_status(FDCtrl *fdctrl, int direction)
1601 65cef780 blueswir1
{
1602 5c02c033 Blue Swirl
    FDrive *cur_drv = get_cur_drv(fdctrl);
1603 65cef780 blueswir1
1604 f2d81b33 blueswir1
    if(fdctrl->reset_sensei > 0) {
1605 f2d81b33 blueswir1
        fdctrl->fifo[0] =
1606 f2d81b33 blueswir1
            FD_SR0_RDYCHG + FD_RESET_SENSEI_COUNT - fdctrl->reset_sensei;
1607 f2d81b33 blueswir1
        fdctrl->reset_sensei--;
1608 f2d81b33 blueswir1
    } else {
1609 f2d81b33 blueswir1
        /* XXX: status0 handling is broken for read/write
1610 f2d81b33 blueswir1
           commands, so we do this hack. It should be suppressed
1611 f2d81b33 blueswir1
           ASAP */
1612 f2d81b33 blueswir1
        fdctrl->fifo[0] =
1613 f2d81b33 blueswir1
            FD_SR0_SEEK | (cur_drv->head << 2) | GET_CUR_DRV(fdctrl);
1614 f2d81b33 blueswir1
    }
1615 f2d81b33 blueswir1
1616 65cef780 blueswir1
    fdctrl->fifo[1] = cur_drv->track;
1617 65cef780 blueswir1
    fdctrl_set_fifo(fdctrl, 2, 0);
1618 65cef780 blueswir1
    fdctrl_reset_irq(fdctrl);
1619 77370520 blueswir1
    fdctrl->status0 = FD_SR0_RDYCHG;
1620 65cef780 blueswir1
}
1621 65cef780 blueswir1
1622 5c02c033 Blue Swirl
static void fdctrl_handle_seek(FDCtrl *fdctrl, int direction)
1623 65cef780 blueswir1
{
1624 5c02c033 Blue Swirl
    FDrive *cur_drv;
1625 65cef780 blueswir1
1626 cefec4f5 blueswir1
    SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
1627 65cef780 blueswir1
    cur_drv = get_cur_drv(fdctrl);
1628 65cef780 blueswir1
    fdctrl_reset_fifo(fdctrl);
1629 65cef780 blueswir1
    if (fdctrl->fifo[2] > cur_drv->max_track) {
1630 65cef780 blueswir1
        fdctrl_raise_irq(fdctrl, FD_SR0_ABNTERM | FD_SR0_SEEK);
1631 65cef780 blueswir1
    } else {
1632 65cef780 blueswir1
        cur_drv->track = fdctrl->fifo[2];
1633 65cef780 blueswir1
        /* Raise Interrupt */
1634 65cef780 blueswir1
        fdctrl_raise_irq(fdctrl, FD_SR0_SEEK);
1635 65cef780 blueswir1
    }
1636 65cef780 blueswir1
}
1637 65cef780 blueswir1
1638 5c02c033 Blue Swirl
static void fdctrl_handle_perpendicular_mode(FDCtrl *fdctrl, int direction)
1639 65cef780 blueswir1
{
1640 5c02c033 Blue Swirl
    FDrive *cur_drv = get_cur_drv(fdctrl);
1641 65cef780 blueswir1
1642 65cef780 blueswir1
    if (fdctrl->fifo[1] & 0x80)
1643 65cef780 blueswir1
        cur_drv->perpendicular = fdctrl->fifo[1] & 0x7;
1644 65cef780 blueswir1
    /* No result back */
1645 1c346df2 blueswir1
    fdctrl_reset_fifo(fdctrl);
1646 65cef780 blueswir1
}
1647 65cef780 blueswir1
1648 5c02c033 Blue Swirl
static void fdctrl_handle_configure(FDCtrl *fdctrl, int direction)
1649 65cef780 blueswir1
{
1650 65cef780 blueswir1
    fdctrl->config = fdctrl->fifo[2];
1651 65cef780 blueswir1
    fdctrl->precomp_trk =  fdctrl->fifo[3];
1652 65cef780 blueswir1
    /* No result back */
1653 65cef780 blueswir1
    fdctrl_reset_fifo(fdctrl);
1654 65cef780 blueswir1
}
1655 65cef780 blueswir1
1656 5c02c033 Blue Swirl
static void fdctrl_handle_powerdown_mode(FDCtrl *fdctrl, int direction)
1657 65cef780 blueswir1
{
1658 65cef780 blueswir1
    fdctrl->pwrd = fdctrl->fifo[1];
1659 65cef780 blueswir1
    fdctrl->fifo[0] = fdctrl->fifo[1];
1660 65cef780 blueswir1
    fdctrl_set_fifo(fdctrl, 1, 1);
1661 65cef780 blueswir1
}
1662 65cef780 blueswir1
1663 5c02c033 Blue Swirl
static void fdctrl_handle_option(FDCtrl *fdctrl, int direction)
1664 65cef780 blueswir1
{
1665 65cef780 blueswir1
    /* No result back */
1666 65cef780 blueswir1
    fdctrl_reset_fifo(fdctrl);
1667 65cef780 blueswir1
}
1668 65cef780 blueswir1
1669 5c02c033 Blue Swirl
static void fdctrl_handle_drive_specification_command(FDCtrl *fdctrl, int direction)
1670 65cef780 blueswir1
{
1671 5c02c033 Blue Swirl
    FDrive *cur_drv = get_cur_drv(fdctrl);
1672 65cef780 blueswir1
1673 65cef780 blueswir1
    if (fdctrl->fifo[fdctrl->data_pos - 1] & 0x80) {
1674 65cef780 blueswir1
        /* Command parameters done */
1675 65cef780 blueswir1
        if (fdctrl->fifo[fdctrl->data_pos - 1] & 0x40) {
1676 65cef780 blueswir1
            fdctrl->fifo[0] = fdctrl->fifo[1];
1677 65cef780 blueswir1
            fdctrl->fifo[2] = 0;
1678 65cef780 blueswir1
            fdctrl->fifo[3] = 0;
1679 65cef780 blueswir1
            fdctrl_set_fifo(fdctrl, 4, 1);
1680 65cef780 blueswir1
        } else {
1681 65cef780 blueswir1
            fdctrl_reset_fifo(fdctrl);
1682 65cef780 blueswir1
        }
1683 65cef780 blueswir1
    } else if (fdctrl->data_len > 7) {
1684 65cef780 blueswir1
        /* ERROR */
1685 65cef780 blueswir1
        fdctrl->fifo[0] = 0x80 |
1686 cefec4f5 blueswir1
            (cur_drv->head << 2) | GET_CUR_DRV(fdctrl);
1687 65cef780 blueswir1
        fdctrl_set_fifo(fdctrl, 1, 1);
1688 65cef780 blueswir1
    }
1689 65cef780 blueswir1
}
1690 65cef780 blueswir1
1691 5c02c033 Blue Swirl
static void fdctrl_handle_relative_seek_out(FDCtrl *fdctrl, int direction)
1692 65cef780 blueswir1
{
1693 5c02c033 Blue Swirl
    FDrive *cur_drv;
1694 65cef780 blueswir1
1695 cefec4f5 blueswir1
    SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
1696 65cef780 blueswir1
    cur_drv = get_cur_drv(fdctrl);
1697 65cef780 blueswir1
    if (fdctrl->fifo[2] + cur_drv->track >= cur_drv->max_track) {
1698 65cef780 blueswir1
        cur_drv->track = cur_drv->max_track - 1;
1699 65cef780 blueswir1
    } else {
1700 65cef780 blueswir1
        cur_drv->track += fdctrl->fifo[2];
1701 65cef780 blueswir1
    }
1702 65cef780 blueswir1
    fdctrl_reset_fifo(fdctrl);
1703 77370520 blueswir1
    /* Raise Interrupt */
1704 65cef780 blueswir1
    fdctrl_raise_irq(fdctrl, FD_SR0_SEEK);
1705 65cef780 blueswir1
}
1706 65cef780 blueswir1
1707 5c02c033 Blue Swirl
static void fdctrl_handle_relative_seek_in(FDCtrl *fdctrl, int direction)
1708 65cef780 blueswir1
{
1709 5c02c033 Blue Swirl
    FDrive *cur_drv;
1710 65cef780 blueswir1
1711 cefec4f5 blueswir1
    SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
1712 65cef780 blueswir1
    cur_drv = get_cur_drv(fdctrl);
1713 65cef780 blueswir1
    if (fdctrl->fifo[2] > cur_drv->track) {
1714 65cef780 blueswir1
        cur_drv->track = 0;
1715 65cef780 blueswir1
    } else {
1716 65cef780 blueswir1
        cur_drv->track -= fdctrl->fifo[2];
1717 65cef780 blueswir1
    }
1718 65cef780 blueswir1
    fdctrl_reset_fifo(fdctrl);
1719 65cef780 blueswir1
    /* Raise Interrupt */
1720 65cef780 blueswir1
    fdctrl_raise_irq(fdctrl, FD_SR0_SEEK);
1721 65cef780 blueswir1
}
1722 65cef780 blueswir1
1723 678803ab blueswir1
static const struct {
1724 678803ab blueswir1
    uint8_t value;
1725 678803ab blueswir1
    uint8_t mask;
1726 678803ab blueswir1
    const char* name;
1727 678803ab blueswir1
    int parameters;
1728 5c02c033 Blue Swirl
    void (*handler)(FDCtrl *fdctrl, int direction);
1729 678803ab blueswir1
    int direction;
1730 678803ab blueswir1
} handlers[] = {
1731 678803ab blueswir1
    { FD_CMD_READ, 0x1f, "READ", 8, fdctrl_start_transfer, FD_DIR_READ },
1732 678803ab blueswir1
    { FD_CMD_WRITE, 0x3f, "WRITE", 8, fdctrl_start_transfer, FD_DIR_WRITE },
1733 678803ab blueswir1
    { FD_CMD_SEEK, 0xff, "SEEK", 2, fdctrl_handle_seek },
1734 678803ab blueswir1
    { FD_CMD_SENSE_INTERRUPT_STATUS, 0xff, "SENSE INTERRUPT STATUS", 0, fdctrl_handle_sense_interrupt_status },
1735 678803ab blueswir1
    { FD_CMD_RECALIBRATE, 0xff, "RECALIBRATE", 1, fdctrl_handle_recalibrate },
1736 678803ab blueswir1
    { FD_CMD_FORMAT_TRACK, 0xbf, "FORMAT TRACK", 5, fdctrl_handle_format_track },
1737 678803ab blueswir1
    { FD_CMD_READ_TRACK, 0xbf, "READ TRACK", 8, fdctrl_start_transfer, FD_DIR_READ },
1738 678803ab blueswir1
    { FD_CMD_RESTORE, 0xff, "RESTORE", 17, fdctrl_handle_restore }, /* part of READ DELETED DATA */
1739 678803ab blueswir1
    { FD_CMD_SAVE, 0xff, "SAVE", 0, fdctrl_handle_save }, /* part of READ DELETED DATA */
1740 678803ab blueswir1
    { FD_CMD_READ_DELETED, 0x1f, "READ DELETED DATA", 8, fdctrl_start_transfer_del, FD_DIR_READ },
1741 678803ab blueswir1
    { FD_CMD_SCAN_EQUAL, 0x1f, "SCAN EQUAL", 8, fdctrl_start_transfer, FD_DIR_SCANE },
1742 678803ab blueswir1
    { FD_CMD_VERIFY, 0x1f, "VERIFY", 8, fdctrl_unimplemented },
1743 678803ab blueswir1
    { FD_CMD_SCAN_LOW_OR_EQUAL, 0x1f, "SCAN LOW OR EQUAL", 8, fdctrl_start_transfer, FD_DIR_SCANL },
1744 678803ab blueswir1
    { FD_CMD_SCAN_HIGH_OR_EQUAL, 0x1f, "SCAN HIGH OR EQUAL", 8, fdctrl_start_transfer, FD_DIR_SCANH },
1745 678803ab blueswir1
    { FD_CMD_WRITE_DELETED, 0x3f, "WRITE DELETED DATA", 8, fdctrl_start_transfer_del, FD_DIR_WRITE },
1746 678803ab blueswir1
    { FD_CMD_READ_ID, 0xbf, "READ ID", 1, fdctrl_handle_readid },
1747 678803ab blueswir1
    { FD_CMD_SPECIFY, 0xff, "SPECIFY", 2, fdctrl_handle_specify },
1748 678803ab blueswir1
    { FD_CMD_SENSE_DRIVE_STATUS, 0xff, "SENSE DRIVE STATUS", 1, fdctrl_handle_sense_drive_status },
1749 678803ab blueswir1
    { FD_CMD_PERPENDICULAR_MODE, 0xff, "PERPENDICULAR MODE", 1, fdctrl_handle_perpendicular_mode },
1750 678803ab blueswir1
    { FD_CMD_CONFIGURE, 0xff, "CONFIGURE", 3, fdctrl_handle_configure },
1751 678803ab blueswir1
    { FD_CMD_POWERDOWN_MODE, 0xff, "POWERDOWN MODE", 2, fdctrl_handle_powerdown_mode },
1752 678803ab blueswir1
    { FD_CMD_OPTION, 0xff, "OPTION", 1, fdctrl_handle_option },
1753 678803ab blueswir1
    { FD_CMD_DRIVE_SPECIFICATION_COMMAND, 0xff, "DRIVE SPECIFICATION COMMAND", 5, fdctrl_handle_drive_specification_command },
1754 678803ab blueswir1
    { FD_CMD_RELATIVE_SEEK_OUT, 0xff, "RELATIVE SEEK OUT", 2, fdctrl_handle_relative_seek_out },
1755 678803ab blueswir1
    { FD_CMD_FORMAT_AND_WRITE, 0xff, "FORMAT AND WRITE", 10, fdctrl_unimplemented },
1756 678803ab blueswir1
    { FD_CMD_RELATIVE_SEEK_IN, 0xff, "RELATIVE SEEK IN", 2, fdctrl_handle_relative_seek_in },
1757 678803ab blueswir1
    { FD_CMD_LOCK, 0x7f, "LOCK", 0, fdctrl_handle_lock },
1758 678803ab blueswir1
    { FD_CMD_DUMPREG, 0xff, "DUMPREG", 0, fdctrl_handle_dumpreg },
1759 678803ab blueswir1
    { FD_CMD_VERSION, 0xff, "VERSION", 0, fdctrl_handle_version },
1760 678803ab blueswir1
    { FD_CMD_PART_ID, 0xff, "PART ID", 0, fdctrl_handle_partid },
1761 678803ab blueswir1
    { FD_CMD_WRITE, 0x1f, "WRITE (BeOS)", 8, fdctrl_start_transfer, FD_DIR_WRITE }, /* not in specification ; BeOS 4.5 bug */
1762 678803ab blueswir1
    { 0, 0, "unknown", 0, fdctrl_unimplemented }, /* default handler */
1763 678803ab blueswir1
};
1764 678803ab blueswir1
/* Associate command to an index in the 'handlers' array */
1765 678803ab blueswir1
static uint8_t command_to_handler[256];
1766 678803ab blueswir1
1767 5c02c033 Blue Swirl
static void fdctrl_write_data(FDCtrl *fdctrl, uint32_t value)
1768 baca51fa bellard
{
1769 5c02c033 Blue Swirl
    FDrive *cur_drv;
1770 65cef780 blueswir1
    int pos;
1771 baca51fa bellard
1772 8977f3c1 bellard
    /* Reset mode */
1773 1c346df2 blueswir1
    if (!(fdctrl->dor & FD_DOR_nRESET)) {
1774 4b19ec0c bellard
        FLOPPY_DPRINTF("Floppy controller in RESET state !\n");
1775 8977f3c1 bellard
        return;
1776 8977f3c1 bellard
    }
1777 b9b3d225 blueswir1
    if (!(fdctrl->msr & FD_MSR_RQM) || (fdctrl->msr & FD_MSR_DIO)) {
1778 b9b3d225 blueswir1
        FLOPPY_ERROR("controller not ready for writing\n");
1779 8977f3c1 bellard
        return;
1780 8977f3c1 bellard
    }
1781 b9b3d225 blueswir1
    fdctrl->dsr &= ~FD_DSR_PWRDOWN;
1782 8977f3c1 bellard
    /* Is it write command time ? */
1783 368df94d blueswir1
    if (fdctrl->msr & FD_MSR_NONDMA) {
1784 8977f3c1 bellard
        /* FIFO data write */
1785 b3bc1540 blueswir1
        pos = fdctrl->data_pos++;
1786 b3bc1540 blueswir1
        pos %= FD_SECTOR_LEN;
1787 b3bc1540 blueswir1
        fdctrl->fifo[pos] = value;
1788 b3bc1540 blueswir1
        if (pos == FD_SECTOR_LEN - 1 ||
1789 baca51fa bellard
            fdctrl->data_pos == fdctrl->data_len) {
1790 77370520 blueswir1
            cur_drv = get_cur_drv(fdctrl);
1791 77370520 blueswir1
            if (bdrv_write(cur_drv->bs, fd_sector(cur_drv), fdctrl->fifo, 1) < 0) {
1792 77370520 blueswir1
                FLOPPY_ERROR("writing sector %d\n", fd_sector(cur_drv));
1793 77370520 blueswir1
                return;
1794 77370520 blueswir1
            }
1795 746d6de7 blueswir1
            if (!fdctrl_seek_to_next_sect(fdctrl, cur_drv)) {
1796 746d6de7 blueswir1
                FLOPPY_DPRINTF("error seeking to next sector %d\n",
1797 746d6de7 blueswir1
                               fd_sector(cur_drv));
1798 746d6de7 blueswir1
                return;
1799 746d6de7 blueswir1
            }
1800 8977f3c1 bellard
        }
1801 890fa6be bellard
        /* Switch from transfer mode to status mode
1802 8977f3c1 bellard
         * then from status mode to command mode
1803 8977f3c1 bellard
         */
1804 b9b3d225 blueswir1
        if (fdctrl->data_pos == fdctrl->data_len)
1805 9fea808a blueswir1
            fdctrl_stop_transfer(fdctrl, FD_SR0_SEEK, 0x00, 0x00);
1806 8977f3c1 bellard
        return;
1807 8977f3c1 bellard
    }
1808 baca51fa bellard
    if (fdctrl->data_pos == 0) {
1809 8977f3c1 bellard
        /* Command */
1810 678803ab blueswir1
        pos = command_to_handler[value & 0xff];
1811 678803ab blueswir1
        FLOPPY_DPRINTF("%s command\n", handlers[pos].name);
1812 678803ab blueswir1
        fdctrl->data_len = handlers[pos].parameters + 1;
1813 8977f3c1 bellard
    }
1814 678803ab blueswir1
1815 baca51fa bellard
    FLOPPY_DPRINTF("%s: %02x\n", __func__, value);
1816 77370520 blueswir1
    fdctrl->fifo[fdctrl->data_pos++] = value;
1817 77370520 blueswir1
    if (fdctrl->data_pos == fdctrl->data_len) {
1818 8977f3c1 bellard
        /* We now have all parameters
1819 8977f3c1 bellard
         * and will be able to treat the command
1820 8977f3c1 bellard
         */
1821 4f431960 j_mayer
        if (fdctrl->data_state & FD_STATE_FORMAT) {
1822 4f431960 j_mayer
            fdctrl_format_sector(fdctrl);
1823 8977f3c1 bellard
            return;
1824 8977f3c1 bellard
        }
1825 65cef780 blueswir1
1826 678803ab blueswir1
        pos = command_to_handler[fdctrl->fifo[0] & 0xff];
1827 678803ab blueswir1
        FLOPPY_DPRINTF("treat %s command\n", handlers[pos].name);
1828 678803ab blueswir1
        (*handlers[pos].handler)(fdctrl, handlers[pos].direction);
1829 8977f3c1 bellard
    }
1830 8977f3c1 bellard
}
1831 ed5fd2cc bellard
1832 ed5fd2cc bellard
static void fdctrl_result_timer(void *opaque)
1833 ed5fd2cc bellard
{
1834 5c02c033 Blue Swirl
    FDCtrl *fdctrl = opaque;
1835 5c02c033 Blue Swirl
    FDrive *cur_drv = get_cur_drv(fdctrl);
1836 4f431960 j_mayer
1837 b7ffa3b1 ths
    /* Pretend we are spinning.
1838 b7ffa3b1 ths
     * This is needed for Coherent, which uses READ ID to check for
1839 b7ffa3b1 ths
     * sector interleaving.
1840 b7ffa3b1 ths
     */
1841 b7ffa3b1 ths
    if (cur_drv->last_sect != 0) {
1842 b7ffa3b1 ths
        cur_drv->sect = (cur_drv->sect % cur_drv->last_sect) + 1;
1843 b7ffa3b1 ths
    }
1844 ed5fd2cc bellard
    fdctrl_stop_transfer(fdctrl, 0x00, 0x00, 0x00);
1845 ed5fd2cc bellard
}
1846 678803ab blueswir1
1847 678803ab blueswir1
/* Init functions */
1848 b47b3525 Markus Armbruster
static int fdctrl_connect_drives(FDCtrl *fdctrl)
1849 678803ab blueswir1
{
1850 12a71a02 Blue Swirl
    unsigned int i;
1851 7d0d6950 Markus Armbruster
    FDrive *drive;
1852 678803ab blueswir1
1853 678803ab blueswir1
    for (i = 0; i < MAX_FD; i++) {
1854 7d0d6950 Markus Armbruster
        drive = &fdctrl->drives[i];
1855 7d0d6950 Markus Armbruster
1856 b47b3525 Markus Armbruster
        if (drive->bs) {
1857 b47b3525 Markus Armbruster
            if (bdrv_get_on_error(drive->bs, 0) != BLOCK_ERR_STOP_ENOSPC) {
1858 b47b3525 Markus Armbruster
                error_report("fdc doesn't support drive option werror");
1859 b47b3525 Markus Armbruster
                return -1;
1860 b47b3525 Markus Armbruster
            }
1861 b47b3525 Markus Armbruster
            if (bdrv_get_on_error(drive->bs, 1) != BLOCK_ERR_REPORT) {
1862 b47b3525 Markus Armbruster
                error_report("fdc doesn't support drive option rerror");
1863 b47b3525 Markus Armbruster
                return -1;
1864 b47b3525 Markus Armbruster
            }
1865 b47b3525 Markus Armbruster
        }
1866 b47b3525 Markus Armbruster
1867 7d0d6950 Markus Armbruster
        fd_init(drive);
1868 7d0d6950 Markus Armbruster
        fd_revalidate(drive);
1869 7d0d6950 Markus Armbruster
        if (drive->bs) {
1870 7d0d6950 Markus Armbruster
            bdrv_set_removable(drive->bs, 1);
1871 7d0d6950 Markus Armbruster
        }
1872 678803ab blueswir1
    }
1873 b47b3525 Markus Armbruster
    return 0;
1874 678803ab blueswir1
}
1875 678803ab blueswir1
1876 5c02c033 Blue Swirl
FDCtrl *fdctrl_init_isa(DriveInfo **fds)
1877 678803ab blueswir1
{
1878 2091ba23 Gerd Hoffmann
    ISADevice *dev;
1879 678803ab blueswir1
1880 fd8014e1 Gerd Hoffmann
    dev = isa_create("isa-fdc");
1881 995bf0ca Gerd Hoffmann
    if (fds[0]) {
1882 18846dee Markus Armbruster
        qdev_prop_set_drive_nofail(&dev->qdev, "driveA", fds[0]->bdrv);
1883 995bf0ca Gerd Hoffmann
    }
1884 995bf0ca Gerd Hoffmann
    if (fds[1]) {
1885 18846dee Markus Armbruster
        qdev_prop_set_drive_nofail(&dev->qdev, "driveB", fds[1]->bdrv);
1886 995bf0ca Gerd Hoffmann
    }
1887 b47b3525 Markus Armbruster
    qdev_init_nofail(&dev->qdev);
1888 5c02c033 Blue Swirl
    return &(DO_UPCAST(FDCtrlISABus, busdev, dev)->state);
1889 2091ba23 Gerd Hoffmann
}
1890 2091ba23 Gerd Hoffmann
1891 5c02c033 Blue Swirl
FDCtrl *fdctrl_init_sysbus(qemu_irq irq, int dma_chann,
1892 5c02c033 Blue Swirl
                           target_phys_addr_t mmio_base, DriveInfo **fds)
1893 2091ba23 Gerd Hoffmann
{
1894 5c02c033 Blue Swirl
    FDCtrl *fdctrl;
1895 2091ba23 Gerd Hoffmann
    DeviceState *dev;
1896 5c02c033 Blue Swirl
    FDCtrlSysBus *sys;
1897 2091ba23 Gerd Hoffmann
1898 2091ba23 Gerd Hoffmann
    dev = qdev_create(NULL, "sysbus-fdc");
1899 5c02c033 Blue Swirl
    sys = DO_UPCAST(FDCtrlSysBus, busdev.qdev, dev);
1900 99244fa1 Gerd Hoffmann
    fdctrl = &sys->state;
1901 99244fa1 Gerd Hoffmann
    fdctrl->dma_chann = dma_chann; /* FIXME */
1902 995bf0ca Gerd Hoffmann
    if (fds[0]) {
1903 18846dee Markus Armbruster
        qdev_prop_set_drive_nofail(dev, "driveA", fds[0]->bdrv);
1904 995bf0ca Gerd Hoffmann
    }
1905 995bf0ca Gerd Hoffmann
    if (fds[1]) {
1906 18846dee Markus Armbruster
        qdev_prop_set_drive_nofail(dev, "driveB", fds[1]->bdrv);
1907 995bf0ca Gerd Hoffmann
    }
1908 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
1909 2091ba23 Gerd Hoffmann
    sysbus_connect_irq(&sys->busdev, 0, irq);
1910 2091ba23 Gerd Hoffmann
    sysbus_mmio_map(&sys->busdev, 0, mmio_base);
1911 8baf73ad Gerd Hoffmann
1912 678803ab blueswir1
    return fdctrl;
1913 678803ab blueswir1
}
1914 678803ab blueswir1
1915 5c02c033 Blue Swirl
FDCtrl *sun4m_fdctrl_init(qemu_irq irq, target_phys_addr_t io_base,
1916 5c02c033 Blue Swirl
                          DriveInfo **fds, qemu_irq *fdc_tc)
1917 678803ab blueswir1
{
1918 f64ab228 Blue Swirl
    DeviceState *dev;
1919 5c02c033 Blue Swirl
    FDCtrlSysBus *sys;
1920 5c02c033 Blue Swirl
    FDCtrl *fdctrl;
1921 678803ab blueswir1
1922 12a71a02 Blue Swirl
    dev = qdev_create(NULL, "SUNW,fdtwo");
1923 995bf0ca Gerd Hoffmann
    if (fds[0]) {
1924 18846dee Markus Armbruster
        qdev_prop_set_drive_nofail(dev, "drive", fds[0]->bdrv);
1925 995bf0ca Gerd Hoffmann
    }
1926 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
1927 5c02c033 Blue Swirl
    sys = DO_UPCAST(FDCtrlSysBus, busdev.qdev, dev);
1928 8baf73ad Gerd Hoffmann
    fdctrl = &sys->state;
1929 8baf73ad Gerd Hoffmann
    sysbus_connect_irq(&sys->busdev, 0, irq);
1930 8baf73ad Gerd Hoffmann
    sysbus_mmio_map(&sys->busdev, 0, io_base);
1931 f64ab228 Blue Swirl
    *fdc_tc = qdev_get_gpio_in(dev, 0);
1932 f64ab228 Blue Swirl
1933 678803ab blueswir1
    return fdctrl;
1934 678803ab blueswir1
}
1935 f64ab228 Blue Swirl
1936 a64405d1 Jan Kiszka
static int fdctrl_init_common(FDCtrl *fdctrl)
1937 f64ab228 Blue Swirl
{
1938 12a71a02 Blue Swirl
    int i, j;
1939 12a71a02 Blue Swirl
    static int command_tables_inited = 0;
1940 f64ab228 Blue Swirl
1941 12a71a02 Blue Swirl
    /* Fill 'command_to_handler' lookup table */
1942 12a71a02 Blue Swirl
    if (!command_tables_inited) {
1943 12a71a02 Blue Swirl
        command_tables_inited = 1;
1944 12a71a02 Blue Swirl
        for (i = ARRAY_SIZE(handlers) - 1; i >= 0; i--) {
1945 12a71a02 Blue Swirl
            for (j = 0; j < sizeof(command_to_handler); j++) {
1946 12a71a02 Blue Swirl
                if ((j & handlers[i].mask) == handlers[i].value) {
1947 12a71a02 Blue Swirl
                    command_to_handler[j] = i;
1948 12a71a02 Blue Swirl
                }
1949 12a71a02 Blue Swirl
            }
1950 12a71a02 Blue Swirl
        }
1951 12a71a02 Blue Swirl
    }
1952 12a71a02 Blue Swirl
1953 12a71a02 Blue Swirl
    FLOPPY_DPRINTF("init controller\n");
1954 12a71a02 Blue Swirl
    fdctrl->fifo = qemu_memalign(512, FD_SECTOR_LEN);
1955 d7a6c270 Juan Quintela
    fdctrl->fifo_size = 512;
1956 12a71a02 Blue Swirl
    fdctrl->result_timer = qemu_new_timer(vm_clock,
1957 12a71a02 Blue Swirl
                                          fdctrl_result_timer, fdctrl);
1958 12a71a02 Blue Swirl
1959 12a71a02 Blue Swirl
    fdctrl->version = 0x90; /* Intel 82078 controller */
1960 12a71a02 Blue Swirl
    fdctrl->config = FD_CONFIG_EIS | FD_CONFIG_EFIFO; /* Implicit seek, polling & FIFO enabled */
1961 d7a6c270 Juan Quintela
    fdctrl->num_floppies = MAX_FD;
1962 12a71a02 Blue Swirl
1963 99244fa1 Gerd Hoffmann
    if (fdctrl->dma_chann != -1)
1964 99244fa1 Gerd Hoffmann
        DMA_register_channel(fdctrl->dma_chann, &fdctrl_transfer_handler, fdctrl);
1965 b47b3525 Markus Armbruster
    return fdctrl_connect_drives(fdctrl);
1966 f64ab228 Blue Swirl
}
1967 f64ab228 Blue Swirl
1968 81a322d4 Gerd Hoffmann
static int isabus_fdc_init1(ISADevice *dev)
1969 8baf73ad Gerd Hoffmann
{
1970 5c02c033 Blue Swirl
    FDCtrlISABus *isa = DO_UPCAST(FDCtrlISABus, busdev, dev);
1971 5c02c033 Blue Swirl
    FDCtrl *fdctrl = &isa->state;
1972 86c86157 Gerd Hoffmann
    int iobase = 0x3f0;
1973 2e15e23b Gerd Hoffmann
    int isairq = 6;
1974 99244fa1 Gerd Hoffmann
    int dma_chann = 2;
1975 2be37833 Blue Swirl
    int ret;
1976 8baf73ad Gerd Hoffmann
1977 86c86157 Gerd Hoffmann
    register_ioport_read(iobase + 0x01, 5, 1,
1978 8baf73ad Gerd Hoffmann
                         &fdctrl_read_port, fdctrl);
1979 86c86157 Gerd Hoffmann
    register_ioport_read(iobase + 0x07, 1, 1,
1980 8baf73ad Gerd Hoffmann
                         &fdctrl_read_port, fdctrl);
1981 86c86157 Gerd Hoffmann
    register_ioport_write(iobase + 0x01, 5, 1,
1982 8baf73ad Gerd Hoffmann
                          &fdctrl_write_port, fdctrl);
1983 86c86157 Gerd Hoffmann
    register_ioport_write(iobase + 0x07, 1, 1,
1984 8baf73ad Gerd Hoffmann
                          &fdctrl_write_port, fdctrl);
1985 2e15e23b Gerd Hoffmann
    isa_init_irq(&isa->busdev, &fdctrl->irq, isairq);
1986 99244fa1 Gerd Hoffmann
    fdctrl->dma_chann = dma_chann;
1987 8baf73ad Gerd Hoffmann
1988 a64405d1 Jan Kiszka
    qdev_set_legacy_instance_id(&dev->qdev, iobase, 2);
1989 a64405d1 Jan Kiszka
    ret = fdctrl_init_common(fdctrl);
1990 2be37833 Blue Swirl
1991 2be37833 Blue Swirl
    return ret;
1992 8baf73ad Gerd Hoffmann
}
1993 8baf73ad Gerd Hoffmann
1994 81a322d4 Gerd Hoffmann
static int sysbus_fdc_init1(SysBusDevice *dev)
1995 12a71a02 Blue Swirl
{
1996 5c02c033 Blue Swirl
    FDCtrlSysBus *sys = DO_UPCAST(FDCtrlSysBus, busdev, dev);
1997 5c02c033 Blue Swirl
    FDCtrl *fdctrl = &sys->state;
1998 12a71a02 Blue Swirl
    int io;
1999 2be37833 Blue Swirl
    int ret;
2000 12a71a02 Blue Swirl
2001 12a71a02 Blue Swirl
    io = cpu_register_io_memory(fdctrl_mem_read, fdctrl_mem_write, fdctrl);
2002 8baf73ad Gerd Hoffmann
    sysbus_init_mmio(dev, 0x08, io);
2003 8baf73ad Gerd Hoffmann
    sysbus_init_irq(dev, &fdctrl->irq);
2004 8baf73ad Gerd Hoffmann
    qdev_init_gpio_in(&dev->qdev, fdctrl_handle_tc, 1);
2005 99244fa1 Gerd Hoffmann
    fdctrl->dma_chann = -1;
2006 8baf73ad Gerd Hoffmann
2007 a64405d1 Jan Kiszka
    qdev_set_legacy_instance_id(&dev->qdev, io, 2);
2008 a64405d1 Jan Kiszka
    ret = fdctrl_init_common(fdctrl);
2009 2be37833 Blue Swirl
2010 2be37833 Blue Swirl
    return ret;
2011 12a71a02 Blue Swirl
}
2012 12a71a02 Blue Swirl
2013 81a322d4 Gerd Hoffmann
static int sun4m_fdc_init1(SysBusDevice *dev)
2014 12a71a02 Blue Swirl
{
2015 5c02c033 Blue Swirl
    FDCtrl *fdctrl = &(FROM_SYSBUS(FDCtrlSysBus, dev)->state);
2016 12a71a02 Blue Swirl
    int io;
2017 12a71a02 Blue Swirl
2018 12a71a02 Blue Swirl
    io = cpu_register_io_memory(fdctrl_mem_read_strict,
2019 12a71a02 Blue Swirl
                                fdctrl_mem_write_strict, fdctrl);
2020 8baf73ad Gerd Hoffmann
    sysbus_init_mmio(dev, 0x08, io);
2021 8baf73ad Gerd Hoffmann
    sysbus_init_irq(dev, &fdctrl->irq);
2022 8baf73ad Gerd Hoffmann
    qdev_init_gpio_in(&dev->qdev, fdctrl_handle_tc, 1);
2023 8baf73ad Gerd Hoffmann
2024 8baf73ad Gerd Hoffmann
    fdctrl->sun4m = 1;
2025 a64405d1 Jan Kiszka
    qdev_set_legacy_instance_id(&dev->qdev, io, 2);
2026 a64405d1 Jan Kiszka
    return fdctrl_init_common(fdctrl);
2027 12a71a02 Blue Swirl
}
2028 f64ab228 Blue Swirl
2029 a64405d1 Jan Kiszka
static const VMStateDescription vmstate_isa_fdc ={
2030 a64405d1 Jan Kiszka
    .name = "fdc",
2031 a64405d1 Jan Kiszka
    .version_id = 2,
2032 a64405d1 Jan Kiszka
    .minimum_version_id = 2,
2033 a64405d1 Jan Kiszka
    .fields = (VMStateField []) {
2034 a64405d1 Jan Kiszka
        VMSTATE_STRUCT(state, FDCtrlISABus, 0, vmstate_fdc, FDCtrl),
2035 a64405d1 Jan Kiszka
        VMSTATE_END_OF_LIST()
2036 a64405d1 Jan Kiszka
    }
2037 a64405d1 Jan Kiszka
};
2038 a64405d1 Jan Kiszka
2039 8baf73ad Gerd Hoffmann
static ISADeviceInfo isa_fdc_info = {
2040 8baf73ad Gerd Hoffmann
    .init = isabus_fdc_init1,
2041 8baf73ad Gerd Hoffmann
    .qdev.name  = "isa-fdc",
2042 5c02c033 Blue Swirl
    .qdev.size  = sizeof(FDCtrlISABus),
2043 39a51dfd Markus Armbruster
    .qdev.no_user = 1,
2044 a64405d1 Jan Kiszka
    .qdev.vmsd  = &vmstate_isa_fdc,
2045 2be37833 Blue Swirl
    .qdev.reset = fdctrl_external_reset_isa,
2046 fd8014e1 Gerd Hoffmann
    .qdev.props = (Property[]) {
2047 f8b6cc00 Markus Armbruster
        DEFINE_PROP_DRIVE("driveA", FDCtrlISABus, state.drives[0].bs),
2048 f8b6cc00 Markus Armbruster
        DEFINE_PROP_DRIVE("driveB", FDCtrlISABus, state.drives[1].bs),
2049 fd8014e1 Gerd Hoffmann
        DEFINE_PROP_END_OF_LIST(),
2050 fd8014e1 Gerd Hoffmann
    },
2051 8baf73ad Gerd Hoffmann
};
2052 8baf73ad Gerd Hoffmann
2053 a64405d1 Jan Kiszka
static const VMStateDescription vmstate_sysbus_fdc ={
2054 a64405d1 Jan Kiszka
    .name = "fdc",
2055 a64405d1 Jan Kiszka
    .version_id = 2,
2056 a64405d1 Jan Kiszka
    .minimum_version_id = 2,
2057 a64405d1 Jan Kiszka
    .fields = (VMStateField []) {
2058 a64405d1 Jan Kiszka
        VMSTATE_STRUCT(state, FDCtrlSysBus, 0, vmstate_fdc, FDCtrl),
2059 a64405d1 Jan Kiszka
        VMSTATE_END_OF_LIST()
2060 a64405d1 Jan Kiszka
    }
2061 a64405d1 Jan Kiszka
};
2062 a64405d1 Jan Kiszka
2063 8baf73ad Gerd Hoffmann
static SysBusDeviceInfo sysbus_fdc_info = {
2064 8baf73ad Gerd Hoffmann
    .init = sysbus_fdc_init1,
2065 8baf73ad Gerd Hoffmann
    .qdev.name  = "sysbus-fdc",
2066 5c02c033 Blue Swirl
    .qdev.size  = sizeof(FDCtrlSysBus),
2067 a64405d1 Jan Kiszka
    .qdev.vmsd  = &vmstate_sysbus_fdc,
2068 2be37833 Blue Swirl
    .qdev.reset = fdctrl_external_reset_sysbus,
2069 fd8014e1 Gerd Hoffmann
    .qdev.props = (Property[]) {
2070 f8b6cc00 Markus Armbruster
        DEFINE_PROP_DRIVE("driveA", FDCtrlSysBus, state.drives[0].bs),
2071 f8b6cc00 Markus Armbruster
        DEFINE_PROP_DRIVE("driveB", FDCtrlSysBus, state.drives[1].bs),
2072 fd8014e1 Gerd Hoffmann
        DEFINE_PROP_END_OF_LIST(),
2073 fd8014e1 Gerd Hoffmann
    },
2074 12a71a02 Blue Swirl
};
2075 12a71a02 Blue Swirl
2076 12a71a02 Blue Swirl
static SysBusDeviceInfo sun4m_fdc_info = {
2077 12a71a02 Blue Swirl
    .init = sun4m_fdc_init1,
2078 12a71a02 Blue Swirl
    .qdev.name  = "SUNW,fdtwo",
2079 5c02c033 Blue Swirl
    .qdev.size  = sizeof(FDCtrlSysBus),
2080 a64405d1 Jan Kiszka
    .qdev.vmsd  = &vmstate_sysbus_fdc,
2081 2be37833 Blue Swirl
    .qdev.reset = fdctrl_external_reset_sysbus,
2082 fd8014e1 Gerd Hoffmann
    .qdev.props = (Property[]) {
2083 f8b6cc00 Markus Armbruster
        DEFINE_PROP_DRIVE("drive", FDCtrlSysBus, state.drives[0].bs),
2084 fd8014e1 Gerd Hoffmann
        DEFINE_PROP_END_OF_LIST(),
2085 fd8014e1 Gerd Hoffmann
    },
2086 f64ab228 Blue Swirl
};
2087 f64ab228 Blue Swirl
2088 f64ab228 Blue Swirl
static void fdc_register_devices(void)
2089 f64ab228 Blue Swirl
{
2090 8baf73ad Gerd Hoffmann
    isa_qdev_register(&isa_fdc_info);
2091 8baf73ad Gerd Hoffmann
    sysbus_register_withprop(&sysbus_fdc_info);
2092 12a71a02 Blue Swirl
    sysbus_register_withprop(&sun4m_fdc_info);
2093 f64ab228 Blue Swirl
}
2094 f64ab228 Blue Swirl
2095 f64ab228 Blue Swirl
device_init(fdc_register_devices)