Statistics
| Branch: | Revision:

root / exec-all.h @ b48cfdff

History | View | Annotate | Download (17.6 kB)

1 d4e8164f bellard
/*
2 d4e8164f bellard
 * internal execution defines for qemu
3 d4e8164f bellard
 * 
4 d4e8164f bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 d4e8164f bellard
 *
6 d4e8164f bellard
 * This library is free software; you can redistribute it and/or
7 d4e8164f bellard
 * modify it under the terms of the GNU Lesser General Public
8 d4e8164f bellard
 * License as published by the Free Software Foundation; either
9 d4e8164f bellard
 * version 2 of the License, or (at your option) any later version.
10 d4e8164f bellard
 *
11 d4e8164f bellard
 * This library is distributed in the hope that it will be useful,
12 d4e8164f bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 d4e8164f bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 d4e8164f bellard
 * Lesser General Public License for more details.
15 d4e8164f bellard
 *
16 d4e8164f bellard
 * You should have received a copy of the GNU Lesser General Public
17 d4e8164f bellard
 * License along with this library; if not, write to the Free Software
18 d4e8164f bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 d4e8164f bellard
 */
20 d4e8164f bellard
21 b346ff46 bellard
/* allow to see translation results - the slowdown should be negligible, so we leave it */
22 b346ff46 bellard
#define DEBUG_DISAS
23 b346ff46 bellard
24 33417e70 bellard
#ifndef glue
25 33417e70 bellard
#define xglue(x, y) x ## y
26 33417e70 bellard
#define glue(x, y) xglue(x, y)
27 33417e70 bellard
#define stringify(s)        tostring(s)
28 33417e70 bellard
#define tostring(s)        #s
29 33417e70 bellard
#endif
30 33417e70 bellard
31 c98baaac bellard
#if __GNUC__ < 3
32 33417e70 bellard
#define __builtin_expect(x, n) (x)
33 33417e70 bellard
#endif
34 33417e70 bellard
35 e2222c39 bellard
#ifdef __i386__
36 e2222c39 bellard
#define REGPARM(n) __attribute((regparm(n)))
37 e2222c39 bellard
#else
38 e2222c39 bellard
#define REGPARM(n)
39 e2222c39 bellard
#endif
40 e2222c39 bellard
41 b346ff46 bellard
/* is_jmp field values */
42 b346ff46 bellard
#define DISAS_NEXT    0 /* next instruction can be analyzed */
43 b346ff46 bellard
#define DISAS_JUMP    1 /* only pc was modified dynamically */
44 b346ff46 bellard
#define DISAS_UPDATE  2 /* cpu state was modified dynamically */
45 b346ff46 bellard
#define DISAS_TB_JUMP 3 /* only pc was modified statically */
46 b346ff46 bellard
47 b346ff46 bellard
struct TranslationBlock;
48 b346ff46 bellard
49 b346ff46 bellard
/* XXX: make safe guess about sizes */
50 b346ff46 bellard
#define MAX_OP_PER_INSTR 32
51 b346ff46 bellard
#define OPC_BUF_SIZE 512
52 b346ff46 bellard
#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
53 b346ff46 bellard
54 b346ff46 bellard
#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * 3)
55 b346ff46 bellard
56 b346ff46 bellard
extern uint16_t gen_opc_buf[OPC_BUF_SIZE];
57 b346ff46 bellard
extern uint32_t gen_opparam_buf[OPPARAM_BUF_SIZE];
58 c27004ec bellard
extern long gen_labels[OPC_BUF_SIZE];
59 c27004ec bellard
extern int nb_gen_labels;
60 c27004ec bellard
extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
61 c27004ec bellard
extern target_ulong gen_opc_npc[OPC_BUF_SIZE];
62 66e85a21 bellard
extern uint8_t gen_opc_cc_op[OPC_BUF_SIZE];
63 b346ff46 bellard
extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
64 c3278b7b bellard
extern target_ulong gen_opc_jump_pc[2];
65 30d6cb84 bellard
extern uint32_t gen_opc_hflags[OPC_BUF_SIZE];
66 b346ff46 bellard
67 9886cc16 bellard
typedef void (GenOpFunc)(void);
68 9886cc16 bellard
typedef void (GenOpFunc1)(long);
69 9886cc16 bellard
typedef void (GenOpFunc2)(long, long);
70 9886cc16 bellard
typedef void (GenOpFunc3)(long, long, long);
71 9886cc16 bellard
                    
72 b346ff46 bellard
#if defined(TARGET_I386)
73 b346ff46 bellard
74 33417e70 bellard
void optimize_flags_init(void);
75 d4e8164f bellard
76 b346ff46 bellard
#endif
77 b346ff46 bellard
78 b346ff46 bellard
extern FILE *logfile;
79 b346ff46 bellard
extern int loglevel;
80 b346ff46 bellard
81 4c3a88a2 bellard
int gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
82 4c3a88a2 bellard
int gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
83 b346ff46 bellard
void dump_ops(const uint16_t *opc_buf, const uint32_t *opparam_buf);
84 4c3a88a2 bellard
int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
85 b346ff46 bellard
                 int max_code_size, int *gen_code_size_ptr);
86 66e85a21 bellard
int cpu_restore_state(struct TranslationBlock *tb, 
87 58fe2f10 bellard
                      CPUState *env, unsigned long searched_pc,
88 58fe2f10 bellard
                      void *puc);
89 58fe2f10 bellard
int cpu_gen_code_copy(CPUState *env, struct TranslationBlock *tb,
90 58fe2f10 bellard
                      int max_code_size, int *gen_code_size_ptr);
91 58fe2f10 bellard
int cpu_restore_state_copy(struct TranslationBlock *tb, 
92 58fe2f10 bellard
                           CPUState *env, unsigned long searched_pc,
93 58fe2f10 bellard
                           void *puc);
94 2e12669a bellard
void cpu_resume_from_signal(CPUState *env1, void *puc);
95 6a00d601 bellard
void cpu_exec_init(CPUState *env);
96 53a5960a pbrook
int page_unprotect(target_ulong address, unsigned long pc, void *puc);
97 2e12669a bellard
void tb_invalidate_phys_page_range(target_ulong start, target_ulong end, 
98 2e12669a bellard
                                   int is_cpu_write_access);
99 4390df51 bellard
void tb_invalidate_page_range(target_ulong start, target_ulong end);
100 2e12669a bellard
void tlb_flush_page(CPUState *env, target_ulong addr);
101 ee8b7021 bellard
void tlb_flush(CPUState *env, int flush_global);
102 84b7b8e7 bellard
int tlb_set_page_exec(CPUState *env, target_ulong vaddr, 
103 84b7b8e7 bellard
                      target_phys_addr_t paddr, int prot, 
104 84b7b8e7 bellard
                      int is_user, int is_softmmu);
105 84b7b8e7 bellard
static inline int tlb_set_page(CPUState *env, target_ulong vaddr, 
106 84b7b8e7 bellard
                               target_phys_addr_t paddr, int prot, 
107 84b7b8e7 bellard
                               int is_user, int is_softmmu)
108 84b7b8e7 bellard
{
109 84b7b8e7 bellard
    if (prot & PAGE_READ)
110 84b7b8e7 bellard
        prot |= PAGE_EXEC;
111 84b7b8e7 bellard
    return tlb_set_page_exec(env, vaddr, paddr, prot, is_user, is_softmmu);
112 84b7b8e7 bellard
}
113 d4e8164f bellard
114 d4e8164f bellard
#define CODE_GEN_MAX_SIZE        65536
115 d4e8164f bellard
#define CODE_GEN_ALIGN           16 /* must be >= of the size of a icache line */
116 d4e8164f bellard
117 4390df51 bellard
#define CODE_GEN_PHYS_HASH_BITS     15
118 4390df51 bellard
#define CODE_GEN_PHYS_HASH_SIZE     (1 << CODE_GEN_PHYS_HASH_BITS)
119 4390df51 bellard
120 d4e8164f bellard
/* maximum total translate dcode allocated */
121 4390df51 bellard
122 4390df51 bellard
/* NOTE: the translated code area cannot be too big because on some
123 c4c7e3e6 bellard
   archs the range of "fast" function calls is limited. Here is a
124 4390df51 bellard
   summary of the ranges:
125 4390df51 bellard

126 4390df51 bellard
   i386  : signed 32 bits
127 4390df51 bellard
   arm   : signed 26 bits
128 4390df51 bellard
   ppc   : signed 24 bits
129 4390df51 bellard
   sparc : signed 32 bits
130 4390df51 bellard
   alpha : signed 23 bits
131 4390df51 bellard
*/
132 4390df51 bellard
133 4390df51 bellard
#if defined(__alpha__)
134 4390df51 bellard
#define CODE_GEN_BUFFER_SIZE     (2 * 1024 * 1024)
135 b8076a74 bellard
#elif defined(__ia64)
136 b8076a74 bellard
#define CODE_GEN_BUFFER_SIZE     (4 * 1024 * 1024)        /* range of addl */
137 4390df51 bellard
#elif defined(__powerpc__)
138 c4c7e3e6 bellard
#define CODE_GEN_BUFFER_SIZE     (6 * 1024 * 1024)
139 4390df51 bellard
#else
140 c98baaac bellard
#define CODE_GEN_BUFFER_SIZE     (16 * 1024 * 1024)
141 4390df51 bellard
#endif
142 4390df51 bellard
143 d4e8164f bellard
//#define CODE_GEN_BUFFER_SIZE     (128 * 1024)
144 d4e8164f bellard
145 4390df51 bellard
/* estimated block size for TB allocation */
146 4390df51 bellard
/* XXX: use a per code average code fragment size and modulate it
147 4390df51 bellard
   according to the host CPU */
148 4390df51 bellard
#if defined(CONFIG_SOFTMMU)
149 4390df51 bellard
#define CODE_GEN_AVG_BLOCK_SIZE 128
150 4390df51 bellard
#else
151 4390df51 bellard
#define CODE_GEN_AVG_BLOCK_SIZE 64
152 4390df51 bellard
#endif
153 4390df51 bellard
154 4390df51 bellard
#define CODE_GEN_MAX_BLOCKS    (CODE_GEN_BUFFER_SIZE / CODE_GEN_AVG_BLOCK_SIZE)
155 4390df51 bellard
156 4390df51 bellard
#if defined(__powerpc__) 
157 4390df51 bellard
#define USE_DIRECT_JUMP
158 4390df51 bellard
#endif
159 67b915a5 bellard
#if defined(__i386__) && !defined(_WIN32)
160 d4e8164f bellard
#define USE_DIRECT_JUMP
161 d4e8164f bellard
#endif
162 d4e8164f bellard
163 d4e8164f bellard
typedef struct TranslationBlock {
164 2e12669a bellard
    target_ulong pc;   /* simulated PC corresponding to this block (EIP + CS base) */
165 2e12669a bellard
    target_ulong cs_base; /* CS base for this block */
166 d4e8164f bellard
    unsigned int flags; /* flags defining in which context the code was generated */
167 d4e8164f bellard
    uint16_t size;      /* size of target code for this block (1 <=
168 d4e8164f bellard
                           size <= TARGET_PAGE_SIZE) */
169 58fe2f10 bellard
    uint16_t cflags;    /* compile flags */
170 bf088061 bellard
#define CF_CODE_COPY   0x0001 /* block was generated in code copy mode */
171 bf088061 bellard
#define CF_TB_FP_USED  0x0002 /* fp ops are used in the TB */
172 bf088061 bellard
#define CF_FP_USED     0x0004 /* fp ops are used in the TB or in a chained TB */
173 2e12669a bellard
#define CF_SINGLE_INSN 0x0008 /* compile only a single instruction */
174 58fe2f10 bellard
175 d4e8164f bellard
    uint8_t *tc_ptr;    /* pointer to the translated code */
176 4390df51 bellard
    /* next matching tb for physical address. */
177 4390df51 bellard
    struct TranslationBlock *phys_hash_next; 
178 4390df51 bellard
    /* first and second physical page containing code. The lower bit
179 4390df51 bellard
       of the pointer tells the index in page_next[] */
180 4390df51 bellard
    struct TranslationBlock *page_next[2]; 
181 4390df51 bellard
    target_ulong page_addr[2]; 
182 4390df51 bellard
183 d4e8164f bellard
    /* the following data are used to directly call another TB from
184 d4e8164f bellard
       the code of this one. */
185 d4e8164f bellard
    uint16_t tb_next_offset[2]; /* offset of original jump target */
186 d4e8164f bellard
#ifdef USE_DIRECT_JUMP
187 4cbb86e1 bellard
    uint16_t tb_jmp_offset[4]; /* offset of jump instruction */
188 d4e8164f bellard
#else
189 95f7652d bellard
    uint32_t tb_next[2]; /* address of jump generated code */
190 d4e8164f bellard
#endif
191 d4e8164f bellard
    /* list of TBs jumping to this one. This is a circular list using
192 d4e8164f bellard
       the two least significant bits of the pointers to tell what is
193 d4e8164f bellard
       the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
194 d4e8164f bellard
       jmp_first */
195 d4e8164f bellard
    struct TranslationBlock *jmp_next[2]; 
196 d4e8164f bellard
    struct TranslationBlock *jmp_first;
197 d4e8164f bellard
} TranslationBlock;
198 d4e8164f bellard
199 b362e5e0 pbrook
static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
200 b362e5e0 pbrook
{
201 b362e5e0 pbrook
    target_ulong tmp;
202 b362e5e0 pbrook
    tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
203 b362e5e0 pbrook
    return (tmp >> TB_JMP_PAGE_BITS) & TB_JMP_PAGE_MASK;
204 b362e5e0 pbrook
}
205 b362e5e0 pbrook
206 8a40a180 bellard
static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
207 d4e8164f bellard
{
208 b362e5e0 pbrook
    target_ulong tmp;
209 b362e5e0 pbrook
    tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
210 b362e5e0 pbrook
    return (((tmp >> TB_JMP_PAGE_BITS) & TB_JMP_PAGE_MASK) |
211 b362e5e0 pbrook
            (tmp & TB_JMP_ADDR_MASK));
212 d4e8164f bellard
}
213 d4e8164f bellard
214 4390df51 bellard
static inline unsigned int tb_phys_hash_func(unsigned long pc)
215 4390df51 bellard
{
216 4390df51 bellard
    return pc & (CODE_GEN_PHYS_HASH_SIZE - 1);
217 4390df51 bellard
}
218 4390df51 bellard
219 c27004ec bellard
TranslationBlock *tb_alloc(target_ulong pc);
220 0124311e bellard
void tb_flush(CPUState *env);
221 4390df51 bellard
void tb_link_phys(TranslationBlock *tb, 
222 4390df51 bellard
                  target_ulong phys_pc, target_ulong phys_page2);
223 d4e8164f bellard
224 4390df51 bellard
extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
225 d4e8164f bellard
226 d4e8164f bellard
extern uint8_t code_gen_buffer[CODE_GEN_BUFFER_SIZE];
227 d4e8164f bellard
extern uint8_t *code_gen_ptr;
228 d4e8164f bellard
229 4390df51 bellard
#if defined(USE_DIRECT_JUMP)
230 4390df51 bellard
231 4390df51 bellard
#if defined(__powerpc__)
232 4cbb86e1 bellard
static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
233 d4e8164f bellard
{
234 d4e8164f bellard
    uint32_t val, *ptr;
235 d4e8164f bellard
236 d4e8164f bellard
    /* patch the branch destination */
237 4cbb86e1 bellard
    ptr = (uint32_t *)jmp_addr;
238 d4e8164f bellard
    val = *ptr;
239 4cbb86e1 bellard
    val = (val & ~0x03fffffc) | ((addr - jmp_addr) & 0x03fffffc);
240 d4e8164f bellard
    *ptr = val;
241 d4e8164f bellard
    /* flush icache */
242 d4e8164f bellard
    asm volatile ("dcbst 0,%0" : : "r"(ptr) : "memory");
243 d4e8164f bellard
    asm volatile ("sync" : : : "memory");
244 d4e8164f bellard
    asm volatile ("icbi 0,%0" : : "r"(ptr) : "memory");
245 d4e8164f bellard
    asm volatile ("sync" : : : "memory");
246 d4e8164f bellard
    asm volatile ("isync" : : : "memory");
247 d4e8164f bellard
}
248 4390df51 bellard
#elif defined(__i386__)
249 4390df51 bellard
static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
250 4390df51 bellard
{
251 4390df51 bellard
    /* patch the branch destination */
252 4390df51 bellard
    *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
253 4390df51 bellard
    /* no need to flush icache explicitely */
254 4390df51 bellard
}
255 4390df51 bellard
#endif
256 d4e8164f bellard
257 4cbb86e1 bellard
static inline void tb_set_jmp_target(TranslationBlock *tb, 
258 4cbb86e1 bellard
                                     int n, unsigned long addr)
259 4cbb86e1 bellard
{
260 4cbb86e1 bellard
    unsigned long offset;
261 4cbb86e1 bellard
262 4cbb86e1 bellard
    offset = tb->tb_jmp_offset[n];
263 4cbb86e1 bellard
    tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
264 4cbb86e1 bellard
    offset = tb->tb_jmp_offset[n + 2];
265 4cbb86e1 bellard
    if (offset != 0xffff)
266 4cbb86e1 bellard
        tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
267 4cbb86e1 bellard
}
268 4cbb86e1 bellard
269 d4e8164f bellard
#else
270 d4e8164f bellard
271 d4e8164f bellard
/* set the jump target */
272 d4e8164f bellard
static inline void tb_set_jmp_target(TranslationBlock *tb, 
273 d4e8164f bellard
                                     int n, unsigned long addr)
274 d4e8164f bellard
{
275 95f7652d bellard
    tb->tb_next[n] = addr;
276 d4e8164f bellard
}
277 d4e8164f bellard
278 d4e8164f bellard
#endif
279 d4e8164f bellard
280 d4e8164f bellard
static inline void tb_add_jump(TranslationBlock *tb, int n, 
281 d4e8164f bellard
                               TranslationBlock *tb_next)
282 d4e8164f bellard
{
283 cf25629d bellard
    /* NOTE: this test is only needed for thread safety */
284 cf25629d bellard
    if (!tb->jmp_next[n]) {
285 cf25629d bellard
        /* patch the native jump address */
286 cf25629d bellard
        tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
287 cf25629d bellard
        
288 cf25629d bellard
        /* add in TB jmp circular list */
289 cf25629d bellard
        tb->jmp_next[n] = tb_next->jmp_first;
290 cf25629d bellard
        tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
291 cf25629d bellard
    }
292 d4e8164f bellard
}
293 d4e8164f bellard
294 a513fe19 bellard
TranslationBlock *tb_find_pc(unsigned long pc_ptr);
295 a513fe19 bellard
296 d4e8164f bellard
#ifndef offsetof
297 d4e8164f bellard
#define offsetof(type, field) ((size_t) &((type *)0)->field)
298 d4e8164f bellard
#endif
299 d4e8164f bellard
300 d549f7d9 bellard
#if defined(_WIN32)
301 d549f7d9 bellard
#define ASM_DATA_SECTION ".section \".data\"\n"
302 d549f7d9 bellard
#define ASM_PREVIOUS_SECTION ".section .text\n"
303 d549f7d9 bellard
#elif defined(__APPLE__)
304 d549f7d9 bellard
#define ASM_DATA_SECTION ".data\n"
305 d549f7d9 bellard
#define ASM_PREVIOUS_SECTION ".text\n"
306 d549f7d9 bellard
#else
307 d549f7d9 bellard
#define ASM_DATA_SECTION ".section \".data\"\n"
308 d549f7d9 bellard
#define ASM_PREVIOUS_SECTION ".previous\n"
309 d549f7d9 bellard
#endif
310 d549f7d9 bellard
311 75913b72 bellard
#define ASM_OP_LABEL_NAME(n, opname) \
312 75913b72 bellard
    ASM_NAME(__op_label) #n "." ASM_NAME(opname)
313 75913b72 bellard
314 b346ff46 bellard
#if defined(__powerpc__)
315 b346ff46 bellard
316 4390df51 bellard
/* we patch the jump instruction directly */
317 ae063a68 bellard
#define GOTO_TB(opname, tbparam, n)\
318 b346ff46 bellard
do {\
319 d549f7d9 bellard
    asm volatile (ASM_DATA_SECTION\
320 75913b72 bellard
                  ASM_OP_LABEL_NAME(n, opname) ":\n"\
321 9257a9e4 bellard
                  ".long 1f\n"\
322 d549f7d9 bellard
                  ASM_PREVIOUS_SECTION \
323 d549f7d9 bellard
                  "b " ASM_NAME(__op_jmp) #n "\n"\
324 9257a9e4 bellard
                  "1:\n");\
325 4390df51 bellard
} while (0)
326 4390df51 bellard
327 4390df51 bellard
#elif defined(__i386__) && defined(USE_DIRECT_JUMP)
328 4390df51 bellard
329 4390df51 bellard
/* we patch the jump instruction directly */
330 ae063a68 bellard
#define GOTO_TB(opname, tbparam, n)\
331 c27004ec bellard
do {\
332 c27004ec bellard
    asm volatile (".section .data\n"\
333 75913b72 bellard
                  ASM_OP_LABEL_NAME(n, opname) ":\n"\
334 c27004ec bellard
                  ".long 1f\n"\
335 c27004ec bellard
                  ASM_PREVIOUS_SECTION \
336 c27004ec bellard
                  "jmp " ASM_NAME(__op_jmp) #n "\n"\
337 c27004ec bellard
                  "1:\n");\
338 c27004ec bellard
} while (0)
339 c27004ec bellard
340 b346ff46 bellard
#else
341 b346ff46 bellard
342 b346ff46 bellard
/* jump to next block operations (more portable code, does not need
343 b346ff46 bellard
   cache flushing, but slower because of indirect jump) */
344 ae063a68 bellard
#define GOTO_TB(opname, tbparam, n)\
345 b346ff46 bellard
do {\
346 2f62b397 bellard
    static void __attribute__((unused)) *dummy ## n = &&dummy_label ## n;\
347 75913b72 bellard
    static void __attribute__((unused)) *__op_label ## n \
348 75913b72 bellard
        __asm__(ASM_OP_LABEL_NAME(n, opname)) = &&label ## n;\
349 b346ff46 bellard
    goto *(void *)(((TranslationBlock *)tbparam)->tb_next[n]);\
350 ae063a68 bellard
label ## n: ;\
351 ae063a68 bellard
dummy_label ## n: ;\
352 b346ff46 bellard
} while (0)
353 b346ff46 bellard
354 ae063a68 bellard
#endif
355 ae063a68 bellard
356 33417e70 bellard
extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
357 33417e70 bellard
extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
358 a4193c8a bellard
extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
359 33417e70 bellard
360 d4e8164f bellard
#ifdef __powerpc__
361 d4e8164f bellard
static inline int testandset (int *p)
362 d4e8164f bellard
{
363 d4e8164f bellard
    int ret;
364 d4e8164f bellard
    __asm__ __volatile__ (
365 02e1ec9b bellard
                          "0:    lwarx %0,0,%1\n"
366 02e1ec9b bellard
                          "      xor. %0,%3,%0\n"
367 02e1ec9b bellard
                          "      bne 1f\n"
368 02e1ec9b bellard
                          "      stwcx. %2,0,%1\n"
369 02e1ec9b bellard
                          "      bne- 0b\n"
370 d4e8164f bellard
                          "1:    "
371 d4e8164f bellard
                          : "=&r" (ret)
372 d4e8164f bellard
                          : "r" (p), "r" (1), "r" (0)
373 d4e8164f bellard
                          : "cr0", "memory");
374 d4e8164f bellard
    return ret;
375 d4e8164f bellard
}
376 d4e8164f bellard
#endif
377 d4e8164f bellard
378 d4e8164f bellard
#ifdef __i386__
379 d4e8164f bellard
static inline int testandset (int *p)
380 d4e8164f bellard
{
381 4955a2cd bellard
    long int readval = 0;
382 d4e8164f bellard
    
383 4955a2cd bellard
    __asm__ __volatile__ ("lock; cmpxchgl %2, %0"
384 4955a2cd bellard
                          : "+m" (*p), "+a" (readval)
385 4955a2cd bellard
                          : "r" (1)
386 4955a2cd bellard
                          : "cc");
387 4955a2cd bellard
    return readval;
388 d4e8164f bellard
}
389 d4e8164f bellard
#endif
390 d4e8164f bellard
391 bc51c5c9 bellard
#ifdef __x86_64__
392 bc51c5c9 bellard
static inline int testandset (int *p)
393 bc51c5c9 bellard
{
394 4955a2cd bellard
    long int readval = 0;
395 bc51c5c9 bellard
    
396 4955a2cd bellard
    __asm__ __volatile__ ("lock; cmpxchgl %2, %0"
397 4955a2cd bellard
                          : "+m" (*p), "+a" (readval)
398 4955a2cd bellard
                          : "r" (1)
399 4955a2cd bellard
                          : "cc");
400 4955a2cd bellard
    return readval;
401 bc51c5c9 bellard
}
402 bc51c5c9 bellard
#endif
403 bc51c5c9 bellard
404 d4e8164f bellard
#ifdef __s390__
405 d4e8164f bellard
static inline int testandset (int *p)
406 d4e8164f bellard
{
407 d4e8164f bellard
    int ret;
408 d4e8164f bellard
409 d4e8164f bellard
    __asm__ __volatile__ ("0: cs    %0,%1,0(%2)\n"
410 d4e8164f bellard
                          "   jl    0b"
411 d4e8164f bellard
                          : "=&d" (ret)
412 d4e8164f bellard
                          : "r" (1), "a" (p), "0" (*p) 
413 d4e8164f bellard
                          : "cc", "memory" );
414 d4e8164f bellard
    return ret;
415 d4e8164f bellard
}
416 d4e8164f bellard
#endif
417 d4e8164f bellard
418 d4e8164f bellard
#ifdef __alpha__
419 2f87c607 bellard
static inline int testandset (int *p)
420 d4e8164f bellard
{
421 d4e8164f bellard
    int ret;
422 d4e8164f bellard
    unsigned long one;
423 d4e8164f bellard
424 d4e8164f bellard
    __asm__ __volatile__ ("0:        mov 1,%2\n"
425 d4e8164f bellard
                          "        ldl_l %0,%1\n"
426 d4e8164f bellard
                          "        stl_c %2,%1\n"
427 d4e8164f bellard
                          "        beq %2,1f\n"
428 d4e8164f bellard
                          ".subsection 2\n"
429 d4e8164f bellard
                          "1:        br 0b\n"
430 d4e8164f bellard
                          ".previous"
431 d4e8164f bellard
                          : "=r" (ret), "=m" (*p), "=r" (one)
432 d4e8164f bellard
                          : "m" (*p));
433 d4e8164f bellard
    return ret;
434 d4e8164f bellard
}
435 d4e8164f bellard
#endif
436 d4e8164f bellard
437 d4e8164f bellard
#ifdef __sparc__
438 d4e8164f bellard
static inline int testandset (int *p)
439 d4e8164f bellard
{
440 d4e8164f bellard
        int ret;
441 d4e8164f bellard
442 d4e8164f bellard
        __asm__ __volatile__("ldstub        [%1], %0"
443 d4e8164f bellard
                             : "=r" (ret)
444 d4e8164f bellard
                             : "r" (p)
445 d4e8164f bellard
                             : "memory");
446 d4e8164f bellard
447 d4e8164f bellard
        return (ret ? 1 : 0);
448 d4e8164f bellard
}
449 d4e8164f bellard
#endif
450 d4e8164f bellard
451 a95c6790 bellard
#ifdef __arm__
452 a95c6790 bellard
static inline int testandset (int *spinlock)
453 a95c6790 bellard
{
454 a95c6790 bellard
    register unsigned int ret;
455 a95c6790 bellard
    __asm__ __volatile__("swp %0, %1, [%2]"
456 a95c6790 bellard
                         : "=r"(ret)
457 a95c6790 bellard
                         : "0"(1), "r"(spinlock));
458 a95c6790 bellard
    
459 a95c6790 bellard
    return ret;
460 a95c6790 bellard
}
461 a95c6790 bellard
#endif
462 a95c6790 bellard
463 38e584a0 bellard
#ifdef __mc68000
464 38e584a0 bellard
static inline int testandset (int *p)
465 38e584a0 bellard
{
466 38e584a0 bellard
    char ret;
467 38e584a0 bellard
    __asm__ __volatile__("tas %1; sne %0"
468 38e584a0 bellard
                         : "=r" (ret)
469 38e584a0 bellard
                         : "m" (p)
470 38e584a0 bellard
                         : "cc","memory");
471 4955a2cd bellard
    return ret;
472 38e584a0 bellard
}
473 38e584a0 bellard
#endif
474 38e584a0 bellard
475 b8076a74 bellard
#ifdef __ia64
476 b8076a74 bellard
#include <ia64intrin.h>
477 b8076a74 bellard
478 b8076a74 bellard
static inline int testandset (int *p)
479 b8076a74 bellard
{
480 b8076a74 bellard
    return __sync_lock_test_and_set (p, 1);
481 b8076a74 bellard
}
482 b8076a74 bellard
#endif
483 b8076a74 bellard
484 d4e8164f bellard
typedef int spinlock_t;
485 d4e8164f bellard
486 d4e8164f bellard
#define SPIN_LOCK_UNLOCKED 0
487 d4e8164f bellard
488 aebcb60e bellard
#if defined(CONFIG_USER_ONLY)
489 d4e8164f bellard
static inline void spin_lock(spinlock_t *lock)
490 d4e8164f bellard
{
491 d4e8164f bellard
    while (testandset(lock));
492 d4e8164f bellard
}
493 d4e8164f bellard
494 d4e8164f bellard
static inline void spin_unlock(spinlock_t *lock)
495 d4e8164f bellard
{
496 d4e8164f bellard
    *lock = 0;
497 d4e8164f bellard
}
498 d4e8164f bellard
499 d4e8164f bellard
static inline int spin_trylock(spinlock_t *lock)
500 d4e8164f bellard
{
501 d4e8164f bellard
    return !testandset(lock);
502 d4e8164f bellard
}
503 3c1cf9fa bellard
#else
504 3c1cf9fa bellard
static inline void spin_lock(spinlock_t *lock)
505 3c1cf9fa bellard
{
506 3c1cf9fa bellard
}
507 3c1cf9fa bellard
508 3c1cf9fa bellard
static inline void spin_unlock(spinlock_t *lock)
509 3c1cf9fa bellard
{
510 3c1cf9fa bellard
}
511 3c1cf9fa bellard
512 3c1cf9fa bellard
static inline int spin_trylock(spinlock_t *lock)
513 3c1cf9fa bellard
{
514 3c1cf9fa bellard
    return 1;
515 3c1cf9fa bellard
}
516 3c1cf9fa bellard
#endif
517 d4e8164f bellard
518 d4e8164f bellard
extern spinlock_t tb_lock;
519 d4e8164f bellard
520 36bdbe54 bellard
extern int tb_invalidated_flag;
521 6e59c1db bellard
522 e95c8d51 bellard
#if !defined(CONFIG_USER_ONLY)
523 6e59c1db bellard
524 c27004ec bellard
void tlb_fill(target_ulong addr, int is_write, int is_user, 
525 6e59c1db bellard
              void *retaddr);
526 6e59c1db bellard
527 6e59c1db bellard
#define ACCESS_TYPE 3
528 6e59c1db bellard
#define MEMSUFFIX _code
529 6e59c1db bellard
#define env cpu_single_env
530 6e59c1db bellard
531 6e59c1db bellard
#define DATA_SIZE 1
532 6e59c1db bellard
#include "softmmu_header.h"
533 6e59c1db bellard
534 6e59c1db bellard
#define DATA_SIZE 2
535 6e59c1db bellard
#include "softmmu_header.h"
536 6e59c1db bellard
537 6e59c1db bellard
#define DATA_SIZE 4
538 6e59c1db bellard
#include "softmmu_header.h"
539 6e59c1db bellard
540 c27004ec bellard
#define DATA_SIZE 8
541 c27004ec bellard
#include "softmmu_header.h"
542 c27004ec bellard
543 6e59c1db bellard
#undef ACCESS_TYPE
544 6e59c1db bellard
#undef MEMSUFFIX
545 6e59c1db bellard
#undef env
546 6e59c1db bellard
547 6e59c1db bellard
#endif
548 4390df51 bellard
549 4390df51 bellard
#if defined(CONFIG_USER_ONLY)
550 4390df51 bellard
static inline target_ulong get_phys_addr_code(CPUState *env, target_ulong addr)
551 4390df51 bellard
{
552 4390df51 bellard
    return addr;
553 4390df51 bellard
}
554 4390df51 bellard
#else
555 4390df51 bellard
/* NOTE: this function can trigger an exception */
556 1ccde1cb bellard
/* NOTE2: the returned address is not exactly the physical address: it
557 1ccde1cb bellard
   is the offset relative to phys_ram_base */
558 4390df51 bellard
static inline target_ulong get_phys_addr_code(CPUState *env, target_ulong addr)
559 4390df51 bellard
{
560 c27004ec bellard
    int is_user, index, pd;
561 4390df51 bellard
562 4390df51 bellard
    index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
563 3f5dcc34 bellard
#if defined(TARGET_I386)
564 4390df51 bellard
    is_user = ((env->hflags & HF_CPL_MASK) == 3);
565 3f5dcc34 bellard
#elif defined (TARGET_PPC)
566 3f5dcc34 bellard
    is_user = msr_pr;
567 6af0bf9c bellard
#elif defined (TARGET_MIPS)
568 6af0bf9c bellard
    is_user = ((env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_UM);
569 e95c8d51 bellard
#elif defined (TARGET_SPARC)
570 e95c8d51 bellard
    is_user = (env->psrs == 0);
571 b5ff1b31 bellard
#elif defined (TARGET_ARM)
572 b5ff1b31 bellard
    is_user = ((env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_USR);
573 fdf9b3e8 bellard
#elif defined (TARGET_SH4)
574 fdf9b3e8 bellard
    is_user = ((env->sr & SR_MD) == 0);
575 eddf68a6 j_mayer
#elif defined (TARGET_ALPHA)
576 eddf68a6 j_mayer
    is_user = ((env->ps >> 3) & 3);
577 3f5dcc34 bellard
#else
578 b5ff1b31 bellard
#error unimplemented CPU
579 3f5dcc34 bellard
#endif
580 84b7b8e7 bellard
    if (__builtin_expect(env->tlb_table[is_user][index].addr_code != 
581 4390df51 bellard
                         (addr & TARGET_PAGE_MASK), 0)) {
582 c27004ec bellard
        ldub_code(addr);
583 c27004ec bellard
    }
584 84b7b8e7 bellard
    pd = env->tlb_table[is_user][index].addr_code & ~TARGET_PAGE_MASK;
585 2a4188a3 bellard
    if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
586 36d23958 ths
        cpu_abort(env, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
587 4390df51 bellard
    }
588 84b7b8e7 bellard
    return addr + env->tlb_table[is_user][index].addend - (unsigned long)phys_ram_base;
589 4390df51 bellard
}
590 4390df51 bellard
#endif
591 9df217a3 bellard
592 9df217a3 bellard
#ifdef USE_KQEMU
593 f32fc648 bellard
#define KQEMU_MODIFY_PAGE_MASK (0xff & ~(VGA_DIRTY_FLAG | CODE_DIRTY_FLAG))
594 f32fc648 bellard
595 9df217a3 bellard
int kqemu_init(CPUState *env);
596 9df217a3 bellard
int kqemu_cpu_exec(CPUState *env);
597 9df217a3 bellard
void kqemu_flush_page(CPUState *env, target_ulong addr);
598 9df217a3 bellard
void kqemu_flush(CPUState *env, int global);
599 4b7df22f bellard
void kqemu_set_notdirty(CPUState *env, ram_addr_t ram_addr);
600 f32fc648 bellard
void kqemu_modify_page(CPUState *env, ram_addr_t ram_addr);
601 a332e112 bellard
void kqemu_cpu_interrupt(CPUState *env);
602 f32fc648 bellard
void kqemu_record_dump(void);
603 9df217a3 bellard
604 9df217a3 bellard
static inline int kqemu_is_ok(CPUState *env)
605 9df217a3 bellard
{
606 9df217a3 bellard
    return(env->kqemu_enabled &&
607 9df217a3 bellard
           (env->cr[0] & CR0_PE_MASK) && 
608 f32fc648 bellard
           !(env->hflags & HF_INHIBIT_IRQ_MASK) &&
609 9df217a3 bellard
           (env->eflags & IF_MASK) &&
610 f32fc648 bellard
           !(env->eflags & VM_MASK) &&
611 f32fc648 bellard
           (env->kqemu_enabled == 2 || 
612 f32fc648 bellard
            ((env->hflags & HF_CPL_MASK) == 3 &&
613 f32fc648 bellard
             (env->eflags & IOPL_MASK) != IOPL_MASK)));
614 9df217a3 bellard
}
615 9df217a3 bellard
616 9df217a3 bellard
#endif