root / hw / versatilepb.c @ b651fc6f
History | View | Annotate | Download (10.3 kB)
1 | 5fafdf24 | ths | /*
|
---|---|---|---|
2 | 16406950 | pbrook | * ARM Versatile Platform/Application Baseboard System emulation.
|
3 | cdbdb648 | pbrook | *
|
4 | a1bb27b1 | pbrook | * Copyright (c) 2005-2007 CodeSourcery.
|
5 | cdbdb648 | pbrook | * Written by Paul Brook
|
6 | cdbdb648 | pbrook | *
|
7 | cdbdb648 | pbrook | * This code is licenced under the GPL.
|
8 | cdbdb648 | pbrook | */
|
9 | cdbdb648 | pbrook | |
10 | 2e9bdce5 | Paul Brook | #include "sysbus.h" |
11 | 87ecb68b | pbrook | #include "arm-misc.h" |
12 | 87ecb68b | pbrook | #include "primecell.h" |
13 | 87ecb68b | pbrook | #include "devices.h" |
14 | 87ecb68b | pbrook | #include "net.h" |
15 | 87ecb68b | pbrook | #include "sysemu.h" |
16 | 87ecb68b | pbrook | #include "pci.h" |
17 | 18e08a55 | Michael S. Tsirkin | #include "usb-ohci.h" |
18 | 87ecb68b | pbrook | #include "boards.h" |
19 | 2446333c | Blue Swirl | #include "blockdev.h" |
20 | cdbdb648 | pbrook | |
21 | cdbdb648 | pbrook | /* Primary interrupt controller. */
|
22 | cdbdb648 | pbrook | |
23 | cdbdb648 | pbrook | typedef struct vpb_sic_state |
24 | cdbdb648 | pbrook | { |
25 | 3950f18b | Paul Brook | SysBusDevice busdev; |
26 | cdbdb648 | pbrook | uint32_t level; |
27 | cdbdb648 | pbrook | uint32_t mask; |
28 | cdbdb648 | pbrook | uint32_t pic_enable; |
29 | 97aff481 | Paul Brook | qemu_irq parent[32];
|
30 | cdbdb648 | pbrook | int irq;
|
31 | cdbdb648 | pbrook | } vpb_sic_state; |
32 | cdbdb648 | pbrook | |
33 | a796d0ac | Peter Maydell | static const VMStateDescription vmstate_vpb_sic = { |
34 | a796d0ac | Peter Maydell | .name = "versatilepb_sic",
|
35 | a796d0ac | Peter Maydell | .version_id = 1,
|
36 | a796d0ac | Peter Maydell | .minimum_version_id = 1,
|
37 | a796d0ac | Peter Maydell | .fields = (VMStateField[]) { |
38 | a796d0ac | Peter Maydell | VMSTATE_UINT32(level, vpb_sic_state), |
39 | a796d0ac | Peter Maydell | VMSTATE_UINT32(mask, vpb_sic_state), |
40 | a796d0ac | Peter Maydell | VMSTATE_UINT32(pic_enable, vpb_sic_state), |
41 | a796d0ac | Peter Maydell | VMSTATE_END_OF_LIST() |
42 | a796d0ac | Peter Maydell | } |
43 | a796d0ac | Peter Maydell | }; |
44 | a796d0ac | Peter Maydell | |
45 | cdbdb648 | pbrook | static void vpb_sic_update(vpb_sic_state *s) |
46 | cdbdb648 | pbrook | { |
47 | cdbdb648 | pbrook | uint32_t flags; |
48 | cdbdb648 | pbrook | |
49 | cdbdb648 | pbrook | flags = s->level & s->mask; |
50 | d537cf6c | pbrook | qemu_set_irq(s->parent[s->irq], flags != 0);
|
51 | cdbdb648 | pbrook | } |
52 | cdbdb648 | pbrook | |
53 | cdbdb648 | pbrook | static void vpb_sic_update_pic(vpb_sic_state *s) |
54 | cdbdb648 | pbrook | { |
55 | cdbdb648 | pbrook | int i;
|
56 | cdbdb648 | pbrook | uint32_t mask; |
57 | cdbdb648 | pbrook | |
58 | cdbdb648 | pbrook | for (i = 21; i <= 30; i++) { |
59 | cdbdb648 | pbrook | mask = 1u << i;
|
60 | cdbdb648 | pbrook | if (!(s->pic_enable & mask))
|
61 | cdbdb648 | pbrook | continue;
|
62 | d537cf6c | pbrook | qemu_set_irq(s->parent[i], (s->level & mask) != 0);
|
63 | cdbdb648 | pbrook | } |
64 | cdbdb648 | pbrook | } |
65 | cdbdb648 | pbrook | |
66 | cdbdb648 | pbrook | static void vpb_sic_set_irq(void *opaque, int irq, int level) |
67 | cdbdb648 | pbrook | { |
68 | cdbdb648 | pbrook | vpb_sic_state *s = (vpb_sic_state *)opaque; |
69 | cdbdb648 | pbrook | if (level)
|
70 | cdbdb648 | pbrook | s->level |= 1u << irq;
|
71 | cdbdb648 | pbrook | else
|
72 | cdbdb648 | pbrook | s->level &= ~(1u << irq);
|
73 | cdbdb648 | pbrook | if (s->pic_enable & (1u << irq)) |
74 | d537cf6c | pbrook | qemu_set_irq(s->parent[irq], level); |
75 | cdbdb648 | pbrook | vpb_sic_update(s); |
76 | cdbdb648 | pbrook | } |
77 | cdbdb648 | pbrook | |
78 | c227f099 | Anthony Liguori | static uint32_t vpb_sic_read(void *opaque, target_phys_addr_t offset) |
79 | cdbdb648 | pbrook | { |
80 | cdbdb648 | pbrook | vpb_sic_state *s = (vpb_sic_state *)opaque; |
81 | cdbdb648 | pbrook | |
82 | cdbdb648 | pbrook | switch (offset >> 2) { |
83 | cdbdb648 | pbrook | case 0: /* STATUS */ |
84 | cdbdb648 | pbrook | return s->level & s->mask;
|
85 | cdbdb648 | pbrook | case 1: /* RAWSTAT */ |
86 | cdbdb648 | pbrook | return s->level;
|
87 | cdbdb648 | pbrook | case 2: /* ENABLE */ |
88 | cdbdb648 | pbrook | return s->mask;
|
89 | cdbdb648 | pbrook | case 4: /* SOFTINT */ |
90 | cdbdb648 | pbrook | return s->level & 1; |
91 | cdbdb648 | pbrook | case 8: /* PICENABLE */ |
92 | cdbdb648 | pbrook | return s->pic_enable;
|
93 | cdbdb648 | pbrook | default:
|
94 | e69954b9 | pbrook | printf ("vpb_sic_read: Bad register offset 0x%x\n", (int)offset); |
95 | cdbdb648 | pbrook | return 0; |
96 | cdbdb648 | pbrook | } |
97 | cdbdb648 | pbrook | } |
98 | cdbdb648 | pbrook | |
99 | c227f099 | Anthony Liguori | static void vpb_sic_write(void *opaque, target_phys_addr_t offset, |
100 | cdbdb648 | pbrook | uint32_t value) |
101 | cdbdb648 | pbrook | { |
102 | cdbdb648 | pbrook | vpb_sic_state *s = (vpb_sic_state *)opaque; |
103 | cdbdb648 | pbrook | |
104 | cdbdb648 | pbrook | switch (offset >> 2) { |
105 | cdbdb648 | pbrook | case 2: /* ENSET */ |
106 | cdbdb648 | pbrook | s->mask |= value; |
107 | cdbdb648 | pbrook | break;
|
108 | cdbdb648 | pbrook | case 3: /* ENCLR */ |
109 | cdbdb648 | pbrook | s->mask &= ~value; |
110 | cdbdb648 | pbrook | break;
|
111 | cdbdb648 | pbrook | case 4: /* SOFTINTSET */ |
112 | cdbdb648 | pbrook | if (value)
|
113 | cdbdb648 | pbrook | s->mask |= 1;
|
114 | cdbdb648 | pbrook | break;
|
115 | cdbdb648 | pbrook | case 5: /* SOFTINTCLR */ |
116 | cdbdb648 | pbrook | if (value)
|
117 | cdbdb648 | pbrook | s->mask &= ~1u;
|
118 | cdbdb648 | pbrook | break;
|
119 | cdbdb648 | pbrook | case 8: /* PICENSET */ |
120 | cdbdb648 | pbrook | s->pic_enable |= (value & 0x7fe00000);
|
121 | cdbdb648 | pbrook | vpb_sic_update_pic(s); |
122 | cdbdb648 | pbrook | break;
|
123 | cdbdb648 | pbrook | case 9: /* PICENCLR */ |
124 | cdbdb648 | pbrook | s->pic_enable &= ~value; |
125 | cdbdb648 | pbrook | vpb_sic_update_pic(s); |
126 | cdbdb648 | pbrook | break;
|
127 | cdbdb648 | pbrook | default:
|
128 | e69954b9 | pbrook | printf ("vpb_sic_write: Bad register offset 0x%x\n", (int)offset); |
129 | cdbdb648 | pbrook | return;
|
130 | cdbdb648 | pbrook | } |
131 | cdbdb648 | pbrook | vpb_sic_update(s); |
132 | cdbdb648 | pbrook | } |
133 | cdbdb648 | pbrook | |
134 | d60efc6b | Blue Swirl | static CPUReadMemoryFunc * const vpb_sic_readfn[] = { |
135 | cdbdb648 | pbrook | vpb_sic_read, |
136 | cdbdb648 | pbrook | vpb_sic_read, |
137 | cdbdb648 | pbrook | vpb_sic_read |
138 | cdbdb648 | pbrook | }; |
139 | cdbdb648 | pbrook | |
140 | d60efc6b | Blue Swirl | static CPUWriteMemoryFunc * const vpb_sic_writefn[] = { |
141 | cdbdb648 | pbrook | vpb_sic_write, |
142 | cdbdb648 | pbrook | vpb_sic_write, |
143 | cdbdb648 | pbrook | vpb_sic_write |
144 | cdbdb648 | pbrook | }; |
145 | cdbdb648 | pbrook | |
146 | 81a322d4 | Gerd Hoffmann | static int vpb_sic_init(SysBusDevice *dev) |
147 | cdbdb648 | pbrook | { |
148 | 3950f18b | Paul Brook | vpb_sic_state *s = FROM_SYSBUS(vpb_sic_state, dev); |
149 | cdbdb648 | pbrook | int iomemtype;
|
150 | 97aff481 | Paul Brook | int i;
|
151 | cdbdb648 | pbrook | |
152 | 067a3ddc | Paul Brook | qdev_init_gpio_in(&dev->qdev, vpb_sic_set_irq, 32);
|
153 | 97aff481 | Paul Brook | for (i = 0; i < 32; i++) { |
154 | 3950f18b | Paul Brook | sysbus_init_irq(dev, &s->parent[i]); |
155 | 97aff481 | Paul Brook | } |
156 | 3950f18b | Paul Brook | s->irq = 31;
|
157 | 1eed09cb | Avi Kivity | iomemtype = cpu_register_io_memory(vpb_sic_readfn, |
158 | 2507c12a | Alexander Graf | vpb_sic_writefn, s, |
159 | 2507c12a | Alexander Graf | DEVICE_NATIVE_ENDIAN); |
160 | 3950f18b | Paul Brook | sysbus_init_mmio(dev, 0x1000, iomemtype);
|
161 | 81a322d4 | Gerd Hoffmann | return 0; |
162 | cdbdb648 | pbrook | } |
163 | cdbdb648 | pbrook | |
164 | cdbdb648 | pbrook | /* Board init. */
|
165 | cdbdb648 | pbrook | |
166 | 16406950 | pbrook | /* The AB and PB boards both use the same core, just with different
|
167 | 16406950 | pbrook | peripherans and expansion busses. For now we emulate a subset of the
|
168 | 16406950 | pbrook | PB peripherals and just change the board ID. */
|
169 | cdbdb648 | pbrook | |
170 | f93eb9ff | balrog | static struct arm_boot_info versatile_binfo; |
171 | f93eb9ff | balrog | |
172 | c227f099 | Anthony Liguori | static void versatile_init(ram_addr_t ram_size, |
173 | 3023f332 | aliguori | const char *boot_device, |
174 | cdbdb648 | pbrook | const char *kernel_filename, const char *kernel_cmdline, |
175 | 3371d272 | pbrook | const char *initrd_filename, const char *cpu_model, |
176 | 3371d272 | pbrook | int board_id)
|
177 | cdbdb648 | pbrook | { |
178 | cdbdb648 | pbrook | CPUState *env; |
179 | c227f099 | Anthony Liguori | ram_addr_t ram_offset; |
180 | 97aff481 | Paul Brook | qemu_irq *cpu_pic; |
181 | 97aff481 | Paul Brook | qemu_irq pic[32];
|
182 | 3950f18b | Paul Brook | qemu_irq sic[32];
|
183 | 97aff481 | Paul Brook | DeviceState *dev; |
184 | 502a5395 | pbrook | PCIBus *pci_bus; |
185 | 502a5395 | pbrook | NICInfo *nd; |
186 | 502a5395 | pbrook | int n;
|
187 | 502a5395 | pbrook | int done_smc = 0; |
188 | cdbdb648 | pbrook | |
189 | 3371d272 | pbrook | if (!cpu_model)
|
190 | 3371d272 | pbrook | cpu_model = "arm926";
|
191 | aaed909a | bellard | env = cpu_init(cpu_model); |
192 | aaed909a | bellard | if (!env) {
|
193 | aaed909a | bellard | fprintf(stderr, "Unable to find CPU definition\n");
|
194 | aaed909a | bellard | exit(1);
|
195 | aaed909a | bellard | } |
196 | 1724f049 | Alex Williamson | ram_offset = qemu_ram_alloc(NULL, "versatile.ram", ram_size); |
197 | 1235fc06 | ths | /* ??? RAM should repeat to fill physical memory space. */
|
198 | cdbdb648 | pbrook | /* SDRAM at address zero. */
|
199 | 7ffab4d7 | pbrook | cpu_register_physical_memory(0, ram_size, ram_offset | IO_MEM_RAM);
|
200 | cdbdb648 | pbrook | |
201 | 26e92f65 | Paul Brook | arm_sysctl_init(0x10000000, 0x41007004, 0x02000000); |
202 | 97aff481 | Paul Brook | cpu_pic = arm_pic_init_cpu(env); |
203 | 97aff481 | Paul Brook | dev = sysbus_create_varargs("pl190", 0x10140000, |
204 | 97aff481 | Paul Brook | cpu_pic[0], cpu_pic[1], NULL); |
205 | 97aff481 | Paul Brook | for (n = 0; n < 32; n++) { |
206 | 067a3ddc | Paul Brook | pic[n] = qdev_get_gpio_in(dev, n); |
207 | 97aff481 | Paul Brook | } |
208 | 3950f18b | Paul Brook | dev = sysbus_create_simple("versatilepb_sic", 0x10003000, NULL); |
209 | 3950f18b | Paul Brook | for (n = 0; n < 32; n++) { |
210 | 3950f18b | Paul Brook | sysbus_connect_irq(sysbus_from_qdev(dev), n, pic[n]); |
211 | 067a3ddc | Paul Brook | sic[n] = qdev_get_gpio_in(dev, n); |
212 | 3950f18b | Paul Brook | } |
213 | 86394e96 | Paul Brook | |
214 | 86394e96 | Paul Brook | sysbus_create_simple("pl050_keyboard", 0x10006000, sic[3]); |
215 | 86394e96 | Paul Brook | sysbus_create_simple("pl050_mouse", 0x10007000, sic[4]); |
216 | cdbdb648 | pbrook | |
217 | 0027b06d | Paul Brook | dev = sysbus_create_varargs("versatile_pci", 0x40000000, |
218 | 0027b06d | Paul Brook | sic[27], sic[28], sic[29], sic[30], NULL); |
219 | 02e2da45 | Paul Brook | pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci");
|
220 | 0027b06d | Paul Brook | |
221 | 502a5395 | pbrook | /* The Versatile PCI bridge does not provide access to PCI IO space,
|
222 | 502a5395 | pbrook | so many of the qemu PCI devices are not useable. */
|
223 | 502a5395 | pbrook | for(n = 0; n < nb_nics; n++) { |
224 | 502a5395 | pbrook | nd = &nd_table[n]; |
225 | 0ae18cee | aliguori | |
226 | 0ae18cee | aliguori | if ((!nd->model && !done_smc) || strcmp(nd->model, "smc91c111") == 0) { |
227 | d537cf6c | pbrook | smc91c111_init(nd, 0x10010000, sic[25]); |
228 | 0ae18cee | aliguori | done_smc = 1;
|
229 | cdbdb648 | pbrook | } else {
|
230 | 07caea31 | Markus Armbruster | pci_nic_init_nofail(nd, "rtl8139", NULL); |
231 | cdbdb648 | pbrook | } |
232 | cdbdb648 | pbrook | } |
233 | 0d92ed30 | pbrook | if (usb_enabled) {
|
234 | a67ba3b6 | Paul Brook | usb_ohci_init_pci(pci_bus, -1);
|
235 | 0d92ed30 | pbrook | } |
236 | 9be5dafe | Paul Brook | n = drive_get_max_bus(IF_SCSI); |
237 | 9be5dafe | Paul Brook | while (n >= 0) { |
238 | 9be5dafe | Paul Brook | pci_create_simple(pci_bus, -1, "lsi53c895a"); |
239 | 9be5dafe | Paul Brook | n--; |
240 | 7d8406be | pbrook | } |
241 | cdbdb648 | pbrook | |
242 | a7d518a6 | Paul Brook | sysbus_create_simple("pl011", 0x101f1000, pic[12]); |
243 | a7d518a6 | Paul Brook | sysbus_create_simple("pl011", 0x101f2000, pic[13]); |
244 | a7d518a6 | Paul Brook | sysbus_create_simple("pl011", 0x101f3000, pic[14]); |
245 | a7d518a6 | Paul Brook | sysbus_create_simple("pl011", 0x10009000, sic[6]); |
246 | cdbdb648 | pbrook | |
247 | b4496b13 | Paul Brook | sysbus_create_simple("pl080", 0x10130000, pic[17]); |
248 | 6a824ec3 | Paul Brook | sysbus_create_simple("sp804", 0x101e2000, pic[4]); |
249 | 6a824ec3 | Paul Brook | sysbus_create_simple("sp804", 0x101e3000, pic[5]); |
250 | cdbdb648 | pbrook | |
251 | cdbdb648 | pbrook | /* The versatile/PB actually has a modified Color LCD controller
|
252 | cdbdb648 | pbrook | that includes hardware cursor support from the PL111. */
|
253 | 2e9bdce5 | Paul Brook | sysbus_create_simple("pl110_versatile", 0x10120000, pic[16]); |
254 | cdbdb648 | pbrook | |
255 | aa9311d8 | Paul Brook | sysbus_create_varargs("pl181", 0x10005000, sic[22], sic[1], NULL); |
256 | aa9311d8 | Paul Brook | sysbus_create_varargs("pl181", 0x1000b000, sic[23], sic[2], NULL); |
257 | a1bb27b1 | pbrook | |
258 | 7e1543c2 | pbrook | /* Add PL031 Real Time Clock. */
|
259 | a63bdb31 | Paul Brook | sysbus_create_simple("pl031", 0x101e8000, pic[10]); |
260 | 7e1543c2 | pbrook | |
261 | 16406950 | pbrook | /* Memory map for Versatile/PB: */
|
262 | cdbdb648 | pbrook | /* 0x10000000 System registers. */
|
263 | cdbdb648 | pbrook | /* 0x10001000 PCI controller config registers. */
|
264 | cdbdb648 | pbrook | /* 0x10002000 Serial bus interface. */
|
265 | cdbdb648 | pbrook | /* 0x10003000 Secondary interrupt controller. */
|
266 | cdbdb648 | pbrook | /* 0x10004000 AACI (audio). */
|
267 | a1bb27b1 | pbrook | /* 0x10005000 MMCI0. */
|
268 | cdbdb648 | pbrook | /* 0x10006000 KMI0 (keyboard). */
|
269 | cdbdb648 | pbrook | /* 0x10007000 KMI1 (mouse). */
|
270 | cdbdb648 | pbrook | /* 0x10008000 Character LCD Interface. */
|
271 | cdbdb648 | pbrook | /* 0x10009000 UART3. */
|
272 | cdbdb648 | pbrook | /* 0x1000a000 Smart card 1. */
|
273 | a1bb27b1 | pbrook | /* 0x1000b000 MMCI1. */
|
274 | cdbdb648 | pbrook | /* 0x10010000 Ethernet. */
|
275 | cdbdb648 | pbrook | /* 0x10020000 USB. */
|
276 | cdbdb648 | pbrook | /* 0x10100000 SSMC. */
|
277 | cdbdb648 | pbrook | /* 0x10110000 MPMC. */
|
278 | cdbdb648 | pbrook | /* 0x10120000 CLCD Controller. */
|
279 | cdbdb648 | pbrook | /* 0x10130000 DMA Controller. */
|
280 | cdbdb648 | pbrook | /* 0x10140000 Vectored interrupt controller. */
|
281 | cdbdb648 | pbrook | /* 0x101d0000 AHB Monitor Interface. */
|
282 | cdbdb648 | pbrook | /* 0x101e0000 System Controller. */
|
283 | cdbdb648 | pbrook | /* 0x101e1000 Watchdog Interface. */
|
284 | cdbdb648 | pbrook | /* 0x101e2000 Timer 0/1. */
|
285 | cdbdb648 | pbrook | /* 0x101e3000 Timer 2/3. */
|
286 | cdbdb648 | pbrook | /* 0x101e4000 GPIO port 0. */
|
287 | cdbdb648 | pbrook | /* 0x101e5000 GPIO port 1. */
|
288 | cdbdb648 | pbrook | /* 0x101e6000 GPIO port 2. */
|
289 | cdbdb648 | pbrook | /* 0x101e7000 GPIO port 3. */
|
290 | cdbdb648 | pbrook | /* 0x101e8000 RTC. */
|
291 | cdbdb648 | pbrook | /* 0x101f0000 Smart card 0. */
|
292 | cdbdb648 | pbrook | /* 0x101f1000 UART0. */
|
293 | cdbdb648 | pbrook | /* 0x101f2000 UART1. */
|
294 | cdbdb648 | pbrook | /* 0x101f3000 UART2. */
|
295 | cdbdb648 | pbrook | /* 0x101f4000 SSPI. */
|
296 | cdbdb648 | pbrook | |
297 | f93eb9ff | balrog | versatile_binfo.ram_size = ram_size; |
298 | f93eb9ff | balrog | versatile_binfo.kernel_filename = kernel_filename; |
299 | f93eb9ff | balrog | versatile_binfo.kernel_cmdline = kernel_cmdline; |
300 | f93eb9ff | balrog | versatile_binfo.initrd_filename = initrd_filename; |
301 | f93eb9ff | balrog | versatile_binfo.board_id = board_id; |
302 | f93eb9ff | balrog | arm_load_kernel(env, &versatile_binfo); |
303 | 16406950 | pbrook | } |
304 | 16406950 | pbrook | |
305 | c227f099 | Anthony Liguori | static void vpb_init(ram_addr_t ram_size, |
306 | 3023f332 | aliguori | const char *boot_device, |
307 | 16406950 | pbrook | const char *kernel_filename, const char *kernel_cmdline, |
308 | 94fc95cd | j_mayer | const char *initrd_filename, const char *cpu_model) |
309 | 16406950 | pbrook | { |
310 | fbe1b595 | Paul Brook | versatile_init(ram_size, |
311 | 3023f332 | aliguori | boot_device, |
312 | 16406950 | pbrook | kernel_filename, kernel_cmdline, |
313 | 3371d272 | pbrook | initrd_filename, cpu_model, 0x183);
|
314 | 16406950 | pbrook | } |
315 | 16406950 | pbrook | |
316 | c227f099 | Anthony Liguori | static void vab_init(ram_addr_t ram_size, |
317 | 3023f332 | aliguori | const char *boot_device, |
318 | 16406950 | pbrook | const char *kernel_filename, const char *kernel_cmdline, |
319 | 94fc95cd | j_mayer | const char *initrd_filename, const char *cpu_model) |
320 | 16406950 | pbrook | { |
321 | fbe1b595 | Paul Brook | versatile_init(ram_size, |
322 | 3023f332 | aliguori | boot_device, |
323 | 16406950 | pbrook | kernel_filename, kernel_cmdline, |
324 | 3371d272 | pbrook | initrd_filename, cpu_model, 0x25e);
|
325 | cdbdb648 | pbrook | } |
326 | cdbdb648 | pbrook | |
327 | f80f9ec9 | Anthony Liguori | static QEMUMachine versatilepb_machine = {
|
328 | c9b1ae2c | blueswir1 | .name = "versatilepb",
|
329 | c9b1ae2c | blueswir1 | .desc = "ARM Versatile/PB (ARM926EJ-S)",
|
330 | c9b1ae2c | blueswir1 | .init = vpb_init, |
331 | c9b1ae2c | blueswir1 | .use_scsi = 1,
|
332 | cdbdb648 | pbrook | }; |
333 | 16406950 | pbrook | |
334 | f80f9ec9 | Anthony Liguori | static QEMUMachine versatileab_machine = {
|
335 | c9b1ae2c | blueswir1 | .name = "versatileab",
|
336 | c9b1ae2c | blueswir1 | .desc = "ARM Versatile/AB (ARM926EJ-S)",
|
337 | c9b1ae2c | blueswir1 | .init = vab_init, |
338 | c9b1ae2c | blueswir1 | .use_scsi = 1,
|
339 | 16406950 | pbrook | }; |
340 | 3950f18b | Paul Brook | |
341 | f80f9ec9 | Anthony Liguori | static void versatile_machine_init(void) |
342 | f80f9ec9 | Anthony Liguori | { |
343 | f80f9ec9 | Anthony Liguori | qemu_register_machine(&versatilepb_machine); |
344 | f80f9ec9 | Anthony Liguori | qemu_register_machine(&versatileab_machine); |
345 | f80f9ec9 | Anthony Liguori | } |
346 | f80f9ec9 | Anthony Liguori | |
347 | f80f9ec9 | Anthony Liguori | machine_init(versatile_machine_init); |
348 | f80f9ec9 | Anthony Liguori | |
349 | a796d0ac | Peter Maydell | static SysBusDeviceInfo vpb_sic_info = {
|
350 | a796d0ac | Peter Maydell | .init = vpb_sic_init, |
351 | a796d0ac | Peter Maydell | .qdev.name = "versatilepb_sic",
|
352 | a796d0ac | Peter Maydell | .qdev.size = sizeof(vpb_sic_state),
|
353 | a796d0ac | Peter Maydell | .qdev.vmsd = &vmstate_vpb_sic, |
354 | a796d0ac | Peter Maydell | .qdev.no_user = 1,
|
355 | a796d0ac | Peter Maydell | }; |
356 | a796d0ac | Peter Maydell | |
357 | 3950f18b | Paul Brook | static void versatilepb_register_devices(void) |
358 | 3950f18b | Paul Brook | { |
359 | a796d0ac | Peter Maydell | sysbus_register_withprop(&vpb_sic_info); |
360 | 3950f18b | Paul Brook | } |
361 | 3950f18b | Paul Brook | |
362 | 3950f18b | Paul Brook | device_init(versatilepb_register_devices) |