Statistics
| Branch: | Revision:

root / vl.c @ b67d5959

History | View | Annotate | Download (101.7 kB)

1 0824d6fc bellard
/*
2 1df912cf bellard
 * QEMU PC System Emulator
3 0824d6fc bellard
 * 
4 1df912cf bellard
 * Copyright (c) 2003 Fabrice Bellard
5 0824d6fc bellard
 * 
6 1df912cf bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 1df912cf bellard
 * of this software and associated documentation files (the "Software"), to deal
8 1df912cf bellard
 * in the Software without restriction, including without limitation the rights
9 1df912cf bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 1df912cf bellard
 * copies of the Software, and to permit persons to whom the Software is
11 1df912cf bellard
 * furnished to do so, subject to the following conditions:
12 1df912cf bellard
 *
13 1df912cf bellard
 * The above copyright notice and this permission notice shall be included in
14 1df912cf bellard
 * all copies or substantial portions of the Software.
15 1df912cf bellard
 *
16 1df912cf bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 1df912cf bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 1df912cf bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 1df912cf bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 1df912cf bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 1df912cf bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 1df912cf bellard
 * THE SOFTWARE.
23 0824d6fc bellard
 */
24 0824d6fc bellard
#include <stdlib.h>
25 0824d6fc bellard
#include <stdio.h>
26 1df912cf bellard
#include <stdarg.h>
27 0824d6fc bellard
#include <string.h>
28 0824d6fc bellard
#include <getopt.h>
29 0824d6fc bellard
#include <inttypes.h>
30 0824d6fc bellard
#include <unistd.h>
31 0824d6fc bellard
#include <sys/mman.h>
32 0824d6fc bellard
#include <fcntl.h>
33 0824d6fc bellard
#include <signal.h>
34 0824d6fc bellard
#include <time.h>
35 0824d6fc bellard
#include <sys/time.h>
36 0824d6fc bellard
#include <malloc.h>
37 0824d6fc bellard
#include <termios.h>
38 0824d6fc bellard
#include <sys/poll.h>
39 0824d6fc bellard
#include <errno.h>
40 f1510b2c bellard
#include <sys/wait.h>
41 f1510b2c bellard
42 f1510b2c bellard
#include <sys/ioctl.h>
43 f1510b2c bellard
#include <sys/socket.h>
44 f1510b2c bellard
#include <linux/if.h>
45 f1510b2c bellard
#include <linux/if_tun.h>
46 0824d6fc bellard
47 0824d6fc bellard
#include "cpu-i386.h"
48 0824d6fc bellard
#include "disas.h"
49 fc01f7e7 bellard
#include "thunk.h"
50 fc01f7e7 bellard
51 fc01f7e7 bellard
#include "vl.h"
52 0824d6fc bellard
53 0824d6fc bellard
#define DEBUG_LOGFILE "/tmp/vl.log"
54 f1510b2c bellard
#define DEFAULT_NETWORK_SCRIPT "/etc/vl-ifup"
55 330d0414 bellard
#define BIOS_FILENAME "bios.bin"
56 330d0414 bellard
#define VGABIOS_FILENAME "vgabios.bin"
57 f1510b2c bellard
58 0824d6fc bellard
//#define DEBUG_UNUSED_IOPORT
59 330d0414 bellard
60 c9159e53 bellard
//#define DEBUG_IRQ_LATENCY
61 0824d6fc bellard
62 330d0414 bellard
/* output Bochs bios info messages */
63 330d0414 bellard
//#define DEBUG_BIOS
64 330d0414 bellard
65 330d0414 bellard
/* debug IDE devices */
66 330d0414 bellard
//#define DEBUG_IDE
67 330d0414 bellard
68 330d0414 bellard
/* debug PIC */
69 330d0414 bellard
//#define DEBUG_PIC
70 330d0414 bellard
71 330d0414 bellard
/* debug NE2000 card */
72 330d0414 bellard
//#define DEBUG_NE2000
73 330d0414 bellard
74 330d0414 bellard
/* debug PC keyboard */
75 330d0414 bellard
//#define DEBUG_KBD
76 330d0414 bellard
77 313aa567 bellard
/* debug PC keyboard : only mouse */
78 313aa567 bellard
//#define DEBUG_MOUSE
79 313aa567 bellard
80 7916e224 bellard
#define PHYS_RAM_BASE     0xac000000
81 7916e224 bellard
#define PHYS_RAM_MAX_SIZE (256 * 1024 * 1024)
82 7916e224 bellard
83 0824d6fc bellard
#define KERNEL_LOAD_ADDR   0x00100000
84 0824d6fc bellard
#define INITRD_LOAD_ADDR   0x00400000
85 0824d6fc bellard
#define KERNEL_PARAMS_ADDR 0x00090000
86 0824d6fc bellard
87 313aa567 bellard
#define GUI_REFRESH_INTERVAL 30 
88 313aa567 bellard
89 33e3963e bellard
#define MAX_DISKS 2
90 33e3963e bellard
91 0824d6fc bellard
/* from plex86 (BSD license) */
92 0824d6fc bellard
struct  __attribute__ ((packed)) linux_params {
93 0824d6fc bellard
  // For 0x00..0x3f, see 'struct screen_info' in linux/include/linux/tty.h.
94 0824d6fc bellard
  // I just padded out the VESA parts, rather than define them.
95 0824d6fc bellard
96 0824d6fc bellard
  /* 0x000 */ uint8_t   orig_x;
97 0824d6fc bellard
  /* 0x001 */ uint8_t   orig_y;
98 0824d6fc bellard
  /* 0x002 */ uint16_t  ext_mem_k;
99 0824d6fc bellard
  /* 0x004 */ uint16_t  orig_video_page;
100 0824d6fc bellard
  /* 0x006 */ uint8_t   orig_video_mode;
101 0824d6fc bellard
  /* 0x007 */ uint8_t   orig_video_cols;
102 0824d6fc bellard
  /* 0x008 */ uint16_t  unused1;
103 0824d6fc bellard
  /* 0x00a */ uint16_t  orig_video_ega_bx;
104 0824d6fc bellard
  /* 0x00c */ uint16_t  unused2;
105 0824d6fc bellard
  /* 0x00e */ uint8_t   orig_video_lines;
106 0824d6fc bellard
  /* 0x00f */ uint8_t   orig_video_isVGA;
107 0824d6fc bellard
  /* 0x010 */ uint16_t  orig_video_points;
108 0824d6fc bellard
  /* 0x012 */ uint8_t   pad0[0x20 - 0x12]; // VESA info.
109 0824d6fc bellard
  /* 0x020 */ uint16_t  cl_magic;  // Commandline magic number (0xA33F)
110 0824d6fc bellard
  /* 0x022 */ uint16_t  cl_offset; // Commandline offset.  Address of commandline
111 0824d6fc bellard
                                 // is calculated as 0x90000 + cl_offset, bu
112 0824d6fc bellard
                                 // only if cl_magic == 0xA33F.
113 0824d6fc bellard
  /* 0x024 */ uint8_t   pad1[0x40 - 0x24]; // VESA info.
114 0824d6fc bellard
115 0824d6fc bellard
  /* 0x040 */ uint8_t   apm_bios_info[20]; // struct apm_bios_info
116 0824d6fc bellard
  /* 0x054 */ uint8_t   pad2[0x80 - 0x54];
117 0824d6fc bellard
118 0824d6fc bellard
  // Following 2 from 'struct drive_info_struct' in drivers/block/cciss.h.
119 0824d6fc bellard
  // Might be truncated?
120 0824d6fc bellard
  /* 0x080 */ uint8_t   hd0_info[16]; // hd0-disk-parameter from intvector 0x41
121 0824d6fc bellard
  /* 0x090 */ uint8_t   hd1_info[16]; // hd1-disk-parameter from intvector 0x46
122 0824d6fc bellard
123 0824d6fc bellard
  // System description table truncated to 16 bytes
124 0824d6fc bellard
  // From 'struct sys_desc_table_struct' in linux/arch/i386/kernel/setup.c.
125 0824d6fc bellard
  /* 0x0a0 */ uint16_t  sys_description_len;
126 0824d6fc bellard
  /* 0x0a2 */ uint8_t   sys_description_table[14];
127 0824d6fc bellard
                        // [0] machine id
128 0824d6fc bellard
                        // [1] machine submodel id
129 0824d6fc bellard
                        // [2] BIOS revision
130 0824d6fc bellard
                        // [3] bit1: MCA bus
131 0824d6fc bellard
132 0824d6fc bellard
  /* 0x0b0 */ uint8_t   pad3[0x1e0 - 0xb0];
133 0824d6fc bellard
  /* 0x1e0 */ uint32_t  alt_mem_k;
134 0824d6fc bellard
  /* 0x1e4 */ uint8_t   pad4[4];
135 0824d6fc bellard
  /* 0x1e8 */ uint8_t   e820map_entries;
136 0824d6fc bellard
  /* 0x1e9 */ uint8_t   eddbuf_entries; // EDD_NR
137 0824d6fc bellard
  /* 0x1ea */ uint8_t   pad5[0x1f1 - 0x1ea];
138 0824d6fc bellard
  /* 0x1f1 */ uint8_t   setup_sects; // size of setup.S, number of sectors
139 0824d6fc bellard
  /* 0x1f2 */ uint16_t  mount_root_rdonly; // MOUNT_ROOT_RDONLY (if !=0)
140 0824d6fc bellard
  /* 0x1f4 */ uint16_t  sys_size; // size of compressed kernel-part in the
141 0824d6fc bellard
                                // (b)zImage-file (in 16 byte units, rounded up)
142 0824d6fc bellard
  /* 0x1f6 */ uint16_t  swap_dev; // (unused AFAIK)
143 0824d6fc bellard
  /* 0x1f8 */ uint16_t  ramdisk_flags;
144 0824d6fc bellard
  /* 0x1fa */ uint16_t  vga_mode; // (old one)
145 0824d6fc bellard
  /* 0x1fc */ uint16_t  orig_root_dev; // (high=Major, low=minor)
146 0824d6fc bellard
  /* 0x1fe */ uint8_t   pad6[1];
147 0824d6fc bellard
  /* 0x1ff */ uint8_t   aux_device_info;
148 0824d6fc bellard
  /* 0x200 */ uint16_t  jump_setup; // Jump to start of setup code,
149 0824d6fc bellard
                                  // aka "reserved" field.
150 0824d6fc bellard
  /* 0x202 */ uint8_t   setup_signature[4]; // Signature for SETUP-header, ="HdrS"
151 0824d6fc bellard
  /* 0x206 */ uint16_t  header_format_version; // Version number of header format;
152 0824d6fc bellard
  /* 0x208 */ uint8_t   setup_S_temp0[8]; // Used by setup.S for communication with
153 0824d6fc bellard
                                        // boot loaders, look there.
154 0824d6fc bellard
  /* 0x210 */ uint8_t   loader_type;
155 0824d6fc bellard
                        // 0 for old one.
156 0824d6fc bellard
                        // else 0xTV:
157 0824d6fc bellard
                        //   T=0: LILO
158 0824d6fc bellard
                        //   T=1: Loadlin
159 0824d6fc bellard
                        //   T=2: bootsect-loader
160 0824d6fc bellard
                        //   T=3: SYSLINUX
161 0824d6fc bellard
                        //   T=4: ETHERBOOT
162 0824d6fc bellard
                        //   V=version
163 0824d6fc bellard
  /* 0x211 */ uint8_t   loadflags;
164 0824d6fc bellard
                        // bit0 = 1: kernel is loaded high (bzImage)
165 0824d6fc bellard
                        // bit7 = 1: Heap and pointer (see below) set by boot
166 0824d6fc bellard
                        //   loader.
167 0824d6fc bellard
  /* 0x212 */ uint16_t  setup_S_temp1;
168 0824d6fc bellard
  /* 0x214 */ uint32_t  kernel_start;
169 0824d6fc bellard
  /* 0x218 */ uint32_t  initrd_start;
170 0824d6fc bellard
  /* 0x21c */ uint32_t  initrd_size;
171 0824d6fc bellard
  /* 0x220 */ uint8_t   setup_S_temp2[4];
172 0824d6fc bellard
  /* 0x224 */ uint16_t  setup_S_heap_end_pointer;
173 0824d6fc bellard
  /* 0x226 */ uint8_t   pad7[0x2d0 - 0x226];
174 0824d6fc bellard
175 0824d6fc bellard
  /* 0x2d0 : Int 15, ax=e820 memory map. */
176 0824d6fc bellard
  // (linux/include/asm-i386/e820.h, 'struct e820entry')
177 0824d6fc bellard
#define E820MAX  32
178 0824d6fc bellard
#define E820_RAM  1
179 0824d6fc bellard
#define E820_RESERVED 2
180 0824d6fc bellard
#define E820_ACPI 3 /* usable as RAM once ACPI tables have been read */
181 0824d6fc bellard
#define E820_NVS  4
182 0824d6fc bellard
  struct {
183 0824d6fc bellard
    uint64_t addr;
184 0824d6fc bellard
    uint64_t size;
185 0824d6fc bellard
    uint32_t type;
186 0824d6fc bellard
    } e820map[E820MAX];
187 0824d6fc bellard
188 0824d6fc bellard
  /* 0x550 */ uint8_t   pad8[0x600 - 0x550];
189 0824d6fc bellard
190 0824d6fc bellard
  // BIOS Enhanced Disk Drive Services.
191 0824d6fc bellard
  // (From linux/include/asm-i386/edd.h, 'struct edd_info')
192 0824d6fc bellard
  // Each 'struct edd_info is 78 bytes, times a max of 6 structs in array.
193 0824d6fc bellard
  /* 0x600 */ uint8_t   eddbuf[0x7d4 - 0x600];
194 0824d6fc bellard
195 0824d6fc bellard
  /* 0x7d4 */ uint8_t   pad9[0x800 - 0x7d4];
196 0824d6fc bellard
  /* 0x800 */ uint8_t   commandline[0x800];
197 0824d6fc bellard
198 0824d6fc bellard
  /* 0x1000 */
199 0824d6fc bellard
  uint64_t gdt_table[256];
200 0824d6fc bellard
  uint64_t idt_table[48];
201 0824d6fc bellard
};
202 0824d6fc bellard
203 0824d6fc bellard
#define KERNEL_CS     0x10
204 0824d6fc bellard
#define KERNEL_DS     0x18
205 0824d6fc bellard
206 fc01f7e7 bellard
#define MAX_IOPORTS 4096
207 0824d6fc bellard
208 330d0414 bellard
static const char *interp_prefix = CONFIG_QEMU_PREFIX;
209 0824d6fc bellard
char phys_ram_file[1024];
210 0824d6fc bellard
CPUX86State *global_env;
211 1df912cf bellard
CPUX86State *cpu_single_env;
212 0824d6fc bellard
FILE *logfile = NULL;
213 0824d6fc bellard
int loglevel;
214 fc01f7e7 bellard
IOPortReadFunc *ioport_read_table[3][MAX_IOPORTS];
215 fc01f7e7 bellard
IOPortWriteFunc *ioport_write_table[3][MAX_IOPORTS];
216 33e3963e bellard
BlockDriverState *bs_table[MAX_DISKS];
217 313aa567 bellard
int vga_ram_size;
218 313aa567 bellard
static DisplayState display_state;
219 313aa567 bellard
int nodisp;
220 313aa567 bellard
int term_inited;
221 313aa567 bellard
int64_t ticks_per_sec;
222 0824d6fc bellard
223 0824d6fc bellard
/***********************************************************/
224 0824d6fc bellard
/* x86 io ports */
225 0824d6fc bellard
226 0824d6fc bellard
uint32_t default_ioport_readb(CPUX86State *env, uint32_t address)
227 0824d6fc bellard
{
228 0824d6fc bellard
#ifdef DEBUG_UNUSED_IOPORT
229 0824d6fc bellard
    fprintf(stderr, "inb: port=0x%04x\n", address);
230 0824d6fc bellard
#endif
231 fc01f7e7 bellard
    return 0xff;
232 0824d6fc bellard
}
233 0824d6fc bellard
234 0824d6fc bellard
void default_ioport_writeb(CPUX86State *env, uint32_t address, uint32_t data)
235 0824d6fc bellard
{
236 0824d6fc bellard
#ifdef DEBUG_UNUSED_IOPORT
237 0824d6fc bellard
    fprintf(stderr, "outb: port=0x%04x data=0x%02x\n", address, data);
238 0824d6fc bellard
#endif
239 0824d6fc bellard
}
240 0824d6fc bellard
241 0824d6fc bellard
/* default is to make two byte accesses */
242 0824d6fc bellard
uint32_t default_ioport_readw(CPUX86State *env, uint32_t address)
243 0824d6fc bellard
{
244 0824d6fc bellard
    uint32_t data;
245 330d0414 bellard
    data = ioport_read_table[0][address & (MAX_IOPORTS - 1)](env, address);
246 330d0414 bellard
    data |= ioport_read_table[0][(address + 1) & (MAX_IOPORTS - 1)](env, address + 1) << 8;
247 0824d6fc bellard
    return data;
248 0824d6fc bellard
}
249 0824d6fc bellard
250 0824d6fc bellard
void default_ioport_writew(CPUX86State *env, uint32_t address, uint32_t data)
251 0824d6fc bellard
{
252 330d0414 bellard
    ioport_write_table[0][address & (MAX_IOPORTS - 1)](env, address, data & 0xff);
253 330d0414 bellard
    ioport_write_table[0][(address + 1) & (MAX_IOPORTS - 1)](env, address + 1, (data >> 8) & 0xff);
254 0824d6fc bellard
}
255 0824d6fc bellard
256 fc01f7e7 bellard
uint32_t default_ioport_readl(CPUX86State *env, uint32_t address)
257 0824d6fc bellard
{
258 fc01f7e7 bellard
#ifdef DEBUG_UNUSED_IOPORT
259 fc01f7e7 bellard
    fprintf(stderr, "inl: port=0x%04x\n", address);
260 fc01f7e7 bellard
#endif
261 fc01f7e7 bellard
    return 0xffffffff;
262 0824d6fc bellard
}
263 0824d6fc bellard
264 fc01f7e7 bellard
void default_ioport_writel(CPUX86State *env, uint32_t address, uint32_t data)
265 0824d6fc bellard
{
266 fc01f7e7 bellard
#ifdef DEBUG_UNUSED_IOPORT
267 fc01f7e7 bellard
    fprintf(stderr, "outl: port=0x%04x data=0x%02x\n", address, data);
268 fc01f7e7 bellard
#endif
269 0824d6fc bellard
}
270 0824d6fc bellard
271 fc01f7e7 bellard
void init_ioports(void)
272 0824d6fc bellard
{
273 0824d6fc bellard
    int i;
274 0824d6fc bellard
275 fc01f7e7 bellard
    for(i = 0; i < MAX_IOPORTS; i++) {
276 fc01f7e7 bellard
        ioport_read_table[0][i] = default_ioport_readb;
277 fc01f7e7 bellard
        ioport_write_table[0][i] = default_ioport_writeb;
278 fc01f7e7 bellard
        ioport_read_table[1][i] = default_ioport_readw;
279 fc01f7e7 bellard
        ioport_write_table[1][i] = default_ioport_writew;
280 fc01f7e7 bellard
        ioport_read_table[2][i] = default_ioport_readl;
281 fc01f7e7 bellard
        ioport_write_table[2][i] = default_ioport_writel;
282 fc01f7e7 bellard
    }
283 0824d6fc bellard
}
284 0824d6fc bellard
285 fc01f7e7 bellard
/* size is the word size in byte */
286 fc01f7e7 bellard
int register_ioport_read(int start, int length, IOPortReadFunc *func, int size)
287 f1510b2c bellard
{
288 fc01f7e7 bellard
    int i, bsize;
289 f1510b2c bellard
290 fc01f7e7 bellard
    if (size == 1)
291 fc01f7e7 bellard
        bsize = 0;
292 fc01f7e7 bellard
    else if (size == 2)
293 fc01f7e7 bellard
        bsize = 1;
294 fc01f7e7 bellard
    else if (size == 4)
295 fc01f7e7 bellard
        bsize = 2;
296 fc01f7e7 bellard
    else
297 fc01f7e7 bellard
        return -1;
298 fc01f7e7 bellard
    for(i = start; i < start + length; i += size)
299 fc01f7e7 bellard
        ioport_read_table[bsize][i] = func;
300 f1510b2c bellard
    return 0;
301 f1510b2c bellard
}
302 f1510b2c bellard
303 fc01f7e7 bellard
/* size is the word size in byte */
304 fc01f7e7 bellard
int register_ioport_write(int start, int length, IOPortWriteFunc *func, int size)
305 f1510b2c bellard
{
306 fc01f7e7 bellard
    int i, bsize;
307 f1510b2c bellard
308 fc01f7e7 bellard
    if (size == 1)
309 fc01f7e7 bellard
        bsize = 0;
310 fc01f7e7 bellard
    else if (size == 2)
311 fc01f7e7 bellard
        bsize = 1;
312 fc01f7e7 bellard
    else if (size == 4)
313 fc01f7e7 bellard
        bsize = 2;
314 fc01f7e7 bellard
    else
315 fc01f7e7 bellard
        return -1;
316 fc01f7e7 bellard
    for(i = start; i < start + length; i += size)
317 fc01f7e7 bellard
        ioport_write_table[bsize][i] = func;
318 f1510b2c bellard
    return 0;
319 f1510b2c bellard
}
320 f1510b2c bellard
321 0824d6fc bellard
void pstrcpy(char *buf, int buf_size, const char *str)
322 0824d6fc bellard
{
323 0824d6fc bellard
    int c;
324 0824d6fc bellard
    char *q = buf;
325 0824d6fc bellard
326 0824d6fc bellard
    if (buf_size <= 0)
327 0824d6fc bellard
        return;
328 0824d6fc bellard
329 0824d6fc bellard
    for(;;) {
330 0824d6fc bellard
        c = *str++;
331 0824d6fc bellard
        if (c == 0 || q >= buf + buf_size - 1)
332 0824d6fc bellard
            break;
333 0824d6fc bellard
        *q++ = c;
334 0824d6fc bellard
    }
335 0824d6fc bellard
    *q = '\0';
336 0824d6fc bellard
}
337 0824d6fc bellard
338 0824d6fc bellard
/* strcat and truncate. */
339 0824d6fc bellard
char *pstrcat(char *buf, int buf_size, const char *s)
340 0824d6fc bellard
{
341 0824d6fc bellard
    int len;
342 0824d6fc bellard
    len = strlen(buf);
343 0824d6fc bellard
    if (len < buf_size) 
344 0824d6fc bellard
        pstrcpy(buf + len, buf_size - len, s);
345 0824d6fc bellard
    return buf;
346 0824d6fc bellard
}
347 0824d6fc bellard
348 0824d6fc bellard
int load_kernel(const char *filename, uint8_t *addr)
349 0824d6fc bellard
{
350 0824d6fc bellard
    int fd, size, setup_sects;
351 0824d6fc bellard
    uint8_t bootsect[512];
352 0824d6fc bellard
353 0824d6fc bellard
    fd = open(filename, O_RDONLY);
354 0824d6fc bellard
    if (fd < 0)
355 0824d6fc bellard
        return -1;
356 0824d6fc bellard
    if (read(fd, bootsect, 512) != 512)
357 0824d6fc bellard
        goto fail;
358 0824d6fc bellard
    setup_sects = bootsect[0x1F1];
359 0824d6fc bellard
    if (!setup_sects)
360 0824d6fc bellard
        setup_sects = 4;
361 0824d6fc bellard
    /* skip 16 bit setup code */
362 0824d6fc bellard
    lseek(fd, (setup_sects + 1) * 512, SEEK_SET);
363 0824d6fc bellard
    size = read(fd, addr, 16 * 1024 * 1024);
364 0824d6fc bellard
    if (size < 0)
365 0824d6fc bellard
        goto fail;
366 0824d6fc bellard
    close(fd);
367 0824d6fc bellard
    return size;
368 0824d6fc bellard
 fail:
369 0824d6fc bellard
    close(fd);
370 0824d6fc bellard
    return -1;
371 0824d6fc bellard
}
372 0824d6fc bellard
373 0824d6fc bellard
/* return the size or -1 if error */
374 0824d6fc bellard
int load_image(const char *filename, uint8_t *addr)
375 0824d6fc bellard
{
376 0824d6fc bellard
    int fd, size;
377 0824d6fc bellard
    fd = open(filename, O_RDONLY);
378 0824d6fc bellard
    if (fd < 0)
379 0824d6fc bellard
        return -1;
380 0824d6fc bellard
    size = lseek(fd, 0, SEEK_END);
381 0824d6fc bellard
    lseek(fd, 0, SEEK_SET);
382 0824d6fc bellard
    if (read(fd, addr, size) != size) {
383 0824d6fc bellard
        close(fd);
384 0824d6fc bellard
        return -1;
385 0824d6fc bellard
    }
386 0824d6fc bellard
    close(fd);
387 0824d6fc bellard
    return size;
388 0824d6fc bellard
}
389 0824d6fc bellard
390 0824d6fc bellard
void cpu_x86_outb(CPUX86State *env, int addr, int val)
391 0824d6fc bellard
{
392 fc01f7e7 bellard
    ioport_write_table[0][addr & (MAX_IOPORTS - 1)](env, addr, val);
393 0824d6fc bellard
}
394 0824d6fc bellard
395 0824d6fc bellard
void cpu_x86_outw(CPUX86State *env, int addr, int val)
396 0824d6fc bellard
{
397 fc01f7e7 bellard
    ioport_write_table[1][addr & (MAX_IOPORTS - 1)](env, addr, val);
398 0824d6fc bellard
}
399 0824d6fc bellard
400 0824d6fc bellard
void cpu_x86_outl(CPUX86State *env, int addr, int val)
401 0824d6fc bellard
{
402 fc01f7e7 bellard
    ioport_write_table[2][addr & (MAX_IOPORTS - 1)](env, addr, val);
403 0824d6fc bellard
}
404 0824d6fc bellard
405 0824d6fc bellard
int cpu_x86_inb(CPUX86State *env, int addr)
406 0824d6fc bellard
{
407 fc01f7e7 bellard
    return ioport_read_table[0][addr & (MAX_IOPORTS - 1)](env, addr);
408 0824d6fc bellard
}
409 0824d6fc bellard
410 0824d6fc bellard
int cpu_x86_inw(CPUX86State *env, int addr)
411 0824d6fc bellard
{
412 fc01f7e7 bellard
    return ioport_read_table[1][addr & (MAX_IOPORTS - 1)](env, addr);
413 0824d6fc bellard
}
414 0824d6fc bellard
415 0824d6fc bellard
int cpu_x86_inl(CPUX86State *env, int addr)
416 0824d6fc bellard
{
417 fc01f7e7 bellard
    return ioport_read_table[2][addr & (MAX_IOPORTS - 1)](env, addr);
418 0824d6fc bellard
}
419 0824d6fc bellard
420 0824d6fc bellard
/***********************************************************/
421 0824d6fc bellard
void ioport80_write(CPUX86State *env, uint32_t addr, uint32_t data)
422 0824d6fc bellard
{
423 0824d6fc bellard
}
424 0824d6fc bellard
425 0824d6fc bellard
void hw_error(const char *fmt, ...)
426 0824d6fc bellard
{
427 0824d6fc bellard
    va_list ap;
428 0824d6fc bellard
429 0824d6fc bellard
    va_start(ap, fmt);
430 0824d6fc bellard
    fprintf(stderr, "qemu: hardware error: ");
431 0824d6fc bellard
    vfprintf(stderr, fmt, ap);
432 0824d6fc bellard
    fprintf(stderr, "\n");
433 0824d6fc bellard
#ifdef TARGET_I386
434 0824d6fc bellard
    cpu_x86_dump_state(global_env, stderr, X86_DUMP_FPU | X86_DUMP_CCOP);
435 0824d6fc bellard
#endif
436 0824d6fc bellard
    va_end(ap);
437 0824d6fc bellard
    abort();
438 0824d6fc bellard
}
439 0824d6fc bellard
440 0824d6fc bellard
/***********************************************************/
441 0824d6fc bellard
/* cmos emulation */
442 0824d6fc bellard
443 0824d6fc bellard
#define RTC_SECONDS             0
444 0824d6fc bellard
#define RTC_SECONDS_ALARM       1
445 0824d6fc bellard
#define RTC_MINUTES             2
446 0824d6fc bellard
#define RTC_MINUTES_ALARM       3
447 0824d6fc bellard
#define RTC_HOURS               4
448 0824d6fc bellard
#define RTC_HOURS_ALARM         5
449 0824d6fc bellard
#define RTC_ALARM_DONT_CARE    0xC0
450 0824d6fc bellard
451 0824d6fc bellard
#define RTC_DAY_OF_WEEK         6
452 0824d6fc bellard
#define RTC_DAY_OF_MONTH        7
453 0824d6fc bellard
#define RTC_MONTH               8
454 0824d6fc bellard
#define RTC_YEAR                9
455 0824d6fc bellard
456 0824d6fc bellard
#define RTC_REG_A               10
457 0824d6fc bellard
#define RTC_REG_B               11
458 0824d6fc bellard
#define RTC_REG_C               12
459 0824d6fc bellard
#define RTC_REG_D               13
460 0824d6fc bellard
461 0824d6fc bellard
/* PC cmos mappings */
462 0824d6fc bellard
#define REG_EQUIPMENT_BYTE          0x14
463 0824d6fc bellard
464 0824d6fc bellard
uint8_t cmos_data[128];
465 0824d6fc bellard
uint8_t cmos_index;
466 0824d6fc bellard
467 0824d6fc bellard
void cmos_ioport_write(CPUX86State *env, uint32_t addr, uint32_t data)
468 0824d6fc bellard
{
469 0824d6fc bellard
    if (addr == 0x70) {
470 0824d6fc bellard
        cmos_index = data & 0x7f;
471 0824d6fc bellard
    }
472 0824d6fc bellard
}
473 0824d6fc bellard
474 0824d6fc bellard
uint32_t cmos_ioport_read(CPUX86State *env, uint32_t addr)
475 0824d6fc bellard
{
476 0824d6fc bellard
    int ret;
477 0824d6fc bellard
478 0824d6fc bellard
    if (addr == 0x70) {
479 0824d6fc bellard
        return 0xff;
480 0824d6fc bellard
    } else {
481 0824d6fc bellard
        /* toggle update-in-progress bit for Linux (same hack as
482 0824d6fc bellard
           plex86) */
483 0824d6fc bellard
        ret = cmos_data[cmos_index];
484 0824d6fc bellard
        if (cmos_index == RTC_REG_A)
485 0824d6fc bellard
            cmos_data[RTC_REG_A] ^= 0x80; 
486 0824d6fc bellard
        else if (cmos_index == RTC_REG_C)
487 0824d6fc bellard
            cmos_data[RTC_REG_C] = 0x00; 
488 0824d6fc bellard
        return ret;
489 0824d6fc bellard
    }
490 0824d6fc bellard
}
491 0824d6fc bellard
492 0824d6fc bellard
493 0824d6fc bellard
static inline int to_bcd(int a)
494 0824d6fc bellard
{
495 0824d6fc bellard
    return ((a / 10) << 4) | (a % 10);
496 0824d6fc bellard
}
497 0824d6fc bellard
498 0824d6fc bellard
void cmos_init(void)
499 0824d6fc bellard
{
500 0824d6fc bellard
    struct tm *tm;
501 0824d6fc bellard
    time_t ti;
502 330d0414 bellard
    int val;
503 0824d6fc bellard
504 0824d6fc bellard
    ti = time(NULL);
505 0824d6fc bellard
    tm = gmtime(&ti);
506 0824d6fc bellard
    cmos_data[RTC_SECONDS] = to_bcd(tm->tm_sec);
507 0824d6fc bellard
    cmos_data[RTC_MINUTES] = to_bcd(tm->tm_min);
508 0824d6fc bellard
    cmos_data[RTC_HOURS] = to_bcd(tm->tm_hour);
509 0824d6fc bellard
    cmos_data[RTC_DAY_OF_WEEK] = to_bcd(tm->tm_wday);
510 0824d6fc bellard
    cmos_data[RTC_DAY_OF_MONTH] = to_bcd(tm->tm_mday);
511 abd0aaff bellard
    cmos_data[RTC_MONTH] = to_bcd(tm->tm_mon + 1);
512 0824d6fc bellard
    cmos_data[RTC_YEAR] = to_bcd(tm->tm_year % 100);
513 0824d6fc bellard
514 0824d6fc bellard
    cmos_data[RTC_REG_A] = 0x26;
515 0824d6fc bellard
    cmos_data[RTC_REG_B] = 0x02;
516 0824d6fc bellard
    cmos_data[RTC_REG_C] = 0x00;
517 0824d6fc bellard
    cmos_data[RTC_REG_D] = 0x80;
518 0824d6fc bellard
519 330d0414 bellard
    /* various important CMOS locations needed by PC/Bochs bios */
520 330d0414 bellard
521 0824d6fc bellard
    cmos_data[REG_EQUIPMENT_BYTE] = 0x02; /* FPU is there */
522 313aa567 bellard
    cmos_data[REG_EQUIPMENT_BYTE] |= 0x04; /* PS/2 mouse installed */
523 0824d6fc bellard
524 330d0414 bellard
    /* memory size */
525 330d0414 bellard
    val = (phys_ram_size / 1024) - 1024;
526 330d0414 bellard
    if (val > 65535)
527 330d0414 bellard
        val = 65535;
528 330d0414 bellard
    cmos_data[0x17] = val;
529 330d0414 bellard
    cmos_data[0x18] = val >> 8;
530 330d0414 bellard
    cmos_data[0x30] = val;
531 330d0414 bellard
    cmos_data[0x31] = val >> 8;
532 330d0414 bellard
533 330d0414 bellard
    val = (phys_ram_size / 65536) - ((16 * 1024 * 1024) / 65536);
534 330d0414 bellard
    if (val > 65535)
535 330d0414 bellard
        val = 65535;
536 330d0414 bellard
    cmos_data[0x34] = val;
537 330d0414 bellard
    cmos_data[0x35] = val >> 8;
538 330d0414 bellard
    
539 330d0414 bellard
    cmos_data[0x3d] = 0x02; /* hard drive boot */
540 330d0414 bellard
    
541 fc01f7e7 bellard
    register_ioport_write(0x70, 2, cmos_ioport_write, 1);
542 fc01f7e7 bellard
    register_ioport_read(0x70, 2, cmos_ioport_read, 1);
543 0824d6fc bellard
}
544 0824d6fc bellard
545 0824d6fc bellard
/***********************************************************/
546 0824d6fc bellard
/* 8259 pic emulation */
547 0824d6fc bellard
548 0824d6fc bellard
typedef struct PicState {
549 0824d6fc bellard
    uint8_t last_irr; /* edge detection */
550 0824d6fc bellard
    uint8_t irr; /* interrupt request register */
551 0824d6fc bellard
    uint8_t imr; /* interrupt mask register */
552 0824d6fc bellard
    uint8_t isr; /* interrupt service register */
553 0824d6fc bellard
    uint8_t priority_add; /* used to compute irq priority */
554 0824d6fc bellard
    uint8_t irq_base;
555 0824d6fc bellard
    uint8_t read_reg_select;
556 0824d6fc bellard
    uint8_t special_mask;
557 0824d6fc bellard
    uint8_t init_state;
558 0824d6fc bellard
    uint8_t auto_eoi;
559 0824d6fc bellard
    uint8_t rotate_on_autoeoi;
560 0824d6fc bellard
    uint8_t init4; /* true if 4 byte init */
561 0824d6fc bellard
} PicState;
562 0824d6fc bellard
563 0824d6fc bellard
/* 0 is master pic, 1 is slave pic */
564 0824d6fc bellard
PicState pics[2];
565 0824d6fc bellard
int pic_irq_requested;
566 0824d6fc bellard
567 0824d6fc bellard
/* set irq level. If an edge is detected, then the IRR is set to 1 */
568 0824d6fc bellard
static inline void pic_set_irq1(PicState *s, int irq, int level)
569 0824d6fc bellard
{
570 0824d6fc bellard
    int mask;
571 0824d6fc bellard
    mask = 1 << irq;
572 0824d6fc bellard
    if (level) {
573 0824d6fc bellard
        if ((s->last_irr & mask) == 0)
574 0824d6fc bellard
            s->irr |= mask;
575 0824d6fc bellard
        s->last_irr |= mask;
576 0824d6fc bellard
    } else {
577 0824d6fc bellard
        s->last_irr &= ~mask;
578 0824d6fc bellard
    }
579 0824d6fc bellard
}
580 0824d6fc bellard
581 0824d6fc bellard
static inline int get_priority(PicState *s, int mask)
582 0824d6fc bellard
{
583 0824d6fc bellard
    int priority;
584 0824d6fc bellard
    if (mask == 0)
585 0824d6fc bellard
        return -1;
586 0824d6fc bellard
    priority = 7;
587 0824d6fc bellard
    while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0)
588 0824d6fc bellard
        priority--;
589 0824d6fc bellard
    return priority;
590 0824d6fc bellard
}
591 0824d6fc bellard
592 0824d6fc bellard
/* return the pic wanted interrupt. return -1 if none */
593 0824d6fc bellard
static int pic_get_irq(PicState *s)
594 0824d6fc bellard
{
595 0824d6fc bellard
    int mask, cur_priority, priority;
596 0824d6fc bellard
597 0824d6fc bellard
    mask = s->irr & ~s->imr;
598 0824d6fc bellard
    priority = get_priority(s, mask);
599 0824d6fc bellard
    if (priority < 0)
600 0824d6fc bellard
        return -1;
601 0824d6fc bellard
    /* compute current priority */
602 0824d6fc bellard
    cur_priority = get_priority(s, s->isr);
603 0824d6fc bellard
    if (priority > cur_priority) {
604 0824d6fc bellard
        /* higher priority found: an irq should be generated */
605 0824d6fc bellard
        return priority;
606 0824d6fc bellard
    } else {
607 0824d6fc bellard
        return -1;
608 0824d6fc bellard
    }
609 0824d6fc bellard
}
610 0824d6fc bellard
611 c9159e53 bellard
/* raise irq to CPU if necessary. must be called every time the active
612 c9159e53 bellard
   irq may change */
613 c9159e53 bellard
static void pic_update_irq(void)
614 0824d6fc bellard
{
615 0824d6fc bellard
    int irq2, irq;
616 0824d6fc bellard
617 0824d6fc bellard
    /* first look at slave pic */
618 0824d6fc bellard
    irq2 = pic_get_irq(&pics[1]);
619 0824d6fc bellard
    if (irq2 >= 0) {
620 0824d6fc bellard
        /* if irq request by slave pic, signal master PIC */
621 0824d6fc bellard
        pic_set_irq1(&pics[0], 2, 1);
622 0824d6fc bellard
        pic_set_irq1(&pics[0], 2, 0);
623 0824d6fc bellard
    }
624 0824d6fc bellard
    /* look at requested irq */
625 0824d6fc bellard
    irq = pic_get_irq(&pics[0]);
626 0824d6fc bellard
    if (irq >= 0) {
627 0824d6fc bellard
        if (irq == 2) {
628 0824d6fc bellard
            /* from slave pic */
629 0824d6fc bellard
            pic_irq_requested = 8 + irq2;
630 0824d6fc bellard
        } else {
631 0824d6fc bellard
            /* from master pic */
632 0824d6fc bellard
            pic_irq_requested = irq;
633 0824d6fc bellard
        }
634 c9159e53 bellard
        cpu_x86_interrupt(global_env, CPU_INTERRUPT_HARD);
635 0824d6fc bellard
    }
636 0824d6fc bellard
}
637 0824d6fc bellard
638 c9159e53 bellard
#ifdef DEBUG_IRQ_LATENCY
639 c9159e53 bellard
int64_t irq_time[16];
640 c9159e53 bellard
int64_t cpu_get_ticks(void);
641 c9159e53 bellard
#endif
642 313aa567 bellard
#if defined(DEBUG_PIC)
643 b118d61e bellard
int irq_level[16];
644 b118d61e bellard
#endif
645 c9159e53 bellard
646 c9159e53 bellard
void pic_set_irq(int irq, int level)
647 c9159e53 bellard
{
648 313aa567 bellard
#if defined(DEBUG_PIC)
649 b118d61e bellard
    if (level != irq_level[irq]) {
650 b118d61e bellard
        printf("pic_set_irq: irq=%d level=%d\n", irq, level);
651 b118d61e bellard
        irq_level[irq] = level;
652 b118d61e bellard
    }
653 b118d61e bellard
#endif
654 c9159e53 bellard
#ifdef DEBUG_IRQ_LATENCY
655 c9159e53 bellard
    if (level) {
656 c9159e53 bellard
        irq_time[irq] = cpu_get_ticks();
657 c9159e53 bellard
    }
658 c9159e53 bellard
#endif
659 c9159e53 bellard
    pic_set_irq1(&pics[irq >> 3], irq & 7, level);
660 c9159e53 bellard
    pic_update_irq();
661 c9159e53 bellard
}
662 c9159e53 bellard
663 0824d6fc bellard
int cpu_x86_get_pic_interrupt(CPUX86State *env)
664 0824d6fc bellard
{
665 0824d6fc bellard
    int irq, irq2, intno;
666 0824d6fc bellard
667 0824d6fc bellard
    /* signal the pic that the irq was acked by the CPU */
668 0824d6fc bellard
    irq = pic_irq_requested;
669 c9159e53 bellard
#ifdef DEBUG_IRQ_LATENCY
670 313aa567 bellard
    printf("IRQ%d latency=%0.3fus\n", 
671 313aa567 bellard
           irq, 
672 313aa567 bellard
           (double)(cpu_get_ticks() - irq_time[irq]) * 1000000.0 / ticks_per_sec);
673 c9159e53 bellard
#endif
674 b118d61e bellard
#ifdef DEBUG_PIC
675 b118d61e bellard
    printf("pic_interrupt: irq=%d\n", irq);
676 b118d61e bellard
#endif
677 c9159e53 bellard
678 0824d6fc bellard
    if (irq >= 8) {
679 0824d6fc bellard
        irq2 = irq & 7;
680 0824d6fc bellard
        pics[1].isr |= (1 << irq2);
681 0824d6fc bellard
        pics[1].irr &= ~(1 << irq2);
682 0824d6fc bellard
        irq = 2;
683 0824d6fc bellard
        intno = pics[1].irq_base + irq2;
684 0824d6fc bellard
    } else {
685 0824d6fc bellard
        intno = pics[0].irq_base + irq;
686 0824d6fc bellard
    }
687 0824d6fc bellard
    pics[0].isr |= (1 << irq);
688 0824d6fc bellard
    pics[0].irr &= ~(1 << irq);
689 0824d6fc bellard
    return intno;
690 0824d6fc bellard
}
691 0824d6fc bellard
692 0824d6fc bellard
void pic_ioport_write(CPUX86State *env, uint32_t addr, uint32_t val)
693 0824d6fc bellard
{
694 0824d6fc bellard
    PicState *s;
695 0824d6fc bellard
    int priority;
696 0824d6fc bellard
697 b118d61e bellard
#ifdef DEBUG_PIC
698 b118d61e bellard
    printf("pic_write: addr=0x%02x val=0x%02x\n", addr, val);
699 b118d61e bellard
#endif
700 0824d6fc bellard
    s = &pics[addr >> 7];
701 0824d6fc bellard
    addr &= 1;
702 0824d6fc bellard
    if (addr == 0) {
703 0824d6fc bellard
        if (val & 0x10) {
704 0824d6fc bellard
            /* init */
705 0824d6fc bellard
            memset(s, 0, sizeof(PicState));
706 0824d6fc bellard
            s->init_state = 1;
707 0824d6fc bellard
            s->init4 = val & 1;
708 0824d6fc bellard
            if (val & 0x02)
709 0824d6fc bellard
                hw_error("single mode not supported");
710 0824d6fc bellard
            if (val & 0x08)
711 0824d6fc bellard
                hw_error("level sensitive irq not supported");
712 0824d6fc bellard
        } else if (val & 0x08) {
713 0824d6fc bellard
            if (val & 0x02)
714 0824d6fc bellard
                s->read_reg_select = val & 1;
715 0824d6fc bellard
            if (val & 0x40)
716 0824d6fc bellard
                s->special_mask = (val >> 5) & 1;
717 0824d6fc bellard
        } else {
718 0824d6fc bellard
            switch(val) {
719 0824d6fc bellard
            case 0x00:
720 0824d6fc bellard
            case 0x80:
721 0824d6fc bellard
                s->rotate_on_autoeoi = val >> 7;
722 0824d6fc bellard
                break;
723 0824d6fc bellard
            case 0x20: /* end of interrupt */
724 0824d6fc bellard
            case 0xa0:
725 0824d6fc bellard
                priority = get_priority(s, s->isr);
726 0824d6fc bellard
                if (priority >= 0) {
727 0824d6fc bellard
                    s->isr &= ~(1 << ((priority + s->priority_add) & 7));
728 0824d6fc bellard
                }
729 0824d6fc bellard
                if (val == 0xa0)
730 0824d6fc bellard
                    s->priority_add = (s->priority_add + 1) & 7;
731 313aa567 bellard
                pic_update_irq();
732 0824d6fc bellard
                break;
733 0824d6fc bellard
            case 0x60 ... 0x67:
734 0824d6fc bellard
                priority = val & 7;
735 0824d6fc bellard
                s->isr &= ~(1 << priority);
736 313aa567 bellard
                pic_update_irq();
737 0824d6fc bellard
                break;
738 0824d6fc bellard
            case 0xc0 ... 0xc7:
739 0824d6fc bellard
                s->priority_add = (val + 1) & 7;
740 313aa567 bellard
                pic_update_irq();
741 0824d6fc bellard
                break;
742 0824d6fc bellard
            case 0xe0 ... 0xe7:
743 0824d6fc bellard
                priority = val & 7;
744 0824d6fc bellard
                s->isr &= ~(1 << priority);
745 0824d6fc bellard
                s->priority_add = (priority + 1) & 7;
746 313aa567 bellard
                pic_update_irq();
747 0824d6fc bellard
                break;
748 0824d6fc bellard
            }
749 0824d6fc bellard
        }
750 0824d6fc bellard
    } else {
751 0824d6fc bellard
        switch(s->init_state) {
752 0824d6fc bellard
        case 0:
753 0824d6fc bellard
            /* normal mode */
754 0824d6fc bellard
            s->imr = val;
755 c9159e53 bellard
            pic_update_irq();
756 0824d6fc bellard
            break;
757 0824d6fc bellard
        case 1:
758 0824d6fc bellard
            s->irq_base = val & 0xf8;
759 0824d6fc bellard
            s->init_state = 2;
760 0824d6fc bellard
            break;
761 0824d6fc bellard
        case 2:
762 0824d6fc bellard
            if (s->init4) {
763 0824d6fc bellard
                s->init_state = 3;
764 0824d6fc bellard
            } else {
765 0824d6fc bellard
                s->init_state = 0;
766 0824d6fc bellard
            }
767 0824d6fc bellard
            break;
768 0824d6fc bellard
        case 3:
769 0824d6fc bellard
            s->auto_eoi = (val >> 1) & 1;
770 0824d6fc bellard
            s->init_state = 0;
771 0824d6fc bellard
            break;
772 0824d6fc bellard
        }
773 0824d6fc bellard
    }
774 0824d6fc bellard
}
775 0824d6fc bellard
776 b118d61e bellard
uint32_t pic_ioport_read(CPUX86State *env, uint32_t addr1)
777 0824d6fc bellard
{
778 0824d6fc bellard
    PicState *s;
779 b118d61e bellard
    unsigned int addr;
780 b118d61e bellard
    int ret;
781 b118d61e bellard
782 b118d61e bellard
    addr = addr1;
783 0824d6fc bellard
    s = &pics[addr >> 7];
784 0824d6fc bellard
    addr &= 1;
785 0824d6fc bellard
    if (addr == 0) {
786 0824d6fc bellard
        if (s->read_reg_select)
787 b118d61e bellard
            ret = s->isr;
788 0824d6fc bellard
        else
789 b118d61e bellard
            ret = s->irr;
790 0824d6fc bellard
    } else {
791 b118d61e bellard
        ret = s->imr;
792 0824d6fc bellard
    }
793 b118d61e bellard
#ifdef DEBUG_PIC
794 b118d61e bellard
    printf("pic_read: addr=0x%02x val=0x%02x\n", addr1, ret);
795 b118d61e bellard
#endif
796 b118d61e bellard
    return ret;
797 0824d6fc bellard
}
798 0824d6fc bellard
799 0824d6fc bellard
void pic_init(void)
800 0824d6fc bellard
{
801 fc01f7e7 bellard
    register_ioport_write(0x20, 2, pic_ioport_write, 1);
802 fc01f7e7 bellard
    register_ioport_read(0x20, 2, pic_ioport_read, 1);
803 fc01f7e7 bellard
    register_ioport_write(0xa0, 2, pic_ioport_write, 1);
804 fc01f7e7 bellard
    register_ioport_read(0xa0, 2, pic_ioport_read, 1);
805 0824d6fc bellard
}
806 0824d6fc bellard
807 0824d6fc bellard
/***********************************************************/
808 0824d6fc bellard
/* 8253 PIT emulation */
809 0824d6fc bellard
810 0824d6fc bellard
#define PIT_FREQ 1193182
811 0824d6fc bellard
812 0824d6fc bellard
#define RW_STATE_LSB 0
813 0824d6fc bellard
#define RW_STATE_MSB 1
814 0824d6fc bellard
#define RW_STATE_WORD0 2
815 0824d6fc bellard
#define RW_STATE_WORD1 3
816 0824d6fc bellard
#define RW_STATE_LATCHED_WORD0 4
817 0824d6fc bellard
#define RW_STATE_LATCHED_WORD1 5
818 0824d6fc bellard
819 0824d6fc bellard
typedef struct PITChannelState {
820 87858c89 bellard
    int count; /* can be 65536 */
821 0824d6fc bellard
    uint16_t latched_count;
822 0824d6fc bellard
    uint8_t rw_state;
823 0824d6fc bellard
    uint8_t mode;
824 0824d6fc bellard
    uint8_t bcd; /* not supported */
825 0824d6fc bellard
    uint8_t gate; /* timer start */
826 0824d6fc bellard
    int64_t count_load_time;
827 87858c89 bellard
    int64_t count_last_edge_check_time;
828 0824d6fc bellard
} PITChannelState;
829 0824d6fc bellard
830 0824d6fc bellard
PITChannelState pit_channels[3];
831 0824d6fc bellard
int speaker_data_on;
832 61a2ad53 bellard
int dummy_refresh_clock;
833 87858c89 bellard
int pit_min_timer_count = 0;
834 0824d6fc bellard
835 0824d6fc bellard
int64_t get_clock(void)
836 0824d6fc bellard
{
837 0824d6fc bellard
    struct timeval tv;
838 0824d6fc bellard
    gettimeofday(&tv, NULL);
839 0824d6fc bellard
    return tv.tv_sec * 1000000LL + tv.tv_usec;
840 0824d6fc bellard
}
841 0824d6fc bellard
842 0824d6fc bellard
int64_t cpu_get_ticks(void)
843 0824d6fc bellard
{
844 0824d6fc bellard
    int64_t val;
845 0824d6fc bellard
    asm("rdtsc" : "=A" (val));
846 0824d6fc bellard
    return val;
847 0824d6fc bellard
}
848 0824d6fc bellard
849 0824d6fc bellard
void cpu_calibrate_ticks(void)
850 0824d6fc bellard
{
851 0824d6fc bellard
    int64_t usec, ticks;
852 0824d6fc bellard
853 0824d6fc bellard
    usec = get_clock();
854 0824d6fc bellard
    ticks = cpu_get_ticks();
855 0824d6fc bellard
    usleep(50 * 1000);
856 0824d6fc bellard
    usec = get_clock() - usec;
857 0824d6fc bellard
    ticks = cpu_get_ticks() - ticks;
858 0824d6fc bellard
    ticks_per_sec = (ticks * 1000000LL + (usec >> 1)) / usec;
859 0824d6fc bellard
}
860 0824d6fc bellard
861 87858c89 bellard
/* compute with 96 bit intermediate result: (a*b)/c */
862 87858c89 bellard
static uint64_t muldiv64(uint64_t a, uint32_t b, uint32_t c)
863 87858c89 bellard
{
864 87858c89 bellard
    union {
865 87858c89 bellard
        uint64_t ll;
866 87858c89 bellard
        struct {
867 87858c89 bellard
#ifdef WORDS_BIGENDIAN
868 87858c89 bellard
            uint32_t high, low;
869 87858c89 bellard
#else
870 87858c89 bellard
            uint32_t low, high;
871 87858c89 bellard
#endif            
872 87858c89 bellard
        } l;
873 87858c89 bellard
    } u, res;
874 87858c89 bellard
    uint64_t rl, rh;
875 87858c89 bellard
876 87858c89 bellard
    u.ll = a;
877 87858c89 bellard
    rl = (uint64_t)u.l.low * (uint64_t)b;
878 87858c89 bellard
    rh = (uint64_t)u.l.high * (uint64_t)b;
879 87858c89 bellard
    rh += (rl >> 32);
880 87858c89 bellard
    res.l.high = rh / c;
881 87858c89 bellard
    res.l.low = (((rh % c) << 32) + (rl & 0xffffffff)) / c;
882 87858c89 bellard
    return res.ll;
883 87858c89 bellard
}
884 87858c89 bellard
885 0824d6fc bellard
static int pit_get_count(PITChannelState *s)
886 0824d6fc bellard
{
887 87858c89 bellard
    uint64_t d;
888 0824d6fc bellard
    int counter;
889 0824d6fc bellard
890 87858c89 bellard
    d = muldiv64(cpu_get_ticks() - s->count_load_time, PIT_FREQ, ticks_per_sec);
891 0824d6fc bellard
    switch(s->mode) {
892 0824d6fc bellard
    case 0:
893 0824d6fc bellard
    case 1:
894 0824d6fc bellard
    case 4:
895 0824d6fc bellard
    case 5:
896 0824d6fc bellard
        counter = (s->count - d) & 0xffff;
897 0824d6fc bellard
        break;
898 0824d6fc bellard
    default:
899 0824d6fc bellard
        counter = s->count - (d % s->count);
900 0824d6fc bellard
        break;
901 0824d6fc bellard
    }
902 0824d6fc bellard
    return counter;
903 0824d6fc bellard
}
904 0824d6fc bellard
905 0824d6fc bellard
/* get pit output bit */
906 0824d6fc bellard
static int pit_get_out(PITChannelState *s)
907 0824d6fc bellard
{
908 87858c89 bellard
    uint64_t d;
909 0824d6fc bellard
    int out;
910 0824d6fc bellard
911 87858c89 bellard
    d = muldiv64(cpu_get_ticks() - s->count_load_time, PIT_FREQ, ticks_per_sec);
912 0824d6fc bellard
    switch(s->mode) {
913 0824d6fc bellard
    default:
914 0824d6fc bellard
    case 0:
915 0824d6fc bellard
        out = (d >= s->count);
916 0824d6fc bellard
        break;
917 0824d6fc bellard
    case 1:
918 0824d6fc bellard
        out = (d < s->count);
919 0824d6fc bellard
        break;
920 0824d6fc bellard
    case 2:
921 0824d6fc bellard
        if ((d % s->count) == 0 && d != 0)
922 0824d6fc bellard
            out = 1;
923 0824d6fc bellard
        else
924 0824d6fc bellard
            out = 0;
925 0824d6fc bellard
        break;
926 0824d6fc bellard
    case 3:
927 0824d6fc bellard
        out = (d % s->count) < (s->count >> 1);
928 0824d6fc bellard
        break;
929 0824d6fc bellard
    case 4:
930 0824d6fc bellard
    case 5:
931 0824d6fc bellard
        out = (d == s->count);
932 0824d6fc bellard
        break;
933 0824d6fc bellard
    }
934 0824d6fc bellard
    return out;
935 0824d6fc bellard
}
936 0824d6fc bellard
937 87858c89 bellard
/* get the number of 0 to 1 transitions we had since we call this
938 87858c89 bellard
   function */
939 87858c89 bellard
/* XXX: maybe better to use ticks precision to avoid getting edges
940 87858c89 bellard
   twice if checks are done at very small intervals */
941 87858c89 bellard
static int pit_get_out_edges(PITChannelState *s)
942 87858c89 bellard
{
943 87858c89 bellard
    uint64_t d1, d2;
944 87858c89 bellard
    int64_t ticks;
945 87858c89 bellard
    int ret, v;
946 87858c89 bellard
947 87858c89 bellard
    ticks = cpu_get_ticks();
948 87858c89 bellard
    d1 = muldiv64(s->count_last_edge_check_time - s->count_load_time, 
949 87858c89 bellard
                 PIT_FREQ, ticks_per_sec);
950 87858c89 bellard
    d2 = muldiv64(ticks - s->count_load_time, 
951 87858c89 bellard
                  PIT_FREQ, ticks_per_sec);
952 87858c89 bellard
    s->count_last_edge_check_time = ticks;
953 87858c89 bellard
    switch(s->mode) {
954 87858c89 bellard
    default:
955 87858c89 bellard
    case 0:
956 87858c89 bellard
        if (d1 < s->count && d2 >= s->count)
957 87858c89 bellard
            ret = 1;
958 87858c89 bellard
        else
959 87858c89 bellard
            ret = 0;
960 87858c89 bellard
        break;
961 87858c89 bellard
    case 1:
962 87858c89 bellard
        ret = 0;
963 87858c89 bellard
        break;
964 87858c89 bellard
    case 2:
965 87858c89 bellard
        d1 /= s->count;
966 87858c89 bellard
        d2 /= s->count;
967 87858c89 bellard
        ret = d2 - d1;
968 87858c89 bellard
        break;
969 87858c89 bellard
    case 3:
970 87858c89 bellard
        v = s->count - (s->count >> 1);
971 87858c89 bellard
        d1 = (d1 + v) / s->count;
972 87858c89 bellard
        d2 = (d2 + v) / s->count;
973 87858c89 bellard
        ret = d2 - d1;
974 87858c89 bellard
        break;
975 87858c89 bellard
    case 4:
976 87858c89 bellard
    case 5:
977 87858c89 bellard
        if (d1 < s->count && d2 >= s->count)
978 87858c89 bellard
            ret = 1;
979 87858c89 bellard
        else
980 87858c89 bellard
            ret = 0;
981 87858c89 bellard
        break;
982 87858c89 bellard
    }
983 87858c89 bellard
    return ret;
984 87858c89 bellard
}
985 87858c89 bellard
986 87858c89 bellard
static inline void pit_load_count(PITChannelState *s, int val)
987 87858c89 bellard
{
988 87858c89 bellard
    if (val == 0)
989 87858c89 bellard
        val = 0x10000;
990 87858c89 bellard
    s->count_load_time = cpu_get_ticks();
991 87858c89 bellard
    s->count_last_edge_check_time = s->count_load_time;
992 87858c89 bellard
    s->count = val;
993 87858c89 bellard
    if (s == &pit_channels[0] && val <= pit_min_timer_count) {
994 87858c89 bellard
        fprintf(stderr, 
995 87858c89 bellard
                "\nWARNING: vl: on your system, accurate timer emulation is impossible if its frequency is more than %d Hz. If using a 2.5.xx Linux kernel, you must patch asm/param.h to change HZ from 1000 to 100.\n\n", 
996 87858c89 bellard
                PIT_FREQ / pit_min_timer_count);
997 87858c89 bellard
    }
998 87858c89 bellard
}
999 87858c89 bellard
1000 0824d6fc bellard
void pit_ioport_write(CPUX86State *env, uint32_t addr, uint32_t val)
1001 0824d6fc bellard
{
1002 0824d6fc bellard
    int channel, access;
1003 0824d6fc bellard
    PITChannelState *s;
1004 87858c89 bellard
1005 0824d6fc bellard
    addr &= 3;
1006 0824d6fc bellard
    if (addr == 3) {
1007 0824d6fc bellard
        channel = val >> 6;
1008 0824d6fc bellard
        if (channel == 3)
1009 0824d6fc bellard
            return;
1010 0824d6fc bellard
        s = &pit_channels[channel];
1011 0824d6fc bellard
        access = (val >> 4) & 3;
1012 0824d6fc bellard
        switch(access) {
1013 0824d6fc bellard
        case 0:
1014 0824d6fc bellard
            s->latched_count = pit_get_count(s);
1015 0824d6fc bellard
            s->rw_state = RW_STATE_LATCHED_WORD0;
1016 0824d6fc bellard
            break;
1017 0824d6fc bellard
        default:
1018 87858c89 bellard
            s->mode = (val >> 1) & 7;
1019 87858c89 bellard
            s->bcd = val & 1;
1020 0824d6fc bellard
            s->rw_state = access - 1 +  RW_STATE_LSB;
1021 0824d6fc bellard
            break;
1022 0824d6fc bellard
        }
1023 0824d6fc bellard
    } else {
1024 0824d6fc bellard
        s = &pit_channels[addr];
1025 0824d6fc bellard
        switch(s->rw_state) {
1026 0824d6fc bellard
        case RW_STATE_LSB:
1027 87858c89 bellard
            pit_load_count(s, val);
1028 0824d6fc bellard
            break;
1029 0824d6fc bellard
        case RW_STATE_MSB:
1030 87858c89 bellard
            pit_load_count(s, val << 8);
1031 0824d6fc bellard
            break;
1032 0824d6fc bellard
        case RW_STATE_WORD0:
1033 0824d6fc bellard
        case RW_STATE_WORD1:
1034 0824d6fc bellard
            if (s->rw_state & 1) {
1035 87858c89 bellard
                pit_load_count(s, (s->latched_count & 0xff) | (val << 8));
1036 0824d6fc bellard
            } else {
1037 0824d6fc bellard
                s->latched_count = val;
1038 0824d6fc bellard
            }
1039 0824d6fc bellard
            s->rw_state ^= 1;
1040 0824d6fc bellard
            break;
1041 0824d6fc bellard
        }
1042 0824d6fc bellard
    }
1043 0824d6fc bellard
}
1044 0824d6fc bellard
1045 0824d6fc bellard
uint32_t pit_ioport_read(CPUX86State *env, uint32_t addr)
1046 0824d6fc bellard
{
1047 0824d6fc bellard
    int ret, count;
1048 0824d6fc bellard
    PITChannelState *s;
1049 0824d6fc bellard
    
1050 0824d6fc bellard
    addr &= 3;
1051 0824d6fc bellard
    s = &pit_channels[addr];
1052 0824d6fc bellard
    switch(s->rw_state) {
1053 0824d6fc bellard
    case RW_STATE_LSB:
1054 0824d6fc bellard
    case RW_STATE_MSB:
1055 0824d6fc bellard
    case RW_STATE_WORD0:
1056 0824d6fc bellard
    case RW_STATE_WORD1:
1057 0824d6fc bellard
        count = pit_get_count(s);
1058 0824d6fc bellard
        if (s->rw_state & 1)
1059 0824d6fc bellard
            ret = (count >> 8) & 0xff;
1060 0824d6fc bellard
        else
1061 0824d6fc bellard
            ret = count & 0xff;
1062 0824d6fc bellard
        if (s->rw_state & 2)
1063 0824d6fc bellard
            s->rw_state ^= 1;
1064 0824d6fc bellard
        break;
1065 0824d6fc bellard
    default:
1066 0824d6fc bellard
    case RW_STATE_LATCHED_WORD0:
1067 0824d6fc bellard
    case RW_STATE_LATCHED_WORD1:
1068 0824d6fc bellard
        if (s->rw_state & 1)
1069 0824d6fc bellard
            ret = s->latched_count >> 8;
1070 0824d6fc bellard
        else
1071 0824d6fc bellard
            ret = s->latched_count & 0xff;
1072 0824d6fc bellard
        s->rw_state ^= 1;
1073 0824d6fc bellard
        break;
1074 0824d6fc bellard
    }
1075 0824d6fc bellard
    return ret;
1076 0824d6fc bellard
}
1077 0824d6fc bellard
1078 0824d6fc bellard
void speaker_ioport_write(CPUX86State *env, uint32_t addr, uint32_t val)
1079 0824d6fc bellard
{
1080 0824d6fc bellard
    speaker_data_on = (val >> 1) & 1;
1081 0824d6fc bellard
    pit_channels[2].gate = val & 1;
1082 0824d6fc bellard
}
1083 0824d6fc bellard
1084 0824d6fc bellard
uint32_t speaker_ioport_read(CPUX86State *env, uint32_t addr)
1085 0824d6fc bellard
{
1086 0824d6fc bellard
    int out;
1087 0824d6fc bellard
    out = pit_get_out(&pit_channels[2]);
1088 61a2ad53 bellard
    dummy_refresh_clock ^= 1;
1089 61a2ad53 bellard
    return (speaker_data_on << 1) | pit_channels[2].gate | (out << 5) |
1090 61a2ad53 bellard
      (dummy_refresh_clock << 4);
1091 0824d6fc bellard
}
1092 0824d6fc bellard
1093 0824d6fc bellard
void pit_init(void)
1094 0824d6fc bellard
{
1095 87858c89 bellard
    PITChannelState *s;
1096 87858c89 bellard
    int i;
1097 87858c89 bellard
1098 87858c89 bellard
    cpu_calibrate_ticks();
1099 87858c89 bellard
1100 87858c89 bellard
    for(i = 0;i < 3; i++) {
1101 87858c89 bellard
        s = &pit_channels[i];
1102 87858c89 bellard
        s->mode = 3;
1103 87858c89 bellard
        s->gate = (i != 2);
1104 87858c89 bellard
        pit_load_count(s, 0);
1105 87858c89 bellard
    }
1106 87858c89 bellard
1107 fc01f7e7 bellard
    register_ioport_write(0x40, 4, pit_ioport_write, 1);
1108 fc01f7e7 bellard
    register_ioport_read(0x40, 3, pit_ioport_read, 1);
1109 0824d6fc bellard
1110 fc01f7e7 bellard
    register_ioport_read(0x61, 1, speaker_ioport_read, 1);
1111 fc01f7e7 bellard
    register_ioport_write(0x61, 1, speaker_ioport_write, 1);
1112 0824d6fc bellard
}
1113 0824d6fc bellard
1114 0824d6fc bellard
/***********************************************************/
1115 0824d6fc bellard
/* serial port emulation */
1116 0824d6fc bellard
1117 0824d6fc bellard
#define UART_IRQ        4
1118 0824d6fc bellard
1119 0824d6fc bellard
#define UART_LCR_DLAB        0x80        /* Divisor latch access bit */
1120 0824d6fc bellard
1121 0824d6fc bellard
#define UART_IER_MSI        0x08        /* Enable Modem status interrupt */
1122 0824d6fc bellard
#define UART_IER_RLSI        0x04        /* Enable receiver line status interrupt */
1123 0824d6fc bellard
#define UART_IER_THRI        0x02        /* Enable Transmitter holding register int. */
1124 0824d6fc bellard
#define UART_IER_RDI        0x01        /* Enable receiver data interrupt */
1125 0824d6fc bellard
1126 0824d6fc bellard
#define UART_IIR_NO_INT        0x01        /* No interrupts pending */
1127 0824d6fc bellard
#define UART_IIR_ID        0x06        /* Mask for the interrupt ID */
1128 0824d6fc bellard
1129 0824d6fc bellard
#define UART_IIR_MSI        0x00        /* Modem status interrupt */
1130 0824d6fc bellard
#define UART_IIR_THRI        0x02        /* Transmitter holding register empty */
1131 0824d6fc bellard
#define UART_IIR_RDI        0x04        /* Receiver data interrupt */
1132 0824d6fc bellard
#define UART_IIR_RLSI        0x06        /* Receiver line status interrupt */
1133 0824d6fc bellard
1134 0824d6fc bellard
#define UART_LSR_TEMT        0x40        /* Transmitter empty */
1135 0824d6fc bellard
#define UART_LSR_THRE        0x20        /* Transmit-hold-register empty */
1136 0824d6fc bellard
#define UART_LSR_BI        0x10        /* Break interrupt indicator */
1137 0824d6fc bellard
#define UART_LSR_FE        0x08        /* Frame error indicator */
1138 0824d6fc bellard
#define UART_LSR_PE        0x04        /* Parity error indicator */
1139 0824d6fc bellard
#define UART_LSR_OE        0x02        /* Overrun error indicator */
1140 0824d6fc bellard
#define UART_LSR_DR        0x01        /* Receiver data ready */
1141 0824d6fc bellard
1142 0824d6fc bellard
typedef struct SerialState {
1143 0824d6fc bellard
    uint8_t divider;
1144 0824d6fc bellard
    uint8_t rbr; /* receive register */
1145 0824d6fc bellard
    uint8_t ier;
1146 0824d6fc bellard
    uint8_t iir; /* read only */
1147 0824d6fc bellard
    uint8_t lcr;
1148 0824d6fc bellard
    uint8_t mcr;
1149 0824d6fc bellard
    uint8_t lsr; /* read only */
1150 0824d6fc bellard
    uint8_t msr;
1151 0824d6fc bellard
    uint8_t scr;
1152 0824d6fc bellard
} SerialState;
1153 0824d6fc bellard
1154 0824d6fc bellard
SerialState serial_ports[1];
1155 0824d6fc bellard
1156 0824d6fc bellard
void serial_update_irq(void)
1157 0824d6fc bellard
{
1158 0824d6fc bellard
    SerialState *s = &serial_ports[0];
1159 0824d6fc bellard
1160 0824d6fc bellard
    if ((s->lsr & UART_LSR_DR) && (s->ier & UART_IER_RDI)) {
1161 0824d6fc bellard
        s->iir = UART_IIR_RDI;
1162 0824d6fc bellard
    } else if ((s->lsr & UART_LSR_THRE) && (s->ier & UART_IER_THRI)) {
1163 0824d6fc bellard
        s->iir = UART_IIR_THRI;
1164 0824d6fc bellard
    } else {
1165 0824d6fc bellard
        s->iir = UART_IIR_NO_INT;
1166 0824d6fc bellard
    }
1167 0824d6fc bellard
    if (s->iir != UART_IIR_NO_INT) {
1168 0824d6fc bellard
        pic_set_irq(UART_IRQ, 1);
1169 0824d6fc bellard
    } else {
1170 0824d6fc bellard
        pic_set_irq(UART_IRQ, 0);
1171 0824d6fc bellard
    }
1172 0824d6fc bellard
}
1173 0824d6fc bellard
1174 0824d6fc bellard
void serial_ioport_write(CPUX86State *env, uint32_t addr, uint32_t val)
1175 0824d6fc bellard
{
1176 0824d6fc bellard
    SerialState *s = &serial_ports[0];
1177 0824d6fc bellard
    unsigned char ch;
1178 0824d6fc bellard
    int ret;
1179 0824d6fc bellard
    
1180 0824d6fc bellard
    addr &= 7;
1181 0824d6fc bellard
    switch(addr) {
1182 0824d6fc bellard
    default:
1183 0824d6fc bellard
    case 0:
1184 0824d6fc bellard
        if (s->lcr & UART_LCR_DLAB) {
1185 0824d6fc bellard
            s->divider = (s->divider & 0xff00) | val;
1186 0824d6fc bellard
        } else {
1187 0824d6fc bellard
            s->lsr &= ~UART_LSR_THRE;
1188 0824d6fc bellard
            serial_update_irq();
1189 0824d6fc bellard
1190 0824d6fc bellard
            ch = val;
1191 0824d6fc bellard
            do {
1192 0824d6fc bellard
                ret = write(1, &ch, 1);
1193 0824d6fc bellard
            } while (ret != 1);
1194 0824d6fc bellard
            s->lsr |= UART_LSR_THRE;
1195 0824d6fc bellard
            s->lsr |= UART_LSR_TEMT;
1196 0824d6fc bellard
            serial_update_irq();
1197 0824d6fc bellard
        }
1198 0824d6fc bellard
        break;
1199 0824d6fc bellard
    case 1:
1200 0824d6fc bellard
        if (s->lcr & UART_LCR_DLAB) {
1201 0824d6fc bellard
            s->divider = (s->divider & 0x00ff) | (val << 8);
1202 0824d6fc bellard
        } else {
1203 0824d6fc bellard
            s->ier = val;
1204 0824d6fc bellard
            serial_update_irq();
1205 0824d6fc bellard
        }
1206 0824d6fc bellard
        break;
1207 0824d6fc bellard
    case 2:
1208 0824d6fc bellard
        break;
1209 0824d6fc bellard
    case 3:
1210 0824d6fc bellard
        s->lcr = val;
1211 0824d6fc bellard
        break;
1212 0824d6fc bellard
    case 4:
1213 0824d6fc bellard
        s->mcr = val;
1214 0824d6fc bellard
        break;
1215 0824d6fc bellard
    case 5:
1216 0824d6fc bellard
        break;
1217 0824d6fc bellard
    case 6:
1218 0824d6fc bellard
        s->msr = val;
1219 0824d6fc bellard
        break;
1220 0824d6fc bellard
    case 7:
1221 0824d6fc bellard
        s->scr = val;
1222 0824d6fc bellard
        break;
1223 0824d6fc bellard
    }
1224 0824d6fc bellard
}
1225 0824d6fc bellard
1226 0824d6fc bellard
uint32_t serial_ioport_read(CPUX86State *env, uint32_t addr)
1227 0824d6fc bellard
{
1228 0824d6fc bellard
    SerialState *s = &serial_ports[0];
1229 0824d6fc bellard
    uint32_t ret;
1230 0824d6fc bellard
1231 0824d6fc bellard
    addr &= 7;
1232 0824d6fc bellard
    switch(addr) {
1233 0824d6fc bellard
    default:
1234 0824d6fc bellard
    case 0:
1235 0824d6fc bellard
        if (s->lcr & UART_LCR_DLAB) {
1236 0824d6fc bellard
            ret = s->divider & 0xff; 
1237 0824d6fc bellard
        } else {
1238 0824d6fc bellard
            ret = s->rbr;
1239 0824d6fc bellard
            s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
1240 0824d6fc bellard
            serial_update_irq();
1241 0824d6fc bellard
        }
1242 0824d6fc bellard
        break;
1243 0824d6fc bellard
    case 1:
1244 0824d6fc bellard
        if (s->lcr & UART_LCR_DLAB) {
1245 0824d6fc bellard
            ret = (s->divider >> 8) & 0xff;
1246 0824d6fc bellard
        } else {
1247 0824d6fc bellard
            ret = s->ier;
1248 0824d6fc bellard
        }
1249 0824d6fc bellard
        break;
1250 0824d6fc bellard
    case 2:
1251 0824d6fc bellard
        ret = s->iir;
1252 0824d6fc bellard
        break;
1253 0824d6fc bellard
    case 3:
1254 0824d6fc bellard
        ret = s->lcr;
1255 0824d6fc bellard
        break;
1256 0824d6fc bellard
    case 4:
1257 0824d6fc bellard
        ret = s->mcr;
1258 0824d6fc bellard
        break;
1259 0824d6fc bellard
    case 5:
1260 0824d6fc bellard
        ret = s->lsr;
1261 0824d6fc bellard
        break;
1262 0824d6fc bellard
    case 6:
1263 0824d6fc bellard
        ret = s->msr;
1264 0824d6fc bellard
        break;
1265 0824d6fc bellard
    case 7:
1266 0824d6fc bellard
        ret = s->scr;
1267 0824d6fc bellard
        break;
1268 0824d6fc bellard
    }
1269 0824d6fc bellard
    return ret;
1270 0824d6fc bellard
}
1271 0824d6fc bellard
1272 0824d6fc bellard
#define TERM_ESCAPE 0x01 /* ctrl-a is used for escape */
1273 0824d6fc bellard
static int term_got_escape;
1274 0824d6fc bellard
1275 0824d6fc bellard
void term_print_help(void)
1276 0824d6fc bellard
{
1277 0824d6fc bellard
    printf("\n"
1278 0824d6fc bellard
           "C-a h    print this help\n"
1279 0824d6fc bellard
           "C-a x    exit emulatior\n"
1280 33e3963e bellard
           "C-a s    save disk data back to file (if -snapshot)\n"
1281 0824d6fc bellard
           "C-a b    send break (magic sysrq)\n"
1282 0824d6fc bellard
           "C-a C-a  send C-a\n"
1283 0824d6fc bellard
           );
1284 0824d6fc bellard
}
1285 0824d6fc bellard
1286 0824d6fc bellard
/* called when a char is received */
1287 0824d6fc bellard
void serial_received_byte(SerialState *s, int ch)
1288 0824d6fc bellard
{
1289 0824d6fc bellard
    if (term_got_escape) {
1290 0824d6fc bellard
        term_got_escape = 0;
1291 0824d6fc bellard
        switch(ch) {
1292 0824d6fc bellard
        case 'h':
1293 0824d6fc bellard
            term_print_help();
1294 0824d6fc bellard
            break;
1295 0824d6fc bellard
        case 'x':
1296 0824d6fc bellard
            exit(0);
1297 0824d6fc bellard
            break;
1298 33e3963e bellard
        case 's': 
1299 33e3963e bellard
            {
1300 33e3963e bellard
                int i;
1301 33e3963e bellard
                for (i = 0; i < MAX_DISKS; i++) {
1302 33e3963e bellard
                    if (bs_table[i])
1303 33e3963e bellard
                        bdrv_commit(bs_table[i]);
1304 33e3963e bellard
                }
1305 33e3963e bellard
            }
1306 33e3963e bellard
            break;
1307 0824d6fc bellard
        case 'b':
1308 0824d6fc bellard
            /* send break */
1309 0824d6fc bellard
            s->rbr = 0;
1310 0824d6fc bellard
            s->lsr |= UART_LSR_BI | UART_LSR_DR;
1311 0824d6fc bellard
            serial_update_irq();
1312 0824d6fc bellard
            break;
1313 0824d6fc bellard
        case TERM_ESCAPE:
1314 0824d6fc bellard
            goto send_char;
1315 0824d6fc bellard
        }
1316 0824d6fc bellard
    } else if (ch == TERM_ESCAPE) {
1317 0824d6fc bellard
        term_got_escape = 1;
1318 0824d6fc bellard
    } else {
1319 0824d6fc bellard
    send_char:
1320 0824d6fc bellard
        s->rbr = ch;
1321 0824d6fc bellard
        s->lsr |= UART_LSR_DR;
1322 0824d6fc bellard
        serial_update_irq();
1323 0824d6fc bellard
    }
1324 0824d6fc bellard
}
1325 0824d6fc bellard
1326 0824d6fc bellard
void serial_init(void)
1327 0824d6fc bellard
{
1328 0824d6fc bellard
    SerialState *s = &serial_ports[0];
1329 0824d6fc bellard
1330 0824d6fc bellard
    s->lsr = UART_LSR_TEMT | UART_LSR_THRE;
1331 0824d6fc bellard
1332 fc01f7e7 bellard
    register_ioport_write(0x3f8, 8, serial_ioport_write, 1);
1333 fc01f7e7 bellard
    register_ioport_read(0x3f8, 8, serial_ioport_read, 1);
1334 0824d6fc bellard
}
1335 0824d6fc bellard
1336 f1510b2c bellard
/***********************************************************/
1337 f1510b2c bellard
/* ne2000 emulation */
1338 f1510b2c bellard
1339 f1510b2c bellard
#define NE2000_IOPORT   0x300
1340 f1510b2c bellard
#define NE2000_IRQ      9
1341 f1510b2c bellard
1342 f1510b2c bellard
#define MAX_ETH_FRAME_SIZE 1514
1343 f1510b2c bellard
1344 f1510b2c bellard
#define E8390_CMD        0x00  /* The command register (for all pages) */
1345 f1510b2c bellard
/* Page 0 register offsets. */
1346 f1510b2c bellard
#define EN0_CLDALO        0x01        /* Low byte of current local dma addr  RD */
1347 f1510b2c bellard
#define EN0_STARTPG        0x01        /* Starting page of ring bfr WR */
1348 f1510b2c bellard
#define EN0_CLDAHI        0x02        /* High byte of current local dma addr  RD */
1349 f1510b2c bellard
#define EN0_STOPPG        0x02        /* Ending page +1 of ring bfr WR */
1350 f1510b2c bellard
#define EN0_BOUNDARY        0x03        /* Boundary page of ring bfr RD WR */
1351 f1510b2c bellard
#define EN0_TSR                0x04        /* Transmit status reg RD */
1352 f1510b2c bellard
#define EN0_TPSR        0x04        /* Transmit starting page WR */
1353 f1510b2c bellard
#define EN0_NCR                0x05        /* Number of collision reg RD */
1354 f1510b2c bellard
#define EN0_TCNTLO        0x05        /* Low  byte of tx byte count WR */
1355 f1510b2c bellard
#define EN0_FIFO        0x06        /* FIFO RD */
1356 f1510b2c bellard
#define EN0_TCNTHI        0x06        /* High byte of tx byte count WR */
1357 f1510b2c bellard
#define EN0_ISR                0x07        /* Interrupt status reg RD WR */
1358 f1510b2c bellard
#define EN0_CRDALO        0x08        /* low byte of current remote dma address RD */
1359 f1510b2c bellard
#define EN0_RSARLO        0x08        /* Remote start address reg 0 */
1360 f1510b2c bellard
#define EN0_CRDAHI        0x09        /* high byte, current remote dma address RD */
1361 f1510b2c bellard
#define EN0_RSARHI        0x09        /* Remote start address reg 1 */
1362 f1510b2c bellard
#define EN0_RCNTLO        0x0a        /* Remote byte count reg WR */
1363 f1510b2c bellard
#define EN0_RCNTHI        0x0b        /* Remote byte count reg WR */
1364 f1510b2c bellard
#define EN0_RSR                0x0c        /* rx status reg RD */
1365 f1510b2c bellard
#define EN0_RXCR        0x0c        /* RX configuration reg WR */
1366 f1510b2c bellard
#define EN0_TXCR        0x0d        /* TX configuration reg WR */
1367 f1510b2c bellard
#define EN0_COUNTER0        0x0d        /* Rcv alignment error counter RD */
1368 f1510b2c bellard
#define EN0_DCFG        0x0e        /* Data configuration reg WR */
1369 f1510b2c bellard
#define EN0_COUNTER1        0x0e        /* Rcv CRC error counter RD */
1370 f1510b2c bellard
#define EN0_IMR                0x0f        /* Interrupt mask reg WR */
1371 f1510b2c bellard
#define EN0_COUNTER2        0x0f        /* Rcv missed frame error counter RD */
1372 f1510b2c bellard
1373 f1510b2c bellard
#define EN1_PHYS        0x11
1374 f1510b2c bellard
#define EN1_CURPAG      0x17
1375 f1510b2c bellard
#define EN1_MULT        0x18
1376 f1510b2c bellard
1377 f1510b2c bellard
/*  Register accessed at EN_CMD, the 8390 base addr.  */
1378 f1510b2c bellard
#define E8390_STOP        0x01        /* Stop and reset the chip */
1379 f1510b2c bellard
#define E8390_START        0x02        /* Start the chip, clear reset */
1380 f1510b2c bellard
#define E8390_TRANS        0x04        /* Transmit a frame */
1381 f1510b2c bellard
#define E8390_RREAD        0x08        /* Remote read */
1382 f1510b2c bellard
#define E8390_RWRITE        0x10        /* Remote write  */
1383 f1510b2c bellard
#define E8390_NODMA        0x20        /* Remote DMA */
1384 f1510b2c bellard
#define E8390_PAGE0        0x00        /* Select page chip registers */
1385 f1510b2c bellard
#define E8390_PAGE1        0x40        /* using the two high-order bits */
1386 f1510b2c bellard
#define E8390_PAGE2        0x80        /* Page 3 is invalid. */
1387 f1510b2c bellard
1388 f1510b2c bellard
/* Bits in EN0_ISR - Interrupt status register */
1389 f1510b2c bellard
#define ENISR_RX        0x01        /* Receiver, no error */
1390 f1510b2c bellard
#define ENISR_TX        0x02        /* Transmitter, no error */
1391 f1510b2c bellard
#define ENISR_RX_ERR        0x04        /* Receiver, with error */
1392 f1510b2c bellard
#define ENISR_TX_ERR        0x08        /* Transmitter, with error */
1393 f1510b2c bellard
#define ENISR_OVER        0x10        /* Receiver overwrote the ring */
1394 f1510b2c bellard
#define ENISR_COUNTERS        0x20        /* Counters need emptying */
1395 f1510b2c bellard
#define ENISR_RDC        0x40        /* remote dma complete */
1396 f1510b2c bellard
#define ENISR_RESET        0x80        /* Reset completed */
1397 f1510b2c bellard
#define ENISR_ALL        0x3f        /* Interrupts we will enable */
1398 f1510b2c bellard
1399 f1510b2c bellard
/* Bits in received packet status byte and EN0_RSR*/
1400 f1510b2c bellard
#define ENRSR_RXOK        0x01        /* Received a good packet */
1401 f1510b2c bellard
#define ENRSR_CRC        0x02        /* CRC error */
1402 f1510b2c bellard
#define ENRSR_FAE        0x04        /* frame alignment error */
1403 f1510b2c bellard
#define ENRSR_FO        0x08        /* FIFO overrun */
1404 f1510b2c bellard
#define ENRSR_MPA        0x10        /* missed pkt */
1405 f1510b2c bellard
#define ENRSR_PHY        0x20        /* physical/multicast address */
1406 f1510b2c bellard
#define ENRSR_DIS        0x40        /* receiver disable. set in monitor mode */
1407 f1510b2c bellard
#define ENRSR_DEF        0x80        /* deferring */
1408 f1510b2c bellard
1409 f1510b2c bellard
/* Transmitted packet status, EN0_TSR. */
1410 f1510b2c bellard
#define ENTSR_PTX 0x01        /* Packet transmitted without error */
1411 f1510b2c bellard
#define ENTSR_ND  0x02        /* The transmit wasn't deferred. */
1412 f1510b2c bellard
#define ENTSR_COL 0x04        /* The transmit collided at least once. */
1413 f1510b2c bellard
#define ENTSR_ABT 0x08  /* The transmit collided 16 times, and was deferred. */
1414 f1510b2c bellard
#define ENTSR_CRS 0x10        /* The carrier sense was lost. */
1415 f1510b2c bellard
#define ENTSR_FU  0x20  /* A "FIFO underrun" occurred during transmit. */
1416 f1510b2c bellard
#define ENTSR_CDH 0x40        /* The collision detect "heartbeat" signal was lost. */
1417 f1510b2c bellard
#define ENTSR_OWC 0x80  /* There was an out-of-window collision. */
1418 f1510b2c bellard
1419 f1510b2c bellard
#define NE2000_MEM_SIZE 32768
1420 f1510b2c bellard
1421 f1510b2c bellard
typedef struct NE2000State {
1422 f1510b2c bellard
    uint8_t cmd;
1423 f1510b2c bellard
    uint32_t start;
1424 f1510b2c bellard
    uint32_t stop;
1425 f1510b2c bellard
    uint8_t boundary;
1426 f1510b2c bellard
    uint8_t tsr;
1427 f1510b2c bellard
    uint8_t tpsr;
1428 f1510b2c bellard
    uint16_t tcnt;
1429 f1510b2c bellard
    uint16_t rcnt;
1430 f1510b2c bellard
    uint32_t rsar;
1431 f1510b2c bellard
    uint8_t isr;
1432 f1510b2c bellard
    uint8_t dcfg;
1433 f1510b2c bellard
    uint8_t imr;
1434 f1510b2c bellard
    uint8_t phys[6]; /* mac address */
1435 f1510b2c bellard
    uint8_t curpag;
1436 f1510b2c bellard
    uint8_t mult[8]; /* multicast mask array */
1437 f1510b2c bellard
    uint8_t mem[NE2000_MEM_SIZE];
1438 f1510b2c bellard
} NE2000State;
1439 f1510b2c bellard
1440 f1510b2c bellard
NE2000State ne2000_state;
1441 f1510b2c bellard
int net_fd = -1;
1442 f1510b2c bellard
char network_script[1024];
1443 f1510b2c bellard
1444 f1510b2c bellard
void ne2000_reset(void)
1445 f1510b2c bellard
{
1446 f1510b2c bellard
    NE2000State *s = &ne2000_state;
1447 f1510b2c bellard
    int i;
1448 f1510b2c bellard
1449 f1510b2c bellard
    s->isr = ENISR_RESET;
1450 f1510b2c bellard
    s->mem[0] = 0x52;
1451 f1510b2c bellard
    s->mem[1] = 0x54;
1452 f1510b2c bellard
    s->mem[2] = 0x00;
1453 f1510b2c bellard
    s->mem[3] = 0x12;
1454 f1510b2c bellard
    s->mem[4] = 0x34;
1455 f1510b2c bellard
    s->mem[5] = 0x56;
1456 f1510b2c bellard
    s->mem[14] = 0x57;
1457 f1510b2c bellard
    s->mem[15] = 0x57;
1458 f1510b2c bellard
1459 f1510b2c bellard
    /* duplicate prom data */
1460 f1510b2c bellard
    for(i = 15;i >= 0; i--) {
1461 f1510b2c bellard
        s->mem[2 * i] = s->mem[i];
1462 f1510b2c bellard
        s->mem[2 * i + 1] = s->mem[i];
1463 f1510b2c bellard
    }
1464 f1510b2c bellard
}
1465 f1510b2c bellard
1466 f1510b2c bellard
void ne2000_update_irq(NE2000State *s)
1467 f1510b2c bellard
{
1468 f1510b2c bellard
    int isr;
1469 f1510b2c bellard
    isr = s->isr & s->imr;
1470 f1510b2c bellard
    if (isr)
1471 f1510b2c bellard
        pic_set_irq(NE2000_IRQ, 1);
1472 f1510b2c bellard
    else
1473 f1510b2c bellard
        pic_set_irq(NE2000_IRQ, 0);
1474 f1510b2c bellard
}
1475 f1510b2c bellard
1476 f1510b2c bellard
int net_init(void)
1477 f1510b2c bellard
{
1478 f1510b2c bellard
    struct ifreq ifr;
1479 f1510b2c bellard
    int fd, ret, pid, status;
1480 f1510b2c bellard
    
1481 f1510b2c bellard
    fd = open("/dev/net/tun", O_RDWR);
1482 f1510b2c bellard
    if (fd < 0) {
1483 f1510b2c bellard
        fprintf(stderr, "warning: could not open /dev/net/tun: no virtual network emulation\n");
1484 f1510b2c bellard
        return -1;
1485 f1510b2c bellard
    }
1486 f1510b2c bellard
    memset(&ifr, 0, sizeof(ifr));
1487 f1510b2c bellard
    ifr.ifr_flags = IFF_TAP | IFF_NO_PI;
1488 f1510b2c bellard
    pstrcpy(ifr.ifr_name, IFNAMSIZ, "tun%d");
1489 f1510b2c bellard
    ret = ioctl(fd, TUNSETIFF, (void *) &ifr);
1490 f1510b2c bellard
    if (ret != 0) {
1491 f1510b2c bellard
        fprintf(stderr, "warning: could not configure /dev/net/tun: no virtual network emulation\n");
1492 f1510b2c bellard
        close(fd);
1493 f1510b2c bellard
        return -1;
1494 f1510b2c bellard
    }
1495 fc01f7e7 bellard
    printf("Connected to host network interface: %s\n", ifr.ifr_name);
1496 f1510b2c bellard
    fcntl(fd, F_SETFL, O_NONBLOCK);
1497 f1510b2c bellard
    net_fd = fd;
1498 f1510b2c bellard
1499 f1510b2c bellard
    /* try to launch network init script */
1500 f1510b2c bellard
    pid = fork();
1501 f1510b2c bellard
    if (pid >= 0) {
1502 f1510b2c bellard
        if (pid == 0) {
1503 f1510b2c bellard
            execl(network_script, network_script, ifr.ifr_name, NULL);
1504 f1510b2c bellard
            exit(1);
1505 f1510b2c bellard
        }
1506 f1510b2c bellard
        while (waitpid(pid, &status, 0) != pid);
1507 f1510b2c bellard
        if (!WIFEXITED(status) ||
1508 f1510b2c bellard
            WEXITSTATUS(status) != 0) {
1509 f1510b2c bellard
            fprintf(stderr, "%s: could not launch network script for '%s'\n",
1510 f1510b2c bellard
                    network_script, ifr.ifr_name);
1511 f1510b2c bellard
        }
1512 f1510b2c bellard
    }
1513 f1510b2c bellard
    return 0;
1514 f1510b2c bellard
}
1515 f1510b2c bellard
1516 f1510b2c bellard
void net_send_packet(NE2000State *s, const uint8_t *buf, int size)
1517 f1510b2c bellard
{
1518 f1510b2c bellard
#ifdef DEBUG_NE2000
1519 f1510b2c bellard
    printf("NE2000: sending packet size=%d\n", size);
1520 f1510b2c bellard
#endif
1521 f1510b2c bellard
    write(net_fd, buf, size);
1522 f1510b2c bellard
}
1523 f1510b2c bellard
1524 f1510b2c bellard
/* return true if the NE2000 can receive more data */
1525 f1510b2c bellard
int ne2000_can_receive(NE2000State *s)
1526 f1510b2c bellard
{
1527 f1510b2c bellard
    int avail, index, boundary;
1528 f1510b2c bellard
    
1529 f1510b2c bellard
    if (s->cmd & E8390_STOP)
1530 f1510b2c bellard
        return 0;
1531 f1510b2c bellard
    index = s->curpag << 8;
1532 f1510b2c bellard
    boundary = s->boundary << 8;
1533 f1510b2c bellard
    if (index < boundary)
1534 f1510b2c bellard
        avail = boundary - index;
1535 f1510b2c bellard
    else
1536 f1510b2c bellard
        avail = (s->stop - s->start) - (index - boundary);
1537 f1510b2c bellard
    if (avail < (MAX_ETH_FRAME_SIZE + 4))
1538 f1510b2c bellard
        return 0;
1539 f1510b2c bellard
    return 1;
1540 f1510b2c bellard
}
1541 f1510b2c bellard
1542 f1510b2c bellard
void ne2000_receive(NE2000State *s, uint8_t *buf, int size)
1543 f1510b2c bellard
{
1544 f1510b2c bellard
    uint8_t *p;
1545 f1510b2c bellard
    int total_len, next, avail, len, index;
1546 f1510b2c bellard
1547 f1510b2c bellard
#if defined(DEBUG_NE2000)
1548 f1510b2c bellard
    printf("NE2000: received len=%d\n", size);
1549 f1510b2c bellard
#endif
1550 f1510b2c bellard
1551 f1510b2c bellard
    index = s->curpag << 8;
1552 f1510b2c bellard
    /* 4 bytes for header */
1553 f1510b2c bellard
    total_len = size + 4;
1554 f1510b2c bellard
    /* address for next packet (4 bytes for CRC) */
1555 f1510b2c bellard
    next = index + ((total_len + 4 + 255) & ~0xff);
1556 f1510b2c bellard
    if (next >= s->stop)
1557 f1510b2c bellard
        next -= (s->stop - s->start);
1558 f1510b2c bellard
    /* prepare packet header */
1559 f1510b2c bellard
    p = s->mem + index;
1560 f1510b2c bellard
    p[0] = ENRSR_RXOK; /* receive status */
1561 f1510b2c bellard
    p[1] = next >> 8;
1562 f1510b2c bellard
    p[2] = total_len;
1563 f1510b2c bellard
    p[3] = total_len >> 8;
1564 f1510b2c bellard
    index += 4;
1565 f1510b2c bellard
1566 f1510b2c bellard
    /* write packet data */
1567 f1510b2c bellard
    while (size > 0) {
1568 f1510b2c bellard
        avail = s->stop - index;
1569 f1510b2c bellard
        len = size;
1570 f1510b2c bellard
        if (len > avail)
1571 f1510b2c bellard
            len = avail;
1572 f1510b2c bellard
        memcpy(s->mem + index, buf, len);
1573 f1510b2c bellard
        buf += len;
1574 f1510b2c bellard
        index += len;
1575 f1510b2c bellard
        if (index == s->stop)
1576 f1510b2c bellard
            index = s->start;
1577 f1510b2c bellard
        size -= len;
1578 f1510b2c bellard
    }
1579 f1510b2c bellard
    s->curpag = next >> 8;
1580 f1510b2c bellard
    
1581 f1510b2c bellard
    /* now we can signal we have receive something */
1582 f1510b2c bellard
    s->isr |= ENISR_RX;
1583 f1510b2c bellard
    ne2000_update_irq(s);
1584 f1510b2c bellard
}
1585 f1510b2c bellard
1586 f1510b2c bellard
void ne2000_ioport_write(CPUX86State *env, uint32_t addr, uint32_t val)
1587 f1510b2c bellard
{
1588 f1510b2c bellard
    NE2000State *s = &ne2000_state;
1589 f1510b2c bellard
    int offset, page;
1590 f1510b2c bellard
1591 f1510b2c bellard
    addr &= 0xf;
1592 f1510b2c bellard
#ifdef DEBUG_NE2000
1593 f1510b2c bellard
    printf("NE2000: write addr=0x%x val=0x%02x\n", addr, val);
1594 f1510b2c bellard
#endif
1595 f1510b2c bellard
    if (addr == E8390_CMD) {
1596 f1510b2c bellard
        /* control register */
1597 f1510b2c bellard
        s->cmd = val;
1598 f1510b2c bellard
        if (val & E8390_START) {
1599 f1510b2c bellard
            /* test specific case: zero length transfert */
1600 f1510b2c bellard
            if ((val & (E8390_RREAD | E8390_RWRITE)) &&
1601 f1510b2c bellard
                s->rcnt == 0) {
1602 f1510b2c bellard
                s->isr |= ENISR_RDC;
1603 f1510b2c bellard
                ne2000_update_irq(s);
1604 f1510b2c bellard
            }
1605 f1510b2c bellard
            if (val & E8390_TRANS) {
1606 f1510b2c bellard
                net_send_packet(s, s->mem + (s->tpsr << 8), s->tcnt);
1607 f1510b2c bellard
                /* signal end of transfert */
1608 f1510b2c bellard
                s->tsr = ENTSR_PTX;
1609 f1510b2c bellard
                s->isr |= ENISR_TX;
1610 f1510b2c bellard
                ne2000_update_irq(s);
1611 f1510b2c bellard
            }
1612 f1510b2c bellard
        }
1613 f1510b2c bellard
    } else {
1614 f1510b2c bellard
        page = s->cmd >> 6;
1615 f1510b2c bellard
        offset = addr | (page << 4);
1616 f1510b2c bellard
        switch(offset) {
1617 f1510b2c bellard
        case EN0_STARTPG:
1618 f1510b2c bellard
            s->start = val << 8;
1619 f1510b2c bellard
            break;
1620 f1510b2c bellard
        case EN0_STOPPG:
1621 f1510b2c bellard
            s->stop = val << 8;
1622 f1510b2c bellard
            break;
1623 f1510b2c bellard
        case EN0_BOUNDARY:
1624 f1510b2c bellard
            s->boundary = val;
1625 f1510b2c bellard
            break;
1626 f1510b2c bellard
        case EN0_IMR:
1627 f1510b2c bellard
            s->imr = val;
1628 f1510b2c bellard
            ne2000_update_irq(s);
1629 f1510b2c bellard
            break;
1630 f1510b2c bellard
        case EN0_TPSR:
1631 f1510b2c bellard
            s->tpsr = val;
1632 f1510b2c bellard
            break;
1633 f1510b2c bellard
        case EN0_TCNTLO:
1634 f1510b2c bellard
            s->tcnt = (s->tcnt & 0xff00) | val;
1635 f1510b2c bellard
            break;
1636 f1510b2c bellard
        case EN0_TCNTHI:
1637 f1510b2c bellard
            s->tcnt = (s->tcnt & 0x00ff) | (val << 8);
1638 f1510b2c bellard
            break;
1639 f1510b2c bellard
        case EN0_RSARLO:
1640 f1510b2c bellard
            s->rsar = (s->rsar & 0xff00) | val;
1641 f1510b2c bellard
            break;
1642 f1510b2c bellard
        case EN0_RSARHI:
1643 f1510b2c bellard
            s->rsar = (s->rsar & 0x00ff) | (val << 8);
1644 f1510b2c bellard
            break;
1645 f1510b2c bellard
        case EN0_RCNTLO:
1646 f1510b2c bellard
            s->rcnt = (s->rcnt & 0xff00) | val;
1647 f1510b2c bellard
            break;
1648 f1510b2c bellard
        case EN0_RCNTHI:
1649 f1510b2c bellard
            s->rcnt = (s->rcnt & 0x00ff) | (val << 8);
1650 f1510b2c bellard
            break;
1651 f1510b2c bellard
        case EN0_DCFG:
1652 f1510b2c bellard
            s->dcfg = val;
1653 f1510b2c bellard
            break;
1654 f1510b2c bellard
        case EN0_ISR:
1655 f1510b2c bellard
            s->isr &= ~val;
1656 f1510b2c bellard
            ne2000_update_irq(s);
1657 f1510b2c bellard
            break;
1658 f1510b2c bellard
        case EN1_PHYS ... EN1_PHYS + 5:
1659 f1510b2c bellard
            s->phys[offset - EN1_PHYS] = val;
1660 f1510b2c bellard
            break;
1661 f1510b2c bellard
        case EN1_CURPAG:
1662 f1510b2c bellard
            s->curpag = val;
1663 f1510b2c bellard
            break;
1664 f1510b2c bellard
        case EN1_MULT ... EN1_MULT + 7:
1665 f1510b2c bellard
            s->mult[offset - EN1_MULT] = val;
1666 f1510b2c bellard
            break;
1667 f1510b2c bellard
        }
1668 f1510b2c bellard
    }
1669 f1510b2c bellard
}
1670 f1510b2c bellard
1671 f1510b2c bellard
uint32_t ne2000_ioport_read(CPUX86State *env, uint32_t addr)
1672 f1510b2c bellard
{
1673 f1510b2c bellard
    NE2000State *s = &ne2000_state;
1674 f1510b2c bellard
    int offset, page, ret;
1675 f1510b2c bellard
1676 f1510b2c bellard
    addr &= 0xf;
1677 f1510b2c bellard
    if (addr == E8390_CMD) {
1678 f1510b2c bellard
        ret = s->cmd;
1679 f1510b2c bellard
    } else {
1680 f1510b2c bellard
        page = s->cmd >> 6;
1681 f1510b2c bellard
        offset = addr | (page << 4);
1682 f1510b2c bellard
        switch(offset) {
1683 f1510b2c bellard
        case EN0_TSR:
1684 f1510b2c bellard
            ret = s->tsr;
1685 f1510b2c bellard
            break;
1686 f1510b2c bellard
        case EN0_BOUNDARY:
1687 f1510b2c bellard
            ret = s->boundary;
1688 f1510b2c bellard
            break;
1689 f1510b2c bellard
        case EN0_ISR:
1690 f1510b2c bellard
            ret = s->isr;
1691 f1510b2c bellard
            break;
1692 f1510b2c bellard
        case EN1_PHYS ... EN1_PHYS + 5:
1693 f1510b2c bellard
            ret = s->phys[offset - EN1_PHYS];
1694 f1510b2c bellard
            break;
1695 f1510b2c bellard
        case EN1_CURPAG:
1696 f1510b2c bellard
            ret = s->curpag;
1697 f1510b2c bellard
            break;
1698 f1510b2c bellard
        case EN1_MULT ... EN1_MULT + 7:
1699 f1510b2c bellard
            ret = s->mult[offset - EN1_MULT];
1700 f1510b2c bellard
            break;
1701 f1510b2c bellard
        default:
1702 f1510b2c bellard
            ret = 0x00;
1703 f1510b2c bellard
            break;
1704 f1510b2c bellard
        }
1705 f1510b2c bellard
    }
1706 f1510b2c bellard
#ifdef DEBUG_NE2000
1707 f1510b2c bellard
    printf("NE2000: read addr=0x%x val=%02x\n", addr, ret);
1708 f1510b2c bellard
#endif
1709 f1510b2c bellard
    return ret;
1710 f1510b2c bellard
}
1711 f1510b2c bellard
1712 f1510b2c bellard
void ne2000_asic_ioport_write(CPUX86State *env, uint32_t addr, uint32_t val)
1713 f1510b2c bellard
{
1714 f1510b2c bellard
    NE2000State *s = &ne2000_state;
1715 f1510b2c bellard
    uint8_t *p;
1716 f1510b2c bellard
1717 f1510b2c bellard
#ifdef DEBUG_NE2000
1718 f1510b2c bellard
    printf("NE2000: asic write val=0x%04x\n", val);
1719 f1510b2c bellard
#endif
1720 f1510b2c bellard
    p = s->mem + s->rsar;
1721 f1510b2c bellard
    if (s->dcfg & 0x01) {
1722 f1510b2c bellard
        /* 16 bit access */
1723 f1510b2c bellard
        p[0] = val;
1724 f1510b2c bellard
        p[1] = val >> 8;
1725 f1510b2c bellard
        s->rsar += 2;
1726 f1510b2c bellard
        s->rcnt -= 2;
1727 f1510b2c bellard
    } else {
1728 f1510b2c bellard
        /* 8 bit access */
1729 f1510b2c bellard
        p[0] = val;
1730 f1510b2c bellard
        s->rsar++;
1731 f1510b2c bellard
        s->rcnt--;
1732 f1510b2c bellard
    }
1733 f1510b2c bellard
    /* wrap */
1734 f1510b2c bellard
    if (s->rsar == s->stop)
1735 f1510b2c bellard
        s->rsar = s->start;
1736 f1510b2c bellard
    if (s->rcnt == 0) {
1737 f1510b2c bellard
        /* signal end of transfert */
1738 f1510b2c bellard
        s->isr |= ENISR_RDC;
1739 f1510b2c bellard
        ne2000_update_irq(s);
1740 f1510b2c bellard
    }
1741 f1510b2c bellard
}
1742 f1510b2c bellard
1743 f1510b2c bellard
uint32_t ne2000_asic_ioport_read(CPUX86State *env, uint32_t addr)
1744 f1510b2c bellard
{
1745 f1510b2c bellard
    NE2000State *s = &ne2000_state;
1746 f1510b2c bellard
    uint8_t *p;
1747 f1510b2c bellard
    int ret;
1748 f1510b2c bellard
1749 f1510b2c bellard
    p = s->mem + s->rsar;
1750 f1510b2c bellard
    if (s->dcfg & 0x01) {
1751 f1510b2c bellard
        /* 16 bit access */
1752 f1510b2c bellard
        ret = p[0] | (p[1] << 8);
1753 f1510b2c bellard
        s->rsar += 2;
1754 f1510b2c bellard
        s->rcnt -= 2;
1755 f1510b2c bellard
    } else {
1756 f1510b2c bellard
        /* 8 bit access */
1757 f1510b2c bellard
        ret = p[0];
1758 f1510b2c bellard
        s->rsar++;
1759 f1510b2c bellard
        s->rcnt--;
1760 f1510b2c bellard
    }
1761 f1510b2c bellard
    /* wrap */
1762 f1510b2c bellard
    if (s->rsar == s->stop)
1763 f1510b2c bellard
        s->rsar = s->start;
1764 f1510b2c bellard
    if (s->rcnt == 0) {
1765 f1510b2c bellard
        /* signal end of transfert */
1766 f1510b2c bellard
        s->isr |= ENISR_RDC;
1767 f1510b2c bellard
        ne2000_update_irq(s);
1768 f1510b2c bellard
    }
1769 f1510b2c bellard
#ifdef DEBUG_NE2000
1770 f1510b2c bellard
    printf("NE2000: asic read val=0x%04x\n", ret);
1771 f1510b2c bellard
#endif
1772 f1510b2c bellard
    return ret;
1773 f1510b2c bellard
}
1774 f1510b2c bellard
1775 f1510b2c bellard
void ne2000_reset_ioport_write(CPUX86State *env, uint32_t addr, uint32_t val)
1776 f1510b2c bellard
{
1777 f1510b2c bellard
    /* nothing to do (end of reset pulse) */
1778 f1510b2c bellard
}
1779 f1510b2c bellard
1780 f1510b2c bellard
uint32_t ne2000_reset_ioport_read(CPUX86State *env, uint32_t addr)
1781 f1510b2c bellard
{
1782 f1510b2c bellard
    ne2000_reset();
1783 f1510b2c bellard
    return 0;
1784 f1510b2c bellard
}
1785 f1510b2c bellard
1786 f1510b2c bellard
void ne2000_init(void)
1787 f1510b2c bellard
{
1788 fc01f7e7 bellard
    register_ioport_write(NE2000_IOPORT, 16, ne2000_ioport_write, 1);
1789 fc01f7e7 bellard
    register_ioport_read(NE2000_IOPORT, 16, ne2000_ioport_read, 1);
1790 f1510b2c bellard
1791 fc01f7e7 bellard
    register_ioport_write(NE2000_IOPORT + 0x10, 1, ne2000_asic_ioport_write, 1);
1792 fc01f7e7 bellard
    register_ioport_read(NE2000_IOPORT + 0x10, 1, ne2000_asic_ioport_read, 1);
1793 fc01f7e7 bellard
    register_ioport_write(NE2000_IOPORT + 0x10, 2, ne2000_asic_ioport_write, 2);
1794 fc01f7e7 bellard
    register_ioport_read(NE2000_IOPORT + 0x10, 2, ne2000_asic_ioport_read, 2);
1795 f1510b2c bellard
1796 fc01f7e7 bellard
    register_ioport_write(NE2000_IOPORT + 0x1f, 1, ne2000_reset_ioport_write, 1);
1797 fc01f7e7 bellard
    register_ioport_read(NE2000_IOPORT + 0x1f, 1, ne2000_reset_ioport_read, 1);
1798 f1510b2c bellard
    ne2000_reset();
1799 f1510b2c bellard
}
1800 f1510b2c bellard
1801 f1510b2c bellard
/***********************************************************/
1802 fc01f7e7 bellard
/* ide emulation */
1803 fc01f7e7 bellard
1804 fc01f7e7 bellard
/* Bits of HD_STATUS */
1805 fc01f7e7 bellard
#define ERR_STAT                0x01
1806 fc01f7e7 bellard
#define INDEX_STAT                0x02
1807 fc01f7e7 bellard
#define ECC_STAT                0x04        /* Corrected error */
1808 fc01f7e7 bellard
#define DRQ_STAT                0x08
1809 fc01f7e7 bellard
#define SEEK_STAT                0x10
1810 fc01f7e7 bellard
#define SRV_STAT                0x10
1811 fc01f7e7 bellard
#define WRERR_STAT                0x20
1812 fc01f7e7 bellard
#define READY_STAT                0x40
1813 fc01f7e7 bellard
#define BUSY_STAT                0x80
1814 fc01f7e7 bellard
1815 fc01f7e7 bellard
/* Bits for HD_ERROR */
1816 fc01f7e7 bellard
#define MARK_ERR                0x01        /* Bad address mark */
1817 fc01f7e7 bellard
#define TRK0_ERR                0x02        /* couldn't find track 0 */
1818 fc01f7e7 bellard
#define ABRT_ERR                0x04        /* Command aborted */
1819 fc01f7e7 bellard
#define MCR_ERR                        0x08        /* media change request */
1820 fc01f7e7 bellard
#define ID_ERR                        0x10        /* ID field not found */
1821 fc01f7e7 bellard
#define MC_ERR                        0x20        /* media changed */
1822 fc01f7e7 bellard
#define ECC_ERR                        0x40        /* Uncorrectable ECC error */
1823 fc01f7e7 bellard
#define BBD_ERR                        0x80        /* pre-EIDE meaning:  block marked bad */
1824 fc01f7e7 bellard
#define ICRC_ERR                0x80        /* new meaning:  CRC error during transfer */
1825 fc01f7e7 bellard
1826 fc01f7e7 bellard
/* Bits of HD_NSECTOR */
1827 fc01f7e7 bellard
#define CD                        0x01
1828 fc01f7e7 bellard
#define IO                        0x02
1829 fc01f7e7 bellard
#define REL                        0x04
1830 fc01f7e7 bellard
#define TAG_MASK                0xf8
1831 fc01f7e7 bellard
1832 fc01f7e7 bellard
#define IDE_CMD_RESET           0x04
1833 fc01f7e7 bellard
#define IDE_CMD_DISABLE_IRQ     0x02
1834 fc01f7e7 bellard
1835 fc01f7e7 bellard
/* ATA/ATAPI Commands pre T13 Spec */
1836 fc01f7e7 bellard
#define WIN_NOP                                0x00
1837 fc01f7e7 bellard
/*
1838 fc01f7e7 bellard
 *        0x01->0x02 Reserved
1839 fc01f7e7 bellard
 */
1840 fc01f7e7 bellard
#define CFA_REQ_EXT_ERROR_CODE                0x03 /* CFA Request Extended Error Code */
1841 fc01f7e7 bellard
/*
1842 fc01f7e7 bellard
 *        0x04->0x07 Reserved
1843 fc01f7e7 bellard
 */
1844 fc01f7e7 bellard
#define WIN_SRST                        0x08 /* ATAPI soft reset command */
1845 fc01f7e7 bellard
#define WIN_DEVICE_RESET                0x08
1846 fc01f7e7 bellard
/*
1847 fc01f7e7 bellard
 *        0x09->0x0F Reserved
1848 fc01f7e7 bellard
 */
1849 fc01f7e7 bellard
#define WIN_RECAL                        0x10
1850 fc01f7e7 bellard
#define WIN_RESTORE                        WIN_RECAL
1851 fc01f7e7 bellard
/*
1852 fc01f7e7 bellard
 *        0x10->0x1F Reserved
1853 fc01f7e7 bellard
 */
1854 fc01f7e7 bellard
#define WIN_READ                        0x20 /* 28-Bit */
1855 fc01f7e7 bellard
#define WIN_READ_ONCE                        0x21 /* 28-Bit without retries */
1856 fc01f7e7 bellard
#define WIN_READ_LONG                        0x22 /* 28-Bit */
1857 fc01f7e7 bellard
#define WIN_READ_LONG_ONCE                0x23 /* 28-Bit without retries */
1858 fc01f7e7 bellard
#define WIN_READ_EXT                        0x24 /* 48-Bit */
1859 fc01f7e7 bellard
#define WIN_READDMA_EXT                        0x25 /* 48-Bit */
1860 fc01f7e7 bellard
#define WIN_READDMA_QUEUED_EXT                0x26 /* 48-Bit */
1861 fc01f7e7 bellard
#define WIN_READ_NATIVE_MAX_EXT                0x27 /* 48-Bit */
1862 fc01f7e7 bellard
/*
1863 fc01f7e7 bellard
 *        0x28
1864 fc01f7e7 bellard
 */
1865 fc01f7e7 bellard
#define WIN_MULTREAD_EXT                0x29 /* 48-Bit */
1866 fc01f7e7 bellard
/*
1867 fc01f7e7 bellard
 *        0x2A->0x2F Reserved
1868 fc01f7e7 bellard
 */
1869 fc01f7e7 bellard
#define WIN_WRITE                        0x30 /* 28-Bit */
1870 fc01f7e7 bellard
#define WIN_WRITE_ONCE                        0x31 /* 28-Bit without retries */
1871 fc01f7e7 bellard
#define WIN_WRITE_LONG                        0x32 /* 28-Bit */
1872 fc01f7e7 bellard
#define WIN_WRITE_LONG_ONCE                0x33 /* 28-Bit without retries */
1873 fc01f7e7 bellard
#define WIN_WRITE_EXT                        0x34 /* 48-Bit */
1874 fc01f7e7 bellard
#define WIN_WRITEDMA_EXT                0x35 /* 48-Bit */
1875 fc01f7e7 bellard
#define WIN_WRITEDMA_QUEUED_EXT                0x36 /* 48-Bit */
1876 fc01f7e7 bellard
#define WIN_SET_MAX_EXT                        0x37 /* 48-Bit */
1877 fc01f7e7 bellard
#define CFA_WRITE_SECT_WO_ERASE                0x38 /* CFA Write Sectors without erase */
1878 fc01f7e7 bellard
#define WIN_MULTWRITE_EXT                0x39 /* 48-Bit */
1879 fc01f7e7 bellard
/*
1880 fc01f7e7 bellard
 *        0x3A->0x3B Reserved
1881 fc01f7e7 bellard
 */
1882 fc01f7e7 bellard
#define WIN_WRITE_VERIFY                0x3C /* 28-Bit */
1883 fc01f7e7 bellard
/*
1884 fc01f7e7 bellard
 *        0x3D->0x3F Reserved
1885 fc01f7e7 bellard
 */
1886 fc01f7e7 bellard
#define WIN_VERIFY                        0x40 /* 28-Bit - Read Verify Sectors */
1887 fc01f7e7 bellard
#define WIN_VERIFY_ONCE                        0x41 /* 28-Bit - without retries */
1888 fc01f7e7 bellard
#define WIN_VERIFY_EXT                        0x42 /* 48-Bit */
1889 fc01f7e7 bellard
/*
1890 fc01f7e7 bellard
 *        0x43->0x4F Reserved
1891 fc01f7e7 bellard
 */
1892 fc01f7e7 bellard
#define WIN_FORMAT                        0x50
1893 fc01f7e7 bellard
/*
1894 fc01f7e7 bellard
 *        0x51->0x5F Reserved
1895 fc01f7e7 bellard
 */
1896 fc01f7e7 bellard
#define WIN_INIT                        0x60
1897 fc01f7e7 bellard
/*
1898 fc01f7e7 bellard
 *        0x61->0x5F Reserved
1899 fc01f7e7 bellard
 */
1900 fc01f7e7 bellard
#define WIN_SEEK                        0x70 /* 0x70-0x7F Reserved */
1901 fc01f7e7 bellard
#define CFA_TRANSLATE_SECTOR                0x87 /* CFA Translate Sector */
1902 fc01f7e7 bellard
#define WIN_DIAGNOSE                        0x90
1903 fc01f7e7 bellard
#define WIN_SPECIFY                        0x91 /* set drive geometry translation */
1904 fc01f7e7 bellard
#define WIN_DOWNLOAD_MICROCODE                0x92
1905 fc01f7e7 bellard
#define WIN_STANDBYNOW2                        0x94
1906 fc01f7e7 bellard
#define WIN_STANDBY2                        0x96
1907 fc01f7e7 bellard
#define WIN_SETIDLE2                        0x97
1908 fc01f7e7 bellard
#define WIN_CHECKPOWERMODE2                0x98
1909 fc01f7e7 bellard
#define WIN_SLEEPNOW2                        0x99
1910 fc01f7e7 bellard
/*
1911 fc01f7e7 bellard
 *        0x9A VENDOR
1912 fc01f7e7 bellard
 */
1913 fc01f7e7 bellard
#define WIN_PACKETCMD                        0xA0 /* Send a packet command. */
1914 fc01f7e7 bellard
#define WIN_PIDENTIFY                        0xA1 /* identify ATAPI device        */
1915 fc01f7e7 bellard
#define WIN_QUEUED_SERVICE                0xA2
1916 fc01f7e7 bellard
#define WIN_SMART                        0xB0 /* self-monitoring and reporting */
1917 fc01f7e7 bellard
#define CFA_ERASE_SECTORS               0xC0
1918 fc01f7e7 bellard
#define WIN_MULTREAD                        0xC4 /* read sectors using multiple mode*/
1919 fc01f7e7 bellard
#define WIN_MULTWRITE                        0xC5 /* write sectors using multiple mode */
1920 fc01f7e7 bellard
#define WIN_SETMULT                        0xC6 /* enable/disable multiple mode */
1921 fc01f7e7 bellard
#define WIN_READDMA_QUEUED                0xC7 /* read sectors using Queued DMA transfers */
1922 fc01f7e7 bellard
#define WIN_READDMA                        0xC8 /* read sectors using DMA transfers */
1923 fc01f7e7 bellard
#define WIN_READDMA_ONCE                0xC9 /* 28-Bit - without retries */
1924 fc01f7e7 bellard
#define WIN_WRITEDMA                        0xCA /* write sectors using DMA transfers */
1925 fc01f7e7 bellard
#define WIN_WRITEDMA_ONCE                0xCB /* 28-Bit - without retries */
1926 fc01f7e7 bellard
#define WIN_WRITEDMA_QUEUED                0xCC /* write sectors using Queued DMA transfers */
1927 fc01f7e7 bellard
#define CFA_WRITE_MULTI_WO_ERASE        0xCD /* CFA Write multiple without erase */
1928 fc01f7e7 bellard
#define WIN_GETMEDIASTATUS                0xDA        
1929 fc01f7e7 bellard
#define WIN_ACKMEDIACHANGE                0xDB /* ATA-1, ATA-2 vendor */
1930 fc01f7e7 bellard
#define WIN_POSTBOOT                        0xDC
1931 fc01f7e7 bellard
#define WIN_PREBOOT                        0xDD
1932 fc01f7e7 bellard
#define WIN_DOORLOCK                        0xDE /* lock door on removable drives */
1933 fc01f7e7 bellard
#define WIN_DOORUNLOCK                        0xDF /* unlock door on removable drives */
1934 fc01f7e7 bellard
#define WIN_STANDBYNOW1                        0xE0
1935 fc01f7e7 bellard
#define WIN_IDLEIMMEDIATE                0xE1 /* force drive to become "ready" */
1936 fc01f7e7 bellard
#define WIN_STANDBY                     0xE2 /* Set device in Standby Mode */
1937 fc01f7e7 bellard
#define WIN_SETIDLE1                        0xE3
1938 fc01f7e7 bellard
#define WIN_READ_BUFFER                        0xE4 /* force read only 1 sector */
1939 fc01f7e7 bellard
#define WIN_CHECKPOWERMODE1                0xE5
1940 fc01f7e7 bellard
#define WIN_SLEEPNOW1                        0xE6
1941 fc01f7e7 bellard
#define WIN_FLUSH_CACHE                        0xE7
1942 fc01f7e7 bellard
#define WIN_WRITE_BUFFER                0xE8 /* force write only 1 sector */
1943 fc01f7e7 bellard
#define WIN_WRITE_SAME                        0xE9 /* read ata-2 to use */
1944 fc01f7e7 bellard
        /* SET_FEATURES 0x22 or 0xDD */
1945 fc01f7e7 bellard
#define WIN_FLUSH_CACHE_EXT                0xEA /* 48-Bit */
1946 fc01f7e7 bellard
#define WIN_IDENTIFY                        0xEC /* ask drive to identify itself        */
1947 fc01f7e7 bellard
#define WIN_MEDIAEJECT                        0xED
1948 fc01f7e7 bellard
#define WIN_IDENTIFY_DMA                0xEE /* same as WIN_IDENTIFY, but DMA */
1949 fc01f7e7 bellard
#define WIN_SETFEATURES                        0xEF /* set special drive features */
1950 fc01f7e7 bellard
#define EXABYTE_ENABLE_NEST                0xF0
1951 fc01f7e7 bellard
#define WIN_SECURITY_SET_PASS                0xF1
1952 fc01f7e7 bellard
#define WIN_SECURITY_UNLOCK                0xF2
1953 fc01f7e7 bellard
#define WIN_SECURITY_ERASE_PREPARE        0xF3
1954 fc01f7e7 bellard
#define WIN_SECURITY_ERASE_UNIT                0xF4
1955 fc01f7e7 bellard
#define WIN_SECURITY_FREEZE_LOCK        0xF5
1956 fc01f7e7 bellard
#define WIN_SECURITY_DISABLE                0xF6
1957 fc01f7e7 bellard
#define WIN_READ_NATIVE_MAX                0xF8 /* return the native maximum address */
1958 fc01f7e7 bellard
#define WIN_SET_MAX                        0xF9
1959 fc01f7e7 bellard
#define DISABLE_SEAGATE                        0xFB
1960 fc01f7e7 bellard
1961 c9159e53 bellard
/* set to 1 set disable mult support */
1962 c9159e53 bellard
#define MAX_MULT_SECTORS 8
1963 fc01f7e7 bellard
1964 fc01f7e7 bellard
struct IDEState;
1965 fc01f7e7 bellard
1966 fc01f7e7 bellard
typedef void EndTransferFunc(struct IDEState *);
1967 fc01f7e7 bellard
1968 fc01f7e7 bellard
typedef struct IDEState {
1969 fc01f7e7 bellard
    /* ide config */
1970 fc01f7e7 bellard
    int cylinders, heads, sectors;
1971 fc01f7e7 bellard
    int64_t nb_sectors;
1972 fc01f7e7 bellard
    int mult_sectors;
1973 fc01f7e7 bellard
    int irq;
1974 fc01f7e7 bellard
    /* ide regs */
1975 fc01f7e7 bellard
    uint8_t feature;
1976 fc01f7e7 bellard
    uint8_t error;
1977 c9159e53 bellard
    uint16_t nsector; /* 0 is 256 to ease computations */
1978 fc01f7e7 bellard
    uint8_t sector;
1979 fc01f7e7 bellard
    uint8_t lcyl;
1980 fc01f7e7 bellard
    uint8_t hcyl;
1981 fc01f7e7 bellard
    uint8_t select;
1982 fc01f7e7 bellard
    uint8_t status;
1983 fc01f7e7 bellard
    /* 0x3f6 command, only meaningful for drive 0 */
1984 fc01f7e7 bellard
    uint8_t cmd;
1985 fc01f7e7 bellard
    /* depends on bit 4 in select, only meaningful for drive 0 */
1986 fc01f7e7 bellard
    struct IDEState *cur_drive; 
1987 fc01f7e7 bellard
    BlockDriverState *bs;
1988 c9159e53 bellard
    int req_nb_sectors; /* number of sectors per interrupt */
1989 fc01f7e7 bellard
    EndTransferFunc *end_transfer_func;
1990 fc01f7e7 bellard
    uint8_t *data_ptr;
1991 fc01f7e7 bellard
    uint8_t *data_end;
1992 fc01f7e7 bellard
    uint8_t io_buffer[MAX_MULT_SECTORS*512 + 4];
1993 fc01f7e7 bellard
} IDEState;
1994 fc01f7e7 bellard
1995 fc01f7e7 bellard
IDEState ide_state[MAX_DISKS];
1996 fc01f7e7 bellard
1997 fc01f7e7 bellard
static void padstr(char *str, const char *src, int len)
1998 fc01f7e7 bellard
{
1999 fc01f7e7 bellard
    int i, v;
2000 fc01f7e7 bellard
    for(i = 0; i < len; i++) {
2001 fc01f7e7 bellard
        if (*src)
2002 fc01f7e7 bellard
            v = *src++;
2003 fc01f7e7 bellard
        else
2004 fc01f7e7 bellard
            v = ' ';
2005 fc01f7e7 bellard
        *(char *)((long)str ^ 1) = v;
2006 fc01f7e7 bellard
        str++;
2007 fc01f7e7 bellard
    }
2008 fc01f7e7 bellard
}
2009 fc01f7e7 bellard
2010 fc01f7e7 bellard
static void ide_identify(IDEState *s)
2011 fc01f7e7 bellard
{
2012 fc01f7e7 bellard
    uint16_t *p;
2013 fc01f7e7 bellard
    unsigned int oldsize;
2014 fc01f7e7 bellard
2015 fc01f7e7 bellard
    memset(s->io_buffer, 0, 512);
2016 fc01f7e7 bellard
    p = (uint16_t *)s->io_buffer;
2017 fc01f7e7 bellard
    stw(p + 0, 0x0040);
2018 fc01f7e7 bellard
    stw(p + 1, s->cylinders); 
2019 fc01f7e7 bellard
    stw(p + 3, s->heads);
2020 fc01f7e7 bellard
    stw(p + 4, 512 * s->sectors); /* sectors */
2021 fc01f7e7 bellard
    stw(p + 5, 512); /* sector size */
2022 fc01f7e7 bellard
    stw(p + 6, s->sectors); 
2023 fc01f7e7 bellard
    stw(p + 20, 3); /* buffer type */
2024 fc01f7e7 bellard
    stw(p + 21, 512); /* cache size in sectors */
2025 fc01f7e7 bellard
    stw(p + 22, 4); /* ecc bytes */
2026 fc01f7e7 bellard
    padstr((uint8_t *)(p + 27), "QEMU HARDDISK", 40);
2027 c9159e53 bellard
#if MAX_MULT_SECTORS > 1    
2028 c9159e53 bellard
    stw(p + 47, MAX_MULT_SECTORS);
2029 c9159e53 bellard
#endif
2030 fc01f7e7 bellard
    stw(p + 48, 1); /* dword I/O */
2031 fc01f7e7 bellard
    stw(p + 49, 1 << 9); /* LBA supported, no DMA */
2032 fc01f7e7 bellard
    stw(p + 51, 0x200); /* PIO transfer cycle */
2033 fc01f7e7 bellard
    stw(p + 52, 0x200); /* DMA transfer cycle */
2034 fc01f7e7 bellard
    stw(p + 54, s->cylinders);
2035 fc01f7e7 bellard
    stw(p + 55, s->heads);
2036 fc01f7e7 bellard
    stw(p + 56, s->sectors);
2037 fc01f7e7 bellard
    oldsize = s->cylinders * s->heads * s->sectors;
2038 fc01f7e7 bellard
    stw(p + 57, oldsize);
2039 fc01f7e7 bellard
    stw(p + 58, oldsize >> 16);
2040 fc01f7e7 bellard
    if (s->mult_sectors)
2041 fc01f7e7 bellard
        stw(p + 59, 0x100 | s->mult_sectors);
2042 fc01f7e7 bellard
    stw(p + 60, s->nb_sectors);
2043 fc01f7e7 bellard
    stw(p + 61, s->nb_sectors >> 16);
2044 fc01f7e7 bellard
    stw(p + 80, (1 << 1) | (1 << 2));
2045 fc01f7e7 bellard
    stw(p + 82, (1 << 14));
2046 fc01f7e7 bellard
    stw(p + 83, (1 << 14));
2047 fc01f7e7 bellard
    stw(p + 84, (1 << 14));
2048 fc01f7e7 bellard
    stw(p + 85, (1 << 14));
2049 fc01f7e7 bellard
    stw(p + 86, 0);
2050 fc01f7e7 bellard
    stw(p + 87, (1 << 14));
2051 fc01f7e7 bellard
}
2052 fc01f7e7 bellard
2053 fc01f7e7 bellard
static inline void ide_abort_command(IDEState *s)
2054 fc01f7e7 bellard
{
2055 fc01f7e7 bellard
    s->status = READY_STAT | ERR_STAT;
2056 fc01f7e7 bellard
    s->error = ABRT_ERR;
2057 fc01f7e7 bellard
}
2058 fc01f7e7 bellard
2059 fc01f7e7 bellard
static inline void ide_set_irq(IDEState *s)
2060 fc01f7e7 bellard
{
2061 fc01f7e7 bellard
    if (!(ide_state[0].cmd & IDE_CMD_DISABLE_IRQ)) {
2062 fc01f7e7 bellard
        pic_set_irq(s->irq, 1);
2063 fc01f7e7 bellard
    }
2064 fc01f7e7 bellard
}
2065 fc01f7e7 bellard
2066 fc01f7e7 bellard
/* prepare data transfer and tell what to do after */
2067 fc01f7e7 bellard
static void ide_transfer_start(IDEState *s, int size, 
2068 fc01f7e7 bellard
                               EndTransferFunc *end_transfer_func)
2069 fc01f7e7 bellard
{
2070 fc01f7e7 bellard
    s->end_transfer_func = end_transfer_func;
2071 fc01f7e7 bellard
    s->data_ptr = s->io_buffer;
2072 fc01f7e7 bellard
    s->data_end = s->io_buffer + size;
2073 fc01f7e7 bellard
    s->status |= DRQ_STAT;
2074 fc01f7e7 bellard
}
2075 fc01f7e7 bellard
2076 fc01f7e7 bellard
static void ide_transfer_stop(IDEState *s)
2077 fc01f7e7 bellard
{
2078 fc01f7e7 bellard
    s->end_transfer_func = ide_transfer_stop;
2079 fc01f7e7 bellard
    s->data_ptr = s->io_buffer;
2080 fc01f7e7 bellard
    s->data_end = s->io_buffer;
2081 fc01f7e7 bellard
    s->status &= ~DRQ_STAT;
2082 fc01f7e7 bellard
}
2083 fc01f7e7 bellard
2084 fc01f7e7 bellard
static int64_t ide_get_sector(IDEState *s)
2085 fc01f7e7 bellard
{
2086 fc01f7e7 bellard
    int64_t sector_num;
2087 fc01f7e7 bellard
    if (s->select & 0x40) {
2088 fc01f7e7 bellard
        /* lba */
2089 fc01f7e7 bellard
        sector_num = ((s->select & 0x0f) << 24) | (s->hcyl << 16) | 
2090 fc01f7e7 bellard
            (s->lcyl << 8) | s->sector;
2091 fc01f7e7 bellard
    } else {
2092 fc01f7e7 bellard
        sector_num = ((s->hcyl << 8) | s->lcyl) * s->heads * s->sectors +
2093 fc01f7e7 bellard
            (s->select & 0x0f) * s->sectors + 
2094 fc01f7e7 bellard
            (s->sector - 1);
2095 fc01f7e7 bellard
    }
2096 fc01f7e7 bellard
    return sector_num;
2097 fc01f7e7 bellard
}
2098 fc01f7e7 bellard
2099 fc01f7e7 bellard
static void ide_set_sector(IDEState *s, int64_t sector_num)
2100 fc01f7e7 bellard
{
2101 fc01f7e7 bellard
    unsigned int cyl, r;
2102 fc01f7e7 bellard
    if (s->select & 0x40) {
2103 fc01f7e7 bellard
        s->select = (s->select & 0xf0) | (sector_num >> 24);
2104 fc01f7e7 bellard
        s->hcyl = (sector_num >> 16);
2105 fc01f7e7 bellard
        s->lcyl = (sector_num >> 8);
2106 fc01f7e7 bellard
        s->sector = (sector_num);
2107 fc01f7e7 bellard
    } else {
2108 fc01f7e7 bellard
        cyl = sector_num / (s->heads * s->sectors);
2109 fc01f7e7 bellard
        r = sector_num % (s->heads * s->sectors);
2110 fc01f7e7 bellard
        s->hcyl = cyl >> 8;
2111 fc01f7e7 bellard
        s->lcyl = cyl;
2112 fc01f7e7 bellard
        s->select = (s->select & 0xf0) | (r / s->sectors);
2113 fc01f7e7 bellard
        s->sector = (r % s->sectors) + 1;
2114 fc01f7e7 bellard
    }
2115 fc01f7e7 bellard
}
2116 fc01f7e7 bellard
2117 fc01f7e7 bellard
static void ide_sector_read(IDEState *s)
2118 fc01f7e7 bellard
{
2119 fc01f7e7 bellard
    int64_t sector_num;
2120 c9159e53 bellard
    int ret, n;
2121 fc01f7e7 bellard
2122 fc01f7e7 bellard
    s->status = READY_STAT | SEEK_STAT;
2123 fc01f7e7 bellard
    sector_num = ide_get_sector(s);
2124 c9159e53 bellard
    n = s->nsector;
2125 c9159e53 bellard
    if (n == 0) {
2126 fc01f7e7 bellard
        /* no more sector to read from disk */
2127 fc01f7e7 bellard
        ide_transfer_stop(s);
2128 fc01f7e7 bellard
    } else {
2129 fc01f7e7 bellard
#if defined(DEBUG_IDE)
2130 fc01f7e7 bellard
        printf("read sector=%Ld\n", sector_num);
2131 fc01f7e7 bellard
#endif
2132 c9159e53 bellard
        if (n > s->req_nb_sectors)
2133 c9159e53 bellard
            n = s->req_nb_sectors;
2134 c9159e53 bellard
        ret = bdrv_read(s->bs, sector_num, s->io_buffer, n);
2135 c9159e53 bellard
        ide_transfer_start(s, 512 * n, ide_sector_read);
2136 fc01f7e7 bellard
        ide_set_irq(s);
2137 c9159e53 bellard
        ide_set_sector(s, sector_num + n);
2138 c9159e53 bellard
        s->nsector -= n;
2139 fc01f7e7 bellard
    }
2140 fc01f7e7 bellard
}
2141 fc01f7e7 bellard
2142 fc01f7e7 bellard
static void ide_sector_write(IDEState *s)
2143 fc01f7e7 bellard
{
2144 fc01f7e7 bellard
    int64_t sector_num;
2145 c9159e53 bellard
    int ret, n, n1;
2146 fc01f7e7 bellard
2147 fc01f7e7 bellard
    s->status = READY_STAT | SEEK_STAT;
2148 fc01f7e7 bellard
    sector_num = ide_get_sector(s);
2149 fc01f7e7 bellard
#if defined(DEBUG_IDE)
2150 fc01f7e7 bellard
    printf("write sector=%Ld\n", sector_num);
2151 fc01f7e7 bellard
#endif
2152 c9159e53 bellard
    n = s->nsector;
2153 c9159e53 bellard
    if (n > s->req_nb_sectors)
2154 c9159e53 bellard
        n = s->req_nb_sectors;
2155 c9159e53 bellard
    ret = bdrv_write(s->bs, sector_num, s->io_buffer, n);
2156 c9159e53 bellard
    s->nsector -= n;
2157 fc01f7e7 bellard
    if (s->nsector == 0) {
2158 fc01f7e7 bellard
        /* no more sector to write */
2159 fc01f7e7 bellard
        ide_transfer_stop(s);
2160 fc01f7e7 bellard
    } else {
2161 c9159e53 bellard
        n1 = s->nsector;
2162 c9159e53 bellard
        if (n1 > s->req_nb_sectors)
2163 c9159e53 bellard
            n1 = s->req_nb_sectors;
2164 c9159e53 bellard
        ide_transfer_start(s, 512 * n1, ide_sector_write);
2165 fc01f7e7 bellard
    }
2166 c9159e53 bellard
    ide_set_sector(s, sector_num + n);
2167 fc01f7e7 bellard
    ide_set_irq(s);
2168 fc01f7e7 bellard
}
2169 fc01f7e7 bellard
2170 fc01f7e7 bellard
void ide_ioport_write(CPUX86State *env, uint32_t addr, uint32_t val)
2171 fc01f7e7 bellard
{
2172 fc01f7e7 bellard
    IDEState *s = ide_state[0].cur_drive;
2173 c9159e53 bellard
    int unit, n;
2174 fc01f7e7 bellard
2175 fc01f7e7 bellard
    addr &= 7;
2176 fc01f7e7 bellard
#ifdef DEBUG_IDE
2177 fc01f7e7 bellard
    printf("IDE: write addr=0x%x val=0x%02x\n", addr, val);
2178 fc01f7e7 bellard
#endif
2179 fc01f7e7 bellard
    switch(addr) {
2180 fc01f7e7 bellard
    case 0:
2181 fc01f7e7 bellard
        break;
2182 fc01f7e7 bellard
    case 1:
2183 fc01f7e7 bellard
        s->feature = val;
2184 fc01f7e7 bellard
        break;
2185 fc01f7e7 bellard
    case 2:
2186 c9159e53 bellard
        if (val == 0)
2187 c9159e53 bellard
            val = 256;
2188 fc01f7e7 bellard
        s->nsector = val;
2189 fc01f7e7 bellard
        break;
2190 fc01f7e7 bellard
    case 3:
2191 fc01f7e7 bellard
        s->sector = val;
2192 fc01f7e7 bellard
        break;
2193 fc01f7e7 bellard
    case 4:
2194 fc01f7e7 bellard
        s->lcyl = val;
2195 fc01f7e7 bellard
        break;
2196 fc01f7e7 bellard
    case 5:
2197 fc01f7e7 bellard
        s->hcyl = val;
2198 fc01f7e7 bellard
        break;
2199 fc01f7e7 bellard
    case 6:
2200 fc01f7e7 bellard
        /* select drive */
2201 fc01f7e7 bellard
        unit = (val >> 4) & 1;
2202 fc01f7e7 bellard
        s = &ide_state[unit];
2203 fc01f7e7 bellard
        ide_state[0].cur_drive = s;
2204 fc01f7e7 bellard
        s->select = val;
2205 fc01f7e7 bellard
        break;
2206 fc01f7e7 bellard
    default:
2207 fc01f7e7 bellard
    case 7:
2208 fc01f7e7 bellard
        /* command */
2209 fc01f7e7 bellard
#if defined(DEBUG_IDE)
2210 fc01f7e7 bellard
        printf("ide: CMD=%02x\n", val);
2211 fc01f7e7 bellard
#endif
2212 fc01f7e7 bellard
        switch(val) {
2213 fc01f7e7 bellard
        case WIN_PIDENTIFY:
2214 fc01f7e7 bellard
        case WIN_IDENTIFY:
2215 fc01f7e7 bellard
            if (s->bs) {
2216 fc01f7e7 bellard
                ide_identify(s);
2217 fc01f7e7 bellard
                s->status = READY_STAT;
2218 fc01f7e7 bellard
                ide_transfer_start(s, 512, ide_transfer_stop);
2219 fc01f7e7 bellard
            } else {
2220 fc01f7e7 bellard
                ide_abort_command(s);
2221 fc01f7e7 bellard
            }
2222 fc01f7e7 bellard
            ide_set_irq(s);
2223 fc01f7e7 bellard
            break;
2224 fc01f7e7 bellard
        case WIN_SPECIFY:
2225 fc01f7e7 bellard
        case WIN_RECAL:
2226 fc01f7e7 bellard
            s->status = READY_STAT;
2227 fc01f7e7 bellard
            ide_set_irq(s);
2228 fc01f7e7 bellard
            break;
2229 fc01f7e7 bellard
        case WIN_SETMULT:
2230 fc01f7e7 bellard
            if (s->nsector > MAX_MULT_SECTORS || 
2231 fc01f7e7 bellard
                s->nsector == 0 ||
2232 fc01f7e7 bellard
                (s->nsector & (s->nsector - 1)) != 0) {
2233 fc01f7e7 bellard
                ide_abort_command(s);
2234 fc01f7e7 bellard
            } else {
2235 fc01f7e7 bellard
                s->mult_sectors = s->nsector;
2236 fc01f7e7 bellard
                s->status = READY_STAT;
2237 fc01f7e7 bellard
            }
2238 fc01f7e7 bellard
            ide_set_irq(s);
2239 fc01f7e7 bellard
            break;
2240 fc01f7e7 bellard
        case WIN_READ:
2241 fc01f7e7 bellard
        case WIN_READ_ONCE:
2242 c9159e53 bellard
            s->req_nb_sectors = 1;
2243 fc01f7e7 bellard
            ide_sector_read(s);
2244 fc01f7e7 bellard
            break;
2245 fc01f7e7 bellard
        case WIN_WRITE:
2246 fc01f7e7 bellard
        case WIN_WRITE_ONCE:
2247 fc01f7e7 bellard
            s->status = SEEK_STAT;
2248 c9159e53 bellard
            s->req_nb_sectors = 1;
2249 fc01f7e7 bellard
            ide_transfer_start(s, 512, ide_sector_write);
2250 fc01f7e7 bellard
            break;
2251 c9159e53 bellard
        case WIN_MULTREAD:
2252 c9159e53 bellard
            if (!s->mult_sectors)
2253 c9159e53 bellard
                goto abort_cmd;
2254 c9159e53 bellard
            s->req_nb_sectors = s->mult_sectors;
2255 c9159e53 bellard
            ide_sector_read(s);
2256 c9159e53 bellard
            break;
2257 c9159e53 bellard
        case WIN_MULTWRITE:
2258 c9159e53 bellard
            if (!s->mult_sectors)
2259 c9159e53 bellard
                goto abort_cmd;
2260 c9159e53 bellard
            s->status = SEEK_STAT;
2261 c9159e53 bellard
            s->req_nb_sectors = s->mult_sectors;
2262 c9159e53 bellard
            n = s->nsector;
2263 c9159e53 bellard
            if (n > s->req_nb_sectors)
2264 c9159e53 bellard
                n = s->req_nb_sectors;
2265 c9159e53 bellard
            ide_transfer_start(s, 512 * n, ide_sector_write);
2266 c9159e53 bellard
            break;
2267 cd4c3e88 bellard
        case WIN_READ_NATIVE_MAX:
2268 cd4c3e88 bellard
            ide_set_sector(s, s->nb_sectors - 1);
2269 cd4c3e88 bellard
            s->status = READY_STAT;
2270 cd4c3e88 bellard
            ide_set_irq(s);
2271 cd4c3e88 bellard
            break;
2272 fc01f7e7 bellard
        default:
2273 c9159e53 bellard
        abort_cmd:
2274 fc01f7e7 bellard
            ide_abort_command(s);
2275 fc01f7e7 bellard
            ide_set_irq(s);
2276 fc01f7e7 bellard
            break;
2277 fc01f7e7 bellard
        }
2278 fc01f7e7 bellard
    }
2279 fc01f7e7 bellard
}
2280 fc01f7e7 bellard
2281 fc01f7e7 bellard
uint32_t ide_ioport_read(CPUX86State *env, uint32_t addr)
2282 fc01f7e7 bellard
{
2283 fc01f7e7 bellard
    IDEState *s = ide_state[0].cur_drive;
2284 fc01f7e7 bellard
    int ret;
2285 fc01f7e7 bellard
2286 fc01f7e7 bellard
    addr &= 7;
2287 fc01f7e7 bellard
    switch(addr) {
2288 fc01f7e7 bellard
    case 0:
2289 fc01f7e7 bellard
        ret = 0xff;
2290 fc01f7e7 bellard
        break;
2291 fc01f7e7 bellard
    case 1:
2292 fc01f7e7 bellard
        ret = s->error;
2293 fc01f7e7 bellard
        break;
2294 fc01f7e7 bellard
    case 2:
2295 c9159e53 bellard
        ret = s->nsector & 0xff;
2296 fc01f7e7 bellard
        break;
2297 fc01f7e7 bellard
    case 3:
2298 fc01f7e7 bellard
        ret = s->sector;
2299 fc01f7e7 bellard
        break;
2300 fc01f7e7 bellard
    case 4:
2301 fc01f7e7 bellard
        ret = s->lcyl;
2302 fc01f7e7 bellard
        break;
2303 fc01f7e7 bellard
    case 5:
2304 fc01f7e7 bellard
        ret = s->hcyl;
2305 fc01f7e7 bellard
        break;
2306 fc01f7e7 bellard
    case 6:
2307 fc01f7e7 bellard
        ret = s->select;
2308 fc01f7e7 bellard
        break;
2309 fc01f7e7 bellard
    default:
2310 fc01f7e7 bellard
    case 7:
2311 fc01f7e7 bellard
        ret = s->status;
2312 fc01f7e7 bellard
        pic_set_irq(s->irq, 0);
2313 fc01f7e7 bellard
        break;
2314 fc01f7e7 bellard
    }
2315 fc01f7e7 bellard
#ifdef DEBUG_IDE
2316 fc01f7e7 bellard
    printf("ide: read addr=0x%x val=%02x\n", addr, ret);
2317 fc01f7e7 bellard
#endif
2318 fc01f7e7 bellard
    return ret;
2319 fc01f7e7 bellard
}
2320 fc01f7e7 bellard
2321 fc01f7e7 bellard
uint32_t ide_status_read(CPUX86State *env, uint32_t addr)
2322 fc01f7e7 bellard
{
2323 fc01f7e7 bellard
    IDEState *s = ide_state[0].cur_drive;
2324 fc01f7e7 bellard
    int ret;
2325 fc01f7e7 bellard
    ret = s->status;
2326 fc01f7e7 bellard
#ifdef DEBUG_IDE
2327 330d0414 bellard
    printf("ide: read status val=%02x\n", ret);
2328 fc01f7e7 bellard
#endif
2329 fc01f7e7 bellard
    return ret;
2330 fc01f7e7 bellard
}
2331 fc01f7e7 bellard
2332 fc01f7e7 bellard
void ide_cmd_write(CPUX86State *env, uint32_t addr, uint32_t val)
2333 fc01f7e7 bellard
{
2334 330d0414 bellard
    IDEState *s;
2335 330d0414 bellard
    int i;
2336 330d0414 bellard
2337 330d0414 bellard
#ifdef DEBUG_IDE
2338 330d0414 bellard
    printf("ide: write control val=%02x\n", val);
2339 330d0414 bellard
#endif
2340 fc01f7e7 bellard
    /* common for both drives */
2341 330d0414 bellard
    if (!(ide_state[0].cmd & IDE_CMD_RESET) &&
2342 330d0414 bellard
        (val & IDE_CMD_RESET)) {
2343 330d0414 bellard
        /* reset low to high */
2344 330d0414 bellard
        for(i = 0;i < 2; i++) {
2345 330d0414 bellard
            s = &ide_state[i];
2346 330d0414 bellard
            s->status = BUSY_STAT | SEEK_STAT;
2347 330d0414 bellard
            s->error = 0x01;
2348 330d0414 bellard
        }
2349 330d0414 bellard
    } else if ((ide_state[0].cmd & IDE_CMD_RESET) &&
2350 330d0414 bellard
               !(val & IDE_CMD_RESET)) {
2351 330d0414 bellard
        /* high to low */
2352 330d0414 bellard
        for(i = 0;i < 2; i++) {
2353 330d0414 bellard
            s = &ide_state[i];
2354 330d0414 bellard
            s->status = READY_STAT;
2355 330d0414 bellard
            /* set hard disk drive ID */
2356 330d0414 bellard
            s->select &= 0xf0; /* clear head */
2357 330d0414 bellard
            s->nsector = 1;
2358 330d0414 bellard
            s->sector = 1;
2359 330d0414 bellard
            if (s->nb_sectors == 0) {
2360 330d0414 bellard
                /* no disk present */
2361 330d0414 bellard
                s->lcyl = 0x12;
2362 330d0414 bellard
                s->hcyl = 0x34;
2363 330d0414 bellard
            } else {
2364 330d0414 bellard
                s->lcyl = 0;
2365 330d0414 bellard
                s->hcyl = 0;
2366 330d0414 bellard
            }
2367 330d0414 bellard
        }
2368 330d0414 bellard
    }
2369 330d0414 bellard
2370 330d0414 bellard
    ide_state[0].cmd = val;
2371 fc01f7e7 bellard
}
2372 fc01f7e7 bellard
2373 fc01f7e7 bellard
void ide_data_writew(CPUX86State *env, uint32_t addr, uint32_t val)
2374 fc01f7e7 bellard
{
2375 fc01f7e7 bellard
    IDEState *s = ide_state[0].cur_drive;
2376 fc01f7e7 bellard
    uint8_t *p;
2377 fc01f7e7 bellard
2378 fc01f7e7 bellard
    p = s->data_ptr;
2379 fc01f7e7 bellard
    *(uint16_t *)p = tswap16(val);
2380 fc01f7e7 bellard
    p += 2;
2381 fc01f7e7 bellard
    s->data_ptr = p;
2382 fc01f7e7 bellard
    if (p >= s->data_end)
2383 fc01f7e7 bellard
        s->end_transfer_func(s);
2384 fc01f7e7 bellard
}
2385 fc01f7e7 bellard
2386 fc01f7e7 bellard
uint32_t ide_data_readw(CPUX86State *env, uint32_t addr)
2387 fc01f7e7 bellard
{
2388 fc01f7e7 bellard
    IDEState *s = ide_state[0].cur_drive;
2389 fc01f7e7 bellard
    uint8_t *p;
2390 fc01f7e7 bellard
    int ret;
2391 fc01f7e7 bellard
    
2392 fc01f7e7 bellard
    p = s->data_ptr;
2393 fc01f7e7 bellard
    ret = tswap16(*(uint16_t *)p);
2394 fc01f7e7 bellard
    p += 2;
2395 fc01f7e7 bellard
    s->data_ptr = p;
2396 fc01f7e7 bellard
    if (p >= s->data_end)
2397 fc01f7e7 bellard
        s->end_transfer_func(s);
2398 fc01f7e7 bellard
    return ret;
2399 fc01f7e7 bellard
}
2400 fc01f7e7 bellard
2401 fc01f7e7 bellard
void ide_data_writel(CPUX86State *env, uint32_t addr, uint32_t val)
2402 fc01f7e7 bellard
{
2403 fc01f7e7 bellard
    IDEState *s = ide_state[0].cur_drive;
2404 fc01f7e7 bellard
    uint8_t *p;
2405 fc01f7e7 bellard
2406 fc01f7e7 bellard
    p = s->data_ptr;
2407 fc01f7e7 bellard
    *(uint32_t *)p = tswap32(val);
2408 fc01f7e7 bellard
    p += 4;
2409 fc01f7e7 bellard
    s->data_ptr = p;
2410 fc01f7e7 bellard
    if (p >= s->data_end)
2411 fc01f7e7 bellard
        s->end_transfer_func(s);
2412 fc01f7e7 bellard
}
2413 fc01f7e7 bellard
2414 fc01f7e7 bellard
uint32_t ide_data_readl(CPUX86State *env, uint32_t addr)
2415 fc01f7e7 bellard
{
2416 fc01f7e7 bellard
    IDEState *s = ide_state[0].cur_drive;
2417 fc01f7e7 bellard
    uint8_t *p;
2418 fc01f7e7 bellard
    int ret;
2419 fc01f7e7 bellard
    
2420 fc01f7e7 bellard
    p = s->data_ptr;
2421 fc01f7e7 bellard
    ret = tswap32(*(uint32_t *)p);
2422 fc01f7e7 bellard
    p += 4;
2423 fc01f7e7 bellard
    s->data_ptr = p;
2424 fc01f7e7 bellard
    if (p >= s->data_end)
2425 fc01f7e7 bellard
        s->end_transfer_func(s);
2426 fc01f7e7 bellard
    return ret;
2427 fc01f7e7 bellard
}
2428 fc01f7e7 bellard
2429 fc01f7e7 bellard
void ide_reset(IDEState *s)
2430 fc01f7e7 bellard
{
2431 fc01f7e7 bellard
    s->mult_sectors = MAX_MULT_SECTORS;
2432 fc01f7e7 bellard
    s->status = READY_STAT;
2433 fc01f7e7 bellard
    s->cur_drive = s;
2434 fc01f7e7 bellard
    s->select = 0xa0;
2435 fc01f7e7 bellard
}
2436 fc01f7e7 bellard
2437 fc01f7e7 bellard
void ide_init(void)
2438 fc01f7e7 bellard
{
2439 fc01f7e7 bellard
    IDEState *s;
2440 fc01f7e7 bellard
    int i, cylinders;
2441 fc01f7e7 bellard
    int64_t nb_sectors;
2442 fc01f7e7 bellard
2443 fc01f7e7 bellard
    for(i = 0; i < MAX_DISKS; i++) {
2444 fc01f7e7 bellard
        s = &ide_state[i];
2445 fc01f7e7 bellard
        s->bs = bs_table[i];
2446 fc01f7e7 bellard
        if (s->bs) {
2447 fc01f7e7 bellard
            bdrv_get_geometry(s->bs, &nb_sectors);
2448 330d0414 bellard
            if (s->cylinders == 0) {
2449 330d0414 bellard
                /* if no geometry, use a LBA compatible one */
2450 330d0414 bellard
                cylinders = nb_sectors / (16 * 63);
2451 330d0414 bellard
                if (cylinders > 16383)
2452 330d0414 bellard
                    cylinders = 16383;
2453 330d0414 bellard
                else if (cylinders < 2)
2454 330d0414 bellard
                    cylinders = 2;
2455 330d0414 bellard
                s->cylinders = cylinders;
2456 330d0414 bellard
                s->heads = 16;
2457 330d0414 bellard
                s->sectors = 63;
2458 330d0414 bellard
            }
2459 fc01f7e7 bellard
            s->nb_sectors = nb_sectors;
2460 fc01f7e7 bellard
        }
2461 fc01f7e7 bellard
        s->irq = 14;
2462 fc01f7e7 bellard
        ide_reset(s);
2463 fc01f7e7 bellard
    }
2464 fc01f7e7 bellard
    register_ioport_write(0x1f0, 8, ide_ioport_write, 1);
2465 fc01f7e7 bellard
    register_ioport_read(0x1f0, 8, ide_ioport_read, 1);
2466 fc01f7e7 bellard
    register_ioport_read(0x3f6, 1, ide_status_read, 1);
2467 fc01f7e7 bellard
    register_ioport_write(0x3f6, 1, ide_cmd_write, 1);
2468 fc01f7e7 bellard
2469 fc01f7e7 bellard
    /* data ports */
2470 fc01f7e7 bellard
    register_ioport_write(0x1f0, 2, ide_data_writew, 2);
2471 fc01f7e7 bellard
    register_ioport_read(0x1f0, 2, ide_data_readw, 2);
2472 fc01f7e7 bellard
    register_ioport_write(0x1f0, 4, ide_data_writel, 4);
2473 fc01f7e7 bellard
    register_ioport_read(0x1f0, 4, ide_data_readl, 4);
2474 fc01f7e7 bellard
}
2475 fc01f7e7 bellard
2476 fc01f7e7 bellard
/***********************************************************/
2477 330d0414 bellard
/* keyboard emulation */
2478 330d0414 bellard
2479 330d0414 bellard
/*        Keyboard Controller Commands */
2480 330d0414 bellard
#define KBD_CCMD_READ_MODE        0x20        /* Read mode bits */
2481 330d0414 bellard
#define KBD_CCMD_WRITE_MODE        0x60        /* Write mode bits */
2482 330d0414 bellard
#define KBD_CCMD_GET_VERSION        0xA1        /* Get controller version */
2483 330d0414 bellard
#define KBD_CCMD_MOUSE_DISABLE        0xA7        /* Disable mouse interface */
2484 330d0414 bellard
#define KBD_CCMD_MOUSE_ENABLE        0xA8        /* Enable mouse interface */
2485 330d0414 bellard
#define KBD_CCMD_TEST_MOUSE        0xA9        /* Mouse interface test */
2486 330d0414 bellard
#define KBD_CCMD_SELF_TEST        0xAA        /* Controller self test */
2487 330d0414 bellard
#define KBD_CCMD_KBD_TEST        0xAB        /* Keyboard interface test */
2488 330d0414 bellard
#define KBD_CCMD_KBD_DISABLE        0xAD        /* Keyboard interface disable */
2489 330d0414 bellard
#define KBD_CCMD_KBD_ENABLE        0xAE        /* Keyboard interface enable */
2490 330d0414 bellard
#define KBD_CCMD_READ_INPORT    0xC0    /* read input port */
2491 330d0414 bellard
#define KBD_CCMD_READ_OUTPORT        0xD0    /* read output port */
2492 330d0414 bellard
#define KBD_CCMD_WRITE_OUTPORT        0xD1    /* write output port */
2493 330d0414 bellard
#define KBD_CCMD_WRITE_OBUF        0xD2
2494 330d0414 bellard
#define KBD_CCMD_WRITE_AUX_OBUF        0xD3    /* Write to output buffer as if
2495 330d0414 bellard
                                           initiated by the auxiliary device */
2496 330d0414 bellard
#define KBD_CCMD_WRITE_MOUSE        0xD4        /* Write the following byte to the mouse */
2497 330d0414 bellard
#define KBD_CCMD_ENABLE_A20     0xDD
2498 330d0414 bellard
#define KBD_CCMD_DISABLE_A20    0xDF
2499 330d0414 bellard
#define KBD_CCMD_RESET                0xFE
2500 330d0414 bellard
2501 330d0414 bellard
/* Keyboard Commands */
2502 330d0414 bellard
#define KBD_CMD_SET_LEDS        0xED        /* Set keyboard leds */
2503 330d0414 bellard
#define KBD_CMD_ECHO             0xEE
2504 330d0414 bellard
#define KBD_CMD_SET_RATE        0xF3        /* Set typematic rate */
2505 330d0414 bellard
#define KBD_CMD_ENABLE                0xF4        /* Enable scanning */
2506 330d0414 bellard
#define KBD_CMD_RESET_DISABLE        0xF5        /* reset and disable scanning */
2507 330d0414 bellard
#define KBD_CMD_RESET_ENABLE           0xF6    /* reset and enable scanning */
2508 330d0414 bellard
#define KBD_CMD_RESET                0xFF        /* Reset */
2509 330d0414 bellard
2510 330d0414 bellard
/* Keyboard Replies */
2511 330d0414 bellard
#define KBD_REPLY_POR                0xAA        /* Power on reset */
2512 330d0414 bellard
#define KBD_REPLY_ACK                0xFA        /* Command ACK */
2513 330d0414 bellard
#define KBD_REPLY_RESEND        0xFE        /* Command NACK, send the cmd again */
2514 330d0414 bellard
2515 330d0414 bellard
/* Status Register Bits */
2516 330d0414 bellard
#define KBD_STAT_OBF                 0x01        /* Keyboard output buffer full */
2517 330d0414 bellard
#define KBD_STAT_IBF                 0x02        /* Keyboard input buffer full */
2518 330d0414 bellard
#define KBD_STAT_SELFTEST        0x04        /* Self test successful */
2519 330d0414 bellard
#define KBD_STAT_CMD                0x08        /* Last write was a command write (0=data) */
2520 330d0414 bellard
#define KBD_STAT_UNLOCKED        0x10        /* Zero if keyboard locked */
2521 330d0414 bellard
#define KBD_STAT_MOUSE_OBF        0x20        /* Mouse output buffer full */
2522 330d0414 bellard
#define KBD_STAT_GTO                 0x40        /* General receive/xmit timeout */
2523 330d0414 bellard
#define KBD_STAT_PERR                 0x80        /* Parity error */
2524 330d0414 bellard
2525 330d0414 bellard
/* Controller Mode Register Bits */
2526 330d0414 bellard
#define KBD_MODE_KBD_INT        0x01        /* Keyboard data generate IRQ1 */
2527 330d0414 bellard
#define KBD_MODE_MOUSE_INT        0x02        /* Mouse data generate IRQ12 */
2528 330d0414 bellard
#define KBD_MODE_SYS                 0x04        /* The system flag (?) */
2529 330d0414 bellard
#define KBD_MODE_NO_KEYLOCK        0x08        /* The keylock doesn't affect the keyboard if set */
2530 330d0414 bellard
#define KBD_MODE_DISABLE_KBD        0x10        /* Disable keyboard interface */
2531 330d0414 bellard
#define KBD_MODE_DISABLE_MOUSE        0x20        /* Disable mouse interface */
2532 330d0414 bellard
#define KBD_MODE_KCC                 0x40        /* Scan code conversion to PC format */
2533 330d0414 bellard
#define KBD_MODE_RFU                0x80
2534 330d0414 bellard
2535 330d0414 bellard
/* Mouse Commands */
2536 330d0414 bellard
#define AUX_SET_SCALE11                0xE6        /* Set 1:1 scaling */
2537 330d0414 bellard
#define AUX_SET_SCALE21                0xE7        /* Set 2:1 scaling */
2538 313aa567 bellard
#define AUX_SET_RES                0xE8        /* Set resolution */
2539 330d0414 bellard
#define AUX_GET_SCALE                0xE9        /* Get scaling factor */
2540 330d0414 bellard
#define AUX_SET_STREAM                0xEA        /* Set stream mode */
2541 313aa567 bellard
#define AUX_POLL                0xEB        /* Poll */
2542 313aa567 bellard
#define AUX_RESET_WRAP                0xEC        /* Reset wrap mode */
2543 313aa567 bellard
#define AUX_SET_WRAP                0xEE        /* Set wrap mode */
2544 313aa567 bellard
#define AUX_SET_REMOTE                0xF0        /* Set remote mode */
2545 313aa567 bellard
#define AUX_GET_TYPE                0xF2        /* Get type */
2546 330d0414 bellard
#define AUX_SET_SAMPLE                0xF3        /* Set sample rate */
2547 330d0414 bellard
#define AUX_ENABLE_DEV                0xF4        /* Enable aux device */
2548 330d0414 bellard
#define AUX_DISABLE_DEV                0xF5        /* Disable aux device */
2549 313aa567 bellard
#define AUX_SET_DEFAULT                0xF6
2550 330d0414 bellard
#define AUX_RESET                0xFF        /* Reset aux device */
2551 330d0414 bellard
#define AUX_ACK                        0xFA        /* Command byte ACK. */
2552 330d0414 bellard
2553 313aa567 bellard
#define MOUSE_STATUS_REMOTE     0x40
2554 313aa567 bellard
#define MOUSE_STATUS_ENABLED    0x20
2555 313aa567 bellard
#define MOUSE_STATUS_SCALE21    0x10
2556 313aa567 bellard
2557 313aa567 bellard
#define KBD_QUEUE_SIZE 256
2558 330d0414 bellard
2559 330d0414 bellard
typedef struct {
2560 330d0414 bellard
    uint8_t data[KBD_QUEUE_SIZE];
2561 330d0414 bellard
    int rptr, wptr, count;
2562 330d0414 bellard
} KBDQueue;
2563 330d0414 bellard
2564 330d0414 bellard
typedef struct KBDState {
2565 330d0414 bellard
    KBDQueue queues[2];
2566 330d0414 bellard
    uint8_t write_cmd; /* if non zero, write data to port 60 is expected */
2567 330d0414 bellard
    uint8_t status;
2568 330d0414 bellard
    uint8_t mode;
2569 313aa567 bellard
    /* keyboard state */
2570 330d0414 bellard
    int kbd_write_cmd;
2571 330d0414 bellard
    int scan_enabled;
2572 313aa567 bellard
    /* mouse state */
2573 313aa567 bellard
    int mouse_write_cmd;
2574 313aa567 bellard
    uint8_t mouse_status;
2575 313aa567 bellard
    uint8_t mouse_resolution;
2576 313aa567 bellard
    uint8_t mouse_sample_rate;
2577 313aa567 bellard
    uint8_t mouse_wrap;
2578 313aa567 bellard
    uint8_t mouse_type; /* 0 = PS2, 3 = IMPS/2, 4 = IMEX */
2579 313aa567 bellard
    uint8_t mouse_detect_state;
2580 313aa567 bellard
    int mouse_dx; /* current values, needed for 'poll' mode */
2581 313aa567 bellard
    int mouse_dy;
2582 313aa567 bellard
    int mouse_dz;
2583 313aa567 bellard
    uint8_t mouse_buttons;
2584 330d0414 bellard
} KBDState;
2585 330d0414 bellard
2586 330d0414 bellard
KBDState kbd_state;
2587 cd4c3e88 bellard
int reset_requested;
2588 330d0414 bellard
int a20_enabled;
2589 330d0414 bellard
2590 313aa567 bellard
/* update irq and KBD_STAT_[MOUSE_]OBF */
2591 330d0414 bellard
static void kbd_update_irq(KBDState *s)
2592 330d0414 bellard
{
2593 313aa567 bellard
    int irq12_level, irq1_level;
2594 313aa567 bellard
2595 313aa567 bellard
    irq1_level = 0;    
2596 313aa567 bellard
    irq12_level = 0;    
2597 313aa567 bellard
    s->status &= ~(KBD_STAT_OBF | KBD_STAT_MOUSE_OBF);
2598 313aa567 bellard
    if (s->queues[0].count != 0 ||
2599 313aa567 bellard
        s->queues[1].count != 0) {
2600 313aa567 bellard
        s->status |= KBD_STAT_OBF;
2601 313aa567 bellard
        if (s->queues[1].count != 0) {
2602 313aa567 bellard
            s->status |= KBD_STAT_MOUSE_OBF;
2603 313aa567 bellard
            if (s->mode & KBD_MODE_MOUSE_INT)
2604 313aa567 bellard
                irq12_level = 1;
2605 313aa567 bellard
        } else {
2606 313aa567 bellard
            if (s->mode & KBD_MODE_KBD_INT)
2607 313aa567 bellard
                irq1_level = 1;
2608 313aa567 bellard
        }
2609 313aa567 bellard
    }
2610 313aa567 bellard
    pic_set_irq(1, irq1_level);
2611 313aa567 bellard
    pic_set_irq(12, irq12_level);
2612 330d0414 bellard
}
2613 330d0414 bellard
2614 330d0414 bellard
static void kbd_queue(KBDState *s, int b, int aux)
2615 330d0414 bellard
{
2616 330d0414 bellard
    KBDQueue *q = &kbd_state.queues[aux];
2617 330d0414 bellard
2618 313aa567 bellard
#if defined(DEBUG_MOUSE) || defined(DEBUG_KBD)
2619 313aa567 bellard
    if (aux)
2620 313aa567 bellard
        printf("mouse event: 0x%02x\n", b);
2621 313aa567 bellard
#ifdef DEBUG_KBD
2622 313aa567 bellard
    else
2623 313aa567 bellard
        printf("kbd event: 0x%02x\n", b);
2624 313aa567 bellard
#endif
2625 313aa567 bellard
#endif
2626 330d0414 bellard
    if (q->count >= KBD_QUEUE_SIZE)
2627 330d0414 bellard
        return;
2628 330d0414 bellard
    q->data[q->wptr] = b;
2629 330d0414 bellard
    if (++q->wptr == KBD_QUEUE_SIZE)
2630 330d0414 bellard
        q->wptr = 0;
2631 330d0414 bellard
    q->count++;
2632 330d0414 bellard
    kbd_update_irq(s);
2633 330d0414 bellard
}
2634 cd4c3e88 bellard
2635 313aa567 bellard
void kbd_put_keycode(int keycode)
2636 313aa567 bellard
{
2637 313aa567 bellard
    KBDState *s = &kbd_state;
2638 313aa567 bellard
    kbd_queue(s, keycode, 0);
2639 313aa567 bellard
}
2640 313aa567 bellard
2641 cd4c3e88 bellard
uint32_t kbd_read_status(CPUX86State *env, uint32_t addr)
2642 cd4c3e88 bellard
{
2643 330d0414 bellard
    KBDState *s = &kbd_state;
2644 330d0414 bellard
    int val;
2645 330d0414 bellard
    val = s->status;
2646 330d0414 bellard
#if defined(DEBUG_KBD) && 0
2647 330d0414 bellard
    printf("kbd: read status=0x%02x\n", val);
2648 330d0414 bellard
#endif
2649 330d0414 bellard
    return val;
2650 cd4c3e88 bellard
}
2651 cd4c3e88 bellard
2652 cd4c3e88 bellard
void kbd_write_command(CPUX86State *env, uint32_t addr, uint32_t val)
2653 cd4c3e88 bellard
{
2654 330d0414 bellard
    KBDState *s = &kbd_state;
2655 330d0414 bellard
2656 330d0414 bellard
#ifdef DEBUG_KBD
2657 330d0414 bellard
    printf("kbd: write cmd=0x%02x\n", val);
2658 330d0414 bellard
#endif
2659 cd4c3e88 bellard
    switch(val) {
2660 330d0414 bellard
    case KBD_CCMD_READ_MODE:
2661 330d0414 bellard
        kbd_queue(s, s->mode, 0);
2662 330d0414 bellard
        break;
2663 330d0414 bellard
    case KBD_CCMD_WRITE_MODE:
2664 330d0414 bellard
    case KBD_CCMD_WRITE_OBUF:
2665 330d0414 bellard
    case KBD_CCMD_WRITE_AUX_OBUF:
2666 330d0414 bellard
    case KBD_CCMD_WRITE_MOUSE:
2667 330d0414 bellard
    case KBD_CCMD_WRITE_OUTPORT:
2668 330d0414 bellard
        s->write_cmd = val;
2669 330d0414 bellard
        break;
2670 330d0414 bellard
    case KBD_CCMD_MOUSE_DISABLE:
2671 330d0414 bellard
        s->mode |= KBD_MODE_DISABLE_MOUSE;
2672 330d0414 bellard
        break;
2673 330d0414 bellard
    case KBD_CCMD_MOUSE_ENABLE:
2674 330d0414 bellard
        s->mode &= ~KBD_MODE_DISABLE_MOUSE;
2675 330d0414 bellard
        break;
2676 330d0414 bellard
    case KBD_CCMD_TEST_MOUSE:
2677 330d0414 bellard
        kbd_queue(s, 0x00, 0);
2678 330d0414 bellard
        break;
2679 330d0414 bellard
    case KBD_CCMD_SELF_TEST:
2680 330d0414 bellard
        s->status |= KBD_STAT_SELFTEST;
2681 330d0414 bellard
        kbd_queue(s, 0x55, 0);
2682 330d0414 bellard
        break;
2683 330d0414 bellard
    case KBD_CCMD_KBD_TEST:
2684 330d0414 bellard
        kbd_queue(s, 0x00, 0);
2685 330d0414 bellard
        break;
2686 330d0414 bellard
    case KBD_CCMD_KBD_DISABLE:
2687 330d0414 bellard
        s->mode |= KBD_MODE_DISABLE_KBD;
2688 330d0414 bellard
        break;
2689 330d0414 bellard
    case KBD_CCMD_KBD_ENABLE:
2690 330d0414 bellard
        s->mode &= ~KBD_MODE_DISABLE_KBD;
2691 330d0414 bellard
        break;
2692 330d0414 bellard
    case KBD_CCMD_READ_INPORT:
2693 330d0414 bellard
        kbd_queue(s, 0x00, 0);
2694 330d0414 bellard
        break;
2695 330d0414 bellard
    case KBD_CCMD_READ_OUTPORT:
2696 330d0414 bellard
        /* XXX: check that */
2697 330d0414 bellard
        val = 0x01 | (a20_enabled << 1);
2698 330d0414 bellard
        if (s->status & KBD_STAT_OBF)
2699 330d0414 bellard
            val |= 0x10;
2700 330d0414 bellard
        if (s->status & KBD_STAT_MOUSE_OBF)
2701 330d0414 bellard
            val |= 0x20;
2702 330d0414 bellard
        kbd_queue(s, val, 0);
2703 330d0414 bellard
        break;
2704 330d0414 bellard
    case KBD_CCMD_ENABLE_A20:
2705 330d0414 bellard
        a20_enabled = 1;
2706 330d0414 bellard
        break;
2707 330d0414 bellard
    case KBD_CCMD_DISABLE_A20:
2708 330d0414 bellard
        a20_enabled = 0;
2709 330d0414 bellard
        break;
2710 330d0414 bellard
    case KBD_CCMD_RESET:
2711 cd4c3e88 bellard
        reset_requested = 1;
2712 cd4c3e88 bellard
        cpu_x86_interrupt(global_env, CPU_INTERRUPT_EXIT);
2713 cd4c3e88 bellard
        break;
2714 cd4c3e88 bellard
    default:
2715 330d0414 bellard
        fprintf(stderr, "vl: unsupported keyboard cmd=0x%02x\n", val);
2716 330d0414 bellard
        break;
2717 330d0414 bellard
    }
2718 330d0414 bellard
}
2719 330d0414 bellard
2720 330d0414 bellard
uint32_t kbd_read_data(CPUX86State *env, uint32_t addr)
2721 330d0414 bellard
{
2722 330d0414 bellard
    KBDState *s = &kbd_state;
2723 330d0414 bellard
    KBDQueue *q;
2724 330d0414 bellard
    int val;
2725 330d0414 bellard
    
2726 313aa567 bellard
    q = &s->queues[0]; /* first check KBD data */
2727 330d0414 bellard
    if (q->count == 0)
2728 313aa567 bellard
        q = &s->queues[1]; /* then check AUX data */
2729 330d0414 bellard
    if (q->count == 0) {
2730 330d0414 bellard
        /* XXX: return something else ? */
2731 330d0414 bellard
        val = 0;
2732 330d0414 bellard
    } else {
2733 330d0414 bellard
        val = q->data[q->rptr];
2734 330d0414 bellard
        if (++q->rptr == KBD_QUEUE_SIZE)
2735 330d0414 bellard
            q->rptr = 0;
2736 330d0414 bellard
        q->count--;
2737 313aa567 bellard
        /* reading deasserts IRQ */
2738 313aa567 bellard
        if (q == &s->queues[0])
2739 313aa567 bellard
            pic_set_irq(1, 0);
2740 313aa567 bellard
        else
2741 313aa567 bellard
            pic_set_irq(12, 0);
2742 330d0414 bellard
    }
2743 313aa567 bellard
    /* reassert IRQs if data left */
2744 313aa567 bellard
    kbd_update_irq(s);
2745 330d0414 bellard
#ifdef DEBUG_KBD
2746 330d0414 bellard
    printf("kbd: read data=0x%02x\n", val);
2747 330d0414 bellard
#endif
2748 330d0414 bellard
    return val;
2749 330d0414 bellard
}
2750 330d0414 bellard
2751 330d0414 bellard
static void kbd_reset_keyboard(KBDState *s)
2752 330d0414 bellard
{
2753 330d0414 bellard
    s->scan_enabled = 1;
2754 330d0414 bellard
}
2755 330d0414 bellard
2756 330d0414 bellard
static void kbd_write_keyboard(KBDState *s, int val)
2757 330d0414 bellard
{
2758 330d0414 bellard
    switch(s->kbd_write_cmd) {
2759 330d0414 bellard
    default:
2760 330d0414 bellard
    case -1:
2761 330d0414 bellard
        switch(val) {
2762 330d0414 bellard
        case 0x00:
2763 330d0414 bellard
            kbd_queue(s, KBD_REPLY_ACK, 0);
2764 330d0414 bellard
            break;
2765 330d0414 bellard
        case 0x05:
2766 330d0414 bellard
            kbd_queue(s, KBD_REPLY_RESEND, 0);
2767 330d0414 bellard
            break;
2768 330d0414 bellard
        case KBD_CMD_ECHO:
2769 330d0414 bellard
            kbd_queue(s, KBD_CMD_ECHO, 0);
2770 330d0414 bellard
            break;
2771 330d0414 bellard
        case KBD_CMD_ENABLE:
2772 330d0414 bellard
            s->scan_enabled = 1;
2773 330d0414 bellard
            kbd_queue(s, KBD_REPLY_ACK, 0);
2774 330d0414 bellard
            break;
2775 330d0414 bellard
        case KBD_CMD_SET_LEDS:
2776 330d0414 bellard
        case KBD_CMD_SET_RATE:
2777 330d0414 bellard
            s->kbd_write_cmd = val;
2778 330d0414 bellard
            break;
2779 330d0414 bellard
        case KBD_CMD_RESET_DISABLE:
2780 330d0414 bellard
            kbd_reset_keyboard(s);
2781 330d0414 bellard
            s->scan_enabled = 0;
2782 330d0414 bellard
            kbd_queue(s, KBD_REPLY_ACK, 0);
2783 330d0414 bellard
            break;
2784 330d0414 bellard
        case KBD_CMD_RESET_ENABLE:
2785 330d0414 bellard
            kbd_reset_keyboard(s);
2786 330d0414 bellard
            s->scan_enabled = 1;
2787 330d0414 bellard
            kbd_queue(s, KBD_REPLY_ACK, 0);
2788 330d0414 bellard
            break;
2789 330d0414 bellard
        case KBD_CMD_RESET:
2790 330d0414 bellard
            kbd_reset_keyboard(s);
2791 330d0414 bellard
            kbd_queue(s, KBD_REPLY_ACK, 0);
2792 330d0414 bellard
            kbd_queue(s, KBD_REPLY_POR, 0);
2793 330d0414 bellard
            break;
2794 330d0414 bellard
        default:
2795 330d0414 bellard
            kbd_queue(s, KBD_REPLY_ACK, 0);
2796 330d0414 bellard
            break;
2797 330d0414 bellard
        }
2798 330d0414 bellard
        break;
2799 330d0414 bellard
    case KBD_CMD_SET_LEDS:
2800 330d0414 bellard
        kbd_queue(s, KBD_REPLY_ACK, 0);
2801 313aa567 bellard
        s->kbd_write_cmd = -1;
2802 330d0414 bellard
        break;
2803 330d0414 bellard
    case KBD_CMD_SET_RATE:
2804 330d0414 bellard
        kbd_queue(s, KBD_REPLY_ACK, 0);
2805 313aa567 bellard
        s->kbd_write_cmd = -1;
2806 313aa567 bellard
        break;
2807 313aa567 bellard
    }
2808 313aa567 bellard
}
2809 313aa567 bellard
2810 313aa567 bellard
static void kbd_mouse_send_packet(KBDState *s)
2811 313aa567 bellard
{
2812 313aa567 bellard
    unsigned int b;
2813 313aa567 bellard
    int dx1, dy1, dz1;
2814 313aa567 bellard
2815 313aa567 bellard
    dx1 = s->mouse_dx;
2816 313aa567 bellard
    dy1 = s->mouse_dy;
2817 313aa567 bellard
    dz1 = s->mouse_dz;
2818 313aa567 bellard
    /* XXX: increase range to 8 bits ? */
2819 313aa567 bellard
    if (dx1 > 127)
2820 313aa567 bellard
        dx1 = 127;
2821 313aa567 bellard
    else if (dx1 < -127)
2822 313aa567 bellard
        dx1 = -127;
2823 313aa567 bellard
    if (dy1 > 127)
2824 313aa567 bellard
        dy1 = 127;
2825 313aa567 bellard
    else if (dy1 < -127)
2826 313aa567 bellard
        dy1 = -127;
2827 313aa567 bellard
    b = 0x08 | ((dx1 < 0) << 4) | ((dy1 < 0) << 5) | (s->mouse_buttons & 0x07);
2828 313aa567 bellard
    kbd_queue(s, b, 1);
2829 313aa567 bellard
    kbd_queue(s, dx1 & 0xff, 1);
2830 313aa567 bellard
    kbd_queue(s, dy1 & 0xff, 1);
2831 313aa567 bellard
    /* extra byte for IMPS/2 or IMEX */
2832 313aa567 bellard
    switch(s->mouse_type) {
2833 313aa567 bellard
    default:
2834 313aa567 bellard
        break;
2835 313aa567 bellard
    case 3:
2836 313aa567 bellard
        if (dz1 > 127)
2837 313aa567 bellard
            dz1 = 127;
2838 313aa567 bellard
        else if (dz1 < -127)
2839 313aa567 bellard
                dz1 = -127;
2840 313aa567 bellard
        kbd_queue(s, dz1 & 0xff, 1);
2841 313aa567 bellard
        break;
2842 313aa567 bellard
    case 4:
2843 313aa567 bellard
        if (dz1 > 7)
2844 313aa567 bellard
            dz1 = 7;
2845 313aa567 bellard
        else if (dz1 < -7)
2846 313aa567 bellard
            dz1 = -7;
2847 313aa567 bellard
        b = (dz1 & 0x0f) | ((s->mouse_buttons & 0x18) << 1);
2848 313aa567 bellard
        kbd_queue(s, b, 1);
2849 313aa567 bellard
        break;
2850 313aa567 bellard
    }
2851 313aa567 bellard
2852 313aa567 bellard
    /* update deltas */
2853 313aa567 bellard
    s->mouse_dx -= dx1;
2854 313aa567 bellard
    s->mouse_dy -= dy1;
2855 313aa567 bellard
    s->mouse_dz -= dz1;
2856 313aa567 bellard
}
2857 313aa567 bellard
2858 313aa567 bellard
void kbd_mouse_event(int dx, int dy, int dz, int buttons_state)
2859 313aa567 bellard
{
2860 313aa567 bellard
    KBDState *s = &kbd_state;
2861 313aa567 bellard
2862 313aa567 bellard
    /* check if deltas are recorded when disabled */
2863 313aa567 bellard
    if (!(s->mouse_status & MOUSE_STATUS_ENABLED))
2864 313aa567 bellard
        return;
2865 313aa567 bellard
2866 313aa567 bellard
    s->mouse_dx += dx;
2867 313aa567 bellard
    s->mouse_dy -= dy;
2868 313aa567 bellard
    s->mouse_dz += dz;
2869 313aa567 bellard
    s->mouse_buttons = buttons_state;
2870 313aa567 bellard
    
2871 313aa567 bellard
    if (!(s->mouse_status & MOUSE_STATUS_REMOTE) &&
2872 313aa567 bellard
        (s->queues[1].count < (KBD_QUEUE_SIZE - 16))) {
2873 313aa567 bellard
        for(;;) {
2874 313aa567 bellard
            /* if not remote, send event. Multiple events are sent if
2875 313aa567 bellard
               too big deltas */
2876 313aa567 bellard
            kbd_mouse_send_packet(s);
2877 313aa567 bellard
            if (s->mouse_dx == 0 && s->mouse_dy == 0 && s->mouse_dz == 0)
2878 313aa567 bellard
                break;
2879 313aa567 bellard
        }
2880 313aa567 bellard
    }
2881 313aa567 bellard
}
2882 313aa567 bellard
2883 313aa567 bellard
static void kbd_write_mouse(KBDState *s, int val)
2884 313aa567 bellard
{
2885 313aa567 bellard
#ifdef DEBUG_MOUSE
2886 313aa567 bellard
    printf("kbd: write mouse 0x%02x\n", val);
2887 313aa567 bellard
#endif
2888 313aa567 bellard
    switch(s->mouse_write_cmd) {
2889 313aa567 bellard
    default:
2890 313aa567 bellard
    case -1:
2891 313aa567 bellard
        /* mouse command */
2892 313aa567 bellard
        if (s->mouse_wrap) {
2893 313aa567 bellard
            if (val == AUX_RESET_WRAP) {
2894 313aa567 bellard
                s->mouse_wrap = 0;
2895 313aa567 bellard
                kbd_queue(s, AUX_ACK, 1);
2896 313aa567 bellard
                return;
2897 313aa567 bellard
            } else if (val != AUX_RESET) {
2898 313aa567 bellard
                kbd_queue(s, val, 1);
2899 313aa567 bellard
                return;
2900 313aa567 bellard
            }
2901 313aa567 bellard
        }
2902 313aa567 bellard
        switch(val) {
2903 313aa567 bellard
        case AUX_SET_SCALE11:
2904 313aa567 bellard
            s->mouse_status &= ~MOUSE_STATUS_SCALE21;
2905 313aa567 bellard
            kbd_queue(s, AUX_ACK, 1);
2906 313aa567 bellard
            break;
2907 313aa567 bellard
        case AUX_SET_SCALE21:
2908 313aa567 bellard
            s->mouse_status |= MOUSE_STATUS_SCALE21;
2909 313aa567 bellard
            kbd_queue(s, AUX_ACK, 1);
2910 313aa567 bellard
            break;
2911 313aa567 bellard
        case AUX_SET_STREAM:
2912 313aa567 bellard
            s->mouse_status &= ~MOUSE_STATUS_REMOTE;
2913 313aa567 bellard
            kbd_queue(s, AUX_ACK, 1);
2914 313aa567 bellard
            break;
2915 313aa567 bellard
        case AUX_SET_WRAP:
2916 313aa567 bellard
            s->mouse_wrap = 1;
2917 313aa567 bellard
            kbd_queue(s, AUX_ACK, 1);
2918 313aa567 bellard
            break;
2919 313aa567 bellard
        case AUX_SET_REMOTE:
2920 313aa567 bellard
            s->mouse_status |= MOUSE_STATUS_REMOTE;
2921 313aa567 bellard
            kbd_queue(s, AUX_ACK, 1);
2922 313aa567 bellard
            break;
2923 313aa567 bellard
        case AUX_GET_TYPE:
2924 313aa567 bellard
            kbd_queue(s, AUX_ACK, 1);
2925 313aa567 bellard
            kbd_queue(s, s->mouse_type, 1);
2926 313aa567 bellard
            break;
2927 313aa567 bellard
        case AUX_SET_RES:
2928 313aa567 bellard
        case AUX_SET_SAMPLE:
2929 313aa567 bellard
            s->mouse_write_cmd = val;
2930 313aa567 bellard
            kbd_queue(s, AUX_ACK, 1);
2931 313aa567 bellard
            break;
2932 313aa567 bellard
        case AUX_GET_SCALE:
2933 313aa567 bellard
            kbd_queue(s, AUX_ACK, 1);
2934 313aa567 bellard
            kbd_queue(s, s->mouse_status, 1);
2935 313aa567 bellard
            kbd_queue(s, s->mouse_resolution, 1);
2936 313aa567 bellard
            kbd_queue(s, s->mouse_sample_rate, 1);
2937 313aa567 bellard
            break;
2938 313aa567 bellard
        case AUX_POLL:
2939 313aa567 bellard
            kbd_queue(s, AUX_ACK, 1);
2940 313aa567 bellard
            kbd_mouse_send_packet(s);
2941 313aa567 bellard
            break;
2942 313aa567 bellard
        case AUX_ENABLE_DEV:
2943 313aa567 bellard
            s->mouse_status |= MOUSE_STATUS_ENABLED;
2944 313aa567 bellard
            kbd_queue(s, AUX_ACK, 1);
2945 313aa567 bellard
            break;
2946 313aa567 bellard
        case AUX_DISABLE_DEV:
2947 313aa567 bellard
            s->mouse_status &= ~MOUSE_STATUS_ENABLED;
2948 313aa567 bellard
            kbd_queue(s, AUX_ACK, 1);
2949 313aa567 bellard
            break;
2950 313aa567 bellard
        case AUX_SET_DEFAULT:
2951 313aa567 bellard
            s->mouse_sample_rate = 100;
2952 313aa567 bellard
            s->mouse_resolution = 2;
2953 313aa567 bellard
            s->mouse_status = 0;
2954 313aa567 bellard
            kbd_queue(s, AUX_ACK, 1);
2955 313aa567 bellard
            break;
2956 313aa567 bellard
        case AUX_RESET:
2957 313aa567 bellard
            s->mouse_sample_rate = 100;
2958 313aa567 bellard
            s->mouse_resolution = 2;
2959 313aa567 bellard
            s->mouse_status = 0;
2960 313aa567 bellard
            kbd_queue(s, AUX_ACK, 1);
2961 313aa567 bellard
            kbd_queue(s, 0xaa, 1);
2962 313aa567 bellard
            kbd_queue(s, s->mouse_type, 1);
2963 313aa567 bellard
            break;
2964 313aa567 bellard
        default:
2965 313aa567 bellard
            break;
2966 313aa567 bellard
        }
2967 313aa567 bellard
        break;
2968 313aa567 bellard
    case AUX_SET_SAMPLE:
2969 313aa567 bellard
        s->mouse_sample_rate = val;
2970 313aa567 bellard
#if 0
2971 313aa567 bellard
        /* detect IMPS/2 or IMEX */
2972 313aa567 bellard
        switch(s->mouse_detect_state) {
2973 313aa567 bellard
        default:
2974 313aa567 bellard
        case 0:
2975 313aa567 bellard
            if (val == 200)
2976 313aa567 bellard
                s->mouse_detect_state = 1;
2977 313aa567 bellard
            break;
2978 313aa567 bellard
        case 1:
2979 313aa567 bellard
            if (val == 100)
2980 313aa567 bellard
                s->mouse_detect_state = 2;
2981 313aa567 bellard
            else if (val == 200)
2982 313aa567 bellard
                s->mouse_detect_state = 3;
2983 313aa567 bellard
            else
2984 313aa567 bellard
                s->mouse_detect_state = 0;
2985 313aa567 bellard
            break;
2986 313aa567 bellard
        case 2:
2987 313aa567 bellard
            if (val == 80) 
2988 313aa567 bellard
                s->mouse_type = 3; /* IMPS/2 */
2989 313aa567 bellard
            s->mouse_detect_state = 0;
2990 313aa567 bellard
            break;
2991 313aa567 bellard
        case 3:
2992 313aa567 bellard
            if (val == 80) 
2993 313aa567 bellard
                s->mouse_type = 4; /* IMEX */
2994 313aa567 bellard
            s->mouse_detect_state = 0;
2995 313aa567 bellard
            break;
2996 313aa567 bellard
        }
2997 313aa567 bellard
#endif
2998 313aa567 bellard
        kbd_queue(s, AUX_ACK, 1);
2999 313aa567 bellard
        s->mouse_write_cmd = -1;
3000 313aa567 bellard
        break;
3001 313aa567 bellard
    case AUX_SET_RES:
3002 313aa567 bellard
        s->mouse_resolution = val;
3003 313aa567 bellard
        kbd_queue(s, AUX_ACK, 1);
3004 313aa567 bellard
        s->mouse_write_cmd = -1;
3005 330d0414 bellard
        break;
3006 330d0414 bellard
    }
3007 330d0414 bellard
}
3008 330d0414 bellard
3009 330d0414 bellard
void kbd_write_data(CPUX86State *env, uint32_t addr, uint32_t val)
3010 330d0414 bellard
{
3011 330d0414 bellard
    KBDState *s = &kbd_state;
3012 330d0414 bellard
3013 330d0414 bellard
#ifdef DEBUG_KBD
3014 330d0414 bellard
    printf("kbd: write data=0x%02x\n", val);
3015 330d0414 bellard
#endif
3016 330d0414 bellard
3017 330d0414 bellard
    switch(s->write_cmd) {
3018 330d0414 bellard
    case 0:
3019 330d0414 bellard
        kbd_write_keyboard(s, val);
3020 330d0414 bellard
        break;
3021 330d0414 bellard
    case KBD_CCMD_WRITE_MODE:
3022 330d0414 bellard
        s->mode = val;
3023 330d0414 bellard
        kbd_update_irq(s);
3024 330d0414 bellard
        break;
3025 330d0414 bellard
    case KBD_CCMD_WRITE_OBUF:
3026 330d0414 bellard
        kbd_queue(s, val, 0);
3027 330d0414 bellard
        break;
3028 330d0414 bellard
    case KBD_CCMD_WRITE_AUX_OBUF:
3029 330d0414 bellard
        kbd_queue(s, val, 1);
3030 330d0414 bellard
        break;
3031 330d0414 bellard
    case KBD_CCMD_WRITE_OUTPORT:
3032 330d0414 bellard
        a20_enabled = (val >> 1) & 1;
3033 330d0414 bellard
        if (!(val & 1)) {
3034 330d0414 bellard
            reset_requested = 1;
3035 330d0414 bellard
            cpu_x86_interrupt(global_env, CPU_INTERRUPT_EXIT);
3036 330d0414 bellard
        }
3037 330d0414 bellard
        break;
3038 313aa567 bellard
    case KBD_CCMD_WRITE_MOUSE:
3039 313aa567 bellard
        kbd_write_mouse(s, val);
3040 313aa567 bellard
        break;
3041 330d0414 bellard
    default:
3042 cd4c3e88 bellard
        break;
3043 cd4c3e88 bellard
    }
3044 330d0414 bellard
    s->write_cmd = 0;
3045 330d0414 bellard
}
3046 330d0414 bellard
3047 330d0414 bellard
void kbd_reset(KBDState *s)
3048 330d0414 bellard
{
3049 330d0414 bellard
    KBDQueue *q;
3050 330d0414 bellard
    int i;
3051 330d0414 bellard
3052 330d0414 bellard
    s->kbd_write_cmd = -1;
3053 313aa567 bellard
    s->mouse_write_cmd = -1;
3054 330d0414 bellard
    s->mode = KBD_MODE_KBD_INT | KBD_MODE_MOUSE_INT;
3055 313aa567 bellard
    s->status = KBD_STAT_CMD | KBD_STAT_UNLOCKED;
3056 330d0414 bellard
    for(i = 0; i < 2; i++) {
3057 330d0414 bellard
        q = &s->queues[i];
3058 330d0414 bellard
        q->rptr = 0;
3059 330d0414 bellard
        q->wptr = 0;
3060 330d0414 bellard
        q->count = 0;
3061 330d0414 bellard
    }
3062 cd4c3e88 bellard
}
3063 cd4c3e88 bellard
3064 cd4c3e88 bellard
void kbd_init(void)
3065 cd4c3e88 bellard
{
3066 330d0414 bellard
    kbd_reset(&kbd_state);
3067 330d0414 bellard
    register_ioport_read(0x60, 1, kbd_read_data, 1);
3068 330d0414 bellard
    register_ioport_write(0x60, 1, kbd_write_data, 1);
3069 cd4c3e88 bellard
    register_ioport_read(0x64, 1, kbd_read_status, 1);
3070 cd4c3e88 bellard
    register_ioport_write(0x64, 1, kbd_write_command, 1);
3071 cd4c3e88 bellard
}
3072 cd4c3e88 bellard
3073 cd4c3e88 bellard
/***********************************************************/
3074 330d0414 bellard
/* Bochs BIOS debug ports */
3075 330d0414 bellard
3076 330d0414 bellard
void bochs_bios_write(CPUX86State *env, uint32_t addr, uint32_t val)
3077 330d0414 bellard
{
3078 330d0414 bellard
    switch(addr) {
3079 330d0414 bellard
        /* Bochs BIOS messages */
3080 330d0414 bellard
    case 0x400:
3081 330d0414 bellard
    case 0x401:
3082 330d0414 bellard
        fprintf(stderr, "BIOS panic at rombios.c, line %d\n", val);
3083 330d0414 bellard
        exit(1);
3084 330d0414 bellard
    case 0x402:
3085 330d0414 bellard
    case 0x403:
3086 330d0414 bellard
#ifdef DEBUG_BIOS
3087 330d0414 bellard
        fprintf(stderr, "%c", val);
3088 330d0414 bellard
#endif
3089 330d0414 bellard
        break;
3090 330d0414 bellard
3091 330d0414 bellard
        /* LGPL'ed VGA BIOS messages */
3092 330d0414 bellard
    case 0x501:
3093 330d0414 bellard
    case 0x502:
3094 330d0414 bellard
        fprintf(stderr, "VGA BIOS panic, line %d\n", val);
3095 330d0414 bellard
        exit(1);
3096 330d0414 bellard
    case 0x500:
3097 330d0414 bellard
    case 0x503:
3098 330d0414 bellard
#ifdef DEBUG_BIOS
3099 330d0414 bellard
        fprintf(stderr, "%c", val);
3100 330d0414 bellard
#endif
3101 330d0414 bellard
        break;
3102 330d0414 bellard
    }
3103 330d0414 bellard
}
3104 330d0414 bellard
3105 330d0414 bellard
void bochs_bios_init(void)
3106 330d0414 bellard
{
3107 330d0414 bellard
    register_ioport_write(0x400, 1, bochs_bios_write, 2);
3108 330d0414 bellard
    register_ioport_write(0x401, 1, bochs_bios_write, 2);
3109 330d0414 bellard
    register_ioport_write(0x402, 1, bochs_bios_write, 1);
3110 330d0414 bellard
    register_ioport_write(0x403, 1, bochs_bios_write, 1);
3111 330d0414 bellard
3112 330d0414 bellard
    register_ioport_write(0x501, 1, bochs_bios_write, 2);
3113 330d0414 bellard
    register_ioport_write(0x502, 1, bochs_bios_write, 2);
3114 330d0414 bellard
    register_ioport_write(0x500, 1, bochs_bios_write, 1);
3115 330d0414 bellard
    register_ioport_write(0x503, 1, bochs_bios_write, 1);
3116 330d0414 bellard
}
3117 330d0414 bellard
3118 330d0414 bellard
/***********************************************************/
3119 313aa567 bellard
/* dumb display */
3120 313aa567 bellard
3121 313aa567 bellard
/* init terminal so that we can grab keys */
3122 313aa567 bellard
static struct termios oldtty;
3123 313aa567 bellard
3124 313aa567 bellard
static void term_exit(void)
3125 313aa567 bellard
{
3126 313aa567 bellard
    tcsetattr (0, TCSANOW, &oldtty);
3127 313aa567 bellard
}
3128 313aa567 bellard
3129 313aa567 bellard
static void term_init(void)
3130 313aa567 bellard
{
3131 313aa567 bellard
    struct termios tty;
3132 313aa567 bellard
3133 313aa567 bellard
    tcgetattr (0, &tty);
3134 313aa567 bellard
    oldtty = tty;
3135 313aa567 bellard
3136 313aa567 bellard
    tty.c_iflag &= ~(IGNBRK|BRKINT|PARMRK|ISTRIP
3137 313aa567 bellard
                          |INLCR|IGNCR|ICRNL|IXON);
3138 313aa567 bellard
    tty.c_oflag |= OPOST;
3139 313aa567 bellard
    tty.c_lflag &= ~(ECHO|ECHONL|ICANON|IEXTEN|ISIG);
3140 313aa567 bellard
    tty.c_cflag &= ~(CSIZE|PARENB);
3141 313aa567 bellard
    tty.c_cflag |= CS8;
3142 313aa567 bellard
    tty.c_cc[VMIN] = 1;
3143 313aa567 bellard
    tty.c_cc[VTIME] = 0;
3144 313aa567 bellard
    
3145 313aa567 bellard
    tcsetattr (0, TCSANOW, &tty);
3146 313aa567 bellard
3147 313aa567 bellard
    atexit(term_exit);
3148 313aa567 bellard
3149 313aa567 bellard
    fcntl(0, F_SETFL, O_NONBLOCK);
3150 313aa567 bellard
}
3151 313aa567 bellard
3152 313aa567 bellard
static void dumb_update(DisplayState *ds, int x, int y, int w, int h)
3153 313aa567 bellard
{
3154 313aa567 bellard
}
3155 313aa567 bellard
3156 313aa567 bellard
static void dumb_resize(DisplayState *ds, int w, int h)
3157 313aa567 bellard
{
3158 313aa567 bellard
}
3159 313aa567 bellard
3160 313aa567 bellard
static void dumb_refresh(DisplayState *ds)
3161 313aa567 bellard
{
3162 313aa567 bellard
    vga_update_display();
3163 313aa567 bellard
}
3164 313aa567 bellard
3165 313aa567 bellard
void dumb_display_init(DisplayState *ds)
3166 313aa567 bellard
{
3167 313aa567 bellard
    ds->data = NULL;
3168 313aa567 bellard
    ds->linesize = 0;
3169 313aa567 bellard
    ds->depth = 0;
3170 313aa567 bellard
    ds->dpy_update = dumb_update;
3171 313aa567 bellard
    ds->dpy_resize = dumb_resize;
3172 313aa567 bellard
    ds->dpy_refresh = dumb_refresh;
3173 313aa567 bellard
}
3174 313aa567 bellard
3175 313aa567 bellard
/***********************************************************/
3176 0824d6fc bellard
/* cpu signal handler */
3177 0824d6fc bellard
static void host_segv_handler(int host_signum, siginfo_t *info, 
3178 0824d6fc bellard
                              void *puc)
3179 0824d6fc bellard
{
3180 0824d6fc bellard
    if (cpu_signal_handler(host_signum, info, puc))
3181 0824d6fc bellard
        return;
3182 0824d6fc bellard
    term_exit();
3183 0824d6fc bellard
    abort();
3184 0824d6fc bellard
}
3185 0824d6fc bellard
3186 0824d6fc bellard
static int timer_irq_pending;
3187 87858c89 bellard
static int timer_irq_count;
3188 0824d6fc bellard
3189 313aa567 bellard
static int timer_ms;
3190 313aa567 bellard
static int gui_refresh_pending, gui_refresh_count;
3191 313aa567 bellard
3192 0824d6fc bellard
static void host_alarm_handler(int host_signum, siginfo_t *info, 
3193 0824d6fc bellard
                               void *puc)
3194 0824d6fc bellard
{
3195 87858c89 bellard
    /* NOTE: since usually the OS asks a 100 Hz clock, there can be
3196 87858c89 bellard
       some drift between cpu_get_ticks() and the interrupt time. So
3197 87858c89 bellard
       we queue some interrupts to avoid missing some */
3198 87858c89 bellard
    timer_irq_count += pit_get_out_edges(&pit_channels[0]);
3199 87858c89 bellard
    if (timer_irq_count) {
3200 87858c89 bellard
        if (timer_irq_count > 2)
3201 87858c89 bellard
            timer_irq_count = 2;
3202 87858c89 bellard
        timer_irq_count--;
3203 313aa567 bellard
        timer_irq_pending = 1;
3204 313aa567 bellard
    }
3205 313aa567 bellard
    gui_refresh_count += timer_ms;
3206 313aa567 bellard
    if (gui_refresh_count >= GUI_REFRESH_INTERVAL) {
3207 313aa567 bellard
        gui_refresh_count = 0;
3208 313aa567 bellard
        gui_refresh_pending = 1;
3209 313aa567 bellard
    }
3210 313aa567 bellard
3211 313aa567 bellard
    if (gui_refresh_pending || timer_irq_pending) {
3212 87858c89 bellard
        /* just exit from the cpu to have a chance to handle timers */
3213 c9159e53 bellard
        cpu_x86_interrupt(global_env, CPU_INTERRUPT_EXIT);
3214 87858c89 bellard
    }
3215 0824d6fc bellard
}
3216 0824d6fc bellard
3217 33e3963e bellard
unsigned long mmap_addr = PHYS_RAM_BASE;
3218 33e3963e bellard
3219 33e3963e bellard
void *get_mmap_addr(unsigned long size)
3220 33e3963e bellard
{
3221 33e3963e bellard
    unsigned long addr;
3222 33e3963e bellard
    addr = mmap_addr;
3223 33e3963e bellard
    mmap_addr += ((size + 4095) & ~4095) + 4096;
3224 33e3963e bellard
    return (void *)addr;
3225 33e3963e bellard
}
3226 33e3963e bellard
3227 b4608c04 bellard
/* main execution loop */
3228 b4608c04 bellard
3229 b4608c04 bellard
CPUState *cpu_gdbstub_get_env(void *opaque)
3230 b4608c04 bellard
{
3231 b4608c04 bellard
    return global_env;
3232 b4608c04 bellard
}
3233 b4608c04 bellard
3234 4c3a88a2 bellard
int main_loop(void *opaque)
3235 b4608c04 bellard
{
3236 b4608c04 bellard
    struct pollfd ufds[2], *pf, *serial_ufd, *net_ufd, *gdb_ufd;
3237 b4608c04 bellard
    int ret, n, timeout;
3238 b4608c04 bellard
    uint8_t ch;
3239 b4608c04 bellard
    CPUState *env = global_env;
3240 b4608c04 bellard
3241 313aa567 bellard
    if (nodisp && !term_inited) {
3242 313aa567 bellard
        /* initialize terminal only there so that the user has a
3243 313aa567 bellard
           chance to stop QEMU with Ctrl-C before the gdb connection
3244 313aa567 bellard
           is launched */
3245 313aa567 bellard
        term_inited = 1;
3246 313aa567 bellard
        term_init();
3247 313aa567 bellard
    }
3248 313aa567 bellard
3249 b4608c04 bellard
    for(;;) {
3250 b4608c04 bellard
        ret = cpu_x86_exec(env);
3251 cd4c3e88 bellard
        if (reset_requested)
3252 cd4c3e88 bellard
            break;
3253 4c3a88a2 bellard
        if (ret == EXCP_DEBUG)
3254 4c3a88a2 bellard
            return EXCP_DEBUG;
3255 b4608c04 bellard
        /* if hlt instruction, we wait until the next IRQ */
3256 b4608c04 bellard
        if (ret == EXCP_HLT) 
3257 b4608c04 bellard
            timeout = 10;
3258 b4608c04 bellard
        else
3259 b4608c04 bellard
            timeout = 0;
3260 b4608c04 bellard
        /* poll any events */
3261 b4608c04 bellard
        serial_ufd = NULL;
3262 b4608c04 bellard
        pf = ufds;
3263 b4608c04 bellard
        if (!(serial_ports[0].lsr & UART_LSR_DR)) {
3264 b4608c04 bellard
            serial_ufd = pf;
3265 b4608c04 bellard
            pf->fd = 0;
3266 b4608c04 bellard
            pf->events = POLLIN;
3267 b4608c04 bellard
            pf++;
3268 b4608c04 bellard
        }
3269 b4608c04 bellard
        net_ufd = NULL;
3270 b4608c04 bellard
        if (net_fd > 0 && ne2000_can_receive(&ne2000_state)) {
3271 b4608c04 bellard
            net_ufd = pf;
3272 b4608c04 bellard
            pf->fd = net_fd;
3273 b4608c04 bellard
            pf->events = POLLIN;
3274 b4608c04 bellard
            pf++;
3275 b4608c04 bellard
        }
3276 b4608c04 bellard
        gdb_ufd = NULL;
3277 b4608c04 bellard
        if (gdbstub_fd > 0) {
3278 b4608c04 bellard
            gdb_ufd = pf;
3279 b4608c04 bellard
            pf->fd = gdbstub_fd;
3280 b4608c04 bellard
            pf->events = POLLIN;
3281 b4608c04 bellard
            pf++;
3282 b4608c04 bellard
        }
3283 b4608c04 bellard
3284 b4608c04 bellard
        ret = poll(ufds, pf - ufds, timeout);
3285 b4608c04 bellard
        if (ret > 0) {
3286 b4608c04 bellard
            if (serial_ufd && (serial_ufd->revents & POLLIN)) {
3287 b4608c04 bellard
                n = read(0, &ch, 1);
3288 b4608c04 bellard
                if (n == 1) {
3289 b4608c04 bellard
                    serial_received_byte(&serial_ports[0], ch);
3290 b4608c04 bellard
                }
3291 b4608c04 bellard
            }
3292 b4608c04 bellard
            if (net_ufd && (net_ufd->revents & POLLIN)) {
3293 b4608c04 bellard
                uint8_t buf[MAX_ETH_FRAME_SIZE];
3294 b4608c04 bellard
3295 b4608c04 bellard
                n = read(net_fd, buf, MAX_ETH_FRAME_SIZE);
3296 b4608c04 bellard
                if (n > 0) {
3297 b4608c04 bellard
                    if (n < 60) {
3298 b4608c04 bellard
                        memset(buf + n, 0, 60 - n);
3299 b4608c04 bellard
                        n = 60;
3300 b4608c04 bellard
                    }
3301 b4608c04 bellard
                    ne2000_receive(&ne2000_state, buf, n);
3302 b4608c04 bellard
                }
3303 b4608c04 bellard
            }
3304 b4608c04 bellard
            if (gdb_ufd && (gdb_ufd->revents & POLLIN)) {
3305 b4608c04 bellard
                uint8_t buf[1];
3306 b4608c04 bellard
                /* stop emulation if requested by gdb */
3307 b4608c04 bellard
                n = read(gdbstub_fd, buf, 1);
3308 b4608c04 bellard
                if (n == 1)
3309 b4608c04 bellard
                    break;
3310 b4608c04 bellard
            }
3311 b4608c04 bellard
        }
3312 b4608c04 bellard
3313 b4608c04 bellard
        /* timer IRQ */
3314 b4608c04 bellard
        if (timer_irq_pending) {
3315 b4608c04 bellard
            pic_set_irq(0, 1);
3316 b4608c04 bellard
            pic_set_irq(0, 0);
3317 b4608c04 bellard
            timer_irq_pending = 0;
3318 b4608c04 bellard
        }
3319 313aa567 bellard
3320 313aa567 bellard
        /* VGA */
3321 313aa567 bellard
        if (gui_refresh_pending) {
3322 313aa567 bellard
            display_state.dpy_refresh(&display_state);
3323 313aa567 bellard
            gui_refresh_pending = 0;
3324 313aa567 bellard
        }
3325 b4608c04 bellard
    }
3326 4c3a88a2 bellard
    return EXCP_INTERRUPT;
3327 b4608c04 bellard
}
3328 b4608c04 bellard
3329 0824d6fc bellard
void help(void)
3330 0824d6fc bellard
{
3331 0824d6fc bellard
    printf("Virtual Linux version " QEMU_VERSION ", Copyright (c) 2003 Fabrice Bellard\n"
3332 330d0414 bellard
           "usage: vl [options] [bzImage [kernel parameters...]]\n"
3333 0824d6fc bellard
           "\n"
3334 0824d6fc bellard
           "'bzImage' is a Linux kernel image (PAGE_OFFSET must be defined\n"
3335 0824d6fc bellard
           "to 0x90000000 in asm/page.h and arch/i386/vmlinux.lds)\n"
3336 fc01f7e7 bellard
           "\n"
3337 fc01f7e7 bellard
           "General options:\n"
3338 fc01f7e7 bellard
           "-initrd file   use 'file' as initial ram disk\n"
3339 fc01f7e7 bellard
           "-hda file      use 'file' as hard disk 0 image\n"
3340 fc01f7e7 bellard
           "-hdb file      use 'file' as hard disk 1 image\n"
3341 33e3963e bellard
           "-snapshot      write to temporary files instead of disk image files\n"
3342 fc01f7e7 bellard
           "-m megs        set virtual RAM size to megs MB\n"
3343 fc01f7e7 bellard
           "-n script      set network init script [default=%s]\n"
3344 fc01f7e7 bellard
           "\n"
3345 330d0414 bellard
           "Debug/Expert options:\n"
3346 fc01f7e7 bellard
           "-s             wait gdb connection to port %d\n"
3347 fc01f7e7 bellard
           "-p port        change gdb connection port\n"
3348 fc01f7e7 bellard
           "-d             output log in /tmp/vl.log\n"
3349 330d0414 bellard
           "-hdachs c,h,s  force hard disk 0 geometry for non LBA disk images\n"
3350 330d0414 bellard
           "-L path        set the directory for the BIOS and VGA BIOS\n"
3351 0824d6fc bellard
           "\n"
3352 f1510b2c bellard
           "During emulation, use C-a h to get terminal commands:\n",
3353 b4608c04 bellard
           DEFAULT_NETWORK_SCRIPT, DEFAULT_GDBSTUB_PORT);
3354 0824d6fc bellard
    term_print_help();
3355 0824d6fc bellard
    exit(1);
3356 0824d6fc bellard
}
3357 0824d6fc bellard
3358 fc01f7e7 bellard
struct option long_options[] = {
3359 fc01f7e7 bellard
    { "initrd", 1, NULL, 0, },
3360 fc01f7e7 bellard
    { "hda", 1, NULL, 0, },
3361 fc01f7e7 bellard
    { "hdb", 1, NULL, 0, },
3362 33e3963e bellard
    { "snapshot", 0, NULL, 0, },
3363 330d0414 bellard
    { "hdachs", 1, NULL, 0, },
3364 313aa567 bellard
    { "nodisp", 0, NULL, 0, },
3365 fc01f7e7 bellard
    { NULL, 0, NULL, 0 },
3366 fc01f7e7 bellard
};
3367 fc01f7e7 bellard
3368 0824d6fc bellard
int main(int argc, char **argv)
3369 0824d6fc bellard
{
3370 fc01f7e7 bellard
    int c, ret, initrd_size, i, use_gdbstub, gdbstub_port, long_index;
3371 313aa567 bellard
    int snapshot, linux_boot, total_ram_size;
3372 0824d6fc bellard
    struct linux_params *params;
3373 0824d6fc bellard
    struct sigaction act;
3374 0824d6fc bellard
    struct itimerval itv;
3375 0824d6fc bellard
    CPUX86State *env;
3376 fc01f7e7 bellard
    const char *tmpdir, *initrd_filename;
3377 fc01f7e7 bellard
    const char *hd_filename[MAX_DISKS];
3378 313aa567 bellard
    DisplayState *ds = &display_state;
3379 313aa567 bellard
3380 0824d6fc bellard
    /* we never want that malloc() uses mmap() */
3381 0824d6fc bellard
    mallopt(M_MMAP_THRESHOLD, 4096 * 1024);
3382 fc01f7e7 bellard
    initrd_filename = NULL;
3383 fc01f7e7 bellard
    for(i = 0; i < MAX_DISKS; i++)
3384 fc01f7e7 bellard
        hd_filename[i] = NULL;
3385 0824d6fc bellard
    phys_ram_size = 32 * 1024 * 1024;
3386 313aa567 bellard
    vga_ram_size = VGA_RAM_SIZE;
3387 f1510b2c bellard
    pstrcpy(network_script, sizeof(network_script), DEFAULT_NETWORK_SCRIPT);
3388 b4608c04 bellard
    use_gdbstub = 0;
3389 b4608c04 bellard
    gdbstub_port = DEFAULT_GDBSTUB_PORT;
3390 33e3963e bellard
    snapshot = 0;
3391 330d0414 bellard
    linux_boot = 0;
3392 313aa567 bellard
    nodisp = 0;
3393 0824d6fc bellard
    for(;;) {
3394 330d0414 bellard
        c = getopt_long_only(argc, argv, "hm:dn:sp:L:", long_options, &long_index);
3395 0824d6fc bellard
        if (c == -1)
3396 0824d6fc bellard
            break;
3397 0824d6fc bellard
        switch(c) {
3398 fc01f7e7 bellard
        case 0:
3399 fc01f7e7 bellard
            switch(long_index) {
3400 fc01f7e7 bellard
            case 0:
3401 fc01f7e7 bellard
                initrd_filename = optarg;
3402 fc01f7e7 bellard
                break;
3403 fc01f7e7 bellard
            case 1:
3404 fc01f7e7 bellard
                hd_filename[0] = optarg;
3405 fc01f7e7 bellard
                break;
3406 fc01f7e7 bellard
            case 2:
3407 fc01f7e7 bellard
                hd_filename[1] = optarg;
3408 fc01f7e7 bellard
                break;
3409 33e3963e bellard
            case 3:
3410 33e3963e bellard
                snapshot = 1;
3411 33e3963e bellard
                break;
3412 330d0414 bellard
            case 4:
3413 330d0414 bellard
                {
3414 330d0414 bellard
                    int cyls, heads, secs;
3415 330d0414 bellard
                    const char *p;
3416 330d0414 bellard
                    p = optarg;
3417 330d0414 bellard
                    cyls = strtol(p, (char **)&p, 0);
3418 330d0414 bellard
                    if (*p != ',')
3419 330d0414 bellard
                        goto chs_fail;
3420 330d0414 bellard
                    p++;
3421 330d0414 bellard
                    heads = strtol(p, (char **)&p, 0);
3422 330d0414 bellard
                    if (*p != ',')
3423 330d0414 bellard
                        goto chs_fail;
3424 330d0414 bellard
                    p++;
3425 330d0414 bellard
                    secs = strtol(p, (char **)&p, 0);
3426 330d0414 bellard
                    if (*p != '\0')
3427 330d0414 bellard
                        goto chs_fail;
3428 330d0414 bellard
                    ide_state[0].cylinders = cyls;
3429 330d0414 bellard
                    ide_state[0].heads = heads;
3430 330d0414 bellard
                    ide_state[0].sectors = secs;
3431 330d0414 bellard
                chs_fail: ;
3432 330d0414 bellard
                }
3433 330d0414 bellard
                break;
3434 313aa567 bellard
            case 5:
3435 313aa567 bellard
                nodisp = 1;
3436 313aa567 bellard
                break;
3437 fc01f7e7 bellard
            }
3438 fc01f7e7 bellard
            break;
3439 0824d6fc bellard
        case 'h':
3440 0824d6fc bellard
            help();
3441 0824d6fc bellard
            break;
3442 0824d6fc bellard
        case 'm':
3443 0824d6fc bellard
            phys_ram_size = atoi(optarg) * 1024 * 1024;
3444 0824d6fc bellard
            if (phys_ram_size <= 0)
3445 0824d6fc bellard
                help();
3446 7916e224 bellard
            if (phys_ram_size > PHYS_RAM_MAX_SIZE) {
3447 7916e224 bellard
                fprintf(stderr, "vl: at most %d MB RAM can be simulated\n",
3448 7916e224 bellard
                        PHYS_RAM_MAX_SIZE / (1024 * 1024));
3449 7916e224 bellard
                exit(1);
3450 7916e224 bellard
            }
3451 0824d6fc bellard
            break;
3452 0824d6fc bellard
        case 'd':
3453 0824d6fc bellard
            loglevel = 1;
3454 0824d6fc bellard
            break;
3455 f1510b2c bellard
        case 'n':
3456 f1510b2c bellard
            pstrcpy(network_script, sizeof(network_script), optarg);
3457 f1510b2c bellard
            break;
3458 b4608c04 bellard
        case 's':
3459 b4608c04 bellard
            use_gdbstub = 1;
3460 b4608c04 bellard
            break;
3461 b4608c04 bellard
        case 'p':
3462 b4608c04 bellard
            gdbstub_port = atoi(optarg);
3463 b4608c04 bellard
            break;
3464 330d0414 bellard
        case 'L':
3465 330d0414 bellard
            interp_prefix = optarg;
3466 330d0414 bellard
            break;
3467 0824d6fc bellard
        }
3468 0824d6fc bellard
    }
3469 330d0414 bellard
3470 330d0414 bellard
    linux_boot = (optind < argc);
3471 330d0414 bellard
        
3472 330d0414 bellard
    if (!linux_boot && hd_filename[0] == '\0')
3473 0824d6fc bellard
        help();
3474 0824d6fc bellard
3475 0824d6fc bellard
    /* init debug */
3476 b118d61e bellard
    setvbuf(stdout, NULL, _IOLBF, 0);
3477 0824d6fc bellard
    if (loglevel) {
3478 0824d6fc bellard
        logfile = fopen(DEBUG_LOGFILE, "w");
3479 0824d6fc bellard
        if (!logfile) {
3480 0824d6fc bellard
            perror(DEBUG_LOGFILE);
3481 0824d6fc bellard
            _exit(1);
3482 0824d6fc bellard
        }
3483 0824d6fc bellard
        setvbuf(logfile, NULL, _IOLBF, 0);
3484 0824d6fc bellard
    }
3485 0824d6fc bellard
3486 f1510b2c bellard
    /* init network tun interface */
3487 f1510b2c bellard
    net_init();
3488 f1510b2c bellard
3489 0824d6fc bellard
    /* init the memory */
3490 87858c89 bellard
    tmpdir = getenv("VLTMPDIR");
3491 87858c89 bellard
    if (!tmpdir)
3492 87858c89 bellard
        tmpdir = "/tmp";
3493 87858c89 bellard
    snprintf(phys_ram_file, sizeof(phys_ram_file), "%s/vlXXXXXX", tmpdir);
3494 0824d6fc bellard
    if (mkstemp(phys_ram_file) < 0) {
3495 87858c89 bellard
        fprintf(stderr, "Could not create temporary memory file '%s'\n", 
3496 87858c89 bellard
                phys_ram_file);
3497 0824d6fc bellard
        exit(1);
3498 0824d6fc bellard
    }
3499 0824d6fc bellard
    phys_ram_fd = open(phys_ram_file, O_CREAT | O_TRUNC | O_RDWR, 0600);
3500 0824d6fc bellard
    if (phys_ram_fd < 0) {
3501 87858c89 bellard
        fprintf(stderr, "Could not open temporary memory file '%s'\n", 
3502 87858c89 bellard
                phys_ram_file);
3503 0824d6fc bellard
        exit(1);
3504 0824d6fc bellard
    }
3505 313aa567 bellard
    total_ram_size = phys_ram_size + vga_ram_size;
3506 313aa567 bellard
    ftruncate(phys_ram_fd, total_ram_size);
3507 0824d6fc bellard
    unlink(phys_ram_file);
3508 313aa567 bellard
    phys_ram_base = mmap(get_mmap_addr(total_ram_size), 
3509 313aa567 bellard
                         total_ram_size, 
3510 0824d6fc bellard
                         PROT_WRITE | PROT_READ, MAP_SHARED | MAP_FIXED, 
3511 0824d6fc bellard
                         phys_ram_fd, 0);
3512 0824d6fc bellard
    if (phys_ram_base == MAP_FAILED) {
3513 0824d6fc bellard
        fprintf(stderr, "Could not map physical memory\n");
3514 0824d6fc bellard
        exit(1);
3515 0824d6fc bellard
    }
3516 0824d6fc bellard
3517 33e3963e bellard
    /* open the virtual block devices */
3518 33e3963e bellard
    for(i = 0; i < MAX_DISKS; i++) {
3519 33e3963e bellard
        if (hd_filename[i]) {
3520 33e3963e bellard
            bs_table[i] = bdrv_open(hd_filename[i], snapshot);
3521 33e3963e bellard
            if (!bs_table[i]) {
3522 33e3963e bellard
                fprintf(stderr, "vl: could not open hard disk image '%s\n",
3523 33e3963e bellard
                        hd_filename[i]);
3524 33e3963e bellard
                exit(1);
3525 33e3963e bellard
            }
3526 33e3963e bellard
        }
3527 33e3963e bellard
    }
3528 33e3963e bellard
3529 330d0414 bellard
    /* init CPU state */
3530 330d0414 bellard
    env = cpu_init();
3531 330d0414 bellard
    global_env = env;
3532 330d0414 bellard
    cpu_single_env = env;
3533 330d0414 bellard
3534 330d0414 bellard
    init_ioports();
3535 0824d6fc bellard
3536 313aa567 bellard
    /* allocate RAM */
3537 313aa567 bellard
    cpu_register_physical_memory(0, phys_ram_size, 0);
3538 313aa567 bellard
3539 330d0414 bellard
    if (linux_boot) {
3540 330d0414 bellard
        /* now we can load the kernel */
3541 330d0414 bellard
        ret = load_kernel(argv[optind], phys_ram_base + KERNEL_LOAD_ADDR);
3542 330d0414 bellard
        if (ret < 0) {
3543 330d0414 bellard
            fprintf(stderr, "vl: could not load kernel '%s'\n", argv[optind]);
3544 fc01f7e7 bellard
            exit(1);
3545 fc01f7e7 bellard
        }
3546 330d0414 bellard
        
3547 330d0414 bellard
        /* load initrd */
3548 330d0414 bellard
        initrd_size = 0;
3549 330d0414 bellard
        if (initrd_filename) {
3550 330d0414 bellard
            initrd_size = load_image(initrd_filename, phys_ram_base + INITRD_LOAD_ADDR);
3551 330d0414 bellard
            if (initrd_size < 0) {
3552 330d0414 bellard
                fprintf(stderr, "vl: could not load initial ram disk '%s'\n", 
3553 330d0414 bellard
                        initrd_filename);
3554 330d0414 bellard
                exit(1);
3555 330d0414 bellard
            }
3556 330d0414 bellard
        }
3557 330d0414 bellard
        
3558 330d0414 bellard
        /* init kernel params */
3559 330d0414 bellard
        params = (void *)(phys_ram_base + KERNEL_PARAMS_ADDR);
3560 330d0414 bellard
        memset(params, 0, sizeof(struct linux_params));
3561 330d0414 bellard
        params->mount_root_rdonly = 0;
3562 330d0414 bellard
        params->cl_magic = 0xA33F;
3563 330d0414 bellard
        params->cl_offset = params->commandline - (uint8_t *)params;
3564 330d0414 bellard
        params->alt_mem_k = (phys_ram_size / 1024) - 1024;
3565 330d0414 bellard
        for(i = optind + 1; i < argc; i++) {
3566 330d0414 bellard
            if (i != optind + 1)
3567 330d0414 bellard
                pstrcat(params->commandline, sizeof(params->commandline), " ");
3568 330d0414 bellard
            pstrcat(params->commandline, sizeof(params->commandline), argv[i]);
3569 330d0414 bellard
        }
3570 330d0414 bellard
        params->loader_type = 0x01;
3571 330d0414 bellard
        if (initrd_size > 0) {
3572 330d0414 bellard
            params->initrd_start = INITRD_LOAD_ADDR;
3573 330d0414 bellard
            params->initrd_size = initrd_size;
3574 330d0414 bellard
        }
3575 330d0414 bellard
        params->orig_video_lines = 25;
3576 330d0414 bellard
        params->orig_video_cols = 80;
3577 330d0414 bellard
3578 330d0414 bellard
        /* setup basic memory access */
3579 330d0414 bellard
        env->cr[0] = 0x00000033;
3580 330d0414 bellard
        cpu_x86_init_mmu(env);
3581 330d0414 bellard
        
3582 330d0414 bellard
        memset(params->idt_table, 0, sizeof(params->idt_table));
3583 330d0414 bellard
        
3584 330d0414 bellard
        params->gdt_table[2] = 0x00cf9a000000ffffLL; /* KERNEL_CS */
3585 330d0414 bellard
        params->gdt_table[3] = 0x00cf92000000ffffLL; /* KERNEL_DS */
3586 330d0414 bellard
        
3587 330d0414 bellard
        env->idt.base = (void *)params->idt_table;
3588 330d0414 bellard
        env->idt.limit = sizeof(params->idt_table) - 1;
3589 330d0414 bellard
        env->gdt.base = (void *)params->gdt_table;
3590 330d0414 bellard
        env->gdt.limit = sizeof(params->gdt_table) - 1;
3591 330d0414 bellard
        
3592 2e255c6b bellard
        cpu_x86_load_seg_cache(env, R_CS, KERNEL_CS, NULL, 0xffffffff, 0x00cf9a00);
3593 2e255c6b bellard
        cpu_x86_load_seg_cache(env, R_DS, KERNEL_DS, NULL, 0xffffffff, 0x00cf9200);
3594 2e255c6b bellard
        cpu_x86_load_seg_cache(env, R_ES, KERNEL_DS, NULL, 0xffffffff, 0x00cf9200);
3595 2e255c6b bellard
        cpu_x86_load_seg_cache(env, R_SS, KERNEL_DS, NULL, 0xffffffff, 0x00cf9200);
3596 2e255c6b bellard
        cpu_x86_load_seg_cache(env, R_FS, KERNEL_DS, NULL, 0xffffffff, 0x00cf9200);
3597 2e255c6b bellard
        cpu_x86_load_seg_cache(env, R_GS, KERNEL_DS, NULL, 0xffffffff, 0x00cf9200);
3598 330d0414 bellard
        
3599 330d0414 bellard
        env->eip = KERNEL_LOAD_ADDR;
3600 330d0414 bellard
        env->regs[R_ESI] = KERNEL_PARAMS_ADDR;
3601 330d0414 bellard
        env->eflags = 0x2;
3602 0824d6fc bellard
3603 330d0414 bellard
    } else {
3604 330d0414 bellard
        char buf[1024];
3605 330d0414 bellard
        
3606 330d0414 bellard
        /* RAW PC boot */
3607 330d0414 bellard
3608 330d0414 bellard
        /* BIOS load */
3609 330d0414 bellard
        snprintf(buf, sizeof(buf), "%s/%s", interp_prefix, BIOS_FILENAME);
3610 330d0414 bellard
        ret = load_image(buf, phys_ram_base + 0x000f0000);
3611 330d0414 bellard
        if (ret != 0x10000) {
3612 330d0414 bellard
            fprintf(stderr, "vl: could not load PC bios '%s'\n", BIOS_FILENAME);
3613 330d0414 bellard
            exit(1);
3614 330d0414 bellard
        }
3615 330d0414 bellard
3616 330d0414 bellard
        /* VGA BIOS load */
3617 330d0414 bellard
        snprintf(buf, sizeof(buf), "%s/%s", interp_prefix, VGABIOS_FILENAME);
3618 330d0414 bellard
        ret = load_image(buf, phys_ram_base + 0x000c0000);
3619 330d0414 bellard
3620 330d0414 bellard
        /* setup basic memory access */
3621 330d0414 bellard
        env->cr[0] = 0x60000010;
3622 330d0414 bellard
        cpu_x86_init_mmu(env);
3623 330d0414 bellard
        
3624 330d0414 bellard
        env->idt.limit = 0xffff;
3625 330d0414 bellard
        env->gdt.limit = 0xffff;
3626 330d0414 bellard
        env->ldt.limit = 0xffff;
3627 330d0414 bellard
3628 330d0414 bellard
        /* not correct (CS base=0xffff0000) */
3629 2e255c6b bellard
        cpu_x86_load_seg_cache(env, R_CS, 0xf000, (uint8_t *)0x000f0000, 0xffff, 0); 
3630 2e255c6b bellard
        cpu_x86_load_seg_cache(env, R_DS, 0, NULL, 0xffff, 0);
3631 2e255c6b bellard
        cpu_x86_load_seg_cache(env, R_ES, 0, NULL, 0xffff, 0);
3632 2e255c6b bellard
        cpu_x86_load_seg_cache(env, R_SS, 0, NULL, 0xffff, 0);
3633 2e255c6b bellard
        cpu_x86_load_seg_cache(env, R_FS, 0, NULL, 0xffff, 0);
3634 2e255c6b bellard
        cpu_x86_load_seg_cache(env, R_GS, 0, NULL, 0xffff, 0);
3635 330d0414 bellard
3636 330d0414 bellard
        env->eip = 0xfff0;
3637 330d0414 bellard
        env->regs[R_EDX] = 0x600; /* indicate P6 processor */
3638 330d0414 bellard
3639 330d0414 bellard
        env->eflags = 0x2;
3640 330d0414 bellard
3641 330d0414 bellard
        bochs_bios_init();
3642 0824d6fc bellard
    }
3643 0824d6fc bellard
3644 313aa567 bellard
    /* terminal init */
3645 313aa567 bellard
    if (nodisp) {
3646 313aa567 bellard
        dumb_display_init(ds);
3647 313aa567 bellard
    } else {
3648 313aa567 bellard
#ifdef CONFIG_SDL
3649 313aa567 bellard
        sdl_display_init(ds);
3650 b67d5959 bellard
        /* SDL use the pthreads and they modify sigaction. We don't
3651 b67d5959 bellard
           want that. */
3652 b67d5959 bellard
#if __GLIBC__ > 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ >= 3)
3653 b67d5959 bellard
#define sigaction __libc_sigaction
3654 b67d5959 bellard
#else
3655 313aa567 bellard
#define sigaction __sigaction
3656 b67d5959 bellard
#endif
3657 313aa567 bellard
#else
3658 313aa567 bellard
        dumb_display_init(ds);
3659 313aa567 bellard
#endif
3660 313aa567 bellard
    }
3661 0824d6fc bellard
    /* init basic PC hardware */
3662 fc01f7e7 bellard
    register_ioport_write(0x80, 1, ioport80_write, 1);
3663 0824d6fc bellard
3664 313aa567 bellard
    vga_init(ds, phys_ram_base + phys_ram_size, phys_ram_size, 
3665 313aa567 bellard
             vga_ram_size);
3666 0824d6fc bellard
    cmos_init();
3667 0824d6fc bellard
    pic_init();
3668 0824d6fc bellard
    pit_init();
3669 0824d6fc bellard
    serial_init();
3670 f1510b2c bellard
    ne2000_init();
3671 fc01f7e7 bellard
    ide_init();
3672 cd4c3e88 bellard
    kbd_init();
3673 313aa567 bellard
    
3674 0824d6fc bellard
    /* setup cpu signal handlers for MMU / self modifying code handling */
3675 0824d6fc bellard
    sigfillset(&act.sa_mask);
3676 0824d6fc bellard
    act.sa_flags = SA_SIGINFO;
3677 0824d6fc bellard
    act.sa_sigaction = host_segv_handler;
3678 0824d6fc bellard
    sigaction(SIGSEGV, &act, NULL);
3679 0824d6fc bellard
    sigaction(SIGBUS, &act, NULL);
3680 0824d6fc bellard
3681 0824d6fc bellard
    act.sa_sigaction = host_alarm_handler;
3682 0824d6fc bellard
    sigaction(SIGALRM, &act, NULL);
3683 0824d6fc bellard
3684 0824d6fc bellard
    itv.it_interval.tv_sec = 0;
3685 87858c89 bellard
    itv.it_interval.tv_usec = 1000;
3686 0824d6fc bellard
    itv.it_value.tv_sec = 0;
3687 0824d6fc bellard
    itv.it_value.tv_usec = 10 * 1000;
3688 0824d6fc bellard
    setitimer(ITIMER_REAL, &itv, NULL);
3689 87858c89 bellard
    /* we probe the tick duration of the kernel to inform the user if
3690 87858c89 bellard
       the emulated kernel requested a too high timer frequency */
3691 87858c89 bellard
    getitimer(ITIMER_REAL, &itv);
3692 313aa567 bellard
    timer_ms = itv.it_interval.tv_usec / 1000;
3693 87858c89 bellard
    pit_min_timer_count = ((uint64_t)itv.it_interval.tv_usec * PIT_FREQ) / 
3694 87858c89 bellard
        1000000;
3695 b4608c04 bellard
    
3696 b4608c04 bellard
    if (use_gdbstub) {
3697 b4608c04 bellard
        cpu_gdbstub(NULL, main_loop, gdbstub_port);
3698 b4608c04 bellard
    } else {
3699 b4608c04 bellard
        main_loop(NULL);
3700 0824d6fc bellard
    }
3701 0824d6fc bellard
    return 0;
3702 0824d6fc bellard
}