Statistics
| Branch: | Revision:

root / target-sh4 / helper.c @ b8c18e4c

History | View | Annotate | Download (16.4 kB)

1 fdf9b3e8 bellard
/*
2 fdf9b3e8 bellard
 *  SH4 emulation
3 5fafdf24 ths
 *
4 fdf9b3e8 bellard
 *  Copyright (c) 2005 Samuel Tardieu
5 fdf9b3e8 bellard
 *
6 fdf9b3e8 bellard
 * This library is free software; you can redistribute it and/or
7 fdf9b3e8 bellard
 * modify it under the terms of the GNU Lesser General Public
8 fdf9b3e8 bellard
 * License as published by the Free Software Foundation; either
9 fdf9b3e8 bellard
 * version 2 of the License, or (at your option) any later version.
10 fdf9b3e8 bellard
 *
11 fdf9b3e8 bellard
 * This library is distributed in the hope that it will be useful,
12 fdf9b3e8 bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 fdf9b3e8 bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 fdf9b3e8 bellard
 * Lesser General Public License for more details.
15 fdf9b3e8 bellard
 *
16 fdf9b3e8 bellard
 * You should have received a copy of the GNU Lesser General Public
17 fdf9b3e8 bellard
 * License along with this library; if not, write to the Free Software
18 fad6cb1a aurel32
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA  02110-1301 USA
19 fdf9b3e8 bellard
 */
20 fdf9b3e8 bellard
#include <stdarg.h>
21 fdf9b3e8 bellard
#include <stdlib.h>
22 fdf9b3e8 bellard
#include <stdio.h>
23 fdf9b3e8 bellard
#include <string.h>
24 fdf9b3e8 bellard
#include <inttypes.h>
25 fdf9b3e8 bellard
#include <signal.h>
26 fdf9b3e8 bellard
#include <assert.h>
27 fdf9b3e8 bellard
28 fdf9b3e8 bellard
#include "cpu.h"
29 fdf9b3e8 bellard
#include "exec-all.h"
30 e96e2044 ths
#include "hw/sh_intc.h"
31 fdf9b3e8 bellard
32 355fb23d pbrook
#if defined(CONFIG_USER_ONLY)
33 355fb23d pbrook
34 355fb23d pbrook
void do_interrupt (CPUState *env)
35 355fb23d pbrook
{
36 355fb23d pbrook
  env->exception_index = -1;
37 355fb23d pbrook
}
38 355fb23d pbrook
39 355fb23d pbrook
int cpu_sh4_handle_mmu_fault(CPUState * env, target_ulong address, int rw,
40 6ebbf390 j_mayer
                             int mmu_idx, int is_softmmu)
41 355fb23d pbrook
{
42 355fb23d pbrook
    env->tea = address;
43 c3b5bc8a ths
    env->exception_index = 0;
44 355fb23d pbrook
    switch (rw) {
45 355fb23d pbrook
    case 0:
46 355fb23d pbrook
        env->exception_index = 0x0a0;
47 355fb23d pbrook
        break;
48 355fb23d pbrook
    case 1:
49 355fb23d pbrook
        env->exception_index = 0x0c0;
50 355fb23d pbrook
        break;
51 cf7055bd aurel32
    case 2:
52 cf7055bd aurel32
        env->exception_index = 0x0a0;
53 cf7055bd aurel32
        break;
54 355fb23d pbrook
    }
55 355fb23d pbrook
    return 1;
56 355fb23d pbrook
}
57 355fb23d pbrook
58 9b3c35e0 j_mayer
target_phys_addr_t cpu_get_phys_page_debug(CPUState * env, target_ulong addr)
59 355fb23d pbrook
{
60 355fb23d pbrook
    return addr;
61 355fb23d pbrook
}
62 355fb23d pbrook
63 355fb23d pbrook
#else /* !CONFIG_USER_ONLY */
64 355fb23d pbrook
65 fdf9b3e8 bellard
#define MMU_OK                   0
66 fdf9b3e8 bellard
#define MMU_ITLB_MISS            (-1)
67 fdf9b3e8 bellard
#define MMU_ITLB_MULTIPLE        (-2)
68 fdf9b3e8 bellard
#define MMU_ITLB_VIOLATION       (-3)
69 fdf9b3e8 bellard
#define MMU_DTLB_MISS_READ       (-4)
70 fdf9b3e8 bellard
#define MMU_DTLB_MISS_WRITE      (-5)
71 fdf9b3e8 bellard
#define MMU_DTLB_INITIAL_WRITE   (-6)
72 fdf9b3e8 bellard
#define MMU_DTLB_VIOLATION_READ  (-7)
73 fdf9b3e8 bellard
#define MMU_DTLB_VIOLATION_WRITE (-8)
74 fdf9b3e8 bellard
#define MMU_DTLB_MULTIPLE        (-9)
75 fdf9b3e8 bellard
#define MMU_DTLB_MISS            (-10)
76 cf7055bd aurel32
#define MMU_IADDR_ERROR          (-11)
77 cf7055bd aurel32
#define MMU_DADDR_ERROR_READ     (-12)
78 cf7055bd aurel32
#define MMU_DADDR_ERROR_WRITE    (-13)
79 fdf9b3e8 bellard
80 fdf9b3e8 bellard
void do_interrupt(CPUState * env)
81 fdf9b3e8 bellard
{
82 e96e2044 ths
    int do_irq = env->interrupt_request & CPU_INTERRUPT_HARD;
83 e96e2044 ths
    int do_exp, irq_vector = env->exception_index;
84 e96e2044 ths
85 e96e2044 ths
    /* prioritize exceptions over interrupts */
86 e96e2044 ths
87 e96e2044 ths
    do_exp = env->exception_index != -1;
88 e96e2044 ths
    do_irq = do_irq && (env->exception_index == -1);
89 e96e2044 ths
90 e96e2044 ths
    if (env->sr & SR_BL) {
91 e96e2044 ths
        if (do_exp && env->exception_index != 0x1e0) {
92 e96e2044 ths
            env->exception_index = 0x000; /* masked exception -> reset */
93 e96e2044 ths
        }
94 833ed386 aurel32
        if (do_irq && !env->intr_at_halt) {
95 e96e2044 ths
            return; /* masked */
96 e96e2044 ths
        }
97 833ed386 aurel32
        env->intr_at_halt = 0;
98 e96e2044 ths
    }
99 e96e2044 ths
100 e96e2044 ths
    if (do_irq) {
101 e96e2044 ths
        irq_vector = sh_intc_get_pending_vector(env->intc_handle,
102 e96e2044 ths
                                                (env->sr >> 4) & 0xf);
103 e96e2044 ths
        if (irq_vector == -1) {
104 e96e2044 ths
            return; /* masked */
105 e96e2044 ths
        }
106 e96e2044 ths
    }
107 e96e2044 ths
108 8fec2b8c aliguori
    if (qemu_loglevel_mask(CPU_LOG_INT)) {
109 fdf9b3e8 bellard
        const char *expname;
110 fdf9b3e8 bellard
        switch (env->exception_index) {
111 fdf9b3e8 bellard
        case 0x0e0:
112 fdf9b3e8 bellard
            expname = "addr_error";
113 fdf9b3e8 bellard
            break;
114 fdf9b3e8 bellard
        case 0x040:
115 fdf9b3e8 bellard
            expname = "tlb_miss";
116 fdf9b3e8 bellard
            break;
117 fdf9b3e8 bellard
        case 0x0a0:
118 fdf9b3e8 bellard
            expname = "tlb_violation";
119 fdf9b3e8 bellard
            break;
120 fdf9b3e8 bellard
        case 0x180:
121 fdf9b3e8 bellard
            expname = "illegal_instruction";
122 fdf9b3e8 bellard
            break;
123 fdf9b3e8 bellard
        case 0x1a0:
124 fdf9b3e8 bellard
            expname = "slot_illegal_instruction";
125 fdf9b3e8 bellard
            break;
126 fdf9b3e8 bellard
        case 0x800:
127 fdf9b3e8 bellard
            expname = "fpu_disable";
128 fdf9b3e8 bellard
            break;
129 fdf9b3e8 bellard
        case 0x820:
130 fdf9b3e8 bellard
            expname = "slot_fpu";
131 fdf9b3e8 bellard
            break;
132 fdf9b3e8 bellard
        case 0x100:
133 fdf9b3e8 bellard
            expname = "data_write";
134 fdf9b3e8 bellard
            break;
135 fdf9b3e8 bellard
        case 0x060:
136 fdf9b3e8 bellard
            expname = "dtlb_miss_write";
137 fdf9b3e8 bellard
            break;
138 fdf9b3e8 bellard
        case 0x0c0:
139 fdf9b3e8 bellard
            expname = "dtlb_violation_write";
140 fdf9b3e8 bellard
            break;
141 fdf9b3e8 bellard
        case 0x120:
142 fdf9b3e8 bellard
            expname = "fpu_exception";
143 fdf9b3e8 bellard
            break;
144 fdf9b3e8 bellard
        case 0x080:
145 fdf9b3e8 bellard
            expname = "initial_page_write";
146 fdf9b3e8 bellard
            break;
147 fdf9b3e8 bellard
        case 0x160:
148 fdf9b3e8 bellard
            expname = "trapa";
149 fdf9b3e8 bellard
            break;
150 fdf9b3e8 bellard
        default:
151 e96e2044 ths
            expname = do_irq ? "interrupt" : "???";
152 e96e2044 ths
            break;
153 fdf9b3e8 bellard
        }
154 93fcfe39 aliguori
        qemu_log("exception 0x%03x [%s] raised\n",
155 93fcfe39 aliguori
                  irq_vector, expname);
156 93fcfe39 aliguori
        log_cpu_state(env, 0);
157 fdf9b3e8 bellard
    }
158 fdf9b3e8 bellard
159 fdf9b3e8 bellard
    env->ssr = env->sr;
160 e96e2044 ths
    env->spc = env->pc;
161 fdf9b3e8 bellard
    env->sgr = env->gregs[15];
162 fdf9b3e8 bellard
    env->sr |= SR_BL | SR_MD | SR_RB;
163 fdf9b3e8 bellard
164 274a9e70 aurel32
    if (env->flags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL)) {
165 274a9e70 aurel32
        /* Branch instruction should be executed again before delay slot. */
166 274a9e70 aurel32
        env->spc -= 2;
167 274a9e70 aurel32
        /* Clear flags for exception/interrupt routine. */
168 274a9e70 aurel32
        env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL | DELAY_SLOT_TRUE);
169 274a9e70 aurel32
    }
170 274a9e70 aurel32
    if (env->flags & DELAY_SLOT_CLEARME)
171 274a9e70 aurel32
        env->flags = 0;
172 274a9e70 aurel32
173 e96e2044 ths
    if (do_exp) {
174 e96e2044 ths
        env->expevt = env->exception_index;
175 e96e2044 ths
        switch (env->exception_index) {
176 e96e2044 ths
        case 0x000:
177 e96e2044 ths
        case 0x020:
178 e96e2044 ths
        case 0x140:
179 e96e2044 ths
            env->sr &= ~SR_FD;
180 e96e2044 ths
            env->sr |= 0xf << 4; /* IMASK */
181 e96e2044 ths
            env->pc = 0xa0000000;
182 e96e2044 ths
            break;
183 e96e2044 ths
        case 0x040:
184 e96e2044 ths
        case 0x060:
185 e96e2044 ths
            env->pc = env->vbr + 0x400;
186 e96e2044 ths
            break;
187 e96e2044 ths
        case 0x160:
188 e96e2044 ths
            env->spc += 2; /* special case for TRAPA */
189 e96e2044 ths
            /* fall through */
190 e96e2044 ths
        default:
191 e96e2044 ths
            env->pc = env->vbr + 0x100;
192 e96e2044 ths
            break;
193 e96e2044 ths
        }
194 e96e2044 ths
        return;
195 e96e2044 ths
    }
196 e96e2044 ths
197 e96e2044 ths
    if (do_irq) {
198 e96e2044 ths
        env->intevt = irq_vector;
199 e96e2044 ths
        env->pc = env->vbr + 0x600;
200 e96e2044 ths
        return;
201 fdf9b3e8 bellard
    }
202 fdf9b3e8 bellard
}
203 fdf9b3e8 bellard
204 fdf9b3e8 bellard
static void update_itlb_use(CPUState * env, int itlbnb)
205 fdf9b3e8 bellard
{
206 fdf9b3e8 bellard
    uint8_t or_mask = 0, and_mask = (uint8_t) - 1;
207 fdf9b3e8 bellard
208 fdf9b3e8 bellard
    switch (itlbnb) {
209 fdf9b3e8 bellard
    case 0:
210 ea2b542a aurel32
        and_mask = 0x1f;
211 fdf9b3e8 bellard
        break;
212 fdf9b3e8 bellard
    case 1:
213 fdf9b3e8 bellard
        and_mask = 0xe7;
214 fdf9b3e8 bellard
        or_mask = 0x80;
215 fdf9b3e8 bellard
        break;
216 fdf9b3e8 bellard
    case 2:
217 fdf9b3e8 bellard
        and_mask = 0xfb;
218 fdf9b3e8 bellard
        or_mask = 0x50;
219 fdf9b3e8 bellard
        break;
220 fdf9b3e8 bellard
    case 3:
221 fdf9b3e8 bellard
        or_mask = 0x2c;
222 fdf9b3e8 bellard
        break;
223 fdf9b3e8 bellard
    }
224 fdf9b3e8 bellard
225 ea2b542a aurel32
    env->mmucr &= (and_mask << 24) | 0x00ffffff;
226 fdf9b3e8 bellard
    env->mmucr |= (or_mask << 24);
227 fdf9b3e8 bellard
}
228 fdf9b3e8 bellard
229 fdf9b3e8 bellard
static int itlb_replacement(CPUState * env)
230 fdf9b3e8 bellard
{
231 fdf9b3e8 bellard
    if ((env->mmucr & 0xe0000000) == 0xe0000000)
232 fdf9b3e8 bellard
        return 0;
233 ea2b542a aurel32
    if ((env->mmucr & 0x98000000) == 0x18000000)
234 fdf9b3e8 bellard
        return 1;
235 fdf9b3e8 bellard
    if ((env->mmucr & 0x54000000) == 0x04000000)
236 fdf9b3e8 bellard
        return 2;
237 fdf9b3e8 bellard
    if ((env->mmucr & 0x2c000000) == 0x00000000)
238 fdf9b3e8 bellard
        return 3;
239 fdf9b3e8 bellard
    assert(0);
240 fdf9b3e8 bellard
}
241 fdf9b3e8 bellard
242 fdf9b3e8 bellard
/* Find the corresponding entry in the right TLB
243 fdf9b3e8 bellard
   Return entry, MMU_DTLB_MISS or MMU_DTLB_MULTIPLE
244 fdf9b3e8 bellard
*/
245 fdf9b3e8 bellard
static int find_tlb_entry(CPUState * env, target_ulong address,
246 fdf9b3e8 bellard
                          tlb_t * entries, uint8_t nbtlb, int use_asid)
247 fdf9b3e8 bellard
{
248 fdf9b3e8 bellard
    int match = MMU_DTLB_MISS;
249 fdf9b3e8 bellard
    uint32_t start, end;
250 fdf9b3e8 bellard
    uint8_t asid;
251 fdf9b3e8 bellard
    int i;
252 fdf9b3e8 bellard
253 fdf9b3e8 bellard
    asid = env->pteh & 0xff;
254 fdf9b3e8 bellard
255 fdf9b3e8 bellard
    for (i = 0; i < nbtlb; i++) {
256 fdf9b3e8 bellard
        if (!entries[i].v)
257 fdf9b3e8 bellard
            continue;                /* Invalid entry */
258 eeda6778 aurel32
        if (!entries[i].sh && use_asid && entries[i].asid != asid)
259 fdf9b3e8 bellard
            continue;                /* Bad ASID */
260 fdf9b3e8 bellard
#if 0
261 fdf9b3e8 bellard
        switch (entries[i].sz) {
262 fdf9b3e8 bellard
        case 0:
263 fdf9b3e8 bellard
            size = 1024;        /* 1kB */
264 fdf9b3e8 bellard
            break;
265 fdf9b3e8 bellard
        case 1:
266 fdf9b3e8 bellard
            size = 4 * 1024;        /* 4kB */
267 fdf9b3e8 bellard
            break;
268 fdf9b3e8 bellard
        case 2:
269 fdf9b3e8 bellard
            size = 64 * 1024;        /* 64kB */
270 fdf9b3e8 bellard
            break;
271 fdf9b3e8 bellard
        case 3:
272 fdf9b3e8 bellard
            size = 1024 * 1024;        /* 1MB */
273 fdf9b3e8 bellard
            break;
274 fdf9b3e8 bellard
        default:
275 fdf9b3e8 bellard
            assert(0);
276 fdf9b3e8 bellard
        }
277 fdf9b3e8 bellard
#endif
278 fdf9b3e8 bellard
        start = (entries[i].vpn << 10) & ~(entries[i].size - 1);
279 fdf9b3e8 bellard
        end = start + entries[i].size - 1;
280 fdf9b3e8 bellard
        if (address >= start && address <= end) {        /* Match */
281 ea2b542a aurel32
            if (match != MMU_DTLB_MISS)
282 fdf9b3e8 bellard
                return MMU_DTLB_MULTIPLE;        /* Multiple match */
283 fdf9b3e8 bellard
            match = i;
284 fdf9b3e8 bellard
        }
285 fdf9b3e8 bellard
    }
286 fdf9b3e8 bellard
    return match;
287 fdf9b3e8 bellard
}
288 fdf9b3e8 bellard
289 29e179bc aurel32
static int same_tlb_entry_exists(const tlb_t * haystack, uint8_t nbtlb,
290 29e179bc aurel32
                                 const tlb_t * needle)
291 29e179bc aurel32
{
292 29e179bc aurel32
    int i;
293 29e179bc aurel32
    for (i = 0; i < nbtlb; i++)
294 29e179bc aurel32
        if (!memcmp(&haystack[i], needle, sizeof(tlb_t)))
295 29e179bc aurel32
            return 1;
296 29e179bc aurel32
    return 0;
297 29e179bc aurel32
}
298 29e179bc aurel32
299 29e179bc aurel32
static void increment_urc(CPUState * env)
300 29e179bc aurel32
{
301 29e179bc aurel32
    uint8_t urb, urc;
302 29e179bc aurel32
303 29e179bc aurel32
    /* Increment URC */
304 29e179bc aurel32
    urb = ((env->mmucr) >> 18) & 0x3f;
305 29e179bc aurel32
    urc = ((env->mmucr) >> 10) & 0x3f;
306 29e179bc aurel32
    urc++;
307 927e3a4e aurel32
    if ((urb > 0 && urc > urb) || urc > (UTLB_SIZE - 1))
308 29e179bc aurel32
        urc = 0;
309 29e179bc aurel32
    env->mmucr = (env->mmucr & 0xffff03ff) | (urc << 10);
310 29e179bc aurel32
}
311 29e179bc aurel32
312 fdf9b3e8 bellard
/* Find itlb entry - update itlb from utlb if necessary and asked for
313 fdf9b3e8 bellard
   Return entry, MMU_ITLB_MISS, MMU_ITLB_MULTIPLE or MMU_DTLB_MULTIPLE
314 fdf9b3e8 bellard
   Update the itlb from utlb if update is not 0
315 fdf9b3e8 bellard
*/
316 ef7ec1c1 aurel32
static int find_itlb_entry(CPUState * env, target_ulong address,
317 ef7ec1c1 aurel32
                           int use_asid, int update)
318 fdf9b3e8 bellard
{
319 fdf9b3e8 bellard
    int e, n;
320 fdf9b3e8 bellard
321 fdf9b3e8 bellard
    e = find_tlb_entry(env, address, env->itlb, ITLB_SIZE, use_asid);
322 fdf9b3e8 bellard
    if (e == MMU_DTLB_MULTIPLE)
323 fdf9b3e8 bellard
        e = MMU_ITLB_MULTIPLE;
324 fdf9b3e8 bellard
    else if (e == MMU_DTLB_MISS && update) {
325 fdf9b3e8 bellard
        e = find_tlb_entry(env, address, env->utlb, UTLB_SIZE, use_asid);
326 fdf9b3e8 bellard
        if (e >= 0) {
327 06afe2c8 aurel32
            tlb_t * ientry;
328 fdf9b3e8 bellard
            n = itlb_replacement(env);
329 06afe2c8 aurel32
            ientry = &env->itlb[n];
330 06afe2c8 aurel32
            if (ientry->v) {
331 06afe2c8 aurel32
                if (!same_tlb_entry_exists(env->utlb, UTLB_SIZE, ientry))
332 06afe2c8 aurel32
                    tlb_flush_page(env, ientry->vpn << 10);
333 06afe2c8 aurel32
            }
334 06afe2c8 aurel32
            *ientry = env->utlb[e];
335 fdf9b3e8 bellard
            e = n;
336 ea2b542a aurel32
        } else if (e == MMU_DTLB_MISS)
337 ea2b542a aurel32
            e = MMU_ITLB_MISS;
338 ea2b542a aurel32
    } else if (e == MMU_DTLB_MISS)
339 ea2b542a aurel32
        e = MMU_ITLB_MISS;
340 fdf9b3e8 bellard
    if (e >= 0)
341 fdf9b3e8 bellard
        update_itlb_use(env, e);
342 fdf9b3e8 bellard
    return e;
343 fdf9b3e8 bellard
}
344 fdf9b3e8 bellard
345 fdf9b3e8 bellard
/* Find utlb entry
346 fdf9b3e8 bellard
   Return entry, MMU_DTLB_MISS, MMU_DTLB_MULTIPLE */
347 ef7ec1c1 aurel32
static int find_utlb_entry(CPUState * env, target_ulong address, int use_asid)
348 fdf9b3e8 bellard
{
349 29e179bc aurel32
    /* per utlb access */
350 29e179bc aurel32
    increment_urc(env);
351 fdf9b3e8 bellard
352 fdf9b3e8 bellard
    /* Return entry */
353 fdf9b3e8 bellard
    return find_tlb_entry(env, address, env->utlb, UTLB_SIZE, use_asid);
354 fdf9b3e8 bellard
}
355 fdf9b3e8 bellard
356 fdf9b3e8 bellard
/* Match address against MMU
357 fdf9b3e8 bellard
   Return MMU_OK, MMU_DTLB_MISS_READ, MMU_DTLB_MISS_WRITE,
358 fdf9b3e8 bellard
   MMU_DTLB_INITIAL_WRITE, MMU_DTLB_VIOLATION_READ,
359 fdf9b3e8 bellard
   MMU_DTLB_VIOLATION_WRITE, MMU_ITLB_MISS,
360 cf7055bd aurel32
   MMU_ITLB_MULTIPLE, MMU_ITLB_VIOLATION,
361 cf7055bd aurel32
   MMU_IADDR_ERROR, MMU_DADDR_ERROR_READ, MMU_DADDR_ERROR_WRITE.
362 fdf9b3e8 bellard
*/
363 fdf9b3e8 bellard
static int get_mmu_address(CPUState * env, target_ulong * physical,
364 fdf9b3e8 bellard
                           int *prot, target_ulong address,
365 fdf9b3e8 bellard
                           int rw, int access_type)
366 fdf9b3e8 bellard
{
367 cf7055bd aurel32
    int use_asid, n;
368 fdf9b3e8 bellard
    tlb_t *matching = NULL;
369 fdf9b3e8 bellard
370 06afe2c8 aurel32
    use_asid = (env->mmucr & MMUCR_SV) == 0 || (env->sr & SR_MD) == 0;
371 fdf9b3e8 bellard
372 cf7055bd aurel32
    if (rw == 2) {
373 fdf9b3e8 bellard
        n = find_itlb_entry(env, address, use_asid, 1);
374 fdf9b3e8 bellard
        if (n >= 0) {
375 fdf9b3e8 bellard
            matching = &env->itlb[n];
376 fdf9b3e8 bellard
            if ((env->sr & SR_MD) & !(matching->pr & 2))
377 fdf9b3e8 bellard
                n = MMU_ITLB_VIOLATION;
378 fdf9b3e8 bellard
            else
379 fdf9b3e8 bellard
                *prot = PAGE_READ;
380 fdf9b3e8 bellard
        }
381 fdf9b3e8 bellard
    } else {
382 fdf9b3e8 bellard
        n = find_utlb_entry(env, address, use_asid);
383 fdf9b3e8 bellard
        if (n >= 0) {
384 fdf9b3e8 bellard
            matching = &env->utlb[n];
385 fdf9b3e8 bellard
            switch ((matching->pr << 1) | ((env->sr & SR_MD) ? 1 : 0)) {
386 fdf9b3e8 bellard
            case 0:                /* 000 */
387 fdf9b3e8 bellard
            case 2:                /* 010 */
388 cf7055bd aurel32
                n = (rw == 1) ? MMU_DTLB_VIOLATION_WRITE :
389 fdf9b3e8 bellard
                    MMU_DTLB_VIOLATION_READ;
390 fdf9b3e8 bellard
                break;
391 fdf9b3e8 bellard
            case 1:                /* 001 */
392 fdf9b3e8 bellard
            case 4:                /* 100 */
393 fdf9b3e8 bellard
            case 5:                /* 101 */
394 cf7055bd aurel32
                if (rw == 1)
395 fdf9b3e8 bellard
                    n = MMU_DTLB_VIOLATION_WRITE;
396 fdf9b3e8 bellard
                else
397 fdf9b3e8 bellard
                    *prot = PAGE_READ;
398 fdf9b3e8 bellard
                break;
399 fdf9b3e8 bellard
            case 3:                /* 011 */
400 fdf9b3e8 bellard
            case 6:                /* 110 */
401 fdf9b3e8 bellard
            case 7:                /* 111 */
402 cf7055bd aurel32
                *prot = (rw == 1)? PAGE_WRITE : PAGE_READ;
403 fdf9b3e8 bellard
                break;
404 fdf9b3e8 bellard
            }
405 fdf9b3e8 bellard
        } else if (n == MMU_DTLB_MISS) {
406 cf7055bd aurel32
            n = (rw == 1) ? MMU_DTLB_MISS_WRITE :
407 fdf9b3e8 bellard
                MMU_DTLB_MISS_READ;
408 fdf9b3e8 bellard
        }
409 fdf9b3e8 bellard
    }
410 fdf9b3e8 bellard
    if (n >= 0) {
411 fdf9b3e8 bellard
        *physical = ((matching->ppn << 10) & ~(matching->size - 1)) |
412 fdf9b3e8 bellard
            (address & (matching->size - 1));
413 cf7055bd aurel32
        if ((rw == 1) & !matching->d)
414 fdf9b3e8 bellard
            n = MMU_DTLB_INITIAL_WRITE;
415 fdf9b3e8 bellard
        else
416 fdf9b3e8 bellard
            n = MMU_OK;
417 fdf9b3e8 bellard
    }
418 fdf9b3e8 bellard
    return n;
419 fdf9b3e8 bellard
}
420 fdf9b3e8 bellard
421 ef7ec1c1 aurel32
static int get_physical_address(CPUState * env, target_ulong * physical,
422 ef7ec1c1 aurel32
                                int *prot, target_ulong address,
423 ef7ec1c1 aurel32
                                int rw, int access_type)
424 fdf9b3e8 bellard
{
425 fdf9b3e8 bellard
    /* P1, P2 and P4 areas do not use translation */
426 fdf9b3e8 bellard
    if ((address >= 0x80000000 && address < 0xc0000000) ||
427 fdf9b3e8 bellard
        address >= 0xe0000000) {
428 fdf9b3e8 bellard
        if (!(env->sr & SR_MD)
429 fdf9b3e8 bellard
            && (address < 0xe0000000 || address > 0xe4000000)) {
430 fdf9b3e8 bellard
            /* Unauthorized access in user mode (only store queues are available) */
431 fdf9b3e8 bellard
            fprintf(stderr, "Unauthorized access\n");
432 cf7055bd aurel32
            if (rw == 0)
433 cf7055bd aurel32
                return MMU_DADDR_ERROR_READ;
434 cf7055bd aurel32
            else if (rw == 1)
435 cf7055bd aurel32
                return MMU_DADDR_ERROR_WRITE;
436 cf7055bd aurel32
            else
437 cf7055bd aurel32
                return MMU_IADDR_ERROR;
438 fdf9b3e8 bellard
        }
439 29e179bc aurel32
        if (address >= 0x80000000 && address < 0xc0000000) {
440 29e179bc aurel32
            /* Mask upper 3 bits for P1 and P2 areas */
441 29e179bc aurel32
            *physical = address & 0x1fffffff;
442 29e179bc aurel32
        } else {
443 29e179bc aurel32
            *physical = address;
444 29e179bc aurel32
        }
445 fdf9b3e8 bellard
        *prot = PAGE_READ | PAGE_WRITE;
446 fdf9b3e8 bellard
        return MMU_OK;
447 fdf9b3e8 bellard
    }
448 fdf9b3e8 bellard
449 fdf9b3e8 bellard
    /* If MMU is disabled, return the corresponding physical page */
450 fdf9b3e8 bellard
    if (!env->mmucr & MMUCR_AT) {
451 fdf9b3e8 bellard
        *physical = address & 0x1FFFFFFF;
452 fdf9b3e8 bellard
        *prot = PAGE_READ | PAGE_WRITE;
453 fdf9b3e8 bellard
        return MMU_OK;
454 fdf9b3e8 bellard
    }
455 fdf9b3e8 bellard
456 fdf9b3e8 bellard
    /* We need to resort to the MMU */
457 fdf9b3e8 bellard
    return get_mmu_address(env, physical, prot, address, rw, access_type);
458 fdf9b3e8 bellard
}
459 fdf9b3e8 bellard
460 fdf9b3e8 bellard
int cpu_sh4_handle_mmu_fault(CPUState * env, target_ulong address, int rw,
461 6ebbf390 j_mayer
                             int mmu_idx, int is_softmmu)
462 fdf9b3e8 bellard
{
463 fdf9b3e8 bellard
    target_ulong physical, page_offset, page_size;
464 fdf9b3e8 bellard
    int prot, ret, access_type;
465 fdf9b3e8 bellard
466 fdf9b3e8 bellard
    access_type = ACCESS_INT;
467 fdf9b3e8 bellard
    ret =
468 fdf9b3e8 bellard
        get_physical_address(env, &physical, &prot, address, rw,
469 fdf9b3e8 bellard
                             access_type);
470 fdf9b3e8 bellard
471 fdf9b3e8 bellard
    if (ret != MMU_OK) {
472 fdf9b3e8 bellard
        env->tea = address;
473 fdf9b3e8 bellard
        switch (ret) {
474 fdf9b3e8 bellard
        case MMU_ITLB_MISS:
475 fdf9b3e8 bellard
        case MMU_DTLB_MISS_READ:
476 fdf9b3e8 bellard
            env->exception_index = 0x040;
477 fdf9b3e8 bellard
            break;
478 fdf9b3e8 bellard
        case MMU_DTLB_MULTIPLE:
479 fdf9b3e8 bellard
        case MMU_ITLB_MULTIPLE:
480 fdf9b3e8 bellard
            env->exception_index = 0x140;
481 fdf9b3e8 bellard
            break;
482 fdf9b3e8 bellard
        case MMU_ITLB_VIOLATION:
483 fdf9b3e8 bellard
            env->exception_index = 0x0a0;
484 fdf9b3e8 bellard
            break;
485 fdf9b3e8 bellard
        case MMU_DTLB_MISS_WRITE:
486 fdf9b3e8 bellard
            env->exception_index = 0x060;
487 fdf9b3e8 bellard
            break;
488 fdf9b3e8 bellard
        case MMU_DTLB_INITIAL_WRITE:
489 fdf9b3e8 bellard
            env->exception_index = 0x080;
490 fdf9b3e8 bellard
            break;
491 fdf9b3e8 bellard
        case MMU_DTLB_VIOLATION_READ:
492 fdf9b3e8 bellard
            env->exception_index = 0x0a0;
493 fdf9b3e8 bellard
            break;
494 fdf9b3e8 bellard
        case MMU_DTLB_VIOLATION_WRITE:
495 fdf9b3e8 bellard
            env->exception_index = 0x0c0;
496 fdf9b3e8 bellard
            break;
497 cf7055bd aurel32
        case MMU_IADDR_ERROR:
498 cf7055bd aurel32
        case MMU_DADDR_ERROR_READ:
499 cf7055bd aurel32
            env->exception_index = 0x0c0;
500 cf7055bd aurel32
            break;
501 cf7055bd aurel32
        case MMU_DADDR_ERROR_WRITE:
502 cf7055bd aurel32
            env->exception_index = 0x100;
503 cf7055bd aurel32
            break;
504 fdf9b3e8 bellard
        default:
505 fdf9b3e8 bellard
            assert(0);
506 fdf9b3e8 bellard
        }
507 fdf9b3e8 bellard
        return 1;
508 fdf9b3e8 bellard
    }
509 fdf9b3e8 bellard
510 fdf9b3e8 bellard
    page_size = TARGET_PAGE_SIZE;
511 fdf9b3e8 bellard
    page_offset =
512 fdf9b3e8 bellard
        (address - (address & TARGET_PAGE_MASK)) & ~(page_size - 1);
513 fdf9b3e8 bellard
    address = (address & TARGET_PAGE_MASK) + page_offset;
514 fdf9b3e8 bellard
    physical = (physical & TARGET_PAGE_MASK) + page_offset;
515 fdf9b3e8 bellard
516 6ebbf390 j_mayer
    return tlb_set_page(env, address, physical, prot, mmu_idx, is_softmmu);
517 fdf9b3e8 bellard
}
518 355fb23d pbrook
519 9b3c35e0 j_mayer
target_phys_addr_t cpu_get_phys_page_debug(CPUState * env, target_ulong addr)
520 355fb23d pbrook
{
521 355fb23d pbrook
    target_ulong physical;
522 355fb23d pbrook
    int prot;
523 355fb23d pbrook
524 cf7055bd aurel32
    get_physical_address(env, &physical, &prot, addr, 0, 0);
525 355fb23d pbrook
    return physical;
526 355fb23d pbrook
}
527 355fb23d pbrook
528 ef7ec1c1 aurel32
void cpu_load_tlb(CPUSH4State * env)
529 ea2b542a aurel32
{
530 ea2b542a aurel32
    int n = cpu_mmucr_urc(env->mmucr);
531 ea2b542a aurel32
    tlb_t * entry = &env->utlb[n];
532 ea2b542a aurel32
533 06afe2c8 aurel32
    if (entry->v) {
534 06afe2c8 aurel32
        /* Overwriting valid entry in utlb. */
535 06afe2c8 aurel32
        target_ulong address = entry->vpn << 10;
536 06afe2c8 aurel32
        if (!same_tlb_entry_exists(env->itlb, ITLB_SIZE, entry)) {
537 06afe2c8 aurel32
            tlb_flush_page(env, address);
538 06afe2c8 aurel32
        }
539 06afe2c8 aurel32
    }
540 06afe2c8 aurel32
541 ea2b542a aurel32
    /* Take values into cpu status from registers. */
542 ea2b542a aurel32
    entry->asid = (uint8_t)cpu_pteh_asid(env->pteh);
543 ea2b542a aurel32
    entry->vpn  = cpu_pteh_vpn(env->pteh);
544 ea2b542a aurel32
    entry->v    = (uint8_t)cpu_ptel_v(env->ptel);
545 ea2b542a aurel32
    entry->ppn  = cpu_ptel_ppn(env->ptel);
546 ea2b542a aurel32
    entry->sz   = (uint8_t)cpu_ptel_sz(env->ptel);
547 ea2b542a aurel32
    switch (entry->sz) {
548 ea2b542a aurel32
    case 0: /* 00 */
549 ea2b542a aurel32
        entry->size = 1024; /* 1K */
550 ea2b542a aurel32
        break;
551 ea2b542a aurel32
    case 1: /* 01 */
552 ea2b542a aurel32
        entry->size = 1024 * 4; /* 4K */
553 ea2b542a aurel32
        break;
554 ea2b542a aurel32
    case 2: /* 10 */
555 ea2b542a aurel32
        entry->size = 1024 * 64; /* 64K */
556 ea2b542a aurel32
        break;
557 ea2b542a aurel32
    case 3: /* 11 */
558 ea2b542a aurel32
        entry->size = 1024 * 1024; /* 1M */
559 ea2b542a aurel32
        break;
560 ea2b542a aurel32
    default:
561 ea2b542a aurel32
        assert(0);
562 ea2b542a aurel32
        break;
563 ea2b542a aurel32
    }
564 ea2b542a aurel32
    entry->sh   = (uint8_t)cpu_ptel_sh(env->ptel);
565 ea2b542a aurel32
    entry->c    = (uint8_t)cpu_ptel_c(env->ptel);
566 ea2b542a aurel32
    entry->pr   = (uint8_t)cpu_ptel_pr(env->ptel);
567 ea2b542a aurel32
    entry->d    = (uint8_t)cpu_ptel_d(env->ptel);
568 ea2b542a aurel32
    entry->wt   = (uint8_t)cpu_ptel_wt(env->ptel);
569 ea2b542a aurel32
    entry->sa   = (uint8_t)cpu_ptea_sa(env->ptea);
570 ea2b542a aurel32
    entry->tc   = (uint8_t)cpu_ptea_tc(env->ptea);
571 ea2b542a aurel32
}
572 ea2b542a aurel32
573 29e179bc aurel32
void cpu_sh4_write_mmaped_utlb_addr(CPUSH4State *s, target_phys_addr_t addr,
574 29e179bc aurel32
                                    uint32_t mem_value)
575 29e179bc aurel32
{
576 29e179bc aurel32
    int associate = addr & 0x0000080;
577 29e179bc aurel32
    uint32_t vpn = (mem_value & 0xfffffc00) >> 10;
578 29e179bc aurel32
    uint8_t d = (uint8_t)((mem_value & 0x00000200) >> 9);
579 29e179bc aurel32
    uint8_t v = (uint8_t)((mem_value & 0x00000100) >> 8);
580 29e179bc aurel32
    uint8_t asid = (uint8_t)(mem_value & 0x000000ff);
581 eeda6778 aurel32
    int use_asid = (s->mmucr & MMUCR_SV) == 0 || (s->sr & SR_MD) == 0;
582 29e179bc aurel32
583 29e179bc aurel32
    if (associate) {
584 29e179bc aurel32
        int i;
585 29e179bc aurel32
        tlb_t * utlb_match_entry = NULL;
586 29e179bc aurel32
        int needs_tlb_flush = 0;
587 29e179bc aurel32
588 29e179bc aurel32
        /* search UTLB */
589 29e179bc aurel32
        for (i = 0; i < UTLB_SIZE; i++) {
590 29e179bc aurel32
            tlb_t * entry = &s->utlb[i];
591 29e179bc aurel32
            if (!entry->v)
592 29e179bc aurel32
                continue;
593 29e179bc aurel32
594 eeda6778 aurel32
            if (entry->vpn == vpn
595 eeda6778 aurel32
                && (!use_asid || entry->asid == asid || entry->sh)) {
596 29e179bc aurel32
                if (utlb_match_entry) {
597 29e179bc aurel32
                    /* Multiple TLB Exception */
598 29e179bc aurel32
                    s->exception_index = 0x140;
599 29e179bc aurel32
                    s->tea = addr;
600 29e179bc aurel32
                    break;
601 29e179bc aurel32
                }
602 29e179bc aurel32
                if (entry->v && !v)
603 29e179bc aurel32
                    needs_tlb_flush = 1;
604 29e179bc aurel32
                entry->v = v;
605 29e179bc aurel32
                entry->d = d;
606 29e179bc aurel32
                utlb_match_entry = entry;
607 29e179bc aurel32
            }
608 29e179bc aurel32
            increment_urc(s); /* per utlb access */
609 29e179bc aurel32
        }
610 29e179bc aurel32
611 29e179bc aurel32
        /* search ITLB */
612 29e179bc aurel32
        for (i = 0; i < ITLB_SIZE; i++) {
613 29e179bc aurel32
            tlb_t * entry = &s->itlb[i];
614 eeda6778 aurel32
            if (entry->vpn == vpn
615 eeda6778 aurel32
                && (!use_asid || entry->asid == asid || entry->sh)) {
616 29e179bc aurel32
                if (entry->v && !v)
617 29e179bc aurel32
                    needs_tlb_flush = 1;
618 29e179bc aurel32
                if (utlb_match_entry)
619 29e179bc aurel32
                    *entry = *utlb_match_entry;
620 29e179bc aurel32
                else
621 29e179bc aurel32
                    entry->v = v;
622 29e179bc aurel32
                break;
623 29e179bc aurel32
            }
624 29e179bc aurel32
        }
625 29e179bc aurel32
626 29e179bc aurel32
        if (needs_tlb_flush)
627 29e179bc aurel32
            tlb_flush_page(s, vpn << 10);
628 29e179bc aurel32
        
629 29e179bc aurel32
    } else {
630 29e179bc aurel32
        int index = (addr & 0x00003f00) >> 8;
631 29e179bc aurel32
        tlb_t * entry = &s->utlb[index];
632 29e179bc aurel32
        if (entry->v) {
633 29e179bc aurel32
            /* Overwriting valid entry in utlb. */
634 29e179bc aurel32
            target_ulong address = entry->vpn << 10;
635 29e179bc aurel32
            if (!same_tlb_entry_exists(s->itlb, ITLB_SIZE, entry)) {
636 29e179bc aurel32
                tlb_flush_page(s, address);
637 29e179bc aurel32
            }
638 29e179bc aurel32
        }
639 29e179bc aurel32
        entry->asid = asid;
640 29e179bc aurel32
        entry->vpn = vpn;
641 29e179bc aurel32
        entry->d = d;
642 29e179bc aurel32
        entry->v = v;
643 29e179bc aurel32
        increment_urc(s);
644 29e179bc aurel32
    }
645 29e179bc aurel32
}
646 29e179bc aurel32
647 355fb23d pbrook
#endif