Statistics
| Branch: | Revision:

root / hw / etraxfs_dma.c @ b903a0f7

History | View | Annotate | Download (21.6 kB)

1 1ba13a5d edgar_igl
/*
2 1ba13a5d edgar_igl
 * QEMU ETRAX DMA Controller.
3 1ba13a5d edgar_igl
 *
4 1ba13a5d edgar_igl
 * Copyright (c) 2008 Edgar E. Iglesias, Axis Communications AB.
5 1ba13a5d edgar_igl
 *
6 1ba13a5d edgar_igl
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 1ba13a5d edgar_igl
 * of this software and associated documentation files (the "Software"), to deal
8 1ba13a5d edgar_igl
 * in the Software without restriction, including without limitation the rights
9 1ba13a5d edgar_igl
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 1ba13a5d edgar_igl
 * copies of the Software, and to permit persons to whom the Software is
11 1ba13a5d edgar_igl
 * furnished to do so, subject to the following conditions:
12 1ba13a5d edgar_igl
 *
13 1ba13a5d edgar_igl
 * The above copyright notice and this permission notice shall be included in
14 1ba13a5d edgar_igl
 * all copies or substantial portions of the Software.
15 1ba13a5d edgar_igl
 *
16 1ba13a5d edgar_igl
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 1ba13a5d edgar_igl
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 1ba13a5d edgar_igl
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 1ba13a5d edgar_igl
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 1ba13a5d edgar_igl
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 1ba13a5d edgar_igl
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 1ba13a5d edgar_igl
 * THE SOFTWARE.
23 1ba13a5d edgar_igl
 */
24 1ba13a5d edgar_igl
#include <stdio.h>
25 1ba13a5d edgar_igl
#include <sys/time.h>
26 1ba13a5d edgar_igl
#include "hw.h"
27 492c30af aliguori
#include "qemu-common.h"
28 492c30af aliguori
#include "sysemu.h"
29 1ba13a5d edgar_igl
30 1ba13a5d edgar_igl
#include "etraxfs_dma.h"
31 1ba13a5d edgar_igl
32 1ba13a5d edgar_igl
#define D(x)
33 1ba13a5d edgar_igl
34 c01c07bb edgar_igl
#define RW_DATA           (0x0 / 4)
35 c01c07bb edgar_igl
#define RW_SAVED_DATA     (0x58 / 4)
36 c01c07bb edgar_igl
#define RW_SAVED_DATA_BUF (0x5c / 4)
37 c01c07bb edgar_igl
#define RW_GROUP          (0x60 / 4)
38 c01c07bb edgar_igl
#define RW_GROUP_DOWN     (0x7c / 4)
39 c01c07bb edgar_igl
#define RW_CMD            (0x80 / 4)
40 c01c07bb edgar_igl
#define RW_CFG            (0x84 / 4)
41 c01c07bb edgar_igl
#define RW_STAT           (0x88 / 4)
42 c01c07bb edgar_igl
#define RW_INTR_MASK      (0x8c / 4)
43 c01c07bb edgar_igl
#define RW_ACK_INTR       (0x90 / 4)
44 c01c07bb edgar_igl
#define R_INTR            (0x94 / 4)
45 c01c07bb edgar_igl
#define R_MASKED_INTR     (0x98 / 4)
46 c01c07bb edgar_igl
#define RW_STREAM_CMD     (0x9c / 4)
47 c01c07bb edgar_igl
48 c01c07bb edgar_igl
#define DMA_REG_MAX       (0x100 / 4)
49 1ba13a5d edgar_igl
50 1ba13a5d edgar_igl
/* descriptors */
51 1ba13a5d edgar_igl
52 1ba13a5d edgar_igl
// ------------------------------------------------------------ dma_descr_group
53 1ba13a5d edgar_igl
typedef struct dma_descr_group {
54 41107bcb Edgar E. Iglesias
  uint32_t                      next;
55 1ba13a5d edgar_igl
  unsigned                      eol        : 1;
56 1ba13a5d edgar_igl
  unsigned                      tol        : 1;
57 1ba13a5d edgar_igl
  unsigned                      bol        : 1;
58 1ba13a5d edgar_igl
  unsigned                                 : 1;
59 1ba13a5d edgar_igl
  unsigned                      intr       : 1;
60 1ba13a5d edgar_igl
  unsigned                                 : 2;
61 1ba13a5d edgar_igl
  unsigned                      en         : 1;
62 1ba13a5d edgar_igl
  unsigned                                 : 7;
63 1ba13a5d edgar_igl
  unsigned                      dis        : 1;
64 1ba13a5d edgar_igl
  unsigned                      md         : 16;
65 1ba13a5d edgar_igl
  struct dma_descr_group       *up;
66 1ba13a5d edgar_igl
  union {
67 1ba13a5d edgar_igl
    struct dma_descr_context   *context;
68 1ba13a5d edgar_igl
    struct dma_descr_group     *group;
69 1ba13a5d edgar_igl
  }                             down;
70 1ba13a5d edgar_igl
} dma_descr_group;
71 1ba13a5d edgar_igl
72 1ba13a5d edgar_igl
// ---------------------------------------------------------- dma_descr_context
73 1ba13a5d edgar_igl
typedef struct dma_descr_context {
74 41107bcb Edgar E. Iglesias
  uint32_t                      next;
75 1ba13a5d edgar_igl
  unsigned                      eol        : 1;
76 1ba13a5d edgar_igl
  unsigned                                 : 3;
77 1ba13a5d edgar_igl
  unsigned                      intr       : 1;
78 1ba13a5d edgar_igl
  unsigned                                 : 1;
79 1ba13a5d edgar_igl
  unsigned                      store_mode : 1;
80 1ba13a5d edgar_igl
  unsigned                      en         : 1;
81 1ba13a5d edgar_igl
  unsigned                                 : 7;
82 1ba13a5d edgar_igl
  unsigned                      dis        : 1;
83 1ba13a5d edgar_igl
  unsigned                      md0        : 16;
84 1ba13a5d edgar_igl
  unsigned                      md1;
85 1ba13a5d edgar_igl
  unsigned                      md2;
86 1ba13a5d edgar_igl
  unsigned                      md3;
87 1ba13a5d edgar_igl
  unsigned                      md4;
88 41107bcb Edgar E. Iglesias
  uint32_t                      saved_data;
89 41107bcb Edgar E. Iglesias
  uint32_t                      saved_data_buf;
90 1ba13a5d edgar_igl
} dma_descr_context;
91 1ba13a5d edgar_igl
92 1ba13a5d edgar_igl
// ------------------------------------------------------------- dma_descr_data
93 1ba13a5d edgar_igl
typedef struct dma_descr_data {
94 41107bcb Edgar E. Iglesias
  uint32_t                      next;
95 41107bcb Edgar E. Iglesias
  uint32_t                      buf;
96 1ba13a5d edgar_igl
  unsigned                      eol        : 1;
97 1ba13a5d edgar_igl
  unsigned                                 : 2;
98 1ba13a5d edgar_igl
  unsigned                      out_eop    : 1;
99 1ba13a5d edgar_igl
  unsigned                      intr       : 1;
100 1ba13a5d edgar_igl
  unsigned                      wait       : 1;
101 1ba13a5d edgar_igl
  unsigned                                 : 2;
102 1ba13a5d edgar_igl
  unsigned                                 : 3;
103 1ba13a5d edgar_igl
  unsigned                      in_eop     : 1;
104 1ba13a5d edgar_igl
  unsigned                                 : 4;
105 1ba13a5d edgar_igl
  unsigned                      md         : 16;
106 41107bcb Edgar E. Iglesias
  uint32_t                      after;
107 1ba13a5d edgar_igl
} dma_descr_data;
108 1ba13a5d edgar_igl
109 1ba13a5d edgar_igl
/* Constants */
110 1ba13a5d edgar_igl
enum {
111 1ba13a5d edgar_igl
  regk_dma_ack_pkt                         = 0x00000100,
112 1ba13a5d edgar_igl
  regk_dma_anytime                         = 0x00000001,
113 1ba13a5d edgar_igl
  regk_dma_array                           = 0x00000008,
114 1ba13a5d edgar_igl
  regk_dma_burst                           = 0x00000020,
115 1ba13a5d edgar_igl
  regk_dma_client                          = 0x00000002,
116 1ba13a5d edgar_igl
  regk_dma_copy_next                       = 0x00000010,
117 1ba13a5d edgar_igl
  regk_dma_copy_up                         = 0x00000020,
118 1ba13a5d edgar_igl
  regk_dma_data_at_eol                     = 0x00000001,
119 1ba13a5d edgar_igl
  regk_dma_dis_c                           = 0x00000010,
120 1ba13a5d edgar_igl
  regk_dma_dis_g                           = 0x00000020,
121 1ba13a5d edgar_igl
  regk_dma_idle                            = 0x00000001,
122 1ba13a5d edgar_igl
  regk_dma_intern                          = 0x00000004,
123 1ba13a5d edgar_igl
  regk_dma_load_c                          = 0x00000200,
124 1ba13a5d edgar_igl
  regk_dma_load_c_n                        = 0x00000280,
125 1ba13a5d edgar_igl
  regk_dma_load_c_next                     = 0x00000240,
126 1ba13a5d edgar_igl
  regk_dma_load_d                          = 0x00000140,
127 1ba13a5d edgar_igl
  regk_dma_load_g                          = 0x00000300,
128 1ba13a5d edgar_igl
  regk_dma_load_g_down                     = 0x000003c0,
129 1ba13a5d edgar_igl
  regk_dma_load_g_next                     = 0x00000340,
130 1ba13a5d edgar_igl
  regk_dma_load_g_up                       = 0x00000380,
131 1ba13a5d edgar_igl
  regk_dma_next_en                         = 0x00000010,
132 1ba13a5d edgar_igl
  regk_dma_next_pkt                        = 0x00000010,
133 1ba13a5d edgar_igl
  regk_dma_no                              = 0x00000000,
134 1ba13a5d edgar_igl
  regk_dma_only_at_wait                    = 0x00000000,
135 1ba13a5d edgar_igl
  regk_dma_restore                         = 0x00000020,
136 1ba13a5d edgar_igl
  regk_dma_rst                             = 0x00000001,
137 1ba13a5d edgar_igl
  regk_dma_running                         = 0x00000004,
138 1ba13a5d edgar_igl
  regk_dma_rw_cfg_default                  = 0x00000000,
139 1ba13a5d edgar_igl
  regk_dma_rw_cmd_default                  = 0x00000000,
140 1ba13a5d edgar_igl
  regk_dma_rw_intr_mask_default            = 0x00000000,
141 1ba13a5d edgar_igl
  regk_dma_rw_stat_default                 = 0x00000101,
142 1ba13a5d edgar_igl
  regk_dma_rw_stream_cmd_default           = 0x00000000,
143 1ba13a5d edgar_igl
  regk_dma_save_down                       = 0x00000020,
144 1ba13a5d edgar_igl
  regk_dma_save_up                         = 0x00000020,
145 1ba13a5d edgar_igl
  regk_dma_set_reg                         = 0x00000050,
146 1ba13a5d edgar_igl
  regk_dma_set_w_size1                     = 0x00000190,
147 1ba13a5d edgar_igl
  regk_dma_set_w_size2                     = 0x000001a0,
148 1ba13a5d edgar_igl
  regk_dma_set_w_size4                     = 0x000001c0,
149 1ba13a5d edgar_igl
  regk_dma_stopped                         = 0x00000002,
150 1ba13a5d edgar_igl
  regk_dma_store_c                         = 0x00000002,
151 1ba13a5d edgar_igl
  regk_dma_store_descr                     = 0x00000000,
152 1ba13a5d edgar_igl
  regk_dma_store_g                         = 0x00000004,
153 1ba13a5d edgar_igl
  regk_dma_store_md                        = 0x00000001,
154 1ba13a5d edgar_igl
  regk_dma_sw                              = 0x00000008,
155 1ba13a5d edgar_igl
  regk_dma_update_down                     = 0x00000020,
156 1ba13a5d edgar_igl
  regk_dma_yes                             = 0x00000001
157 1ba13a5d edgar_igl
};
158 1ba13a5d edgar_igl
159 1ba13a5d edgar_igl
enum dma_ch_state
160 1ba13a5d edgar_igl
{
161 4487fd34 edgar_igl
        RST = 1,
162 1ba13a5d edgar_igl
        STOPPED = 2,
163 1ba13a5d edgar_igl
        RUNNING = 4
164 1ba13a5d edgar_igl
};
165 1ba13a5d edgar_igl
166 1ba13a5d edgar_igl
struct fs_dma_channel
167 1ba13a5d edgar_igl
{
168 96d7ddde Edgar E. Iglesias
        qemu_irq irq;
169 1ba13a5d edgar_igl
        struct etraxfs_dma_client *client;
170 1ba13a5d edgar_igl
171 1ba13a5d edgar_igl
        /* Internal status.  */
172 1ba13a5d edgar_igl
        int stream_cmd_src;
173 1ba13a5d edgar_igl
        enum dma_ch_state state;
174 1ba13a5d edgar_igl
175 1ba13a5d edgar_igl
        unsigned int input : 1;
176 1ba13a5d edgar_igl
        unsigned int eol : 1;
177 1ba13a5d edgar_igl
178 1ba13a5d edgar_igl
        struct dma_descr_group current_g;
179 1ba13a5d edgar_igl
        struct dma_descr_context current_c;
180 1ba13a5d edgar_igl
        struct dma_descr_data current_d;
181 1ba13a5d edgar_igl
182 1ba13a5d edgar_igl
        /* Controll registers.  */
183 1ba13a5d edgar_igl
        uint32_t regs[DMA_REG_MAX];
184 1ba13a5d edgar_igl
};
185 1ba13a5d edgar_igl
186 1ba13a5d edgar_igl
struct fs_dma_ctrl
187 1ba13a5d edgar_igl
{
188 e6320485 edgar_igl
        int map;
189 1ba13a5d edgar_igl
        int nr_channels;
190 1ba13a5d edgar_igl
        struct fs_dma_channel *channels;
191 492c30af aliguori
192 492c30af aliguori
        QEMUBH *bh;
193 1ba13a5d edgar_igl
};
194 1ba13a5d edgar_igl
195 c01c07bb edgar_igl
static void DMA_run(void *opaque);
196 c01c07bb edgar_igl
static int channel_out_run(struct fs_dma_ctrl *ctrl, int c);
197 c01c07bb edgar_igl
198 1ba13a5d edgar_igl
static inline uint32_t channel_reg(struct fs_dma_ctrl *ctrl, int c, int reg)
199 1ba13a5d edgar_igl
{
200 1ba13a5d edgar_igl
        return ctrl->channels[c].regs[reg];
201 1ba13a5d edgar_igl
}
202 1ba13a5d edgar_igl
203 1ba13a5d edgar_igl
static inline int channel_stopped(struct fs_dma_ctrl *ctrl, int c)
204 1ba13a5d edgar_igl
{
205 1ba13a5d edgar_igl
        return channel_reg(ctrl, c, RW_CFG) & 2;
206 1ba13a5d edgar_igl
}
207 1ba13a5d edgar_igl
208 1ba13a5d edgar_igl
static inline int channel_en(struct fs_dma_ctrl *ctrl, int c)
209 1ba13a5d edgar_igl
{
210 1ba13a5d edgar_igl
        return (channel_reg(ctrl, c, RW_CFG) & 1)
211 1ba13a5d edgar_igl
                && ctrl->channels[c].client;
212 1ba13a5d edgar_igl
}
213 1ba13a5d edgar_igl
214 c227f099 Anthony Liguori
static inline int fs_channel(target_phys_addr_t addr)
215 1ba13a5d edgar_igl
{
216 1ba13a5d edgar_igl
        /* Every channel has a 0x2000 ctrl register map.  */
217 8da3ff18 pbrook
        return addr >> 13;
218 1ba13a5d edgar_igl
}
219 1ba13a5d edgar_igl
220 d297f464 edgar_igl
#ifdef USE_THIS_DEAD_CODE
221 1ba13a5d edgar_igl
static void channel_load_g(struct fs_dma_ctrl *ctrl, int c)
222 1ba13a5d edgar_igl
{
223 c227f099 Anthony Liguori
        target_phys_addr_t addr = channel_reg(ctrl, c, RW_GROUP);
224 1ba13a5d edgar_igl
225 1ba13a5d edgar_igl
        /* Load and decode. FIXME: handle endianness.  */
226 1ba13a5d edgar_igl
        cpu_physical_memory_read (addr, 
227 1ba13a5d edgar_igl
                                  (void *) &ctrl->channels[c].current_g, 
228 1ba13a5d edgar_igl
                                  sizeof ctrl->channels[c].current_g);
229 1ba13a5d edgar_igl
}
230 1ba13a5d edgar_igl
231 1ba13a5d edgar_igl
static void dump_c(int ch, struct dma_descr_context *c)
232 1ba13a5d edgar_igl
{
233 1ba13a5d edgar_igl
        printf("%s ch=%d\n", __func__, ch);
234 41107bcb Edgar E. Iglesias
        printf("next=%x\n", c->next);
235 41107bcb Edgar E. Iglesias
        printf("saved_data=%x\n", c->saved_data);
236 41107bcb Edgar E. Iglesias
        printf("saved_data_buf=%x\n", c->saved_data_buf);
237 1ba13a5d edgar_igl
        printf("eol=%x\n", (uint32_t) c->eol);
238 1ba13a5d edgar_igl
}
239 1ba13a5d edgar_igl
240 1ba13a5d edgar_igl
static void dump_d(int ch, struct dma_descr_data *d)
241 1ba13a5d edgar_igl
{
242 1ba13a5d edgar_igl
        printf("%s ch=%d\n", __func__, ch);
243 41107bcb Edgar E. Iglesias
        printf("next=%x\n", d->next);
244 41107bcb Edgar E. Iglesias
        printf("buf=%x\n", d->buf);
245 41107bcb Edgar E. Iglesias
        printf("after=%x\n", d->after);
246 1ba13a5d edgar_igl
        printf("intr=%x\n", (uint32_t) d->intr);
247 1ba13a5d edgar_igl
        printf("out_eop=%x\n", (uint32_t) d->out_eop);
248 1ba13a5d edgar_igl
        printf("in_eop=%x\n", (uint32_t) d->in_eop);
249 1ba13a5d edgar_igl
        printf("eol=%x\n", (uint32_t) d->eol);
250 1ba13a5d edgar_igl
}
251 d297f464 edgar_igl
#endif
252 1ba13a5d edgar_igl
253 1ba13a5d edgar_igl
static void channel_load_c(struct fs_dma_ctrl *ctrl, int c)
254 1ba13a5d edgar_igl
{
255 c227f099 Anthony Liguori
        target_phys_addr_t addr = channel_reg(ctrl, c, RW_GROUP_DOWN);
256 1ba13a5d edgar_igl
257 1ba13a5d edgar_igl
        /* Load and decode. FIXME: handle endianness.  */
258 1ba13a5d edgar_igl
        cpu_physical_memory_read (addr, 
259 1ba13a5d edgar_igl
                                  (void *) &ctrl->channels[c].current_c, 
260 1ba13a5d edgar_igl
                                  sizeof ctrl->channels[c].current_c);
261 1ba13a5d edgar_igl
262 1ba13a5d edgar_igl
        D(dump_c(c, &ctrl->channels[c].current_c));
263 1ba13a5d edgar_igl
        /* I guess this should update the current pos.  */
264 d297f464 edgar_igl
        ctrl->channels[c].regs[RW_SAVED_DATA] =
265 d297f464 edgar_igl
                (uint32_t)(unsigned long)ctrl->channels[c].current_c.saved_data;
266 1ba13a5d edgar_igl
        ctrl->channels[c].regs[RW_SAVED_DATA_BUF] =
267 d297f464 edgar_igl
                (uint32_t)(unsigned long)ctrl->channels[c].current_c.saved_data_buf;
268 1ba13a5d edgar_igl
}
269 1ba13a5d edgar_igl
270 1ba13a5d edgar_igl
static void channel_load_d(struct fs_dma_ctrl *ctrl, int c)
271 1ba13a5d edgar_igl
{
272 c227f099 Anthony Liguori
        target_phys_addr_t addr = channel_reg(ctrl, c, RW_SAVED_DATA);
273 1ba13a5d edgar_igl
274 1ba13a5d edgar_igl
        /* Load and decode. FIXME: handle endianness.  */
275 41107bcb Edgar E. Iglesias
        D(printf("%s ch=%d addr=" TARGET_FMT_plx "\n", __func__, c, addr));
276 1ba13a5d edgar_igl
        cpu_physical_memory_read (addr,
277 1ba13a5d edgar_igl
                                  (void *) &ctrl->channels[c].current_d, 
278 1ba13a5d edgar_igl
                                  sizeof ctrl->channels[c].current_d);
279 1ba13a5d edgar_igl
280 1ba13a5d edgar_igl
        D(dump_d(c, &ctrl->channels[c].current_d));
281 fa1bdde4 edgar_igl
        ctrl->channels[c].regs[RW_DATA] = addr;
282 a8303d18 edgar_igl
}
283 a8303d18 edgar_igl
284 a8303d18 edgar_igl
static void channel_store_c(struct fs_dma_ctrl *ctrl, int c)
285 a8303d18 edgar_igl
{
286 c227f099 Anthony Liguori
        target_phys_addr_t addr = channel_reg(ctrl, c, RW_GROUP_DOWN);
287 a8303d18 edgar_igl
288 a8303d18 edgar_igl
        /* Encode and store. FIXME: handle endianness.  */
289 41107bcb Edgar E. Iglesias
        D(printf("%s ch=%d addr=" TARGET_FMT_plx "\n", __func__, c, addr));
290 a8303d18 edgar_igl
        D(dump_d(c, &ctrl->channels[c].current_d));
291 a8303d18 edgar_igl
        cpu_physical_memory_write (addr,
292 a8303d18 edgar_igl
                                  (void *) &ctrl->channels[c].current_c,
293 a8303d18 edgar_igl
                                  sizeof ctrl->channels[c].current_c);
294 1ba13a5d edgar_igl
}
295 1ba13a5d edgar_igl
296 1ba13a5d edgar_igl
static void channel_store_d(struct fs_dma_ctrl *ctrl, int c)
297 1ba13a5d edgar_igl
{
298 c227f099 Anthony Liguori
        target_phys_addr_t addr = channel_reg(ctrl, c, RW_SAVED_DATA);
299 1ba13a5d edgar_igl
300 a8303d18 edgar_igl
        /* Encode and store. FIXME: handle endianness.  */
301 41107bcb Edgar E. Iglesias
        D(printf("%s ch=%d addr=" TARGET_FMT_plx "\n", __func__, c, addr));
302 1ba13a5d edgar_igl
        cpu_physical_memory_write (addr,
303 1ba13a5d edgar_igl
                                  (void *) &ctrl->channels[c].current_d, 
304 1ba13a5d edgar_igl
                                  sizeof ctrl->channels[c].current_d);
305 1ba13a5d edgar_igl
}
306 1ba13a5d edgar_igl
307 1ba13a5d edgar_igl
static inline void channel_stop(struct fs_dma_ctrl *ctrl, int c)
308 1ba13a5d edgar_igl
{
309 1ba13a5d edgar_igl
        /* FIXME:  */
310 1ba13a5d edgar_igl
}
311 1ba13a5d edgar_igl
312 1ba13a5d edgar_igl
static inline void channel_start(struct fs_dma_ctrl *ctrl, int c)
313 1ba13a5d edgar_igl
{
314 1ba13a5d edgar_igl
        if (ctrl->channels[c].client)
315 1ba13a5d edgar_igl
        {
316 1ba13a5d edgar_igl
                ctrl->channels[c].eol = 0;
317 1ba13a5d edgar_igl
                ctrl->channels[c].state = RUNNING;
318 c01c07bb edgar_igl
                if (!ctrl->channels[c].input)
319 c01c07bb edgar_igl
                        channel_out_run(ctrl, c);
320 1ba13a5d edgar_igl
        } else
321 1ba13a5d edgar_igl
                printf("WARNING: starting DMA ch %d with no client\n", c);
322 1ab5f75c edgar_igl
323 1ab5f75c edgar_igl
        qemu_bh_schedule_idle(ctrl->bh);
324 1ba13a5d edgar_igl
}
325 1ba13a5d edgar_igl
326 1ba13a5d edgar_igl
static void channel_continue(struct fs_dma_ctrl *ctrl, int c)
327 1ba13a5d edgar_igl
{
328 1ba13a5d edgar_igl
        if (!channel_en(ctrl, c) 
329 1ba13a5d edgar_igl
            || channel_stopped(ctrl, c)
330 1ba13a5d edgar_igl
            || ctrl->channels[c].state != RUNNING
331 1ba13a5d edgar_igl
            /* Only reload the current data descriptor if it has eol set.  */
332 1ba13a5d edgar_igl
            || !ctrl->channels[c].current_d.eol) {
333 1ba13a5d edgar_igl
                D(printf("continue failed ch=%d state=%d stopped=%d en=%d eol=%d\n", 
334 1ba13a5d edgar_igl
                         c, ctrl->channels[c].state,
335 1ba13a5d edgar_igl
                         channel_stopped(ctrl, c),
336 1ba13a5d edgar_igl
                         channel_en(ctrl,c),
337 1ba13a5d edgar_igl
                         ctrl->channels[c].eol));
338 1ba13a5d edgar_igl
                D(dump_d(c, &ctrl->channels[c].current_d));
339 1ba13a5d edgar_igl
                return;
340 1ba13a5d edgar_igl
        }
341 1ba13a5d edgar_igl
342 1ba13a5d edgar_igl
        /* Reload the current descriptor.  */
343 1ba13a5d edgar_igl
        channel_load_d(ctrl, c);
344 1ba13a5d edgar_igl
345 1ba13a5d edgar_igl
        /* If the current descriptor cleared the eol flag and we had already
346 1ba13a5d edgar_igl
           reached eol state, do the continue.  */
347 1ba13a5d edgar_igl
        if (!ctrl->channels[c].current_d.eol && ctrl->channels[c].eol) {
348 41107bcb Edgar E. Iglesias
                D(printf("continue %d ok %x\n", c,
349 1ba13a5d edgar_igl
                         ctrl->channels[c].current_d.next));
350 1ba13a5d edgar_igl
                ctrl->channels[c].regs[RW_SAVED_DATA] =
351 d297f464 edgar_igl
                        (uint32_t)(unsigned long)ctrl->channels[c].current_d.next;
352 1ba13a5d edgar_igl
                channel_load_d(ctrl, c);
353 c01c07bb edgar_igl
                ctrl->channels[c].regs[RW_SAVED_DATA_BUF] =
354 c01c07bb edgar_igl
                        (uint32_t)(unsigned long)ctrl->channels[c].current_d.buf;
355 c01c07bb edgar_igl
356 1ba13a5d edgar_igl
                channel_start(ctrl, c);
357 1ba13a5d edgar_igl
        }
358 a8303d18 edgar_igl
        ctrl->channels[c].regs[RW_SAVED_DATA_BUF] =
359 d297f464 edgar_igl
                (uint32_t)(unsigned long)ctrl->channels[c].current_d.buf;
360 1ba13a5d edgar_igl
}
361 1ba13a5d edgar_igl
362 1ba13a5d edgar_igl
static void channel_stream_cmd(struct fs_dma_ctrl *ctrl, int c, uint32_t v)
363 1ba13a5d edgar_igl
{
364 1ba13a5d edgar_igl
        unsigned int cmd = v & ((1 << 10) - 1);
365 1ba13a5d edgar_igl
366 d27b2e50 edgar_igl
        D(printf("%s ch=%d cmd=%x\n",
367 d27b2e50 edgar_igl
                 __func__, c, cmd));
368 1ba13a5d edgar_igl
        if (cmd & regk_dma_load_d) {
369 1ba13a5d edgar_igl
                channel_load_d(ctrl, c);
370 1ba13a5d edgar_igl
                if (cmd & regk_dma_burst)
371 1ba13a5d edgar_igl
                        channel_start(ctrl, c);
372 1ba13a5d edgar_igl
        }
373 1ba13a5d edgar_igl
374 1ba13a5d edgar_igl
        if (cmd & regk_dma_load_c) {
375 1ba13a5d edgar_igl
                channel_load_c(ctrl, c);
376 1ba13a5d edgar_igl
        }
377 1ba13a5d edgar_igl
}
378 1ba13a5d edgar_igl
379 1ba13a5d edgar_igl
static void channel_update_irq(struct fs_dma_ctrl *ctrl, int c)
380 1ba13a5d edgar_igl
{
381 1ba13a5d edgar_igl
        D(printf("%s %d\n", __func__, c));
382 1ba13a5d edgar_igl
        ctrl->channels[c].regs[R_INTR] &=
383 1ba13a5d edgar_igl
                ~(ctrl->channels[c].regs[RW_ACK_INTR]);
384 1ba13a5d edgar_igl
385 1ba13a5d edgar_igl
        ctrl->channels[c].regs[R_MASKED_INTR] =
386 1ba13a5d edgar_igl
                ctrl->channels[c].regs[R_INTR]
387 1ba13a5d edgar_igl
                & ctrl->channels[c].regs[RW_INTR_MASK];
388 1ba13a5d edgar_igl
389 1ba13a5d edgar_igl
        D(printf("%s: chan=%d masked_intr=%x\n", __func__, 
390 1ba13a5d edgar_igl
                 c,
391 1ba13a5d edgar_igl
                 ctrl->channels[c].regs[R_MASKED_INTR]));
392 1ba13a5d edgar_igl
393 96d7ddde Edgar E. Iglesias
        qemu_set_irq(ctrl->channels[c].irq,
394 7a3161ba Edgar E. Iglesias
                     !!ctrl->channels[c].regs[R_MASKED_INTR]);
395 1ba13a5d edgar_igl
}
396 1ba13a5d edgar_igl
397 1ab5f75c edgar_igl
static int channel_out_run(struct fs_dma_ctrl *ctrl, int c)
398 1ba13a5d edgar_igl
{
399 1ba13a5d edgar_igl
        uint32_t len;
400 1ba13a5d edgar_igl
        uint32_t saved_data_buf;
401 1ba13a5d edgar_igl
        unsigned char buf[2 * 1024];
402 1ba13a5d edgar_igl
403 1ab5f75c edgar_igl
        if (ctrl->channels[c].eol)
404 1ab5f75c edgar_igl
                return 0;
405 1ab5f75c edgar_igl
406 1ab5f75c edgar_igl
        do {
407 41107bcb Edgar E. Iglesias
                D(printf("ch=%d buf=%x after=%x\n",
408 c968ef8d edgar_igl
                         c,
409 c968ef8d edgar_igl
                         (uint32_t)ctrl->channels[c].current_d.buf,
410 41107bcb Edgar E. Iglesias
                         (uint32_t)ctrl->channels[c].current_d.after));
411 c968ef8d edgar_igl
412 c01c07bb edgar_igl
                channel_load_d(ctrl, c);
413 c01c07bb edgar_igl
                saved_data_buf = channel_reg(ctrl, c, RW_SAVED_DATA_BUF);
414 ea0f49a7 edgar_igl
                len = (uint32_t)(unsigned long)
415 ea0f49a7 edgar_igl
                        ctrl->channels[c].current_d.after;
416 c968ef8d edgar_igl
                len -= saved_data_buf;
417 c968ef8d edgar_igl
418 c968ef8d edgar_igl
                if (len > sizeof buf)
419 c968ef8d edgar_igl
                        len = sizeof buf;
420 c968ef8d edgar_igl
                cpu_physical_memory_read (saved_data_buf, buf, len);
421 c968ef8d edgar_igl
422 c968ef8d edgar_igl
                D(printf("channel %d pushes %x %u bytes\n", c, 
423 c968ef8d edgar_igl
                         saved_data_buf, len));
424 c968ef8d edgar_igl
425 c968ef8d edgar_igl
                if (ctrl->channels[c].client->client.push)
426 c968ef8d edgar_igl
                        ctrl->channels[c].client->client.push(
427 c968ef8d edgar_igl
                                ctrl->channels[c].client->client.opaque,
428 c968ef8d edgar_igl
                                buf, len);
429 c968ef8d edgar_igl
                else
430 c968ef8d edgar_igl
                        printf("WARNING: DMA ch%d dataloss,"
431 c968ef8d edgar_igl
                               " no attached client.\n", c);
432 c968ef8d edgar_igl
433 c968ef8d edgar_igl
                saved_data_buf += len;
434 c968ef8d edgar_igl
435 ea0f49a7 edgar_igl
                if (saved_data_buf == (uint32_t)(unsigned long)
436 ea0f49a7 edgar_igl
                                ctrl->channels[c].current_d.after) {
437 c968ef8d edgar_igl
                        /* Done. Step to next.  */
438 c968ef8d edgar_igl
                        if (ctrl->channels[c].current_d.out_eop) {
439 c968ef8d edgar_igl
                                /* TODO: signal eop to the client.  */
440 c968ef8d edgar_igl
                                D(printf("signal eop\n"));
441 c968ef8d edgar_igl
                        }
442 c968ef8d edgar_igl
                        if (ctrl->channels[c].current_d.intr) {
443 c968ef8d edgar_igl
                                /* TODO: signal eop to the client.  */
444 c968ef8d edgar_igl
                                /* data intr.  */
445 c01c07bb edgar_igl
                                D(printf("signal intr %d eol=%d\n",
446 c01c07bb edgar_igl
                                        len, ctrl->channels[c].current_d.eol));
447 c968ef8d edgar_igl
                                ctrl->channels[c].regs[R_INTR] |= (1 << 2);
448 c968ef8d edgar_igl
                                channel_update_irq(ctrl, c);
449 c968ef8d edgar_igl
                        }
450 c01c07bb edgar_igl
                        channel_store_d(ctrl, c);
451 c968ef8d edgar_igl
                        if (ctrl->channels[c].current_d.eol) {
452 c968ef8d edgar_igl
                                D(printf("channel %d EOL\n", c));
453 c968ef8d edgar_igl
                                ctrl->channels[c].eol = 1;
454 c968ef8d edgar_igl
455 c968ef8d edgar_igl
                                /* Mark the context as disabled.  */
456 c968ef8d edgar_igl
                                ctrl->channels[c].current_c.dis = 1;
457 c968ef8d edgar_igl
                                channel_store_c(ctrl, c);
458 c968ef8d edgar_igl
459 c968ef8d edgar_igl
                                channel_stop(ctrl, c);
460 c968ef8d edgar_igl
                        } else {
461 c968ef8d edgar_igl
                                ctrl->channels[c].regs[RW_SAVED_DATA] =
462 ea0f49a7 edgar_igl
                                        (uint32_t)(unsigned long)ctrl->
463 ea0f49a7 edgar_igl
                                                channels[c].current_d.next;
464 c968ef8d edgar_igl
                                /* Load new descriptor.  */
465 c968ef8d edgar_igl
                                channel_load_d(ctrl, c);
466 c968ef8d edgar_igl
                                saved_data_buf = (uint32_t)(unsigned long)
467 c968ef8d edgar_igl
                                        ctrl->channels[c].current_d.buf;
468 c968ef8d edgar_igl
                        }
469 c968ef8d edgar_igl
470 c968ef8d edgar_igl
                        ctrl->channels[c].regs[RW_SAVED_DATA_BUF] =
471 c968ef8d edgar_igl
                                                        saved_data_buf;
472 c968ef8d edgar_igl
                        D(dump_d(c, &ctrl->channels[c].current_d));
473 1ba13a5d edgar_igl
                }
474 a8303d18 edgar_igl
                ctrl->channels[c].regs[RW_SAVED_DATA_BUF] = saved_data_buf;
475 1ab5f75c edgar_igl
        } while (!ctrl->channels[c].eol);
476 1ab5f75c edgar_igl
        return 1;
477 1ba13a5d edgar_igl
}
478 1ba13a5d edgar_igl
479 1ba13a5d edgar_igl
static int channel_in_process(struct fs_dma_ctrl *ctrl, int c, 
480 1ba13a5d edgar_igl
                              unsigned char *buf, int buflen, int eop)
481 1ba13a5d edgar_igl
{
482 1ba13a5d edgar_igl
        uint32_t len;
483 1ba13a5d edgar_igl
        uint32_t saved_data_buf;
484 1ba13a5d edgar_igl
485 1ba13a5d edgar_igl
        if (ctrl->channels[c].eol == 1)
486 1ba13a5d edgar_igl
                return 0;
487 1ba13a5d edgar_igl
488 c01c07bb edgar_igl
        channel_load_d(ctrl, c);
489 1ba13a5d edgar_igl
        saved_data_buf = channel_reg(ctrl, c, RW_SAVED_DATA_BUF);
490 ea0f49a7 edgar_igl
        len = (uint32_t)(unsigned long)ctrl->channels[c].current_d.after;
491 1ba13a5d edgar_igl
        len -= saved_data_buf;
492 1ba13a5d edgar_igl
        
493 1ba13a5d edgar_igl
        if (len > buflen)
494 1ba13a5d edgar_igl
                len = buflen;
495 1ba13a5d edgar_igl
496 1ba13a5d edgar_igl
        cpu_physical_memory_write (saved_data_buf, buf, len);
497 1ba13a5d edgar_igl
        saved_data_buf += len;
498 1ba13a5d edgar_igl
499 d297f464 edgar_igl
        if (saved_data_buf ==
500 ea0f49a7 edgar_igl
            (uint32_t)(unsigned long)ctrl->channels[c].current_d.after
501 1ba13a5d edgar_igl
            || eop) {
502 1ba13a5d edgar_igl
                uint32_t r_intr = ctrl->channels[c].regs[R_INTR];
503 1ba13a5d edgar_igl
504 1ba13a5d edgar_igl
                D(printf("in dscr end len=%d\n", 
505 1ba13a5d edgar_igl
                         ctrl->channels[c].current_d.after
506 1ba13a5d edgar_igl
                         - ctrl->channels[c].current_d.buf));
507 41107bcb Edgar E. Iglesias
                ctrl->channels[c].current_d.after = saved_data_buf;
508 1ba13a5d edgar_igl
509 1ba13a5d edgar_igl
                /* Done. Step to next.  */
510 1ba13a5d edgar_igl
                if (ctrl->channels[c].current_d.intr) {
511 1ba13a5d edgar_igl
                        /* TODO: signal eop to the client.  */
512 1ba13a5d edgar_igl
                        /* data intr.  */
513 1ba13a5d edgar_igl
                        ctrl->channels[c].regs[R_INTR] |= 3;
514 1ba13a5d edgar_igl
                }
515 1ba13a5d edgar_igl
                if (eop) {
516 1ba13a5d edgar_igl
                        ctrl->channels[c].current_d.in_eop = 1;
517 1ba13a5d edgar_igl
                        ctrl->channels[c].regs[R_INTR] |= 8;
518 1ba13a5d edgar_igl
                }
519 1ba13a5d edgar_igl
                if (r_intr != ctrl->channels[c].regs[R_INTR])
520 1ba13a5d edgar_igl
                        channel_update_irq(ctrl, c);
521 1ba13a5d edgar_igl
522 1ba13a5d edgar_igl
                channel_store_d(ctrl, c);
523 1ba13a5d edgar_igl
                D(dump_d(c, &ctrl->channels[c].current_d));
524 1ba13a5d edgar_igl
525 1ba13a5d edgar_igl
                if (ctrl->channels[c].current_d.eol) {
526 1ba13a5d edgar_igl
                        D(printf("channel %d EOL\n", c));
527 1ba13a5d edgar_igl
                        ctrl->channels[c].eol = 1;
528 a8303d18 edgar_igl
529 a8303d18 edgar_igl
                        /* Mark the context as disabled.  */
530 a8303d18 edgar_igl
                        ctrl->channels[c].current_c.dis = 1;
531 a8303d18 edgar_igl
                        channel_store_c(ctrl, c);
532 a8303d18 edgar_igl
533 1ba13a5d edgar_igl
                        channel_stop(ctrl, c);
534 1ba13a5d edgar_igl
                } else {
535 1ba13a5d edgar_igl
                        ctrl->channels[c].regs[RW_SAVED_DATA] =
536 ea0f49a7 edgar_igl
                                (uint32_t)(unsigned long)ctrl->
537 ea0f49a7 edgar_igl
                                        channels[c].current_d.next;
538 1ba13a5d edgar_igl
                        /* Load new descriptor.  */
539 1ba13a5d edgar_igl
                        channel_load_d(ctrl, c);
540 ea0f49a7 edgar_igl
                        saved_data_buf = (uint32_t)(unsigned long)
541 a8303d18 edgar_igl
                                ctrl->channels[c].current_d.buf;
542 1ba13a5d edgar_igl
                }
543 1ba13a5d edgar_igl
        }
544 1ba13a5d edgar_igl
545 1ba13a5d edgar_igl
        ctrl->channels[c].regs[RW_SAVED_DATA_BUF] = saved_data_buf;
546 1ba13a5d edgar_igl
        return len;
547 1ba13a5d edgar_igl
}
548 1ba13a5d edgar_igl
549 1ab5f75c edgar_igl
static inline int channel_in_run(struct fs_dma_ctrl *ctrl, int c)
550 1ba13a5d edgar_igl
{
551 1ab5f75c edgar_igl
        if (ctrl->channels[c].client->client.pull) {
552 1ba13a5d edgar_igl
                ctrl->channels[c].client->client.pull(
553 1ba13a5d edgar_igl
                        ctrl->channels[c].client->client.opaque);
554 1ab5f75c edgar_igl
                return 1;
555 1ab5f75c edgar_igl
        } else
556 1ab5f75c edgar_igl
                return 0;
557 1ba13a5d edgar_igl
}
558 1ba13a5d edgar_igl
559 c227f099 Anthony Liguori
static uint32_t dma_rinvalid (void *opaque, target_phys_addr_t addr)
560 1ba13a5d edgar_igl
{
561 41107bcb Edgar E. Iglesias
        hw_error("Unsupported short raccess. reg=" TARGET_FMT_plx "\n", addr);
562 1ba13a5d edgar_igl
        return 0;
563 1ba13a5d edgar_igl
}
564 1ba13a5d edgar_igl
565 1ba13a5d edgar_igl
static uint32_t
566 c227f099 Anthony Liguori
dma_readl (void *opaque, target_phys_addr_t addr)
567 1ba13a5d edgar_igl
{
568 1ba13a5d edgar_igl
        struct fs_dma_ctrl *ctrl = opaque;
569 1ba13a5d edgar_igl
        int c;
570 1ba13a5d edgar_igl
        uint32_t r = 0;
571 1ba13a5d edgar_igl
572 e6320485 edgar_igl
        /* Make addr relative to this channel and bounded to nr regs.  */
573 8da3ff18 pbrook
        c = fs_channel(addr);
574 e6320485 edgar_igl
        addr &= 0xff;
575 c01c07bb edgar_igl
        addr >>= 2;
576 1ba13a5d edgar_igl
        switch (addr)
577 a8303d18 edgar_igl
        {
578 1ba13a5d edgar_igl
                case RW_STAT:
579 1ba13a5d edgar_igl
                        r = ctrl->channels[c].state & 7;
580 1ba13a5d edgar_igl
                        r |= ctrl->channels[c].eol << 5;
581 1ba13a5d edgar_igl
                        r |= ctrl->channels[c].stream_cmd_src << 8;
582 1ba13a5d edgar_igl
                        break;
583 1ba13a5d edgar_igl
584 a8303d18 edgar_igl
                default:
585 1ba13a5d edgar_igl
                        r = ctrl->channels[c].regs[addr];
586 41107bcb Edgar E. Iglesias
                        D(printf ("%s c=%d addr=" TARGET_FMT_plx "\n",
587 d27b2e50 edgar_igl
                                  __func__, c, addr));
588 a8303d18 edgar_igl
                        break;
589 a8303d18 edgar_igl
        }
590 1ba13a5d edgar_igl
        return r;
591 1ba13a5d edgar_igl
}
592 1ba13a5d edgar_igl
593 1ba13a5d edgar_igl
static void
594 c227f099 Anthony Liguori
dma_winvalid (void *opaque, target_phys_addr_t addr, uint32_t value)
595 1ba13a5d edgar_igl
{
596 41107bcb Edgar E. Iglesias
        hw_error("Unsupported short waccess. reg=" TARGET_FMT_plx "\n", addr);
597 1ba13a5d edgar_igl
}
598 1ba13a5d edgar_igl
599 1ba13a5d edgar_igl
static void
600 4487fd34 edgar_igl
dma_update_state(struct fs_dma_ctrl *ctrl, int c)
601 4487fd34 edgar_igl
{
602 4487fd34 edgar_igl
        if ((ctrl->channels[c].regs[RW_CFG] & 1) != 3) {
603 4487fd34 edgar_igl
                if (ctrl->channels[c].regs[RW_CFG] & 2)
604 4487fd34 edgar_igl
                        ctrl->channels[c].state = STOPPED;
605 4487fd34 edgar_igl
                if (!(ctrl->channels[c].regs[RW_CFG] & 1))
606 4487fd34 edgar_igl
                        ctrl->channels[c].state = RST;
607 4487fd34 edgar_igl
        }
608 4487fd34 edgar_igl
}
609 4487fd34 edgar_igl
610 4487fd34 edgar_igl
static void
611 c227f099 Anthony Liguori
dma_writel (void *opaque, target_phys_addr_t addr, uint32_t value)
612 1ba13a5d edgar_igl
{
613 1ba13a5d edgar_igl
        struct fs_dma_ctrl *ctrl = opaque;
614 1ba13a5d edgar_igl
        int c;
615 1ba13a5d edgar_igl
616 e6320485 edgar_igl
        /* Make addr relative to this channel and bounded to nr regs.  */
617 8da3ff18 pbrook
        c = fs_channel(addr);
618 e6320485 edgar_igl
        addr &= 0xff;
619 c01c07bb edgar_igl
        addr >>= 2;
620 1ba13a5d edgar_igl
        switch (addr)
621 a8303d18 edgar_igl
        {
622 1ba13a5d edgar_igl
                case RW_DATA:
623 fa1bdde4 edgar_igl
                        ctrl->channels[c].regs[addr] = value;
624 1ba13a5d edgar_igl
                        break;
625 1ba13a5d edgar_igl
626 1ba13a5d edgar_igl
                case RW_CFG:
627 1ba13a5d edgar_igl
                        ctrl->channels[c].regs[addr] = value;
628 4487fd34 edgar_igl
                        dma_update_state(ctrl, c);
629 1ba13a5d edgar_igl
                        break;
630 1ba13a5d edgar_igl
                case RW_CMD:
631 1ba13a5d edgar_igl
                        /* continue.  */
632 4487fd34 edgar_igl
                        if (value & ~1)
633 4487fd34 edgar_igl
                                printf("Invalid store to ch=%d RW_CMD %x\n",
634 4487fd34 edgar_igl
                                       c, value);
635 1ba13a5d edgar_igl
                        ctrl->channels[c].regs[addr] = value;
636 1ba13a5d edgar_igl
                        channel_continue(ctrl, c);
637 1ba13a5d edgar_igl
                        break;
638 1ba13a5d edgar_igl
639 1ba13a5d edgar_igl
                case RW_SAVED_DATA:
640 1ba13a5d edgar_igl
                case RW_SAVED_DATA_BUF:
641 1ba13a5d edgar_igl
                case RW_GROUP:
642 1ba13a5d edgar_igl
                case RW_GROUP_DOWN:
643 1ba13a5d edgar_igl
                        ctrl->channels[c].regs[addr] = value;
644 1ba13a5d edgar_igl
                        break;
645 1ba13a5d edgar_igl
646 1ba13a5d edgar_igl
                case RW_ACK_INTR:
647 1ba13a5d edgar_igl
                case RW_INTR_MASK:
648 1ba13a5d edgar_igl
                        ctrl->channels[c].regs[addr] = value;
649 1ba13a5d edgar_igl
                        channel_update_irq(ctrl, c);
650 1ba13a5d edgar_igl
                        if (addr == RW_ACK_INTR)
651 1ba13a5d edgar_igl
                                ctrl->channels[c].regs[RW_ACK_INTR] = 0;
652 1ba13a5d edgar_igl
                        break;
653 1ba13a5d edgar_igl
654 1ba13a5d edgar_igl
                case RW_STREAM_CMD:
655 4487fd34 edgar_igl
                        if (value & ~1023)
656 4487fd34 edgar_igl
                                printf("Invalid store to ch=%d "
657 4487fd34 edgar_igl
                                       "RW_STREAMCMD %x\n",
658 4487fd34 edgar_igl
                                       c, value);
659 1ba13a5d edgar_igl
                        ctrl->channels[c].regs[addr] = value;
660 d27b2e50 edgar_igl
                        D(printf("stream_cmd ch=%d\n", c));
661 1ba13a5d edgar_igl
                        channel_stream_cmd(ctrl, c, value);
662 1ba13a5d edgar_igl
                        break;
663 1ba13a5d edgar_igl
664 a8303d18 edgar_igl
                default:
665 41107bcb Edgar E. Iglesias
                        D(printf ("%s c=%d " TARGET_FMT_plx "\n",
666 41107bcb Edgar E. Iglesias
                                __func__, c, addr));
667 a8303d18 edgar_igl
                        break;
668 1ba13a5d edgar_igl
        }
669 1ba13a5d edgar_igl
}
670 1ba13a5d edgar_igl
671 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const dma_read[] = {
672 1ba13a5d edgar_igl
        &dma_rinvalid,
673 1ba13a5d edgar_igl
        &dma_rinvalid,
674 1ba13a5d edgar_igl
        &dma_readl,
675 1ba13a5d edgar_igl
};
676 1ba13a5d edgar_igl
677 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const dma_write[] = {
678 1ba13a5d edgar_igl
        &dma_winvalid,
679 1ba13a5d edgar_igl
        &dma_winvalid,
680 1ba13a5d edgar_igl
        &dma_writel,
681 1ba13a5d edgar_igl
};
682 1ba13a5d edgar_igl
683 1ab5f75c edgar_igl
static int etraxfs_dmac_run(void *opaque)
684 1ba13a5d edgar_igl
{
685 1ba13a5d edgar_igl
        struct fs_dma_ctrl *ctrl = opaque;
686 1ba13a5d edgar_igl
        int i;
687 1ba13a5d edgar_igl
        int p = 0;
688 1ba13a5d edgar_igl
689 1ba13a5d edgar_igl
        for (i = 0; 
690 1ba13a5d edgar_igl
             i < ctrl->nr_channels;
691 1ba13a5d edgar_igl
             i++)
692 1ba13a5d edgar_igl
        {
693 1ba13a5d edgar_igl
                if (ctrl->channels[i].state == RUNNING)
694 1ba13a5d edgar_igl
                {
695 1ab5f75c edgar_igl
                        if (ctrl->channels[i].input) {
696 1ab5f75c edgar_igl
                                p += channel_in_run(ctrl, i);
697 1ab5f75c edgar_igl
                        } else {
698 1ab5f75c edgar_igl
                                p += channel_out_run(ctrl, i);
699 1ab5f75c edgar_igl
                        }
700 1ba13a5d edgar_igl
                }
701 1ba13a5d edgar_igl
        }
702 1ab5f75c edgar_igl
        return p;
703 1ba13a5d edgar_igl
}
704 1ba13a5d edgar_igl
705 1ba13a5d edgar_igl
int etraxfs_dmac_input(struct etraxfs_dma_client *client, 
706 1ba13a5d edgar_igl
                       void *buf, int len, int eop)
707 1ba13a5d edgar_igl
{
708 1ba13a5d edgar_igl
        return channel_in_process(client->ctrl, client->channel, 
709 1ba13a5d edgar_igl
                                  buf, len, eop);
710 1ba13a5d edgar_igl
}
711 1ba13a5d edgar_igl
712 1ba13a5d edgar_igl
/* Connect an IRQ line with a channel.  */
713 1ba13a5d edgar_igl
void etraxfs_dmac_connect(void *opaque, int c, qemu_irq *line, int input)
714 1ba13a5d edgar_igl
{
715 1ba13a5d edgar_igl
        struct fs_dma_ctrl *ctrl = opaque;
716 96d7ddde Edgar E. Iglesias
        ctrl->channels[c].irq = *line;
717 1ba13a5d edgar_igl
        ctrl->channels[c].input = input;
718 1ba13a5d edgar_igl
}
719 1ba13a5d edgar_igl
720 1ba13a5d edgar_igl
void etraxfs_dmac_connect_client(void *opaque, int c, 
721 1ba13a5d edgar_igl
                                 struct etraxfs_dma_client *cl)
722 1ba13a5d edgar_igl
{
723 1ba13a5d edgar_igl
        struct fs_dma_ctrl *ctrl = opaque;
724 1ba13a5d edgar_igl
        cl->ctrl = ctrl;
725 1ba13a5d edgar_igl
        cl->channel = c;
726 1ba13a5d edgar_igl
        ctrl->channels[c].client = cl;
727 1ba13a5d edgar_igl
}
728 1ba13a5d edgar_igl
729 1ba13a5d edgar_igl
730 492c30af aliguori
static void DMA_run(void *opaque)
731 fa1bdde4 edgar_igl
{
732 492c30af aliguori
    struct fs_dma_ctrl *etraxfs_dmac = opaque;
733 1ab5f75c edgar_igl
    int p = 1;
734 1ab5f75c edgar_igl
735 492c30af aliguori
    if (vm_running)
736 1ab5f75c edgar_igl
        p = etraxfs_dmac_run(etraxfs_dmac);
737 1ab5f75c edgar_igl
738 1ab5f75c edgar_igl
    if (p)
739 1ab5f75c edgar_igl
        qemu_bh_schedule_idle(etraxfs_dmac->bh);
740 fa1bdde4 edgar_igl
}
741 fa1bdde4 edgar_igl
742 c227f099 Anthony Liguori
void *etraxfs_dmac_init(target_phys_addr_t base, int nr_channels)
743 1ba13a5d edgar_igl
{
744 1ba13a5d edgar_igl
        struct fs_dma_ctrl *ctrl = NULL;
745 1ba13a5d edgar_igl
746 1ba13a5d edgar_igl
        ctrl = qemu_mallocz(sizeof *ctrl);
747 1ba13a5d edgar_igl
748 492c30af aliguori
        ctrl->bh = qemu_bh_new(DMA_run, ctrl);
749 492c30af aliguori
750 1ba13a5d edgar_igl
        ctrl->nr_channels = nr_channels;
751 1ba13a5d edgar_igl
        ctrl->channels = qemu_mallocz(sizeof ctrl->channels[0] * nr_channels);
752 1ba13a5d edgar_igl
753 1eed09cb Avi Kivity
        ctrl->map = cpu_register_io_memory(dma_read, dma_write, ctrl);
754 e6320485 edgar_igl
        cpu_register_physical_memory(base, nr_channels * 0x2000, ctrl->map);
755 1ba13a5d edgar_igl
        return ctrl;
756 1ba13a5d edgar_igl
}