Statistics
| Branch: | Revision:

root / hw / pxa2xx_lcd.c @ bf4f74c0

History | View | Annotate | Download (29.1 kB)

1 a171fe39 balrog
/*
2 a171fe39 balrog
 * Intel XScale PXA255/270 LCDC emulation.
3 a171fe39 balrog
 *
4 a171fe39 balrog
 * Copyright (c) 2006 Openedhand Ltd.
5 a171fe39 balrog
 * Written by Andrzej Zaborowski <balrog@zabor.org>
6 a171fe39 balrog
 *
7 a171fe39 balrog
 * This code is licensed under the GPLv2.
8 a171fe39 balrog
 */
9 a171fe39 balrog
10 87ecb68b pbrook
#include "hw.h"
11 87ecb68b pbrook
#include "console.h"
12 87ecb68b pbrook
#include "pxa.h"
13 e27f01ef balrog
#include "pixel_ops.h"
14 87ecb68b pbrook
/* FIXME: For graphic_rotate. Should probably be done in common code.  */
15 87ecb68b pbrook
#include "sysemu.h"
16 a171fe39 balrog
17 a171fe39 balrog
typedef void (*drawfn)(uint32_t *, uint8_t *, const uint8_t *, int, int);
18 a171fe39 balrog
19 a171fe39 balrog
struct pxa2xx_lcdc_s {
20 a171fe39 balrog
    qemu_irq irq;
21 a171fe39 balrog
    int irqlevel;
22 a171fe39 balrog
23 a171fe39 balrog
    int invalidated;
24 a171fe39 balrog
    DisplayState *ds;
25 c60e08d9 pbrook
    QEMUConsole *console;
26 a171fe39 balrog
    drawfn *line_fn[2];
27 a171fe39 balrog
    int dest_width;
28 a171fe39 balrog
    int xres, yres;
29 a171fe39 balrog
    int pal_for;
30 a171fe39 balrog
    int transp;
31 a171fe39 balrog
    enum {
32 a171fe39 balrog
        pxa_lcdc_2bpp = 1,
33 a171fe39 balrog
        pxa_lcdc_4bpp = 2,
34 a171fe39 balrog
        pxa_lcdc_8bpp = 3,
35 a171fe39 balrog
        pxa_lcdc_16bpp = 4,
36 a171fe39 balrog
        pxa_lcdc_18bpp = 5,
37 a171fe39 balrog
        pxa_lcdc_18pbpp = 6,
38 a171fe39 balrog
        pxa_lcdc_19bpp = 7,
39 a171fe39 balrog
        pxa_lcdc_19pbpp = 8,
40 a171fe39 balrog
        pxa_lcdc_24bpp = 9,
41 a171fe39 balrog
        pxa_lcdc_25bpp = 10,
42 a171fe39 balrog
    } bpp;
43 a171fe39 balrog
44 a171fe39 balrog
    uint32_t control[6];
45 a171fe39 balrog
    uint32_t status[2];
46 a171fe39 balrog
    uint32_t ovl1c[2];
47 a171fe39 balrog
    uint32_t ovl2c[2];
48 a171fe39 balrog
    uint32_t ccr;
49 a171fe39 balrog
    uint32_t cmdcr;
50 a171fe39 balrog
    uint32_t trgbr;
51 a171fe39 balrog
    uint32_t tcr;
52 a171fe39 balrog
    uint32_t liidr;
53 a171fe39 balrog
    uint8_t bscntr;
54 a171fe39 balrog
55 a171fe39 balrog
    struct {
56 a171fe39 balrog
        target_phys_addr_t branch;
57 a171fe39 balrog
        int up;
58 a171fe39 balrog
        uint8_t palette[1024];
59 a171fe39 balrog
        uint8_t pbuffer[1024];
60 a171fe39 balrog
        void (*redraw)(struct pxa2xx_lcdc_s *s, uint8_t *fb,
61 a171fe39 balrog
                        int *miny, int *maxy);
62 a171fe39 balrog
63 a171fe39 balrog
        target_phys_addr_t descriptor;
64 a171fe39 balrog
        target_phys_addr_t source;
65 a171fe39 balrog
        uint32_t id;
66 a171fe39 balrog
        uint32_t command;
67 a171fe39 balrog
    } dma_ch[7];
68 a171fe39 balrog
69 38641a52 balrog
    qemu_irq vsync_cb;
70 a171fe39 balrog
    int orientation;
71 a171fe39 balrog
};
72 a171fe39 balrog
73 a171fe39 balrog
struct __attribute__ ((__packed__)) pxa_frame_descriptor_s {
74 a171fe39 balrog
    uint32_t fdaddr;
75 a171fe39 balrog
    uint32_t fsaddr;
76 a171fe39 balrog
    uint32_t fidr;
77 a171fe39 balrog
    uint32_t ldcmd;
78 a171fe39 balrog
};
79 a171fe39 balrog
80 a171fe39 balrog
#define LCCR0        0x000        /* LCD Controller Control register 0 */
81 a171fe39 balrog
#define LCCR1        0x004        /* LCD Controller Control register 1 */
82 a171fe39 balrog
#define LCCR2        0x008        /* LCD Controller Control register 2 */
83 a171fe39 balrog
#define LCCR3        0x00c        /* LCD Controller Control register 3 */
84 a171fe39 balrog
#define LCCR4        0x010        /* LCD Controller Control register 4 */
85 a171fe39 balrog
#define LCCR5        0x014        /* LCD Controller Control register 5 */
86 a171fe39 balrog
87 a171fe39 balrog
#define FBR0        0x020        /* DMA Channel 0 Frame Branch register */
88 a171fe39 balrog
#define FBR1        0x024        /* DMA Channel 1 Frame Branch register */
89 a171fe39 balrog
#define FBR2        0x028        /* DMA Channel 2 Frame Branch register */
90 a171fe39 balrog
#define FBR3        0x02c        /* DMA Channel 3 Frame Branch register */
91 a171fe39 balrog
#define FBR4        0x030        /* DMA Channel 4 Frame Branch register */
92 a171fe39 balrog
#define FBR5        0x110        /* DMA Channel 5 Frame Branch register */
93 a171fe39 balrog
#define FBR6        0x114        /* DMA Channel 6 Frame Branch register */
94 a171fe39 balrog
95 a171fe39 balrog
#define LCSR1        0x034        /* LCD Controller Status register 1 */
96 a171fe39 balrog
#define LCSR0        0x038        /* LCD Controller Status register 0 */
97 a171fe39 balrog
#define LIIDR        0x03c        /* LCD Controller Interrupt ID register */
98 a171fe39 balrog
99 a171fe39 balrog
#define TRGBR        0x040        /* TMED RGB Seed register */
100 a171fe39 balrog
#define TCR        0x044        /* TMED Control register */
101 a171fe39 balrog
102 a171fe39 balrog
#define OVL1C1        0x050        /* Overlay 1 Control register 1 */
103 a171fe39 balrog
#define OVL1C2        0x060        /* Overlay 1 Control register 2 */
104 a171fe39 balrog
#define OVL2C1        0x070        /* Overlay 2 Control register 1 */
105 a171fe39 balrog
#define OVL2C2        0x080        /* Overlay 2 Control register 2 */
106 a171fe39 balrog
#define CCR        0x090        /* Cursor Control register */
107 a171fe39 balrog
108 a171fe39 balrog
#define CMDCR        0x100        /* Command Control register */
109 a171fe39 balrog
#define PRSR        0x104        /* Panel Read Status register */
110 a171fe39 balrog
111 a171fe39 balrog
#define PXA_LCDDMA_CHANS        7
112 a171fe39 balrog
#define DMA_FDADR                0x00        /* Frame Descriptor Address register */
113 a171fe39 balrog
#define DMA_FSADR                0x04        /* Frame Source Address register */
114 a171fe39 balrog
#define DMA_FIDR                0x08        /* Frame ID register */
115 a171fe39 balrog
#define DMA_LDCMD                0x0c        /* Command register */
116 a171fe39 balrog
117 a171fe39 balrog
/* LCD Buffer Strength Control register */
118 a171fe39 balrog
#define BSCNTR        0x04000054
119 a171fe39 balrog
120 a171fe39 balrog
/* Bitfield masks */
121 a171fe39 balrog
#define LCCR0_ENB        (1 << 0)
122 a171fe39 balrog
#define LCCR0_CMS        (1 << 1)
123 a171fe39 balrog
#define LCCR0_SDS        (1 << 2)
124 a171fe39 balrog
#define LCCR0_LDM        (1 << 3)
125 a171fe39 balrog
#define LCCR0_SOFM0        (1 << 4)
126 a171fe39 balrog
#define LCCR0_IUM        (1 << 5)
127 a171fe39 balrog
#define LCCR0_EOFM0        (1 << 6)
128 a171fe39 balrog
#define LCCR0_PAS        (1 << 7)
129 a171fe39 balrog
#define LCCR0_DPD        (1 << 9)
130 a171fe39 balrog
#define LCCR0_DIS        (1 << 10)
131 a171fe39 balrog
#define LCCR0_QDM        (1 << 11)
132 a171fe39 balrog
#define LCCR0_PDD        (0xff << 12)
133 a171fe39 balrog
#define LCCR0_BSM0        (1 << 20)
134 a171fe39 balrog
#define LCCR0_OUM        (1 << 21)
135 a171fe39 balrog
#define LCCR0_LCDT        (1 << 22)
136 a171fe39 balrog
#define LCCR0_RDSTM        (1 << 23)
137 a171fe39 balrog
#define LCCR0_CMDIM        (1 << 24)
138 a171fe39 balrog
#define LCCR0_OUC        (1 << 25)
139 a171fe39 balrog
#define LCCR0_LDDALT        (1 << 26)
140 a171fe39 balrog
#define LCCR1_PPL(x)        ((x) & 0x3ff)
141 a171fe39 balrog
#define LCCR2_LPP(x)        ((x) & 0x3ff)
142 a171fe39 balrog
#define LCCR3_API        (15 << 16)
143 a171fe39 balrog
#define LCCR3_BPP(x)        ((((x) >> 24) & 7) | (((x) >> 26) & 8))
144 a171fe39 balrog
#define LCCR3_PDFOR(x)        (((x) >> 30) & 3)
145 a171fe39 balrog
#define LCCR4_K1(x)        (((x) >> 0) & 7)
146 a171fe39 balrog
#define LCCR4_K2(x)        (((x) >> 3) & 7)
147 a171fe39 balrog
#define LCCR4_K3(x)        (((x) >> 6) & 7)
148 a171fe39 balrog
#define LCCR4_PALFOR(x)        (((x) >> 15) & 3)
149 a171fe39 balrog
#define LCCR5_SOFM(ch)        (1 << (ch - 1))
150 a171fe39 balrog
#define LCCR5_EOFM(ch)        (1 << (ch + 7))
151 a171fe39 balrog
#define LCCR5_BSM(ch)        (1 << (ch + 15))
152 a171fe39 balrog
#define LCCR5_IUM(ch)        (1 << (ch + 23))
153 a171fe39 balrog
#define OVLC1_EN        (1 << 31)
154 a171fe39 balrog
#define CCR_CEN                (1 << 31)
155 a171fe39 balrog
#define FBR_BRA                (1 << 0)
156 a171fe39 balrog
#define FBR_BINT        (1 << 1)
157 a171fe39 balrog
#define FBR_SRCADDR        (0xfffffff << 4)
158 a171fe39 balrog
#define LCSR0_LDD        (1 << 0)
159 a171fe39 balrog
#define LCSR0_SOF0        (1 << 1)
160 a171fe39 balrog
#define LCSR0_BER        (1 << 2)
161 a171fe39 balrog
#define LCSR0_ABC        (1 << 3)
162 a171fe39 balrog
#define LCSR0_IU0        (1 << 4)
163 a171fe39 balrog
#define LCSR0_IU1        (1 << 5)
164 a171fe39 balrog
#define LCSR0_OU        (1 << 6)
165 a171fe39 balrog
#define LCSR0_QD        (1 << 7)
166 a171fe39 balrog
#define LCSR0_EOF0        (1 << 8)
167 a171fe39 balrog
#define LCSR0_BS0        (1 << 9)
168 a171fe39 balrog
#define LCSR0_SINT        (1 << 10)
169 a171fe39 balrog
#define LCSR0_RDST        (1 << 11)
170 a171fe39 balrog
#define LCSR0_CMDINT        (1 << 12)
171 a171fe39 balrog
#define LCSR0_BERCH(x)        (((x) & 7) << 28)
172 a171fe39 balrog
#define LCSR1_SOF(ch)        (1 << (ch - 1))
173 a171fe39 balrog
#define LCSR1_EOF(ch)        (1 << (ch + 7))
174 a171fe39 balrog
#define LCSR1_BS(ch)        (1 << (ch + 15))
175 a171fe39 balrog
#define LCSR1_IU(ch)        (1 << (ch + 23))
176 a171fe39 balrog
#define LDCMD_LENGTH(x)        ((x) & 0x001ffffc)
177 a171fe39 balrog
#define LDCMD_EOFINT        (1 << 21)
178 a171fe39 balrog
#define LDCMD_SOFINT        (1 << 22)
179 a171fe39 balrog
#define LDCMD_PAL        (1 << 26)
180 a171fe39 balrog
181 a171fe39 balrog
/* Route internal interrupt lines to the global IC */
182 a171fe39 balrog
static void pxa2xx_lcdc_int_update(struct pxa2xx_lcdc_s *s)
183 a171fe39 balrog
{
184 a171fe39 balrog
    int level = 0;
185 a171fe39 balrog
    level |= (s->status[0] & LCSR0_LDD)    && !(s->control[0] & LCCR0_LDM);
186 a171fe39 balrog
    level |= (s->status[0] & LCSR0_SOF0)   && !(s->control[0] & LCCR0_SOFM0);
187 a171fe39 balrog
    level |= (s->status[0] & LCSR0_IU0)    && !(s->control[0] & LCCR0_IUM);
188 a171fe39 balrog
    level |= (s->status[0] & LCSR0_IU1)    && !(s->control[5] & LCCR5_IUM(1));
189 a171fe39 balrog
    level |= (s->status[0] & LCSR0_OU)     && !(s->control[0] & LCCR0_OUM);
190 a171fe39 balrog
    level |= (s->status[0] & LCSR0_QD)     && !(s->control[0] & LCCR0_QDM);
191 a171fe39 balrog
    level |= (s->status[0] & LCSR0_EOF0)   && !(s->control[0] & LCCR0_EOFM0);
192 a171fe39 balrog
    level |= (s->status[0] & LCSR0_BS0)    && !(s->control[0] & LCCR0_BSM0);
193 a171fe39 balrog
    level |= (s->status[0] & LCSR0_RDST)   && !(s->control[0] & LCCR0_RDSTM);
194 a171fe39 balrog
    level |= (s->status[0] & LCSR0_CMDINT) && !(s->control[0] & LCCR0_CMDIM);
195 a171fe39 balrog
    level |= (s->status[1] & ~s->control[5]);
196 a171fe39 balrog
197 a171fe39 balrog
    qemu_set_irq(s->irq, !!level);
198 a171fe39 balrog
    s->irqlevel = level;
199 a171fe39 balrog
}
200 a171fe39 balrog
201 a171fe39 balrog
/* Set Branch Status interrupt high and poke associated registers */
202 a171fe39 balrog
static inline void pxa2xx_dma_bs_set(struct pxa2xx_lcdc_s *s, int ch)
203 a171fe39 balrog
{
204 a171fe39 balrog
    int unmasked;
205 a171fe39 balrog
    if (ch == 0) {
206 a171fe39 balrog
        s->status[0] |= LCSR0_BS0;
207 a171fe39 balrog
        unmasked = !(s->control[0] & LCCR0_BSM0);
208 a171fe39 balrog
    } else {
209 a171fe39 balrog
        s->status[1] |= LCSR1_BS(ch);
210 a171fe39 balrog
        unmasked = !(s->control[5] & LCCR5_BSM(ch));
211 a171fe39 balrog
    }
212 a171fe39 balrog
213 a171fe39 balrog
    if (unmasked) {
214 a171fe39 balrog
        if (s->irqlevel)
215 a171fe39 balrog
            s->status[0] |= LCSR0_SINT;
216 a171fe39 balrog
        else
217 a171fe39 balrog
            s->liidr = s->dma_ch[ch].id;
218 a171fe39 balrog
    }
219 a171fe39 balrog
}
220 a171fe39 balrog
221 a171fe39 balrog
/* Set Start Of Frame Status interrupt high and poke associated registers */
222 a171fe39 balrog
static inline void pxa2xx_dma_sof_set(struct pxa2xx_lcdc_s *s, int ch)
223 a171fe39 balrog
{
224 a171fe39 balrog
    int unmasked;
225 a171fe39 balrog
    if (!(s->dma_ch[ch].command & LDCMD_SOFINT))
226 a171fe39 balrog
        return;
227 a171fe39 balrog
228 a171fe39 balrog
    if (ch == 0) {
229 a171fe39 balrog
        s->status[0] |= LCSR0_SOF0;
230 a171fe39 balrog
        unmasked = !(s->control[0] & LCCR0_SOFM0);
231 a171fe39 balrog
    } else {
232 a171fe39 balrog
        s->status[1] |= LCSR1_SOF(ch);
233 a171fe39 balrog
        unmasked = !(s->control[5] & LCCR5_SOFM(ch));
234 a171fe39 balrog
    }
235 a171fe39 balrog
236 a171fe39 balrog
    if (unmasked) {
237 a171fe39 balrog
        if (s->irqlevel)
238 a171fe39 balrog
            s->status[0] |= LCSR0_SINT;
239 a171fe39 balrog
        else
240 a171fe39 balrog
            s->liidr = s->dma_ch[ch].id;
241 a171fe39 balrog
    }
242 a171fe39 balrog
}
243 a171fe39 balrog
244 a171fe39 balrog
/* Set End Of Frame Status interrupt high and poke associated registers */
245 a171fe39 balrog
static inline void pxa2xx_dma_eof_set(struct pxa2xx_lcdc_s *s, int ch)
246 a171fe39 balrog
{
247 a171fe39 balrog
    int unmasked;
248 a171fe39 balrog
    if (!(s->dma_ch[ch].command & LDCMD_EOFINT))
249 a171fe39 balrog
        return;
250 a171fe39 balrog
251 a171fe39 balrog
    if (ch == 0) {
252 a171fe39 balrog
        s->status[0] |= LCSR0_EOF0;
253 a171fe39 balrog
        unmasked = !(s->control[0] & LCCR0_EOFM0);
254 a171fe39 balrog
    } else {
255 a171fe39 balrog
        s->status[1] |= LCSR1_EOF(ch);
256 a171fe39 balrog
        unmasked = !(s->control[5] & LCCR5_EOFM(ch));
257 a171fe39 balrog
    }
258 a171fe39 balrog
259 a171fe39 balrog
    if (unmasked) {
260 a171fe39 balrog
        if (s->irqlevel)
261 a171fe39 balrog
            s->status[0] |= LCSR0_SINT;
262 a171fe39 balrog
        else
263 a171fe39 balrog
            s->liidr = s->dma_ch[ch].id;
264 a171fe39 balrog
    }
265 a171fe39 balrog
}
266 a171fe39 balrog
267 a171fe39 balrog
/* Set Bus Error Status interrupt high and poke associated registers */
268 a171fe39 balrog
static inline void pxa2xx_dma_ber_set(struct pxa2xx_lcdc_s *s, int ch)
269 a171fe39 balrog
{
270 a171fe39 balrog
    s->status[0] |= LCSR0_BERCH(ch) | LCSR0_BER;
271 a171fe39 balrog
    if (s->irqlevel)
272 a171fe39 balrog
        s->status[0] |= LCSR0_SINT;
273 a171fe39 balrog
    else
274 a171fe39 balrog
        s->liidr = s->dma_ch[ch].id;
275 a171fe39 balrog
}
276 a171fe39 balrog
277 a171fe39 balrog
/* Set Read Status interrupt high and poke associated registers */
278 a171fe39 balrog
static inline void pxa2xx_dma_rdst_set(struct pxa2xx_lcdc_s *s)
279 a171fe39 balrog
{
280 a171fe39 balrog
    s->status[0] |= LCSR0_RDST;
281 a171fe39 balrog
    if (s->irqlevel && !(s->control[0] & LCCR0_RDSTM))
282 a171fe39 balrog
        s->status[0] |= LCSR0_SINT;
283 a171fe39 balrog
}
284 a171fe39 balrog
285 a171fe39 balrog
/* Load new Frame Descriptors from DMA */
286 a171fe39 balrog
static void pxa2xx_descriptor_load(struct pxa2xx_lcdc_s *s)
287 a171fe39 balrog
{
288 a171fe39 balrog
    struct pxa_frame_descriptor_s *desc[PXA_LCDDMA_CHANS];
289 a171fe39 balrog
    target_phys_addr_t descptr;
290 a171fe39 balrog
    int i;
291 a171fe39 balrog
292 a171fe39 balrog
    for (i = 0; i < PXA_LCDDMA_CHANS; i ++) {
293 a171fe39 balrog
        desc[i] = 0;
294 a171fe39 balrog
        s->dma_ch[i].source = 0;
295 a171fe39 balrog
296 a171fe39 balrog
        if (!s->dma_ch[i].up)
297 a171fe39 balrog
            continue;
298 a171fe39 balrog
299 a171fe39 balrog
        if (s->dma_ch[i].branch & FBR_BRA) {
300 a171fe39 balrog
            descptr = s->dma_ch[i].branch & FBR_SRCADDR;
301 a171fe39 balrog
            if (s->dma_ch[i].branch & FBR_BINT)
302 a171fe39 balrog
                pxa2xx_dma_bs_set(s, i);
303 a171fe39 balrog
            s->dma_ch[i].branch &= ~FBR_BRA;
304 a171fe39 balrog
        } else
305 a171fe39 balrog
            descptr = s->dma_ch[i].descriptor;
306 a171fe39 balrog
307 d95b2f8d balrog
        if (!(descptr >= PXA2XX_SDRAM_BASE && descptr +
308 d95b2f8d balrog
                    sizeof(*desc[i]) <= PXA2XX_SDRAM_BASE + phys_ram_size))
309 a171fe39 balrog
            continue;
310 a171fe39 balrog
311 d95b2f8d balrog
        descptr -= PXA2XX_SDRAM_BASE;
312 a171fe39 balrog
        desc[i] = (struct pxa_frame_descriptor_s *) (phys_ram_base + descptr);
313 a171fe39 balrog
        s->dma_ch[i].descriptor = desc[i]->fdaddr;
314 a171fe39 balrog
        s->dma_ch[i].source = desc[i]->fsaddr;
315 a171fe39 balrog
        s->dma_ch[i].id = desc[i]->fidr;
316 a171fe39 balrog
        s->dma_ch[i].command = desc[i]->ldcmd;
317 a171fe39 balrog
    }
318 a171fe39 balrog
}
319 a171fe39 balrog
320 a171fe39 balrog
static uint32_t pxa2xx_lcdc_read(void *opaque, target_phys_addr_t offset)
321 a171fe39 balrog
{
322 a171fe39 balrog
    struct pxa2xx_lcdc_s *s = (struct pxa2xx_lcdc_s *) opaque;
323 a171fe39 balrog
    int ch;
324 a171fe39 balrog
325 a171fe39 balrog
    switch (offset) {
326 a171fe39 balrog
    case LCCR0:
327 a171fe39 balrog
        return s->control[0];
328 a171fe39 balrog
    case LCCR1:
329 a171fe39 balrog
        return s->control[1];
330 a171fe39 balrog
    case LCCR2:
331 a171fe39 balrog
        return s->control[2];
332 a171fe39 balrog
    case LCCR3:
333 a171fe39 balrog
        return s->control[3];
334 a171fe39 balrog
    case LCCR4:
335 a171fe39 balrog
        return s->control[4];
336 a171fe39 balrog
    case LCCR5:
337 a171fe39 balrog
        return s->control[5];
338 a171fe39 balrog
339 a171fe39 balrog
    case OVL1C1:
340 a171fe39 balrog
        return s->ovl1c[0];
341 a171fe39 balrog
    case OVL1C2:
342 a171fe39 balrog
        return s->ovl1c[1];
343 a171fe39 balrog
    case OVL2C1:
344 a171fe39 balrog
        return s->ovl2c[0];
345 a171fe39 balrog
    case OVL2C2:
346 a171fe39 balrog
        return s->ovl2c[1];
347 a171fe39 balrog
348 a171fe39 balrog
    case CCR:
349 a171fe39 balrog
        return s->ccr;
350 a171fe39 balrog
351 a171fe39 balrog
    case CMDCR:
352 a171fe39 balrog
        return s->cmdcr;
353 a171fe39 balrog
354 a171fe39 balrog
    case TRGBR:
355 a171fe39 balrog
        return s->trgbr;
356 a171fe39 balrog
    case TCR:
357 a171fe39 balrog
        return s->tcr;
358 a171fe39 balrog
359 a171fe39 balrog
    case 0x200 ... 0x1000:        /* DMA per-channel registers */
360 a171fe39 balrog
        ch = (offset - 0x200) >> 4;
361 a171fe39 balrog
        if (!(ch >= 0 && ch < PXA_LCDDMA_CHANS))
362 a171fe39 balrog
            goto fail;
363 a171fe39 balrog
364 a171fe39 balrog
        switch (offset & 0xf) {
365 a171fe39 balrog
        case DMA_FDADR:
366 a171fe39 balrog
            return s->dma_ch[ch].descriptor;
367 a171fe39 balrog
        case DMA_FSADR:
368 a171fe39 balrog
            return s->dma_ch[ch].source;
369 a171fe39 balrog
        case DMA_FIDR:
370 a171fe39 balrog
            return s->dma_ch[ch].id;
371 a171fe39 balrog
        case DMA_LDCMD:
372 a171fe39 balrog
            return s->dma_ch[ch].command;
373 a171fe39 balrog
        default:
374 a171fe39 balrog
            goto fail;
375 a171fe39 balrog
        }
376 a171fe39 balrog
377 a171fe39 balrog
    case FBR0:
378 a171fe39 balrog
        return s->dma_ch[0].branch;
379 a171fe39 balrog
    case FBR1:
380 a171fe39 balrog
        return s->dma_ch[1].branch;
381 a171fe39 balrog
    case FBR2:
382 a171fe39 balrog
        return s->dma_ch[2].branch;
383 a171fe39 balrog
    case FBR3:
384 a171fe39 balrog
        return s->dma_ch[3].branch;
385 a171fe39 balrog
    case FBR4:
386 a171fe39 balrog
        return s->dma_ch[4].branch;
387 a171fe39 balrog
    case FBR5:
388 a171fe39 balrog
        return s->dma_ch[5].branch;
389 a171fe39 balrog
    case FBR6:
390 a171fe39 balrog
        return s->dma_ch[6].branch;
391 a171fe39 balrog
392 a171fe39 balrog
    case BSCNTR:
393 a171fe39 balrog
        return s->bscntr;
394 a171fe39 balrog
395 a171fe39 balrog
    case PRSR:
396 a171fe39 balrog
        return 0;
397 a171fe39 balrog
398 a171fe39 balrog
    case LCSR0:
399 a171fe39 balrog
        return s->status[0];
400 a171fe39 balrog
    case LCSR1:
401 a171fe39 balrog
        return s->status[1];
402 a171fe39 balrog
    case LIIDR:
403 a171fe39 balrog
        return s->liidr;
404 a171fe39 balrog
405 a171fe39 balrog
    default:
406 a171fe39 balrog
    fail:
407 a171fe39 balrog
        cpu_abort(cpu_single_env,
408 a171fe39 balrog
                "%s: Bad offset " REG_FMT "\n", __FUNCTION__, offset);
409 a171fe39 balrog
    }
410 a171fe39 balrog
411 a171fe39 balrog
    return 0;
412 a171fe39 balrog
}
413 a171fe39 balrog
414 a171fe39 balrog
static void pxa2xx_lcdc_write(void *opaque,
415 a171fe39 balrog
                target_phys_addr_t offset, uint32_t value)
416 a171fe39 balrog
{
417 a171fe39 balrog
    struct pxa2xx_lcdc_s *s = (struct pxa2xx_lcdc_s *) opaque;
418 a171fe39 balrog
    int ch;
419 a171fe39 balrog
420 a171fe39 balrog
    switch (offset) {
421 a171fe39 balrog
    case LCCR0:
422 a171fe39 balrog
        /* ACK Quick Disable done */
423 a171fe39 balrog
        if ((s->control[0] & LCCR0_ENB) && !(value & LCCR0_ENB))
424 a171fe39 balrog
            s->status[0] |= LCSR0_QD;
425 a171fe39 balrog
426 a171fe39 balrog
        if (!(s->control[0] & LCCR0_LCDT) && (value & LCCR0_LCDT))
427 a171fe39 balrog
            printf("%s: internal frame buffer unsupported\n", __FUNCTION__);
428 a171fe39 balrog
429 a171fe39 balrog
        if ((s->control[3] & LCCR3_API) &&
430 a171fe39 balrog
                (value & LCCR0_ENB) && !(value & LCCR0_LCDT))
431 a171fe39 balrog
            s->status[0] |= LCSR0_ABC;
432 a171fe39 balrog
433 a171fe39 balrog
        s->control[0] = value & 0x07ffffff;
434 a171fe39 balrog
        pxa2xx_lcdc_int_update(s);
435 a171fe39 balrog
436 a171fe39 balrog
        s->dma_ch[0].up = !!(value & LCCR0_ENB);
437 a171fe39 balrog
        s->dma_ch[1].up = (s->ovl1c[0] & OVLC1_EN) || (value & LCCR0_SDS);
438 a171fe39 balrog
        break;
439 a171fe39 balrog
440 a171fe39 balrog
    case LCCR1:
441 a171fe39 balrog
        s->control[1] = value;
442 a171fe39 balrog
        break;
443 a171fe39 balrog
444 a171fe39 balrog
    case LCCR2:
445 a171fe39 balrog
        s->control[2] = value;
446 a171fe39 balrog
        break;
447 a171fe39 balrog
448 a171fe39 balrog
    case LCCR3:
449 a171fe39 balrog
        s->control[3] = value & 0xefffffff;
450 a171fe39 balrog
        s->bpp = LCCR3_BPP(value);
451 a171fe39 balrog
        break;
452 a171fe39 balrog
453 a171fe39 balrog
    case LCCR4:
454 a171fe39 balrog
        s->control[4] = value & 0x83ff81ff;
455 a171fe39 balrog
        break;
456 a171fe39 balrog
457 a171fe39 balrog
    case LCCR5:
458 a171fe39 balrog
        s->control[5] = value & 0x3f3f3f3f;
459 a171fe39 balrog
        break;
460 a171fe39 balrog
461 a171fe39 balrog
    case OVL1C1:
462 a171fe39 balrog
        if (!(s->ovl1c[0] & OVLC1_EN) && (value & OVLC1_EN))
463 a171fe39 balrog
            printf("%s: Overlay 1 not supported\n", __FUNCTION__);
464 a171fe39 balrog
465 a171fe39 balrog
        s->ovl1c[0] = value & 0x80ffffff;
466 a171fe39 balrog
        s->dma_ch[1].up = (value & OVLC1_EN) || (s->control[0] & LCCR0_SDS);
467 a171fe39 balrog
        break;
468 a171fe39 balrog
469 a171fe39 balrog
    case OVL1C2:
470 a171fe39 balrog
        s->ovl1c[1] = value & 0x000fffff;
471 a171fe39 balrog
        break;
472 a171fe39 balrog
473 a171fe39 balrog
    case OVL2C1:
474 a171fe39 balrog
        if (!(s->ovl2c[0] & OVLC1_EN) && (value & OVLC1_EN))
475 a171fe39 balrog
            printf("%s: Overlay 2 not supported\n", __FUNCTION__);
476 a171fe39 balrog
477 a171fe39 balrog
        s->ovl2c[0] = value & 0x80ffffff;
478 a171fe39 balrog
        s->dma_ch[2].up = !!(value & OVLC1_EN);
479 a171fe39 balrog
        s->dma_ch[3].up = !!(value & OVLC1_EN);
480 a171fe39 balrog
        s->dma_ch[4].up = !!(value & OVLC1_EN);
481 a171fe39 balrog
        break;
482 a171fe39 balrog
483 a171fe39 balrog
    case OVL2C2:
484 a171fe39 balrog
        s->ovl2c[1] = value & 0x007fffff;
485 a171fe39 balrog
        break;
486 a171fe39 balrog
487 a171fe39 balrog
    case CCR:
488 a171fe39 balrog
        if (!(s->ccr & CCR_CEN) && (value & CCR_CEN))
489 a171fe39 balrog
            printf("%s: Hardware cursor unimplemented\n", __FUNCTION__);
490 a171fe39 balrog
491 a171fe39 balrog
        s->ccr = value & 0x81ffffe7;
492 a171fe39 balrog
        s->dma_ch[5].up = !!(value & CCR_CEN);
493 a171fe39 balrog
        break;
494 a171fe39 balrog
495 a171fe39 balrog
    case CMDCR:
496 a171fe39 balrog
        s->cmdcr = value & 0xff;
497 a171fe39 balrog
        break;
498 a171fe39 balrog
499 a171fe39 balrog
    case TRGBR:
500 a171fe39 balrog
        s->trgbr = value & 0x00ffffff;
501 a171fe39 balrog
        break;
502 a171fe39 balrog
503 a171fe39 balrog
    case TCR:
504 a171fe39 balrog
        s->tcr = value & 0x7fff;
505 a171fe39 balrog
        break;
506 a171fe39 balrog
507 a171fe39 balrog
    case 0x200 ... 0x1000:        /* DMA per-channel registers */
508 a171fe39 balrog
        ch = (offset - 0x200) >> 4;
509 a171fe39 balrog
        if (!(ch >= 0 && ch < PXA_LCDDMA_CHANS))
510 a171fe39 balrog
            goto fail;
511 a171fe39 balrog
512 a171fe39 balrog
        switch (offset & 0xf) {
513 a171fe39 balrog
        case DMA_FDADR:
514 a171fe39 balrog
            s->dma_ch[ch].descriptor = value & 0xfffffff0;
515 a171fe39 balrog
            break;
516 a171fe39 balrog
517 a171fe39 balrog
        default:
518 a171fe39 balrog
            goto fail;
519 a171fe39 balrog
        }
520 a171fe39 balrog
        break;
521 a171fe39 balrog
522 a171fe39 balrog
    case FBR0:
523 a171fe39 balrog
        s->dma_ch[0].branch = value & 0xfffffff3;
524 a171fe39 balrog
        break;
525 a171fe39 balrog
    case FBR1:
526 a171fe39 balrog
        s->dma_ch[1].branch = value & 0xfffffff3;
527 a171fe39 balrog
        break;
528 a171fe39 balrog
    case FBR2:
529 a171fe39 balrog
        s->dma_ch[2].branch = value & 0xfffffff3;
530 a171fe39 balrog
        break;
531 a171fe39 balrog
    case FBR3:
532 a171fe39 balrog
        s->dma_ch[3].branch = value & 0xfffffff3;
533 a171fe39 balrog
        break;
534 a171fe39 balrog
    case FBR4:
535 a171fe39 balrog
        s->dma_ch[4].branch = value & 0xfffffff3;
536 a171fe39 balrog
        break;
537 a171fe39 balrog
    case FBR5:
538 a171fe39 balrog
        s->dma_ch[5].branch = value & 0xfffffff3;
539 a171fe39 balrog
        break;
540 a171fe39 balrog
    case FBR6:
541 a171fe39 balrog
        s->dma_ch[6].branch = value & 0xfffffff3;
542 a171fe39 balrog
        break;
543 a171fe39 balrog
544 a171fe39 balrog
    case BSCNTR:
545 a171fe39 balrog
        s->bscntr = value & 0xf;
546 a171fe39 balrog
        break;
547 a171fe39 balrog
548 a171fe39 balrog
    case PRSR:
549 a171fe39 balrog
        break;
550 a171fe39 balrog
551 a171fe39 balrog
    case LCSR0:
552 a171fe39 balrog
        s->status[0] &= ~(value & 0xfff);
553 a171fe39 balrog
        if (value & LCSR0_BER)
554 a171fe39 balrog
            s->status[0] &= ~LCSR0_BERCH(7);
555 a171fe39 balrog
        break;
556 a171fe39 balrog
557 a171fe39 balrog
    case LCSR1:
558 a171fe39 balrog
        s->status[1] &= ~(value & 0x3e3f3f);
559 a171fe39 balrog
        break;
560 a171fe39 balrog
561 a171fe39 balrog
    default:
562 a171fe39 balrog
    fail:
563 a171fe39 balrog
        cpu_abort(cpu_single_env,
564 a171fe39 balrog
                "%s: Bad offset " REG_FMT "\n", __FUNCTION__, offset);
565 a171fe39 balrog
    }
566 a171fe39 balrog
}
567 a171fe39 balrog
568 a171fe39 balrog
static CPUReadMemoryFunc *pxa2xx_lcdc_readfn[] = {
569 a171fe39 balrog
    pxa2xx_lcdc_read,
570 a171fe39 balrog
    pxa2xx_lcdc_read,
571 a171fe39 balrog
    pxa2xx_lcdc_read
572 a171fe39 balrog
};
573 a171fe39 balrog
574 a171fe39 balrog
static CPUWriteMemoryFunc *pxa2xx_lcdc_writefn[] = {
575 a171fe39 balrog
    pxa2xx_lcdc_write,
576 a171fe39 balrog
    pxa2xx_lcdc_write,
577 a171fe39 balrog
    pxa2xx_lcdc_write
578 a171fe39 balrog
};
579 a171fe39 balrog
580 a171fe39 balrog
/* Load new palette for a given DMA channel, convert to internal format */
581 a171fe39 balrog
static void pxa2xx_palette_parse(struct pxa2xx_lcdc_s *s, int ch, int bpp)
582 a171fe39 balrog
{
583 a171fe39 balrog
    int i, n, format, r, g, b, alpha;
584 a171fe39 balrog
    uint32_t *dest, *src;
585 a171fe39 balrog
    s->pal_for = LCCR4_PALFOR(s->control[4]);
586 a171fe39 balrog
    format = s->pal_for;
587 a171fe39 balrog
588 a171fe39 balrog
    switch (bpp) {
589 a171fe39 balrog
    case pxa_lcdc_2bpp:
590 a171fe39 balrog
        n = 4;
591 a171fe39 balrog
        break;
592 a171fe39 balrog
    case pxa_lcdc_4bpp:
593 a171fe39 balrog
        n = 16;
594 a171fe39 balrog
        break;
595 a171fe39 balrog
    case pxa_lcdc_8bpp:
596 a171fe39 balrog
        n = 256;
597 a171fe39 balrog
        break;
598 a171fe39 balrog
    default:
599 a171fe39 balrog
        format = 0;
600 a171fe39 balrog
        return;
601 a171fe39 balrog
    }
602 a171fe39 balrog
603 a171fe39 balrog
    src = (uint32_t *) s->dma_ch[ch].pbuffer;
604 a171fe39 balrog
    dest = (uint32_t *) s->dma_ch[ch].palette;
605 a171fe39 balrog
    alpha = r = g = b = 0;
606 a171fe39 balrog
607 a171fe39 balrog
    for (i = 0; i < n; i ++) {
608 a171fe39 balrog
        switch (format) {
609 a171fe39 balrog
        case 0: /* 16 bpp, no transparency */
610 a171fe39 balrog
            alpha = 0;
611 a171fe39 balrog
            if (s->control[0] & LCCR0_CMS)
612 a171fe39 balrog
                r = g = b = *src & 0xff;
613 a171fe39 balrog
            else {
614 a171fe39 balrog
                r = (*src & 0xf800) >> 8;
615 a171fe39 balrog
                g = (*src & 0x07e0) >> 3;
616 a171fe39 balrog
                b = (*src & 0x001f) << 3;
617 a171fe39 balrog
            }
618 a171fe39 balrog
            break;
619 a171fe39 balrog
        case 1: /* 16 bpp plus transparency */
620 a171fe39 balrog
            alpha = *src & (1 << 24);
621 a171fe39 balrog
            if (s->control[0] & LCCR0_CMS)
622 a171fe39 balrog
                r = g = b = *src & 0xff;
623 a171fe39 balrog
            else {
624 a171fe39 balrog
                r = (*src & 0xf800) >> 8;
625 a171fe39 balrog
                g = (*src & 0x07e0) >> 3;
626 a171fe39 balrog
                b = (*src & 0x001f) << 3;
627 a171fe39 balrog
            }
628 a171fe39 balrog
            break;
629 a171fe39 balrog
        case 2: /* 18 bpp plus transparency */
630 a171fe39 balrog
            alpha = *src & (1 << 24);
631 a171fe39 balrog
            if (s->control[0] & LCCR0_CMS)
632 a171fe39 balrog
                r = g = b = *src & 0xff;
633 a171fe39 balrog
            else {
634 a171fe39 balrog
                r = (*src & 0xf80000) >> 16;
635 a171fe39 balrog
                g = (*src & 0x00fc00) >> 8;
636 a171fe39 balrog
                b = (*src & 0x0000f8);
637 a171fe39 balrog
            }
638 a171fe39 balrog
            break;
639 a171fe39 balrog
        case 3: /* 24 bpp plus transparency */
640 a171fe39 balrog
            alpha = *src & (1 << 24);
641 a171fe39 balrog
            if (s->control[0] & LCCR0_CMS)
642 a171fe39 balrog
                r = g = b = *src & 0xff;
643 a171fe39 balrog
            else {
644 a171fe39 balrog
                r = (*src & 0xff0000) >> 16;
645 a171fe39 balrog
                g = (*src & 0x00ff00) >> 8;
646 a171fe39 balrog
                b = (*src & 0x0000ff);
647 a171fe39 balrog
            }
648 a171fe39 balrog
            break;
649 a171fe39 balrog
        }
650 0e1f5a0c aliguori
        switch (ds_get_bits_per_pixel(s->ds)) {
651 a171fe39 balrog
        case 8:
652 a171fe39 balrog
            *dest = rgb_to_pixel8(r, g, b) | alpha;
653 a171fe39 balrog
            break;
654 a171fe39 balrog
        case 15:
655 a171fe39 balrog
            *dest = rgb_to_pixel15(r, g, b) | alpha;
656 a171fe39 balrog
            break;
657 a171fe39 balrog
        case 16:
658 a171fe39 balrog
            *dest = rgb_to_pixel16(r, g, b) | alpha;
659 a171fe39 balrog
            break;
660 a171fe39 balrog
        case 24:
661 a171fe39 balrog
            *dest = rgb_to_pixel24(r, g, b) | alpha;
662 a171fe39 balrog
            break;
663 a171fe39 balrog
        case 32:
664 a171fe39 balrog
            *dest = rgb_to_pixel32(r, g, b) | alpha;
665 a171fe39 balrog
            break;
666 a171fe39 balrog
        }
667 a171fe39 balrog
        src ++;
668 a171fe39 balrog
        dest ++;
669 a171fe39 balrog
    }
670 a171fe39 balrog
}
671 a171fe39 balrog
672 a171fe39 balrog
static void pxa2xx_lcdc_dma0_redraw_horiz(struct pxa2xx_lcdc_s *s,
673 a171fe39 balrog
                uint8_t *fb, int *miny, int *maxy)
674 a171fe39 balrog
{
675 a171fe39 balrog
    int y, src_width, dest_width, dirty[2];
676 a171fe39 balrog
    uint8_t *src, *dest;
677 a171fe39 balrog
    ram_addr_t x, addr, new_addr, start, end;
678 a171fe39 balrog
    drawfn fn = 0;
679 a171fe39 balrog
    if (s->dest_width)
680 a171fe39 balrog
        fn = s->line_fn[s->transp][s->bpp];
681 a171fe39 balrog
    if (!fn)
682 a171fe39 balrog
        return;
683 a171fe39 balrog
684 a171fe39 balrog
    src = fb;
685 a171fe39 balrog
    src_width = (s->xres + 3) & ~3;     /* Pad to a 4 pixels multiple */
686 a171fe39 balrog
    if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp)
687 a171fe39 balrog
        src_width *= 3;
688 a171fe39 balrog
    else if (s->bpp > pxa_lcdc_16bpp)
689 a171fe39 balrog
        src_width *= 4;
690 a171fe39 balrog
    else if (s->bpp > pxa_lcdc_8bpp)
691 a171fe39 balrog
        src_width *= 2;
692 a171fe39 balrog
693 0e1f5a0c aliguori
    dest = ds_get_data(s->ds);
694 a171fe39 balrog
    dest_width = s->xres * s->dest_width;
695 a171fe39 balrog
696 a171fe39 balrog
    addr = (ram_addr_t) (fb - phys_ram_base);
697 a171fe39 balrog
    start = addr + s->yres * src_width;
698 a171fe39 balrog
    end = addr;
699 de956597 balrog
    dirty[0] = dirty[1] = cpu_physical_memory_get_dirty(addr, VGA_DIRTY_FLAG);
700 a171fe39 balrog
    for (y = 0; y < s->yres; y ++) {
701 a171fe39 balrog
        new_addr = addr + src_width;
702 a171fe39 balrog
        for (x = addr + TARGET_PAGE_SIZE; x < new_addr;
703 a171fe39 balrog
                        x += TARGET_PAGE_SIZE) {
704 a171fe39 balrog
            dirty[1] = cpu_physical_memory_get_dirty(x, VGA_DIRTY_FLAG);
705 a171fe39 balrog
            dirty[0] |= dirty[1];
706 a171fe39 balrog
        }
707 a171fe39 balrog
        if (dirty[0] || s->invalidated) {
708 a171fe39 balrog
            fn((uint32_t *) s->dma_ch[0].palette,
709 a171fe39 balrog
                            dest, src, s->xres, s->dest_width);
710 a171fe39 balrog
            if (addr < start)
711 a171fe39 balrog
                start = addr;
712 a07dec22 balrog
            end = new_addr;
713 a171fe39 balrog
            if (y < *miny)
714 a171fe39 balrog
                *miny = y;
715 a171fe39 balrog
            if (y >= *maxy)
716 a171fe39 balrog
                *maxy = y + 1;
717 a171fe39 balrog
        }
718 a171fe39 balrog
        addr = new_addr;
719 a171fe39 balrog
        dirty[0] = dirty[1];
720 a171fe39 balrog
        src += src_width;
721 a171fe39 balrog
        dest += dest_width;
722 a171fe39 balrog
    }
723 a171fe39 balrog
724 a171fe39 balrog
    if (end > start)
725 a171fe39 balrog
        cpu_physical_memory_reset_dirty(start, end, VGA_DIRTY_FLAG);
726 a171fe39 balrog
}
727 a171fe39 balrog
728 a171fe39 balrog
static void pxa2xx_lcdc_dma0_redraw_vert(struct pxa2xx_lcdc_s *s,
729 a171fe39 balrog
                uint8_t *fb, int *miny, int *maxy)
730 a171fe39 balrog
{
731 a171fe39 balrog
    int y, src_width, dest_width, dirty[2];
732 a171fe39 balrog
    uint8_t *src, *dest;
733 a171fe39 balrog
    ram_addr_t x, addr, new_addr, start, end;
734 a171fe39 balrog
    drawfn fn = 0;
735 a171fe39 balrog
    if (s->dest_width)
736 a171fe39 balrog
        fn = s->line_fn[s->transp][s->bpp];
737 a171fe39 balrog
    if (!fn)
738 a171fe39 balrog
        return;
739 a171fe39 balrog
740 a171fe39 balrog
    src = fb;
741 a171fe39 balrog
    src_width = (s->xres + 3) & ~3;     /* Pad to a 4 pixels multiple */
742 a171fe39 balrog
    if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp)
743 a171fe39 balrog
        src_width *= 3;
744 a171fe39 balrog
    else if (s->bpp > pxa_lcdc_16bpp)
745 a171fe39 balrog
        src_width *= 4;
746 a171fe39 balrog
    else if (s->bpp > pxa_lcdc_8bpp)
747 a171fe39 balrog
        src_width *= 2;
748 a171fe39 balrog
749 a171fe39 balrog
    dest_width = s->yres * s->dest_width;
750 0e1f5a0c aliguori
    dest = ds_get_data(s->ds) + dest_width * (s->xres - 1);
751 a171fe39 balrog
752 a171fe39 balrog
    addr = (ram_addr_t) (fb - phys_ram_base);
753 a171fe39 balrog
    start = addr + s->yres * src_width;
754 a171fe39 balrog
    end = addr;
755 92fb73b9 balrog
    x = addr + TARGET_PAGE_SIZE;
756 a171fe39 balrog
    dirty[0] = dirty[1] = cpu_physical_memory_get_dirty(start, VGA_DIRTY_FLAG);
757 a171fe39 balrog
    for (y = 0; y < s->yres; y ++) {
758 a171fe39 balrog
        new_addr = addr + src_width;
759 92fb73b9 balrog
        for (; x < new_addr; x += TARGET_PAGE_SIZE) {
760 a171fe39 balrog
            dirty[1] = cpu_physical_memory_get_dirty(x, VGA_DIRTY_FLAG);
761 a171fe39 balrog
            dirty[0] |= dirty[1];
762 a171fe39 balrog
        }
763 a171fe39 balrog
        if (dirty[0] || s->invalidated) {
764 a171fe39 balrog
            fn((uint32_t *) s->dma_ch[0].palette,
765 a171fe39 balrog
                            dest, src, s->xres, -dest_width);
766 a171fe39 balrog
            if (addr < start)
767 a171fe39 balrog
                start = addr;
768 3f582262 balrog
            end = new_addr;
769 a171fe39 balrog
            if (y < *miny)
770 a171fe39 balrog
                *miny = y;
771 a171fe39 balrog
            if (y >= *maxy)
772 a171fe39 balrog
                *maxy = y + 1;
773 a171fe39 balrog
        }
774 a171fe39 balrog
        addr = new_addr;
775 a171fe39 balrog
        dirty[0] = dirty[1];
776 a171fe39 balrog
        src += src_width;
777 a171fe39 balrog
        dest += s->dest_width;
778 a171fe39 balrog
    }
779 a171fe39 balrog
780 a171fe39 balrog
    if (end > start)
781 a171fe39 balrog
        cpu_physical_memory_reset_dirty(start, end, VGA_DIRTY_FLAG);
782 a171fe39 balrog
}
783 a171fe39 balrog
784 a171fe39 balrog
static void pxa2xx_lcdc_resize(struct pxa2xx_lcdc_s *s)
785 a171fe39 balrog
{
786 a171fe39 balrog
    int width, height;
787 a171fe39 balrog
    if (!(s->control[0] & LCCR0_ENB))
788 a171fe39 balrog
        return;
789 a171fe39 balrog
790 a171fe39 balrog
    width = LCCR1_PPL(s->control[1]) + 1;
791 a171fe39 balrog
    height = LCCR2_LPP(s->control[2]) + 1;
792 a171fe39 balrog
793 a171fe39 balrog
    if (width != s->xres || height != s->yres) {
794 a171fe39 balrog
        if (s->orientation)
795 c60e08d9 pbrook
            qemu_console_resize(s->console, height, width);
796 a171fe39 balrog
        else
797 c60e08d9 pbrook
            qemu_console_resize(s->console, width, height);
798 a171fe39 balrog
        s->invalidated = 1;
799 a171fe39 balrog
        s->xres = width;
800 a171fe39 balrog
        s->yres = height;
801 a171fe39 balrog
    }
802 a171fe39 balrog
}
803 a171fe39 balrog
804 a171fe39 balrog
static void pxa2xx_update_display(void *opaque)
805 a171fe39 balrog
{
806 a171fe39 balrog
    struct pxa2xx_lcdc_s *s = (struct pxa2xx_lcdc_s *) opaque;
807 a171fe39 balrog
    uint8_t *fb;
808 a171fe39 balrog
    target_phys_addr_t fbptr;
809 a171fe39 balrog
    int miny, maxy;
810 a171fe39 balrog
    int ch;
811 a171fe39 balrog
    if (!(s->control[0] & LCCR0_ENB))
812 a171fe39 balrog
        return;
813 a171fe39 balrog
814 a171fe39 balrog
    pxa2xx_descriptor_load(s);
815 a171fe39 balrog
816 a171fe39 balrog
    pxa2xx_lcdc_resize(s);
817 a171fe39 balrog
    miny = s->yres;
818 a171fe39 balrog
    maxy = 0;
819 a171fe39 balrog
    s->transp = s->dma_ch[2].up || s->dma_ch[3].up;
820 a171fe39 balrog
    /* Note: With overlay planes the order depends on LCCR0 bit 25.  */
821 a171fe39 balrog
    for (ch = 0; ch < PXA_LCDDMA_CHANS; ch ++)
822 a171fe39 balrog
        if (s->dma_ch[ch].up) {
823 a171fe39 balrog
            if (!s->dma_ch[ch].source) {
824 a171fe39 balrog
                pxa2xx_dma_ber_set(s, ch);
825 a171fe39 balrog
                continue;
826 a171fe39 balrog
            }
827 a171fe39 balrog
            fbptr = s->dma_ch[ch].source;
828 d95b2f8d balrog
            if (!(fbptr >= PXA2XX_SDRAM_BASE &&
829 d95b2f8d balrog
                    fbptr <= PXA2XX_SDRAM_BASE + phys_ram_size)) {
830 a171fe39 balrog
                pxa2xx_dma_ber_set(s, ch);
831 a171fe39 balrog
                continue;
832 a171fe39 balrog
            }
833 d95b2f8d balrog
            fbptr -= PXA2XX_SDRAM_BASE;
834 a171fe39 balrog
            fb = phys_ram_base + fbptr;
835 a171fe39 balrog
836 a171fe39 balrog
            if (s->dma_ch[ch].command & LDCMD_PAL) {
837 a171fe39 balrog
                memcpy(s->dma_ch[ch].pbuffer, fb,
838 a171fe39 balrog
                                MAX(LDCMD_LENGTH(s->dma_ch[ch].command),
839 a171fe39 balrog
                                sizeof(s->dma_ch[ch].pbuffer)));
840 a171fe39 balrog
                pxa2xx_palette_parse(s, ch, s->bpp);
841 a171fe39 balrog
            } else {
842 a171fe39 balrog
                /* Do we need to reparse palette */
843 a171fe39 balrog
                if (LCCR4_PALFOR(s->control[4]) != s->pal_for)
844 a171fe39 balrog
                    pxa2xx_palette_parse(s, ch, s->bpp);
845 a171fe39 balrog
846 a171fe39 balrog
                /* ACK frame start */
847 a171fe39 balrog
                pxa2xx_dma_sof_set(s, ch);
848 a171fe39 balrog
849 a171fe39 balrog
                s->dma_ch[ch].redraw(s, fb, &miny, &maxy);
850 a171fe39 balrog
                s->invalidated = 0;
851 a171fe39 balrog
852 a171fe39 balrog
                /* ACK frame completed */
853 a171fe39 balrog
                pxa2xx_dma_eof_set(s, ch);
854 a171fe39 balrog
            }
855 a171fe39 balrog
        }
856 a171fe39 balrog
857 a171fe39 balrog
    if (s->control[0] & LCCR0_DIS) {
858 a171fe39 balrog
        /* ACK last frame completed */
859 a171fe39 balrog
        s->control[0] &= ~LCCR0_ENB;
860 a171fe39 balrog
        s->status[0] |= LCSR0_LDD;
861 a171fe39 balrog
    }
862 a171fe39 balrog
863 a171fe39 balrog
    if (s->orientation)
864 a171fe39 balrog
        dpy_update(s->ds, miny, 0, maxy, s->xres);
865 a171fe39 balrog
    else
866 a171fe39 balrog
        dpy_update(s->ds, 0, miny, s->xres, maxy);
867 a171fe39 balrog
    pxa2xx_lcdc_int_update(s);
868 a171fe39 balrog
869 38641a52 balrog
    qemu_irq_raise(s->vsync_cb);
870 a171fe39 balrog
}
871 a171fe39 balrog
872 a171fe39 balrog
static void pxa2xx_invalidate_display(void *opaque)
873 a171fe39 balrog
{
874 a171fe39 balrog
    struct pxa2xx_lcdc_s *s = (struct pxa2xx_lcdc_s *) opaque;
875 a171fe39 balrog
    s->invalidated = 1;
876 a171fe39 balrog
}
877 a171fe39 balrog
878 a171fe39 balrog
static void pxa2xx_screen_dump(void *opaque, const char *filename)
879 a171fe39 balrog
{
880 a171fe39 balrog
    /* TODO */
881 a171fe39 balrog
}
882 a171fe39 balrog
883 9596ebb7 pbrook
static void pxa2xx_lcdc_orientation(void *opaque, int angle)
884 a171fe39 balrog
{
885 a171fe39 balrog
    struct pxa2xx_lcdc_s *s = (struct pxa2xx_lcdc_s *) opaque;
886 a171fe39 balrog
887 a171fe39 balrog
    if (angle) {
888 a171fe39 balrog
        s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_vert;
889 a171fe39 balrog
    } else {
890 a171fe39 balrog
        s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_horiz;
891 a171fe39 balrog
    }
892 a171fe39 balrog
893 a171fe39 balrog
    s->orientation = angle;
894 a171fe39 balrog
    s->xres = s->yres = -1;
895 a171fe39 balrog
    pxa2xx_lcdc_resize(s);
896 a171fe39 balrog
}
897 a171fe39 balrog
898 aa941b94 balrog
static void pxa2xx_lcdc_save(QEMUFile *f, void *opaque)
899 aa941b94 balrog
{
900 aa941b94 balrog
    struct pxa2xx_lcdc_s *s = (struct pxa2xx_lcdc_s *) opaque;
901 aa941b94 balrog
    int i;
902 aa941b94 balrog
903 aa941b94 balrog
    qemu_put_be32(f, s->irqlevel);
904 aa941b94 balrog
    qemu_put_be32(f, s->transp);
905 aa941b94 balrog
906 aa941b94 balrog
    for (i = 0; i < 6; i ++)
907 aa941b94 balrog
        qemu_put_be32s(f, &s->control[i]);
908 aa941b94 balrog
    for (i = 0; i < 2; i ++)
909 aa941b94 balrog
        qemu_put_be32s(f, &s->status[i]);
910 aa941b94 balrog
    for (i = 0; i < 2; i ++)
911 aa941b94 balrog
        qemu_put_be32s(f, &s->ovl1c[i]);
912 aa941b94 balrog
    for (i = 0; i < 2; i ++)
913 aa941b94 balrog
        qemu_put_be32s(f, &s->ovl2c[i]);
914 aa941b94 balrog
    qemu_put_be32s(f, &s->ccr);
915 aa941b94 balrog
    qemu_put_be32s(f, &s->cmdcr);
916 aa941b94 balrog
    qemu_put_be32s(f, &s->trgbr);
917 aa941b94 balrog
    qemu_put_be32s(f, &s->tcr);
918 aa941b94 balrog
    qemu_put_be32s(f, &s->liidr);
919 aa941b94 balrog
    qemu_put_8s(f, &s->bscntr);
920 aa941b94 balrog
921 aa941b94 balrog
    for (i = 0; i < 7; i ++) {
922 aa941b94 balrog
        qemu_put_betl(f, s->dma_ch[i].branch);
923 aa941b94 balrog
        qemu_put_byte(f, s->dma_ch[i].up);
924 aa941b94 balrog
        qemu_put_buffer(f, s->dma_ch[i].pbuffer, sizeof(s->dma_ch[i].pbuffer));
925 aa941b94 balrog
926 aa941b94 balrog
        qemu_put_betl(f, s->dma_ch[i].descriptor);
927 aa941b94 balrog
        qemu_put_betl(f, s->dma_ch[i].source);
928 aa941b94 balrog
        qemu_put_be32s(f, &s->dma_ch[i].id);
929 aa941b94 balrog
        qemu_put_be32s(f, &s->dma_ch[i].command);
930 aa941b94 balrog
    }
931 aa941b94 balrog
}
932 aa941b94 balrog
933 aa941b94 balrog
static int pxa2xx_lcdc_load(QEMUFile *f, void *opaque, int version_id)
934 aa941b94 balrog
{
935 aa941b94 balrog
    struct pxa2xx_lcdc_s *s = (struct pxa2xx_lcdc_s *) opaque;
936 aa941b94 balrog
    int i;
937 aa941b94 balrog
938 aa941b94 balrog
    s->irqlevel = qemu_get_be32(f);
939 aa941b94 balrog
    s->transp = qemu_get_be32(f);
940 aa941b94 balrog
941 aa941b94 balrog
    for (i = 0; i < 6; i ++)
942 aa941b94 balrog
        qemu_get_be32s(f, &s->control[i]);
943 aa941b94 balrog
    for (i = 0; i < 2; i ++)
944 aa941b94 balrog
        qemu_get_be32s(f, &s->status[i]);
945 aa941b94 balrog
    for (i = 0; i < 2; i ++)
946 aa941b94 balrog
        qemu_get_be32s(f, &s->ovl1c[i]);
947 aa941b94 balrog
    for (i = 0; i < 2; i ++)
948 aa941b94 balrog
        qemu_get_be32s(f, &s->ovl2c[i]);
949 aa941b94 balrog
    qemu_get_be32s(f, &s->ccr);
950 aa941b94 balrog
    qemu_get_be32s(f, &s->cmdcr);
951 aa941b94 balrog
    qemu_get_be32s(f, &s->trgbr);
952 aa941b94 balrog
    qemu_get_be32s(f, &s->tcr);
953 aa941b94 balrog
    qemu_get_be32s(f, &s->liidr);
954 aa941b94 balrog
    qemu_get_8s(f, &s->bscntr);
955 aa941b94 balrog
956 aa941b94 balrog
    for (i = 0; i < 7; i ++) {
957 aa941b94 balrog
        s->dma_ch[i].branch = qemu_get_betl(f);
958 aa941b94 balrog
        s->dma_ch[i].up = qemu_get_byte(f);
959 aa941b94 balrog
        qemu_get_buffer(f, s->dma_ch[i].pbuffer, sizeof(s->dma_ch[i].pbuffer));
960 aa941b94 balrog
961 aa941b94 balrog
        s->dma_ch[i].descriptor = qemu_get_betl(f);
962 aa941b94 balrog
        s->dma_ch[i].source = qemu_get_betl(f);
963 aa941b94 balrog
        qemu_get_be32s(f, &s->dma_ch[i].id);
964 aa941b94 balrog
        qemu_get_be32s(f, &s->dma_ch[i].command);
965 aa941b94 balrog
    }
966 aa941b94 balrog
967 aa941b94 balrog
    s->bpp = LCCR3_BPP(s->control[3]);
968 aa941b94 balrog
    s->xres = s->yres = s->pal_for = -1;
969 aa941b94 balrog
970 aa941b94 balrog
    return 0;
971 aa941b94 balrog
}
972 aa941b94 balrog
973 a171fe39 balrog
#define BITS 8
974 a171fe39 balrog
#include "pxa2xx_template.h"
975 a171fe39 balrog
#define BITS 15
976 a171fe39 balrog
#include "pxa2xx_template.h"
977 a171fe39 balrog
#define BITS 16
978 a171fe39 balrog
#include "pxa2xx_template.h"
979 a171fe39 balrog
#define BITS 24
980 a171fe39 balrog
#include "pxa2xx_template.h"
981 a171fe39 balrog
#define BITS 32
982 a171fe39 balrog
#include "pxa2xx_template.h"
983 a171fe39 balrog
984 a171fe39 balrog
struct pxa2xx_lcdc_s *pxa2xx_lcdc_init(target_phys_addr_t base, qemu_irq irq,
985 a171fe39 balrog
                DisplayState *ds)
986 a171fe39 balrog
{
987 a171fe39 balrog
    int iomemtype;
988 a171fe39 balrog
    struct pxa2xx_lcdc_s *s;
989 a171fe39 balrog
990 a171fe39 balrog
    s = (struct pxa2xx_lcdc_s *) qemu_mallocz(sizeof(struct pxa2xx_lcdc_s));
991 a171fe39 balrog
    s->invalidated = 1;
992 a171fe39 balrog
    s->irq = irq;
993 a171fe39 balrog
    s->ds = ds;
994 a171fe39 balrog
995 a171fe39 balrog
    pxa2xx_lcdc_orientation(s, graphic_rotate);
996 a171fe39 balrog
997 a171fe39 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_lcdc_readfn,
998 a171fe39 balrog
                    pxa2xx_lcdc_writefn, s);
999 187337f8 pbrook
    cpu_register_physical_memory(base, 0x00100000, iomemtype);
1000 a171fe39 balrog
1001 c60e08d9 pbrook
    s->console = graphic_console_init(ds, pxa2xx_update_display,
1002 c60e08d9 pbrook
                                      pxa2xx_invalidate_display,
1003 c60e08d9 pbrook
                                      pxa2xx_screen_dump, NULL, s);
1004 a171fe39 balrog
1005 0e1f5a0c aliguori
    switch (ds_get_bits_per_pixel(s->ds)) {
1006 a171fe39 balrog
    case 0:
1007 a171fe39 balrog
        s->dest_width = 0;
1008 a171fe39 balrog
        break;
1009 a171fe39 balrog
    case 8:
1010 a171fe39 balrog
        s->line_fn[0] = pxa2xx_draw_fn_8;
1011 a171fe39 balrog
        s->line_fn[1] = pxa2xx_draw_fn_8t;
1012 a171fe39 balrog
        s->dest_width = 1;
1013 a171fe39 balrog
        break;
1014 a171fe39 balrog
    case 15:
1015 a171fe39 balrog
        s->line_fn[0] = pxa2xx_draw_fn_15;
1016 a171fe39 balrog
        s->line_fn[1] = pxa2xx_draw_fn_15t;
1017 a171fe39 balrog
        s->dest_width = 2;
1018 a171fe39 balrog
        break;
1019 a171fe39 balrog
    case 16:
1020 a171fe39 balrog
        s->line_fn[0] = pxa2xx_draw_fn_16;
1021 a171fe39 balrog
        s->line_fn[1] = pxa2xx_draw_fn_16t;
1022 a171fe39 balrog
        s->dest_width = 2;
1023 a171fe39 balrog
        break;
1024 a171fe39 balrog
    case 24:
1025 a171fe39 balrog
        s->line_fn[0] = pxa2xx_draw_fn_24;
1026 a171fe39 balrog
        s->line_fn[1] = pxa2xx_draw_fn_24t;
1027 a171fe39 balrog
        s->dest_width = 3;
1028 a171fe39 balrog
        break;
1029 a171fe39 balrog
    case 32:
1030 a171fe39 balrog
        s->line_fn[0] = pxa2xx_draw_fn_32;
1031 a171fe39 balrog
        s->line_fn[1] = pxa2xx_draw_fn_32t;
1032 a171fe39 balrog
        s->dest_width = 4;
1033 a171fe39 balrog
        break;
1034 a171fe39 balrog
    default:
1035 a171fe39 balrog
        fprintf(stderr, "%s: Bad color depth\n", __FUNCTION__);
1036 a171fe39 balrog
        exit(1);
1037 a171fe39 balrog
    }
1038 aa941b94 balrog
1039 aa941b94 balrog
    register_savevm("pxa2xx_lcdc", 0, 0,
1040 aa941b94 balrog
                    pxa2xx_lcdc_save, pxa2xx_lcdc_load, s);
1041 aa941b94 balrog
1042 a171fe39 balrog
    return s;
1043 a171fe39 balrog
}
1044 a171fe39 balrog
1045 38641a52 balrog
void pxa2xx_lcd_vsync_notifier(struct pxa2xx_lcdc_s *s, qemu_irq handler)
1046 38641a52 balrog
{
1047 38641a52 balrog
    s->vsync_cb = handler;
1048 a171fe39 balrog
}