Statistics
| Branch: | Revision:

root / hw / rtl8139.c @ bf6b87a8

History | View | Annotate | Download (102.5 kB)

1 a41b2ff2 pbrook
/**
2 a41b2ff2 pbrook
 * QEMU RTL8139 emulation
3 5fafdf24 ths
 *
4 a41b2ff2 pbrook
 * Copyright (c) 2006 Igor Kovalenko
5 5fafdf24 ths
 *
6 a41b2ff2 pbrook
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 a41b2ff2 pbrook
 * of this software and associated documentation files (the "Software"), to deal
8 a41b2ff2 pbrook
 * in the Software without restriction, including without limitation the rights
9 a41b2ff2 pbrook
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 a41b2ff2 pbrook
 * copies of the Software, and to permit persons to whom the Software is
11 a41b2ff2 pbrook
 * furnished to do so, subject to the following conditions:
12 a41b2ff2 pbrook
 *
13 a41b2ff2 pbrook
 * The above copyright notice and this permission notice shall be included in
14 a41b2ff2 pbrook
 * all copies or substantial portions of the Software.
15 a41b2ff2 pbrook
 *
16 a41b2ff2 pbrook
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 a41b2ff2 pbrook
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 a41b2ff2 pbrook
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 a41b2ff2 pbrook
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 a41b2ff2 pbrook
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 a41b2ff2 pbrook
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 a41b2ff2 pbrook
 * THE SOFTWARE.
23 5fafdf24 ths

24 a41b2ff2 pbrook
 * Modifications:
25 a41b2ff2 pbrook
 *  2006-Jan-28  Mark Malakanov :   TSAD and CSCR implementation (for Windows driver)
26 5fafdf24 ths
 *
27 6cadb320 bellard
 *  2006-Apr-28  Juergen Lock   :   EEPROM emulation changes for FreeBSD driver
28 6cadb320 bellard
 *                                  HW revision ID changes for FreeBSD driver
29 5fafdf24 ths
 *
30 6cadb320 bellard
 *  2006-Jul-01  Igor Kovalenko :   Implemented loopback mode for FreeBSD driver
31 6cadb320 bellard
 *                                  Corrected packet transfer reassembly routine for 8139C+ mode
32 6cadb320 bellard
 *                                  Rearranged debugging print statements
33 6cadb320 bellard
 *                                  Implemented PCI timer interrupt (disabled by default)
34 6cadb320 bellard
 *                                  Implemented Tally Counters, increased VM load/save version
35 6cadb320 bellard
 *                                  Implemented IP/TCP/UDP checksum task offloading
36 718da2b9 bellard
 *
37 718da2b9 bellard
 *  2006-Jul-04  Igor Kovalenko :   Implemented TCP segmentation offloading
38 718da2b9 bellard
 *                                  Fixed MTU=1500 for produced ethernet frames
39 718da2b9 bellard
 *
40 718da2b9 bellard
 *  2006-Jul-09  Igor Kovalenko :   Fixed TCP header length calculation while processing
41 718da2b9 bellard
 *                                  segmentation offloading
42 718da2b9 bellard
 *                                  Removed slirp.h dependency
43 718da2b9 bellard
 *                                  Added rx/tx buffer reset when enabling rx/tx operation
44 05447803 Frediano Ziglio
 *
45 05447803 Frediano Ziglio
 *  2010-Feb-04  Frediano Ziglio:   Rewrote timer support using QEMU timer only
46 05447803 Frediano Ziglio
 *                                  when strictly needed (required for for
47 05447803 Frediano Ziglio
 *                                  Darwin)
48 bf6b87a8 Benjamin Poirier
 *  2011-Mar-22  Benjamin Poirier:  Implemented VLAN offloading
49 a41b2ff2 pbrook
 */
50 a41b2ff2 pbrook
51 2c406b8f Benjamin Poirier
/* For crc32 */
52 2c406b8f Benjamin Poirier
#include <zlib.h>
53 2c406b8f Benjamin Poirier
54 87ecb68b pbrook
#include "hw.h"
55 87ecb68b pbrook
#include "pci.h"
56 87ecb68b pbrook
#include "qemu-timer.h"
57 87ecb68b pbrook
#include "net.h"
58 254111ec Gerd Hoffmann
#include "loader.h"
59 1ca4d09a Gleb Natapov
#include "sysemu.h"
60 bf6b87a8 Benjamin Poirier
#include "iov.h"
61 a41b2ff2 pbrook
62 a41b2ff2 pbrook
/* debug RTL8139 card */
63 a41b2ff2 pbrook
//#define DEBUG_RTL8139 1
64 a41b2ff2 pbrook
65 6cadb320 bellard
#define PCI_FREQUENCY 33000000L
66 6cadb320 bellard
67 a41b2ff2 pbrook
/* debug RTL8139 card C+ mode only */
68 a41b2ff2 pbrook
//#define DEBUG_RTL8139CP 1
69 a41b2ff2 pbrook
70 a41b2ff2 pbrook
#define SET_MASKED(input, mask, curr) \
71 a41b2ff2 pbrook
    ( ( (input) & ~(mask) ) | ( (curr) & (mask) ) )
72 a41b2ff2 pbrook
73 a41b2ff2 pbrook
/* arg % size for size which is a power of 2 */
74 a41b2ff2 pbrook
#define MOD2(input, size) \
75 a41b2ff2 pbrook
    ( ( input ) & ( size - 1 )  )
76 a41b2ff2 pbrook
77 18dabfd1 Benjamin Poirier
#define ETHER_ADDR_LEN 6
78 18dabfd1 Benjamin Poirier
#define ETHER_TYPE_LEN 2
79 18dabfd1 Benjamin Poirier
#define ETH_HLEN (ETHER_ADDR_LEN * 2 + ETHER_TYPE_LEN)
80 18dabfd1 Benjamin Poirier
#define ETH_P_IP    0x0800      /* Internet Protocol packet */
81 18dabfd1 Benjamin Poirier
#define ETH_P_8021Q 0x8100      /* 802.1Q VLAN Extended Header  */
82 18dabfd1 Benjamin Poirier
#define ETH_MTU     1500
83 18dabfd1 Benjamin Poirier
84 18dabfd1 Benjamin Poirier
#define VLAN_TCI_LEN 2
85 18dabfd1 Benjamin Poirier
#define VLAN_HLEN (ETHER_TYPE_LEN + VLAN_TCI_LEN)
86 18dabfd1 Benjamin Poirier
87 6cadb320 bellard
#if defined (DEBUG_RTL8139)
88 6cadb320 bellard
#  define DEBUG_PRINT(x) do { printf x ; } while (0)
89 6cadb320 bellard
#else
90 6cadb320 bellard
#  define DEBUG_PRINT(x)
91 6cadb320 bellard
#endif
92 6cadb320 bellard
93 a41b2ff2 pbrook
/* Symbolic offsets to registers. */
94 a41b2ff2 pbrook
enum RTL8139_registers {
95 a41b2ff2 pbrook
    MAC0 = 0,        /* Ethernet hardware address. */
96 a41b2ff2 pbrook
    MAR0 = 8,        /* Multicast filter. */
97 6cadb320 bellard
    TxStatus0 = 0x10,/* Transmit status (Four 32bit registers). C mode only */
98 6cadb320 bellard
                     /* Dump Tally Conter control register(64bit). C+ mode only */
99 6cadb320 bellard
    TxAddr0 = 0x20,  /* Tx descriptors (also four 32bit). */
100 a41b2ff2 pbrook
    RxBuf = 0x30,
101 a41b2ff2 pbrook
    ChipCmd = 0x37,
102 a41b2ff2 pbrook
    RxBufPtr = 0x38,
103 a41b2ff2 pbrook
    RxBufAddr = 0x3A,
104 a41b2ff2 pbrook
    IntrMask = 0x3C,
105 a41b2ff2 pbrook
    IntrStatus = 0x3E,
106 a41b2ff2 pbrook
    TxConfig = 0x40,
107 a41b2ff2 pbrook
    RxConfig = 0x44,
108 a41b2ff2 pbrook
    Timer = 0x48,        /* A general-purpose counter. */
109 a41b2ff2 pbrook
    RxMissed = 0x4C,    /* 24 bits valid, write clears. */
110 a41b2ff2 pbrook
    Cfg9346 = 0x50,
111 a41b2ff2 pbrook
    Config0 = 0x51,
112 a41b2ff2 pbrook
    Config1 = 0x52,
113 a41b2ff2 pbrook
    FlashReg = 0x54,
114 a41b2ff2 pbrook
    MediaStatus = 0x58,
115 a41b2ff2 pbrook
    Config3 = 0x59,
116 a41b2ff2 pbrook
    Config4 = 0x5A,        /* absent on RTL-8139A */
117 a41b2ff2 pbrook
    HltClk = 0x5B,
118 a41b2ff2 pbrook
    MultiIntr = 0x5C,
119 a41b2ff2 pbrook
    PCIRevisionID = 0x5E,
120 a41b2ff2 pbrook
    TxSummary = 0x60, /* TSAD register. Transmit Status of All Descriptors*/
121 a41b2ff2 pbrook
    BasicModeCtrl = 0x62,
122 a41b2ff2 pbrook
    BasicModeStatus = 0x64,
123 a41b2ff2 pbrook
    NWayAdvert = 0x66,
124 a41b2ff2 pbrook
    NWayLPAR = 0x68,
125 a41b2ff2 pbrook
    NWayExpansion = 0x6A,
126 a41b2ff2 pbrook
    /* Undocumented registers, but required for proper operation. */
127 a41b2ff2 pbrook
    FIFOTMS = 0x70,        /* FIFO Control and test. */
128 a41b2ff2 pbrook
    CSCR = 0x74,        /* Chip Status and Configuration Register. */
129 a41b2ff2 pbrook
    PARA78 = 0x78,
130 a41b2ff2 pbrook
    PARA7c = 0x7c,        /* Magic transceiver parameter register. */
131 a41b2ff2 pbrook
    Config5 = 0xD8,        /* absent on RTL-8139A */
132 a41b2ff2 pbrook
    /* C+ mode */
133 a41b2ff2 pbrook
    TxPoll        = 0xD9,    /* Tell chip to check Tx descriptors for work */
134 a41b2ff2 pbrook
    RxMaxSize    = 0xDA, /* Max size of an Rx packet (8169 only) */
135 a41b2ff2 pbrook
    CpCmd        = 0xE0, /* C+ Command register (C+ mode only) */
136 a41b2ff2 pbrook
    IntrMitigate    = 0xE2,    /* rx/tx interrupt mitigation control */
137 a41b2ff2 pbrook
    RxRingAddrLO    = 0xE4, /* 64-bit start addr of Rx ring */
138 a41b2ff2 pbrook
    RxRingAddrHI    = 0xE8, /* 64-bit start addr of Rx ring */
139 a41b2ff2 pbrook
    TxThresh    = 0xEC, /* Early Tx threshold */
140 a41b2ff2 pbrook
};
141 a41b2ff2 pbrook
142 a41b2ff2 pbrook
enum ClearBitMasks {
143 a41b2ff2 pbrook
    MultiIntrClear = 0xF000,
144 a41b2ff2 pbrook
    ChipCmdClear = 0xE2,
145 a41b2ff2 pbrook
    Config1Clear = (1<<7)|(1<<6)|(1<<3)|(1<<2)|(1<<1),
146 a41b2ff2 pbrook
};
147 a41b2ff2 pbrook
148 a41b2ff2 pbrook
enum ChipCmdBits {
149 a41b2ff2 pbrook
    CmdReset = 0x10,
150 a41b2ff2 pbrook
    CmdRxEnb = 0x08,
151 a41b2ff2 pbrook
    CmdTxEnb = 0x04,
152 a41b2ff2 pbrook
    RxBufEmpty = 0x01,
153 a41b2ff2 pbrook
};
154 a41b2ff2 pbrook
155 a41b2ff2 pbrook
/* C+ mode */
156 a41b2ff2 pbrook
enum CplusCmdBits {
157 6cadb320 bellard
    CPlusRxVLAN   = 0x0040, /* enable receive VLAN detagging */
158 6cadb320 bellard
    CPlusRxChkSum = 0x0020, /* enable receive checksum offloading */
159 6cadb320 bellard
    CPlusRxEnb    = 0x0002,
160 6cadb320 bellard
    CPlusTxEnb    = 0x0001,
161 a41b2ff2 pbrook
};
162 a41b2ff2 pbrook
163 a41b2ff2 pbrook
/* Interrupt register bits, using my own meaningful names. */
164 a41b2ff2 pbrook
enum IntrStatusBits {
165 a41b2ff2 pbrook
    PCIErr = 0x8000,
166 a41b2ff2 pbrook
    PCSTimeout = 0x4000,
167 a41b2ff2 pbrook
    RxFIFOOver = 0x40,
168 a41b2ff2 pbrook
    RxUnderrun = 0x20,
169 a41b2ff2 pbrook
    RxOverflow = 0x10,
170 a41b2ff2 pbrook
    TxErr = 0x08,
171 a41b2ff2 pbrook
    TxOK = 0x04,
172 a41b2ff2 pbrook
    RxErr = 0x02,
173 a41b2ff2 pbrook
    RxOK = 0x01,
174 a41b2ff2 pbrook
175 a41b2ff2 pbrook
    RxAckBits = RxFIFOOver | RxOverflow | RxOK,
176 a41b2ff2 pbrook
};
177 a41b2ff2 pbrook
178 a41b2ff2 pbrook
enum TxStatusBits {
179 a41b2ff2 pbrook
    TxHostOwns = 0x2000,
180 a41b2ff2 pbrook
    TxUnderrun = 0x4000,
181 a41b2ff2 pbrook
    TxStatOK = 0x8000,
182 a41b2ff2 pbrook
    TxOutOfWindow = 0x20000000,
183 a41b2ff2 pbrook
    TxAborted = 0x40000000,
184 a41b2ff2 pbrook
    TxCarrierLost = 0x80000000,
185 a41b2ff2 pbrook
};
186 a41b2ff2 pbrook
enum RxStatusBits {
187 a41b2ff2 pbrook
    RxMulticast = 0x8000,
188 a41b2ff2 pbrook
    RxPhysical = 0x4000,
189 a41b2ff2 pbrook
    RxBroadcast = 0x2000,
190 a41b2ff2 pbrook
    RxBadSymbol = 0x0020,
191 a41b2ff2 pbrook
    RxRunt = 0x0010,
192 a41b2ff2 pbrook
    RxTooLong = 0x0008,
193 a41b2ff2 pbrook
    RxCRCErr = 0x0004,
194 a41b2ff2 pbrook
    RxBadAlign = 0x0002,
195 a41b2ff2 pbrook
    RxStatusOK = 0x0001,
196 a41b2ff2 pbrook
};
197 a41b2ff2 pbrook
198 a41b2ff2 pbrook
/* Bits in RxConfig. */
199 a41b2ff2 pbrook
enum rx_mode_bits {
200 a41b2ff2 pbrook
    AcceptErr = 0x20,
201 a41b2ff2 pbrook
    AcceptRunt = 0x10,
202 a41b2ff2 pbrook
    AcceptBroadcast = 0x08,
203 a41b2ff2 pbrook
    AcceptMulticast = 0x04,
204 a41b2ff2 pbrook
    AcceptMyPhys = 0x02,
205 a41b2ff2 pbrook
    AcceptAllPhys = 0x01,
206 a41b2ff2 pbrook
};
207 a41b2ff2 pbrook
208 a41b2ff2 pbrook
/* Bits in TxConfig. */
209 a41b2ff2 pbrook
enum tx_config_bits {
210 a41b2ff2 pbrook
211 a41b2ff2 pbrook
        /* Interframe Gap Time. Only TxIFG96 doesn't violate IEEE 802.3 */
212 a41b2ff2 pbrook
        TxIFGShift = 24,
213 a41b2ff2 pbrook
        TxIFG84 = (0 << TxIFGShift),    /* 8.4us / 840ns (10 / 100Mbps) */
214 a41b2ff2 pbrook
        TxIFG88 = (1 << TxIFGShift),    /* 8.8us / 880ns (10 / 100Mbps) */
215 a41b2ff2 pbrook
        TxIFG92 = (2 << TxIFGShift),    /* 9.2us / 920ns (10 / 100Mbps) */
216 a41b2ff2 pbrook
        TxIFG96 = (3 << TxIFGShift),    /* 9.6us / 960ns (10 / 100Mbps) */
217 a41b2ff2 pbrook
218 a41b2ff2 pbrook
    TxLoopBack = (1 << 18) | (1 << 17), /* enable loopback test mode */
219 a41b2ff2 pbrook
    TxCRC = (1 << 16),    /* DISABLE appending CRC to end of Tx packets */
220 a41b2ff2 pbrook
    TxClearAbt = (1 << 0),    /* Clear abort (WO) */
221 a41b2ff2 pbrook
    TxDMAShift = 8,        /* DMA burst value (0-7) is shifted this many bits */
222 a41b2ff2 pbrook
    TxRetryShift = 4,    /* TXRR value (0-15) is shifted this many bits */
223 a41b2ff2 pbrook
224 a41b2ff2 pbrook
    TxVersionMask = 0x7C800000, /* mask out version bits 30-26, 23 */
225 a41b2ff2 pbrook
};
226 a41b2ff2 pbrook
227 a41b2ff2 pbrook
228 a41b2ff2 pbrook
/* Transmit Status of All Descriptors (TSAD) Register */
229 a41b2ff2 pbrook
enum TSAD_bits {
230 a41b2ff2 pbrook
 TSAD_TOK3 = 1<<15, // TOK bit of Descriptor 3
231 a41b2ff2 pbrook
 TSAD_TOK2 = 1<<14, // TOK bit of Descriptor 2
232 a41b2ff2 pbrook
 TSAD_TOK1 = 1<<13, // TOK bit of Descriptor 1
233 a41b2ff2 pbrook
 TSAD_TOK0 = 1<<12, // TOK bit of Descriptor 0
234 a41b2ff2 pbrook
 TSAD_TUN3 = 1<<11, // TUN bit of Descriptor 3
235 a41b2ff2 pbrook
 TSAD_TUN2 = 1<<10, // TUN bit of Descriptor 2
236 a41b2ff2 pbrook
 TSAD_TUN1 = 1<<9, // TUN bit of Descriptor 1
237 a41b2ff2 pbrook
 TSAD_TUN0 = 1<<8, // TUN bit of Descriptor 0
238 a41b2ff2 pbrook
 TSAD_TABT3 = 1<<07, // TABT bit of Descriptor 3
239 a41b2ff2 pbrook
 TSAD_TABT2 = 1<<06, // TABT bit of Descriptor 2
240 a41b2ff2 pbrook
 TSAD_TABT1 = 1<<05, // TABT bit of Descriptor 1
241 a41b2ff2 pbrook
 TSAD_TABT0 = 1<<04, // TABT bit of Descriptor 0
242 a41b2ff2 pbrook
 TSAD_OWN3 = 1<<03, // OWN bit of Descriptor 3
243 a41b2ff2 pbrook
 TSAD_OWN2 = 1<<02, // OWN bit of Descriptor 2
244 a41b2ff2 pbrook
 TSAD_OWN1 = 1<<01, // OWN bit of Descriptor 1
245 a41b2ff2 pbrook
 TSAD_OWN0 = 1<<00, // OWN bit of Descriptor 0
246 a41b2ff2 pbrook
};
247 a41b2ff2 pbrook
248 a41b2ff2 pbrook
249 a41b2ff2 pbrook
/* Bits in Config1 */
250 a41b2ff2 pbrook
enum Config1Bits {
251 a41b2ff2 pbrook
    Cfg1_PM_Enable = 0x01,
252 a41b2ff2 pbrook
    Cfg1_VPD_Enable = 0x02,
253 a41b2ff2 pbrook
    Cfg1_PIO = 0x04,
254 a41b2ff2 pbrook
    Cfg1_MMIO = 0x08,
255 a41b2ff2 pbrook
    LWAKE = 0x10,        /* not on 8139, 8139A */
256 a41b2ff2 pbrook
    Cfg1_Driver_Load = 0x20,
257 a41b2ff2 pbrook
    Cfg1_LED0 = 0x40,
258 a41b2ff2 pbrook
    Cfg1_LED1 = 0x80,
259 a41b2ff2 pbrook
    SLEEP = (1 << 1),    /* only on 8139, 8139A */
260 a41b2ff2 pbrook
    PWRDN = (1 << 0),    /* only on 8139, 8139A */
261 a41b2ff2 pbrook
};
262 a41b2ff2 pbrook
263 a41b2ff2 pbrook
/* Bits in Config3 */
264 a41b2ff2 pbrook
enum Config3Bits {
265 a41b2ff2 pbrook
    Cfg3_FBtBEn    = (1 << 0), /* 1 = Fast Back to Back */
266 a41b2ff2 pbrook
    Cfg3_FuncRegEn = (1 << 1), /* 1 = enable CardBus Function registers */
267 a41b2ff2 pbrook
    Cfg3_CLKRUN_En = (1 << 2), /* 1 = enable CLKRUN */
268 a41b2ff2 pbrook
    Cfg3_CardB_En  = (1 << 3), /* 1 = enable CardBus registers */
269 a41b2ff2 pbrook
    Cfg3_LinkUp    = (1 << 4), /* 1 = wake up on link up */
270 a41b2ff2 pbrook
    Cfg3_Magic     = (1 << 5), /* 1 = wake up on Magic Packet (tm) */
271 a41b2ff2 pbrook
    Cfg3_PARM_En   = (1 << 6), /* 0 = software can set twister parameters */
272 a41b2ff2 pbrook
    Cfg3_GNTSel    = (1 << 7), /* 1 = delay 1 clock from PCI GNT signal */
273 a41b2ff2 pbrook
};
274 a41b2ff2 pbrook
275 a41b2ff2 pbrook
/* Bits in Config4 */
276 a41b2ff2 pbrook
enum Config4Bits {
277 a41b2ff2 pbrook
    LWPTN = (1 << 2),    /* not on 8139, 8139A */
278 a41b2ff2 pbrook
};
279 a41b2ff2 pbrook
280 a41b2ff2 pbrook
/* Bits in Config5 */
281 a41b2ff2 pbrook
enum Config5Bits {
282 a41b2ff2 pbrook
    Cfg5_PME_STS     = (1 << 0), /* 1 = PCI reset resets PME_Status */
283 a41b2ff2 pbrook
    Cfg5_LANWake     = (1 << 1), /* 1 = enable LANWake signal */
284 a41b2ff2 pbrook
    Cfg5_LDPS        = (1 << 2), /* 0 = save power when link is down */
285 a41b2ff2 pbrook
    Cfg5_FIFOAddrPtr = (1 << 3), /* Realtek internal SRAM testing */
286 a41b2ff2 pbrook
    Cfg5_UWF         = (1 << 4), /* 1 = accept unicast wakeup frame */
287 a41b2ff2 pbrook
    Cfg5_MWF         = (1 << 5), /* 1 = accept multicast wakeup frame */
288 a41b2ff2 pbrook
    Cfg5_BWF         = (1 << 6), /* 1 = accept broadcast wakeup frame */
289 a41b2ff2 pbrook
};
290 a41b2ff2 pbrook
291 a41b2ff2 pbrook
enum RxConfigBits {
292 a41b2ff2 pbrook
    /* rx fifo threshold */
293 a41b2ff2 pbrook
    RxCfgFIFOShift = 13,
294 a41b2ff2 pbrook
    RxCfgFIFONone = (7 << RxCfgFIFOShift),
295 a41b2ff2 pbrook
296 a41b2ff2 pbrook
    /* Max DMA burst */
297 a41b2ff2 pbrook
    RxCfgDMAShift = 8,
298 a41b2ff2 pbrook
    RxCfgDMAUnlimited = (7 << RxCfgDMAShift),
299 a41b2ff2 pbrook
300 a41b2ff2 pbrook
    /* rx ring buffer length */
301 a41b2ff2 pbrook
    RxCfgRcv8K = 0,
302 a41b2ff2 pbrook
    RxCfgRcv16K = (1 << 11),
303 a41b2ff2 pbrook
    RxCfgRcv32K = (1 << 12),
304 a41b2ff2 pbrook
    RxCfgRcv64K = (1 << 11) | (1 << 12),
305 a41b2ff2 pbrook
306 a41b2ff2 pbrook
    /* Disable packet wrap at end of Rx buffer. (not possible with 64k) */
307 a41b2ff2 pbrook
    RxNoWrap = (1 << 7),
308 a41b2ff2 pbrook
};
309 a41b2ff2 pbrook
310 a41b2ff2 pbrook
/* Twister tuning parameters from RealTek.
311 a41b2ff2 pbrook
   Completely undocumented, but required to tune bad links on some boards. */
312 a41b2ff2 pbrook
/*
313 a41b2ff2 pbrook
enum CSCRBits {
314 a41b2ff2 pbrook
    CSCR_LinkOKBit = 0x0400,
315 a41b2ff2 pbrook
    CSCR_LinkChangeBit = 0x0800,
316 a41b2ff2 pbrook
    CSCR_LinkStatusBits = 0x0f000,
317 a41b2ff2 pbrook
    CSCR_LinkDownOffCmd = 0x003c0,
318 a41b2ff2 pbrook
    CSCR_LinkDownCmd = 0x0f3c0,
319 a41b2ff2 pbrook
*/
320 a41b2ff2 pbrook
enum CSCRBits {
321 5fafdf24 ths
    CSCR_Testfun = 1<<15, /* 1 = Auto-neg speeds up internal timer, WO, def 0 */
322 a41b2ff2 pbrook
    CSCR_LD  = 1<<9,  /* Active low TPI link disable signal. When low, TPI still transmits link pulses and TPI stays in good link state. def 1*/
323 a41b2ff2 pbrook
    CSCR_HEART_BIT = 1<<8,  /* 1 = HEART BEAT enable, 0 = HEART BEAT disable. HEART BEAT function is only valid in 10Mbps mode. def 1*/
324 a41b2ff2 pbrook
    CSCR_JBEN = 1<<7,  /* 1 = enable jabber function. 0 = disable jabber function, def 1*/
325 5fafdf24 ths
    CSCR_F_LINK_100 = 1<<6, /* Used to login force good link in 100Mbps for diagnostic purposes. 1 = DISABLE, 0 = ENABLE. def 1*/
326 a41b2ff2 pbrook
    CSCR_F_Connect  = 1<<5,  /* Assertion of this bit forces the disconnect function to be bypassed. def 0*/
327 a41b2ff2 pbrook
    CSCR_Con_status = 1<<3, /* This bit indicates the status of the connection. 1 = valid connected link detected; 0 = disconnected link detected. RO def 0*/
328 a41b2ff2 pbrook
    CSCR_Con_status_En = 1<<2, /* Assertion of this bit configures LED1 pin to indicate connection status. def 0*/
329 a41b2ff2 pbrook
    CSCR_PASS_SCR = 1<<0, /* Bypass Scramble, def 0*/
330 a41b2ff2 pbrook
};
331 a41b2ff2 pbrook
332 a41b2ff2 pbrook
enum Cfg9346Bits {
333 a41b2ff2 pbrook
    Cfg9346_Lock = 0x00,
334 a41b2ff2 pbrook
    Cfg9346_Unlock = 0xC0,
335 a41b2ff2 pbrook
};
336 a41b2ff2 pbrook
337 a41b2ff2 pbrook
typedef enum {
338 a41b2ff2 pbrook
    CH_8139 = 0,
339 a41b2ff2 pbrook
    CH_8139_K,
340 a41b2ff2 pbrook
    CH_8139A,
341 a41b2ff2 pbrook
    CH_8139A_G,
342 a41b2ff2 pbrook
    CH_8139B,
343 a41b2ff2 pbrook
    CH_8130,
344 a41b2ff2 pbrook
    CH_8139C,
345 a41b2ff2 pbrook
    CH_8100,
346 a41b2ff2 pbrook
    CH_8100B_8139D,
347 a41b2ff2 pbrook
    CH_8101,
348 c227f099 Anthony Liguori
} chip_t;
349 a41b2ff2 pbrook
350 a41b2ff2 pbrook
enum chip_flags {
351 a41b2ff2 pbrook
    HasHltClk = (1 << 0),
352 a41b2ff2 pbrook
    HasLWake = (1 << 1),
353 a41b2ff2 pbrook
};
354 a41b2ff2 pbrook
355 a41b2ff2 pbrook
#define HW_REVID(b30, b29, b28, b27, b26, b23, b22) \
356 a41b2ff2 pbrook
    (b30<<30 | b29<<29 | b28<<28 | b27<<27 | b26<<26 | b23<<23 | b22<<22)
357 a41b2ff2 pbrook
#define HW_REVID_MASK    HW_REVID(1, 1, 1, 1, 1, 1, 1)
358 a41b2ff2 pbrook
359 6cadb320 bellard
#define RTL8139_PCI_REVID_8139      0x10
360 6cadb320 bellard
#define RTL8139_PCI_REVID_8139CPLUS 0x20
361 6cadb320 bellard
362 6cadb320 bellard
#define RTL8139_PCI_REVID           RTL8139_PCI_REVID_8139CPLUS
363 6cadb320 bellard
364 a41b2ff2 pbrook
/* Size is 64 * 16bit words */
365 a41b2ff2 pbrook
#define EEPROM_9346_ADDR_BITS 6
366 a41b2ff2 pbrook
#define EEPROM_9346_SIZE  (1 << EEPROM_9346_ADDR_BITS)
367 a41b2ff2 pbrook
#define EEPROM_9346_ADDR_MASK (EEPROM_9346_SIZE - 1)
368 a41b2ff2 pbrook
369 a41b2ff2 pbrook
enum Chip9346Operation
370 a41b2ff2 pbrook
{
371 a41b2ff2 pbrook
    Chip9346_op_mask = 0xc0,          /* 10 zzzzzz */
372 a41b2ff2 pbrook
    Chip9346_op_read = 0x80,          /* 10 AAAAAA */
373 a41b2ff2 pbrook
    Chip9346_op_write = 0x40,         /* 01 AAAAAA D(15)..D(0) */
374 a41b2ff2 pbrook
    Chip9346_op_ext_mask = 0xf0,      /* 11 zzzzzz */
375 a41b2ff2 pbrook
    Chip9346_op_write_enable = 0x30,  /* 00 11zzzz */
376 a41b2ff2 pbrook
    Chip9346_op_write_all = 0x10,     /* 00 01zzzz */
377 a41b2ff2 pbrook
    Chip9346_op_write_disable = 0x00, /* 00 00zzzz */
378 a41b2ff2 pbrook
};
379 a41b2ff2 pbrook
380 a41b2ff2 pbrook
enum Chip9346Mode
381 a41b2ff2 pbrook
{
382 a41b2ff2 pbrook
    Chip9346_none = 0,
383 a41b2ff2 pbrook
    Chip9346_enter_command_mode,
384 a41b2ff2 pbrook
    Chip9346_read_command,
385 a41b2ff2 pbrook
    Chip9346_data_read,      /* from output register */
386 a41b2ff2 pbrook
    Chip9346_data_write,     /* to input register, then to contents at specified address */
387 a41b2ff2 pbrook
    Chip9346_data_write_all, /* to input register, then filling contents */
388 a41b2ff2 pbrook
};
389 a41b2ff2 pbrook
390 a41b2ff2 pbrook
typedef struct EEprom9346
391 a41b2ff2 pbrook
{
392 a41b2ff2 pbrook
    uint16_t contents[EEPROM_9346_SIZE];
393 a41b2ff2 pbrook
    int      mode;
394 a41b2ff2 pbrook
    uint32_t tick;
395 a41b2ff2 pbrook
    uint8_t  address;
396 a41b2ff2 pbrook
    uint16_t input;
397 a41b2ff2 pbrook
    uint16_t output;
398 a41b2ff2 pbrook
399 a41b2ff2 pbrook
    uint8_t eecs;
400 a41b2ff2 pbrook
    uint8_t eesk;
401 a41b2ff2 pbrook
    uint8_t eedi;
402 a41b2ff2 pbrook
    uint8_t eedo;
403 a41b2ff2 pbrook
} EEprom9346;
404 a41b2ff2 pbrook
405 6cadb320 bellard
typedef struct RTL8139TallyCounters
406 6cadb320 bellard
{
407 6cadb320 bellard
    /* Tally counters */
408 6cadb320 bellard
    uint64_t   TxOk;
409 6cadb320 bellard
    uint64_t   RxOk;
410 6cadb320 bellard
    uint64_t   TxERR;
411 6cadb320 bellard
    uint32_t   RxERR;
412 6cadb320 bellard
    uint16_t   MissPkt;
413 6cadb320 bellard
    uint16_t   FAE;
414 6cadb320 bellard
    uint32_t   Tx1Col;
415 6cadb320 bellard
    uint32_t   TxMCol;
416 6cadb320 bellard
    uint64_t   RxOkPhy;
417 6cadb320 bellard
    uint64_t   RxOkBrd;
418 6cadb320 bellard
    uint32_t   RxOkMul;
419 6cadb320 bellard
    uint16_t   TxAbt;
420 6cadb320 bellard
    uint16_t   TxUndrn;
421 6cadb320 bellard
} RTL8139TallyCounters;
422 6cadb320 bellard
423 6cadb320 bellard
/* Clears all tally counters */
424 6cadb320 bellard
static void RTL8139TallyCounters_clear(RTL8139TallyCounters* counters);
425 6cadb320 bellard
426 6cadb320 bellard
/* Writes tally counters to specified physical memory address */
427 c227f099 Anthony Liguori
static void RTL8139TallyCounters_physical_memory_write(target_phys_addr_t tc_addr, RTL8139TallyCounters* counters);
428 6cadb320 bellard
429 a41b2ff2 pbrook
typedef struct RTL8139State {
430 efd6dd45 Juan Quintela
    PCIDevice dev;
431 a41b2ff2 pbrook
    uint8_t phys[8]; /* mac address */
432 a41b2ff2 pbrook
    uint8_t mult[8]; /* multicast mask array */
433 a41b2ff2 pbrook
434 6cadb320 bellard
    uint32_t TxStatus[4]; /* TxStatus0 in C mode*/ /* also DTCCR[0] and DTCCR[1] in C+ mode */
435 a41b2ff2 pbrook
    uint32_t TxAddr[4];   /* TxAddr0 */
436 a41b2ff2 pbrook
    uint32_t RxBuf;       /* Receive buffer */
437 a41b2ff2 pbrook
    uint32_t RxBufferSize;/* internal variable, receive ring buffer size in C mode */
438 a41b2ff2 pbrook
    uint32_t RxBufPtr;
439 a41b2ff2 pbrook
    uint32_t RxBufAddr;
440 a41b2ff2 pbrook
441 a41b2ff2 pbrook
    uint16_t IntrStatus;
442 a41b2ff2 pbrook
    uint16_t IntrMask;
443 a41b2ff2 pbrook
444 a41b2ff2 pbrook
    uint32_t TxConfig;
445 a41b2ff2 pbrook
    uint32_t RxConfig;
446 a41b2ff2 pbrook
    uint32_t RxMissed;
447 a41b2ff2 pbrook
448 a41b2ff2 pbrook
    uint16_t CSCR;
449 a41b2ff2 pbrook
450 a41b2ff2 pbrook
    uint8_t  Cfg9346;
451 a41b2ff2 pbrook
    uint8_t  Config0;
452 a41b2ff2 pbrook
    uint8_t  Config1;
453 a41b2ff2 pbrook
    uint8_t  Config3;
454 a41b2ff2 pbrook
    uint8_t  Config4;
455 a41b2ff2 pbrook
    uint8_t  Config5;
456 a41b2ff2 pbrook
457 a41b2ff2 pbrook
    uint8_t  clock_enabled;
458 a41b2ff2 pbrook
    uint8_t  bChipCmdState;
459 a41b2ff2 pbrook
460 a41b2ff2 pbrook
    uint16_t MultiIntr;
461 a41b2ff2 pbrook
462 a41b2ff2 pbrook
    uint16_t BasicModeCtrl;
463 a41b2ff2 pbrook
    uint16_t BasicModeStatus;
464 a41b2ff2 pbrook
    uint16_t NWayAdvert;
465 a41b2ff2 pbrook
    uint16_t NWayLPAR;
466 a41b2ff2 pbrook
    uint16_t NWayExpansion;
467 a41b2ff2 pbrook
468 a41b2ff2 pbrook
    uint16_t CpCmd;
469 a41b2ff2 pbrook
    uint8_t  TxThresh;
470 a41b2ff2 pbrook
471 1673ad51 Mark McLoughlin
    NICState *nic;
472 254111ec Gerd Hoffmann
    NICConf conf;
473 a41b2ff2 pbrook
    int rtl8139_mmio_io_addr;
474 a41b2ff2 pbrook
475 a41b2ff2 pbrook
    /* C ring mode */
476 a41b2ff2 pbrook
    uint32_t   currTxDesc;
477 a41b2ff2 pbrook
478 a41b2ff2 pbrook
    /* C+ mode */
479 2c3891ab aliguori
    uint32_t   cplus_enabled;
480 2c3891ab aliguori
481 a41b2ff2 pbrook
    uint32_t   currCPlusRxDesc;
482 a41b2ff2 pbrook
    uint32_t   currCPlusTxDesc;
483 a41b2ff2 pbrook
484 a41b2ff2 pbrook
    uint32_t   RxRingAddrLO;
485 a41b2ff2 pbrook
    uint32_t   RxRingAddrHI;
486 a41b2ff2 pbrook
487 a41b2ff2 pbrook
    EEprom9346 eeprom;
488 6cadb320 bellard
489 6cadb320 bellard
    uint32_t   TCTR;
490 6cadb320 bellard
    uint32_t   TimerInt;
491 6cadb320 bellard
    int64_t    TCTR_base;
492 6cadb320 bellard
493 6cadb320 bellard
    /* Tally counters */
494 6cadb320 bellard
    RTL8139TallyCounters tally_counters;
495 6cadb320 bellard
496 6cadb320 bellard
    /* Non-persistent data */
497 6cadb320 bellard
    uint8_t   *cplus_txbuffer;
498 6cadb320 bellard
    int        cplus_txbuffer_len;
499 6cadb320 bellard
    int        cplus_txbuffer_offset;
500 6cadb320 bellard
501 6cadb320 bellard
    /* PCI interrupt timer */
502 6cadb320 bellard
    QEMUTimer *timer;
503 05447803 Frediano Ziglio
    int64_t TimerExpire;
504 6cadb320 bellard
505 c574ba5a Alex Williamson
    /* Support migration to/from old versions */
506 c574ba5a Alex Williamson
    int rtl8139_mmio_io_addr_dummy;
507 a41b2ff2 pbrook
} RTL8139State;
508 a41b2ff2 pbrook
509 05447803 Frediano Ziglio
static void rtl8139_set_next_tctr_time(RTL8139State *s, int64_t current_time);
510 05447803 Frediano Ziglio
511 9596ebb7 pbrook
static void prom9346_decode_command(EEprom9346 *eeprom, uint8_t command)
512 a41b2ff2 pbrook
{
513 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: eeprom command 0x%02x\n", command));
514 a41b2ff2 pbrook
515 a41b2ff2 pbrook
    switch (command & Chip9346_op_mask)
516 a41b2ff2 pbrook
    {
517 a41b2ff2 pbrook
        case Chip9346_op_read:
518 a41b2ff2 pbrook
        {
519 a41b2ff2 pbrook
            eeprom->address = command & EEPROM_9346_ADDR_MASK;
520 a41b2ff2 pbrook
            eeprom->output = eeprom->contents[eeprom->address];
521 a41b2ff2 pbrook
            eeprom->eedo = 0;
522 a41b2ff2 pbrook
            eeprom->tick = 0;
523 a41b2ff2 pbrook
            eeprom->mode = Chip9346_data_read;
524 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: eeprom read from address 0x%02x data=0x%04x\n",
525 6cadb320 bellard
                   eeprom->address, eeprom->output));
526 a41b2ff2 pbrook
        }
527 a41b2ff2 pbrook
        break;
528 a41b2ff2 pbrook
529 a41b2ff2 pbrook
        case Chip9346_op_write:
530 a41b2ff2 pbrook
        {
531 a41b2ff2 pbrook
            eeprom->address = command & EEPROM_9346_ADDR_MASK;
532 a41b2ff2 pbrook
            eeprom->input = 0;
533 a41b2ff2 pbrook
            eeprom->tick = 0;
534 a41b2ff2 pbrook
            eeprom->mode = Chip9346_none; /* Chip9346_data_write */
535 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: eeprom begin write to address 0x%02x\n",
536 6cadb320 bellard
                   eeprom->address));
537 a41b2ff2 pbrook
        }
538 a41b2ff2 pbrook
        break;
539 a41b2ff2 pbrook
        default:
540 a41b2ff2 pbrook
            eeprom->mode = Chip9346_none;
541 a41b2ff2 pbrook
            switch (command & Chip9346_op_ext_mask)
542 a41b2ff2 pbrook
            {
543 a41b2ff2 pbrook
                case Chip9346_op_write_enable:
544 6cadb320 bellard
                    DEBUG_PRINT(("RTL8139: eeprom write enabled\n"));
545 a41b2ff2 pbrook
                    break;
546 a41b2ff2 pbrook
                case Chip9346_op_write_all:
547 6cadb320 bellard
                    DEBUG_PRINT(("RTL8139: eeprom begin write all\n"));
548 a41b2ff2 pbrook
                    break;
549 a41b2ff2 pbrook
                case Chip9346_op_write_disable:
550 6cadb320 bellard
                    DEBUG_PRINT(("RTL8139: eeprom write disabled\n"));
551 a41b2ff2 pbrook
                    break;
552 a41b2ff2 pbrook
            }
553 a41b2ff2 pbrook
            break;
554 a41b2ff2 pbrook
    }
555 a41b2ff2 pbrook
}
556 a41b2ff2 pbrook
557 9596ebb7 pbrook
static void prom9346_shift_clock(EEprom9346 *eeprom)
558 a41b2ff2 pbrook
{
559 a41b2ff2 pbrook
    int bit = eeprom->eedi?1:0;
560 a41b2ff2 pbrook
561 a41b2ff2 pbrook
    ++ eeprom->tick;
562 a41b2ff2 pbrook
563 6cadb320 bellard
    DEBUG_PRINT(("eeprom: tick %d eedi=%d eedo=%d\n", eeprom->tick, eeprom->eedi, eeprom->eedo));
564 a41b2ff2 pbrook
565 a41b2ff2 pbrook
    switch (eeprom->mode)
566 a41b2ff2 pbrook
    {
567 a41b2ff2 pbrook
        case Chip9346_enter_command_mode:
568 a41b2ff2 pbrook
            if (bit)
569 a41b2ff2 pbrook
            {
570 a41b2ff2 pbrook
                eeprom->mode = Chip9346_read_command;
571 a41b2ff2 pbrook
                eeprom->tick = 0;
572 a41b2ff2 pbrook
                eeprom->input = 0;
573 6cadb320 bellard
                DEBUG_PRINT(("eeprom: +++ synchronized, begin command read\n"));
574 a41b2ff2 pbrook
            }
575 a41b2ff2 pbrook
            break;
576 a41b2ff2 pbrook
577 a41b2ff2 pbrook
        case Chip9346_read_command:
578 a41b2ff2 pbrook
            eeprom->input = (eeprom->input << 1) | (bit & 1);
579 a41b2ff2 pbrook
            if (eeprom->tick == 8)
580 a41b2ff2 pbrook
            {
581 a41b2ff2 pbrook
                prom9346_decode_command(eeprom, eeprom->input & 0xff);
582 a41b2ff2 pbrook
            }
583 a41b2ff2 pbrook
            break;
584 a41b2ff2 pbrook
585 a41b2ff2 pbrook
        case Chip9346_data_read:
586 a41b2ff2 pbrook
            eeprom->eedo = (eeprom->output & 0x8000)?1:0;
587 a41b2ff2 pbrook
            eeprom->output <<= 1;
588 a41b2ff2 pbrook
            if (eeprom->tick == 16)
589 a41b2ff2 pbrook
            {
590 6cadb320 bellard
#if 1
591 6cadb320 bellard
        // the FreeBSD drivers (rl and re) don't explicitly toggle
592 6cadb320 bellard
        // CS between reads (or does setting Cfg9346 to 0 count too?),
593 6cadb320 bellard
        // so we need to enter wait-for-command state here
594 6cadb320 bellard
                eeprom->mode = Chip9346_enter_command_mode;
595 6cadb320 bellard
                eeprom->input = 0;
596 6cadb320 bellard
                eeprom->tick = 0;
597 6cadb320 bellard
598 6cadb320 bellard
                DEBUG_PRINT(("eeprom: +++ end of read, awaiting next command\n"));
599 6cadb320 bellard
#else
600 6cadb320 bellard
        // original behaviour
601 a41b2ff2 pbrook
                ++eeprom->address;
602 a41b2ff2 pbrook
                eeprom->address &= EEPROM_9346_ADDR_MASK;
603 a41b2ff2 pbrook
                eeprom->output = eeprom->contents[eeprom->address];
604 a41b2ff2 pbrook
                eeprom->tick = 0;
605 a41b2ff2 pbrook
606 6cadb320 bellard
                DEBUG_PRINT(("eeprom: +++ read next address 0x%02x data=0x%04x\n",
607 6cadb320 bellard
                       eeprom->address, eeprom->output));
608 a41b2ff2 pbrook
#endif
609 a41b2ff2 pbrook
            }
610 a41b2ff2 pbrook
            break;
611 a41b2ff2 pbrook
612 a41b2ff2 pbrook
        case Chip9346_data_write:
613 a41b2ff2 pbrook
            eeprom->input = (eeprom->input << 1) | (bit & 1);
614 a41b2ff2 pbrook
            if (eeprom->tick == 16)
615 a41b2ff2 pbrook
            {
616 6cadb320 bellard
                DEBUG_PRINT(("RTL8139: eeprom write to address 0x%02x data=0x%04x\n",
617 6cadb320 bellard
                       eeprom->address, eeprom->input));
618 6cadb320 bellard
619 a41b2ff2 pbrook
                eeprom->contents[eeprom->address] = eeprom->input;
620 a41b2ff2 pbrook
                eeprom->mode = Chip9346_none; /* waiting for next command after CS cycle */
621 a41b2ff2 pbrook
                eeprom->tick = 0;
622 a41b2ff2 pbrook
                eeprom->input = 0;
623 a41b2ff2 pbrook
            }
624 a41b2ff2 pbrook
            break;
625 a41b2ff2 pbrook
626 a41b2ff2 pbrook
        case Chip9346_data_write_all:
627 a41b2ff2 pbrook
            eeprom->input = (eeprom->input << 1) | (bit & 1);
628 a41b2ff2 pbrook
            if (eeprom->tick == 16)
629 a41b2ff2 pbrook
            {
630 a41b2ff2 pbrook
                int i;
631 a41b2ff2 pbrook
                for (i = 0; i < EEPROM_9346_SIZE; i++)
632 a41b2ff2 pbrook
                {
633 a41b2ff2 pbrook
                    eeprom->contents[i] = eeprom->input;
634 a41b2ff2 pbrook
                }
635 6cadb320 bellard
                DEBUG_PRINT(("RTL8139: eeprom filled with data=0x%04x\n",
636 6cadb320 bellard
                       eeprom->input));
637 6cadb320 bellard
638 a41b2ff2 pbrook
                eeprom->mode = Chip9346_enter_command_mode;
639 a41b2ff2 pbrook
                eeprom->tick = 0;
640 a41b2ff2 pbrook
                eeprom->input = 0;
641 a41b2ff2 pbrook
            }
642 a41b2ff2 pbrook
            break;
643 a41b2ff2 pbrook
644 a41b2ff2 pbrook
        default:
645 a41b2ff2 pbrook
            break;
646 a41b2ff2 pbrook
    }
647 a41b2ff2 pbrook
}
648 a41b2ff2 pbrook
649 9596ebb7 pbrook
static int prom9346_get_wire(RTL8139State *s)
650 a41b2ff2 pbrook
{
651 a41b2ff2 pbrook
    EEprom9346 *eeprom = &s->eeprom;
652 a41b2ff2 pbrook
    if (!eeprom->eecs)
653 a41b2ff2 pbrook
        return 0;
654 a41b2ff2 pbrook
655 a41b2ff2 pbrook
    return eeprom->eedo;
656 a41b2ff2 pbrook
}
657 a41b2ff2 pbrook
658 9596ebb7 pbrook
/* FIXME: This should be merged into/replaced by eeprom93xx.c.  */
659 9596ebb7 pbrook
static void prom9346_set_wire(RTL8139State *s, int eecs, int eesk, int eedi)
660 a41b2ff2 pbrook
{
661 a41b2ff2 pbrook
    EEprom9346 *eeprom = &s->eeprom;
662 a41b2ff2 pbrook
    uint8_t old_eecs = eeprom->eecs;
663 a41b2ff2 pbrook
    uint8_t old_eesk = eeprom->eesk;
664 a41b2ff2 pbrook
665 a41b2ff2 pbrook
    eeprom->eecs = eecs;
666 a41b2ff2 pbrook
    eeprom->eesk = eesk;
667 a41b2ff2 pbrook
    eeprom->eedi = eedi;
668 a41b2ff2 pbrook
669 6cadb320 bellard
    DEBUG_PRINT(("eeprom: +++ wires CS=%d SK=%d DI=%d DO=%d\n",
670 6cadb320 bellard
                 eeprom->eecs, eeprom->eesk, eeprom->eedi, eeprom->eedo));
671 a41b2ff2 pbrook
672 a41b2ff2 pbrook
    if (!old_eecs && eecs)
673 a41b2ff2 pbrook
    {
674 a41b2ff2 pbrook
        /* Synchronize start */
675 a41b2ff2 pbrook
        eeprom->tick = 0;
676 a41b2ff2 pbrook
        eeprom->input = 0;
677 a41b2ff2 pbrook
        eeprom->output = 0;
678 a41b2ff2 pbrook
        eeprom->mode = Chip9346_enter_command_mode;
679 a41b2ff2 pbrook
680 6cadb320 bellard
        DEBUG_PRINT(("=== eeprom: begin access, enter command mode\n"));
681 a41b2ff2 pbrook
    }
682 a41b2ff2 pbrook
683 a41b2ff2 pbrook
    if (!eecs)
684 a41b2ff2 pbrook
    {
685 6cadb320 bellard
        DEBUG_PRINT(("=== eeprom: end access\n"));
686 a41b2ff2 pbrook
        return;
687 a41b2ff2 pbrook
    }
688 a41b2ff2 pbrook
689 a41b2ff2 pbrook
    if (!old_eesk && eesk)
690 a41b2ff2 pbrook
    {
691 a41b2ff2 pbrook
        /* SK front rules */
692 a41b2ff2 pbrook
        prom9346_shift_clock(eeprom);
693 a41b2ff2 pbrook
    }
694 a41b2ff2 pbrook
}
695 a41b2ff2 pbrook
696 a41b2ff2 pbrook
static void rtl8139_update_irq(RTL8139State *s)
697 a41b2ff2 pbrook
{
698 a41b2ff2 pbrook
    int isr;
699 a41b2ff2 pbrook
    isr = (s->IntrStatus & s->IntrMask) & 0xffff;
700 6cadb320 bellard
701 80a34d67 pbrook
    DEBUG_PRINT(("RTL8139: Set IRQ to %d (%04x %04x)\n",
702 80a34d67 pbrook
       isr ? 1 : 0, s->IntrStatus, s->IntrMask));
703 6cadb320 bellard
704 efd6dd45 Juan Quintela
    qemu_set_irq(s->dev.irq[0], (isr != 0));
705 a41b2ff2 pbrook
}
706 a41b2ff2 pbrook
707 a41b2ff2 pbrook
#define POLYNOMIAL 0x04c11db6
708 a41b2ff2 pbrook
709 a41b2ff2 pbrook
/* From FreeBSD */
710 a41b2ff2 pbrook
/* XXX: optimize */
711 a41b2ff2 pbrook
static int compute_mcast_idx(const uint8_t *ep)
712 a41b2ff2 pbrook
{
713 a41b2ff2 pbrook
    uint32_t crc;
714 a41b2ff2 pbrook
    int carry, i, j;
715 a41b2ff2 pbrook
    uint8_t b;
716 a41b2ff2 pbrook
717 a41b2ff2 pbrook
    crc = 0xffffffff;
718 a41b2ff2 pbrook
    for (i = 0; i < 6; i++) {
719 a41b2ff2 pbrook
        b = *ep++;
720 a41b2ff2 pbrook
        for (j = 0; j < 8; j++) {
721 a41b2ff2 pbrook
            carry = ((crc & 0x80000000L) ? 1 : 0) ^ (b & 0x01);
722 a41b2ff2 pbrook
            crc <<= 1;
723 a41b2ff2 pbrook
            b >>= 1;
724 a41b2ff2 pbrook
            if (carry)
725 a41b2ff2 pbrook
                crc = ((crc ^ POLYNOMIAL) | carry);
726 a41b2ff2 pbrook
        }
727 a41b2ff2 pbrook
    }
728 a41b2ff2 pbrook
    return (crc >> 26);
729 a41b2ff2 pbrook
}
730 a41b2ff2 pbrook
731 a41b2ff2 pbrook
static int rtl8139_RxWrap(RTL8139State *s)
732 a41b2ff2 pbrook
{
733 a41b2ff2 pbrook
    /* wrapping enabled; assume 1.5k more buffer space if size < 65536 */
734 a41b2ff2 pbrook
    return (s->RxConfig & (1 << 7));
735 a41b2ff2 pbrook
}
736 a41b2ff2 pbrook
737 a41b2ff2 pbrook
static int rtl8139_receiver_enabled(RTL8139State *s)
738 a41b2ff2 pbrook
{
739 a41b2ff2 pbrook
    return s->bChipCmdState & CmdRxEnb;
740 a41b2ff2 pbrook
}
741 a41b2ff2 pbrook
742 a41b2ff2 pbrook
static int rtl8139_transmitter_enabled(RTL8139State *s)
743 a41b2ff2 pbrook
{
744 a41b2ff2 pbrook
    return s->bChipCmdState & CmdTxEnb;
745 a41b2ff2 pbrook
}
746 a41b2ff2 pbrook
747 a41b2ff2 pbrook
static int rtl8139_cp_receiver_enabled(RTL8139State *s)
748 a41b2ff2 pbrook
{
749 a41b2ff2 pbrook
    return s->CpCmd & CPlusRxEnb;
750 a41b2ff2 pbrook
}
751 a41b2ff2 pbrook
752 a41b2ff2 pbrook
static int rtl8139_cp_transmitter_enabled(RTL8139State *s)
753 a41b2ff2 pbrook
{
754 a41b2ff2 pbrook
    return s->CpCmd & CPlusTxEnb;
755 a41b2ff2 pbrook
}
756 a41b2ff2 pbrook
757 a41b2ff2 pbrook
static void rtl8139_write_buffer(RTL8139State *s, const void *buf, int size)
758 a41b2ff2 pbrook
{
759 a41b2ff2 pbrook
    if (s->RxBufAddr + size > s->RxBufferSize)
760 a41b2ff2 pbrook
    {
761 a41b2ff2 pbrook
        int wrapped = MOD2(s->RxBufAddr + size, s->RxBufferSize);
762 a41b2ff2 pbrook
763 a41b2ff2 pbrook
        /* write packet data */
764 ccf1d14a ths
        if (wrapped && !(s->RxBufferSize < 65536 && rtl8139_RxWrap(s)))
765 a41b2ff2 pbrook
        {
766 6cadb320 bellard
            DEBUG_PRINT((">>> RTL8139: rx packet wrapped in buffer at %d\n", size-wrapped));
767 a41b2ff2 pbrook
768 a41b2ff2 pbrook
            if (size > wrapped)
769 a41b2ff2 pbrook
            {
770 a41b2ff2 pbrook
                cpu_physical_memory_write( s->RxBuf + s->RxBufAddr,
771 a41b2ff2 pbrook
                                           buf, size-wrapped );
772 a41b2ff2 pbrook
            }
773 a41b2ff2 pbrook
774 a41b2ff2 pbrook
            /* reset buffer pointer */
775 a41b2ff2 pbrook
            s->RxBufAddr = 0;
776 a41b2ff2 pbrook
777 a41b2ff2 pbrook
            cpu_physical_memory_write( s->RxBuf + s->RxBufAddr,
778 a41b2ff2 pbrook
                                       buf + (size-wrapped), wrapped );
779 a41b2ff2 pbrook
780 a41b2ff2 pbrook
            s->RxBufAddr = wrapped;
781 a41b2ff2 pbrook
782 a41b2ff2 pbrook
            return;
783 a41b2ff2 pbrook
        }
784 a41b2ff2 pbrook
    }
785 a41b2ff2 pbrook
786 a41b2ff2 pbrook
    /* non-wrapping path or overwrapping enabled */
787 a41b2ff2 pbrook
    cpu_physical_memory_write( s->RxBuf + s->RxBufAddr, buf, size );
788 a41b2ff2 pbrook
789 a41b2ff2 pbrook
    s->RxBufAddr += size;
790 a41b2ff2 pbrook
}
791 a41b2ff2 pbrook
792 a41b2ff2 pbrook
#define MIN_BUF_SIZE 60
793 c227f099 Anthony Liguori
static inline target_phys_addr_t rtl8139_addr64(uint32_t low, uint32_t high)
794 a41b2ff2 pbrook
{
795 a41b2ff2 pbrook
#if TARGET_PHYS_ADDR_BITS > 32
796 c227f099 Anthony Liguori
    return low | ((target_phys_addr_t)high << 32);
797 a41b2ff2 pbrook
#else
798 a41b2ff2 pbrook
    return low;
799 a41b2ff2 pbrook
#endif
800 a41b2ff2 pbrook
}
801 a41b2ff2 pbrook
802 1673ad51 Mark McLoughlin
static int rtl8139_can_receive(VLANClientState *nc)
803 a41b2ff2 pbrook
{
804 1673ad51 Mark McLoughlin
    RTL8139State *s = DO_UPCAST(NICState, nc, nc)->opaque;
805 a41b2ff2 pbrook
    int avail;
806 a41b2ff2 pbrook
807 aa1f17c1 ths
    /* Receive (drop) packets if card is disabled.  */
808 a41b2ff2 pbrook
    if (!s->clock_enabled)
809 a41b2ff2 pbrook
      return 1;
810 a41b2ff2 pbrook
    if (!rtl8139_receiver_enabled(s))
811 a41b2ff2 pbrook
      return 1;
812 a41b2ff2 pbrook
813 a41b2ff2 pbrook
    if (rtl8139_cp_receiver_enabled(s)) {
814 a41b2ff2 pbrook
        /* ??? Flow control not implemented in c+ mode.
815 a41b2ff2 pbrook
           This is a hack to work around slirp deficiencies anyway.  */
816 a41b2ff2 pbrook
        return 1;
817 a41b2ff2 pbrook
    } else {
818 a41b2ff2 pbrook
        avail = MOD2(s->RxBufferSize + s->RxBufPtr - s->RxBufAddr,
819 a41b2ff2 pbrook
                     s->RxBufferSize);
820 a41b2ff2 pbrook
        return (avail == 0 || avail >= 1514);
821 a41b2ff2 pbrook
    }
822 a41b2ff2 pbrook
}
823 a41b2ff2 pbrook
824 1673ad51 Mark McLoughlin
static ssize_t rtl8139_do_receive(VLANClientState *nc, const uint8_t *buf, size_t size_, int do_interrupt)
825 a41b2ff2 pbrook
{
826 1673ad51 Mark McLoughlin
    RTL8139State *s = DO_UPCAST(NICState, nc, nc)->opaque;
827 18dabfd1 Benjamin Poirier
    /* size is the length of the buffer passed to the driver */
828 4f1c942b Mark McLoughlin
    int size = size_;
829 18dabfd1 Benjamin Poirier
    const uint8_t *dot1q_buf = NULL;
830 a41b2ff2 pbrook
831 a41b2ff2 pbrook
    uint32_t packet_header = 0;
832 a41b2ff2 pbrook
833 18dabfd1 Benjamin Poirier
    uint8_t buf1[MIN_BUF_SIZE + VLAN_HLEN];
834 5fafdf24 ths
    static const uint8_t broadcast_macaddr[6] =
835 a41b2ff2 pbrook
        { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
836 a41b2ff2 pbrook
837 6cadb320 bellard
    DEBUG_PRINT((">>> RTL8139: received len=%d\n", size));
838 a41b2ff2 pbrook
839 a41b2ff2 pbrook
    /* test if board clock is stopped */
840 a41b2ff2 pbrook
    if (!s->clock_enabled)
841 a41b2ff2 pbrook
    {
842 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: stopped ==========================\n"));
843 4f1c942b Mark McLoughlin
        return -1;
844 a41b2ff2 pbrook
    }
845 a41b2ff2 pbrook
846 a41b2ff2 pbrook
    /* first check if receiver is enabled */
847 a41b2ff2 pbrook
848 a41b2ff2 pbrook
    if (!rtl8139_receiver_enabled(s))
849 a41b2ff2 pbrook
    {
850 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: receiver disabled ================\n"));
851 4f1c942b Mark McLoughlin
        return -1;
852 a41b2ff2 pbrook
    }
853 a41b2ff2 pbrook
854 a41b2ff2 pbrook
    /* XXX: check this */
855 a41b2ff2 pbrook
    if (s->RxConfig & AcceptAllPhys) {
856 a41b2ff2 pbrook
        /* promiscuous: receive all */
857 6cadb320 bellard
        DEBUG_PRINT((">>> RTL8139: packet received in promiscuous mode\n"));
858 a41b2ff2 pbrook
859 a41b2ff2 pbrook
    } else {
860 a41b2ff2 pbrook
        if (!memcmp(buf,  broadcast_macaddr, 6)) {
861 a41b2ff2 pbrook
            /* broadcast address */
862 a41b2ff2 pbrook
            if (!(s->RxConfig & AcceptBroadcast))
863 a41b2ff2 pbrook
            {
864 6cadb320 bellard
                DEBUG_PRINT((">>> RTL8139: broadcast packet rejected\n"));
865 6cadb320 bellard
866 6cadb320 bellard
                /* update tally counter */
867 6cadb320 bellard
                ++s->tally_counters.RxERR;
868 6cadb320 bellard
869 4f1c942b Mark McLoughlin
                return size;
870 a41b2ff2 pbrook
            }
871 a41b2ff2 pbrook
872 a41b2ff2 pbrook
            packet_header |= RxBroadcast;
873 a41b2ff2 pbrook
874 6cadb320 bellard
            DEBUG_PRINT((">>> RTL8139: broadcast packet received\n"));
875 6cadb320 bellard
876 6cadb320 bellard
            /* update tally counter */
877 6cadb320 bellard
            ++s->tally_counters.RxOkBrd;
878 6cadb320 bellard
879 a41b2ff2 pbrook
        } else if (buf[0] & 0x01) {
880 a41b2ff2 pbrook
            /* multicast */
881 a41b2ff2 pbrook
            if (!(s->RxConfig & AcceptMulticast))
882 a41b2ff2 pbrook
            {
883 6cadb320 bellard
                DEBUG_PRINT((">>> RTL8139: multicast packet rejected\n"));
884 6cadb320 bellard
885 6cadb320 bellard
                /* update tally counter */
886 6cadb320 bellard
                ++s->tally_counters.RxERR;
887 6cadb320 bellard
888 4f1c942b Mark McLoughlin
                return size;
889 a41b2ff2 pbrook
            }
890 a41b2ff2 pbrook
891 a41b2ff2 pbrook
            int mcast_idx = compute_mcast_idx(buf);
892 a41b2ff2 pbrook
893 a41b2ff2 pbrook
            if (!(s->mult[mcast_idx >> 3] & (1 << (mcast_idx & 7))))
894 a41b2ff2 pbrook
            {
895 6cadb320 bellard
                DEBUG_PRINT((">>> RTL8139: multicast address mismatch\n"));
896 6cadb320 bellard
897 6cadb320 bellard
                /* update tally counter */
898 6cadb320 bellard
                ++s->tally_counters.RxERR;
899 6cadb320 bellard
900 4f1c942b Mark McLoughlin
                return size;
901 a41b2ff2 pbrook
            }
902 a41b2ff2 pbrook
903 a41b2ff2 pbrook
            packet_header |= RxMulticast;
904 a41b2ff2 pbrook
905 6cadb320 bellard
            DEBUG_PRINT((">>> RTL8139: multicast packet received\n"));
906 6cadb320 bellard
907 6cadb320 bellard
            /* update tally counter */
908 6cadb320 bellard
            ++s->tally_counters.RxOkMul;
909 6cadb320 bellard
910 a41b2ff2 pbrook
        } else if (s->phys[0] == buf[0] &&
911 3b46e624 ths
                   s->phys[1] == buf[1] &&
912 3b46e624 ths
                   s->phys[2] == buf[2] &&
913 3b46e624 ths
                   s->phys[3] == buf[3] &&
914 3b46e624 ths
                   s->phys[4] == buf[4] &&
915 a41b2ff2 pbrook
                   s->phys[5] == buf[5]) {
916 a41b2ff2 pbrook
            /* match */
917 a41b2ff2 pbrook
            if (!(s->RxConfig & AcceptMyPhys))
918 a41b2ff2 pbrook
            {
919 6cadb320 bellard
                DEBUG_PRINT((">>> RTL8139: rejecting physical address matching packet\n"));
920 6cadb320 bellard
921 6cadb320 bellard
                /* update tally counter */
922 6cadb320 bellard
                ++s->tally_counters.RxERR;
923 6cadb320 bellard
924 4f1c942b Mark McLoughlin
                return size;
925 a41b2ff2 pbrook
            }
926 a41b2ff2 pbrook
927 a41b2ff2 pbrook
            packet_header |= RxPhysical;
928 a41b2ff2 pbrook
929 6cadb320 bellard
            DEBUG_PRINT((">>> RTL8139: physical address matching packet received\n"));
930 6cadb320 bellard
931 6cadb320 bellard
            /* update tally counter */
932 6cadb320 bellard
            ++s->tally_counters.RxOkPhy;
933 a41b2ff2 pbrook
934 a41b2ff2 pbrook
        } else {
935 a41b2ff2 pbrook
936 6cadb320 bellard
            DEBUG_PRINT((">>> RTL8139: unknown packet\n"));
937 6cadb320 bellard
938 6cadb320 bellard
            /* update tally counter */
939 6cadb320 bellard
            ++s->tally_counters.RxERR;
940 6cadb320 bellard
941 4f1c942b Mark McLoughlin
            return size;
942 a41b2ff2 pbrook
        }
943 a41b2ff2 pbrook
    }
944 a41b2ff2 pbrook
945 18dabfd1 Benjamin Poirier
    /* if too small buffer, then expand it
946 18dabfd1 Benjamin Poirier
     * Include some tailroom in case a vlan tag is later removed. */
947 18dabfd1 Benjamin Poirier
    if (size < MIN_BUF_SIZE + VLAN_HLEN) {
948 a41b2ff2 pbrook
        memcpy(buf1, buf, size);
949 18dabfd1 Benjamin Poirier
        memset(buf1 + size, 0, MIN_BUF_SIZE + VLAN_HLEN - size);
950 a41b2ff2 pbrook
        buf = buf1;
951 18dabfd1 Benjamin Poirier
        if (size < MIN_BUF_SIZE) {
952 18dabfd1 Benjamin Poirier
            size = MIN_BUF_SIZE;
953 18dabfd1 Benjamin Poirier
        }
954 a41b2ff2 pbrook
    }
955 a41b2ff2 pbrook
956 a41b2ff2 pbrook
    if (rtl8139_cp_receiver_enabled(s))
957 a41b2ff2 pbrook
    {
958 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: in C+ Rx mode ================\n"));
959 a41b2ff2 pbrook
960 a41b2ff2 pbrook
        /* begin C+ receiver mode */
961 a41b2ff2 pbrook
962 a41b2ff2 pbrook
/* w0 ownership flag */
963 a41b2ff2 pbrook
#define CP_RX_OWN (1<<31)
964 a41b2ff2 pbrook
/* w0 end of ring flag */
965 a41b2ff2 pbrook
#define CP_RX_EOR (1<<30)
966 a41b2ff2 pbrook
/* w0 bits 0...12 : buffer size */
967 a41b2ff2 pbrook
#define CP_RX_BUFFER_SIZE_MASK ((1<<13) - 1)
968 a41b2ff2 pbrook
/* w1 tag available flag */
969 a41b2ff2 pbrook
#define CP_RX_TAVA (1<<16)
970 a41b2ff2 pbrook
/* w1 bits 0...15 : VLAN tag */
971 a41b2ff2 pbrook
#define CP_RX_VLAN_TAG_MASK ((1<<16) - 1)
972 a41b2ff2 pbrook
/* w2 low  32bit of Rx buffer ptr */
973 a41b2ff2 pbrook
/* w3 high 32bit of Rx buffer ptr */
974 a41b2ff2 pbrook
975 a41b2ff2 pbrook
        int descriptor = s->currCPlusRxDesc;
976 c227f099 Anthony Liguori
        target_phys_addr_t cplus_rx_ring_desc;
977 a41b2ff2 pbrook
978 a41b2ff2 pbrook
        cplus_rx_ring_desc = rtl8139_addr64(s->RxRingAddrLO, s->RxRingAddrHI);
979 a41b2ff2 pbrook
        cplus_rx_ring_desc += 16 * descriptor;
980 a41b2ff2 pbrook
981 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: +++ C+ mode reading RX descriptor %d from host memory at %08x %08x = %016" PRIx64 "\n",
982 6cadb320 bellard
               descriptor, s->RxRingAddrHI, s->RxRingAddrLO, (uint64_t)cplus_rx_ring_desc));
983 a41b2ff2 pbrook
984 a41b2ff2 pbrook
        uint32_t val, rxdw0,rxdw1,rxbufLO,rxbufHI;
985 a41b2ff2 pbrook
986 a41b2ff2 pbrook
        cpu_physical_memory_read(cplus_rx_ring_desc,    (uint8_t *)&val, 4);
987 a41b2ff2 pbrook
        rxdw0 = le32_to_cpu(val);
988 a41b2ff2 pbrook
        cpu_physical_memory_read(cplus_rx_ring_desc+4,  (uint8_t *)&val, 4);
989 a41b2ff2 pbrook
        rxdw1 = le32_to_cpu(val);
990 a41b2ff2 pbrook
        cpu_physical_memory_read(cplus_rx_ring_desc+8,  (uint8_t *)&val, 4);
991 a41b2ff2 pbrook
        rxbufLO = le32_to_cpu(val);
992 a41b2ff2 pbrook
        cpu_physical_memory_read(cplus_rx_ring_desc+12, (uint8_t *)&val, 4);
993 a41b2ff2 pbrook
        rxbufHI = le32_to_cpu(val);
994 a41b2ff2 pbrook
995 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: +++ C+ mode RX descriptor %d %08x %08x %08x %08x\n",
996 a41b2ff2 pbrook
               descriptor,
997 6cadb320 bellard
               rxdw0, rxdw1, rxbufLO, rxbufHI));
998 a41b2ff2 pbrook
999 a41b2ff2 pbrook
        if (!(rxdw0 & CP_RX_OWN))
1000 a41b2ff2 pbrook
        {
1001 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: C+ Rx mode : descriptor %d is owned by host\n", descriptor));
1002 6cadb320 bellard
1003 a41b2ff2 pbrook
            s->IntrStatus |= RxOverflow;
1004 a41b2ff2 pbrook
            ++s->RxMissed;
1005 6cadb320 bellard
1006 6cadb320 bellard
            /* update tally counter */
1007 6cadb320 bellard
            ++s->tally_counters.RxERR;
1008 6cadb320 bellard
            ++s->tally_counters.MissPkt;
1009 6cadb320 bellard
1010 a41b2ff2 pbrook
            rtl8139_update_irq(s);
1011 4f1c942b Mark McLoughlin
            return size_;
1012 a41b2ff2 pbrook
        }
1013 a41b2ff2 pbrook
1014 a41b2ff2 pbrook
        uint32_t rx_space = rxdw0 & CP_RX_BUFFER_SIZE_MASK;
1015 a41b2ff2 pbrook
1016 18dabfd1 Benjamin Poirier
        /* write VLAN info to descriptor variables. */
1017 18dabfd1 Benjamin Poirier
        if (s->CpCmd & CPlusRxVLAN && be16_to_cpup((uint16_t *)
1018 18dabfd1 Benjamin Poirier
                &buf[ETHER_ADDR_LEN * 2]) == ETH_P_8021Q) {
1019 18dabfd1 Benjamin Poirier
            dot1q_buf = &buf[ETHER_ADDR_LEN * 2];
1020 18dabfd1 Benjamin Poirier
            size -= VLAN_HLEN;
1021 18dabfd1 Benjamin Poirier
            /* if too small buffer, use the tailroom added duing expansion */
1022 18dabfd1 Benjamin Poirier
            if (size < MIN_BUF_SIZE) {
1023 18dabfd1 Benjamin Poirier
                size = MIN_BUF_SIZE;
1024 18dabfd1 Benjamin Poirier
            }
1025 18dabfd1 Benjamin Poirier
1026 18dabfd1 Benjamin Poirier
            rxdw1 &= ~CP_RX_VLAN_TAG_MASK;
1027 18dabfd1 Benjamin Poirier
            /* BE + ~le_to_cpu()~ + cpu_to_le() = BE */
1028 18dabfd1 Benjamin Poirier
            rxdw1 |= CP_RX_TAVA | le16_to_cpup((uint16_t *)
1029 18dabfd1 Benjamin Poirier
                &dot1q_buf[ETHER_TYPE_LEN]);
1030 18dabfd1 Benjamin Poirier
1031 18dabfd1 Benjamin Poirier
            DEBUG_PRINT(("RTL8139: C+ Rx mode : extracted vlan tag with tci: "
1032 18dabfd1 Benjamin Poirier
                    "%u\n", be16_to_cpup((uint16_t *)
1033 18dabfd1 Benjamin Poirier
                        &dot1q_buf[ETHER_TYPE_LEN])));
1034 18dabfd1 Benjamin Poirier
        } else {
1035 18dabfd1 Benjamin Poirier
            /* reset VLAN tag flag */
1036 18dabfd1 Benjamin Poirier
            rxdw1 &= ~CP_RX_TAVA;
1037 18dabfd1 Benjamin Poirier
        }
1038 18dabfd1 Benjamin Poirier
1039 6cadb320 bellard
        /* TODO: scatter the packet over available receive ring descriptors space */
1040 6cadb320 bellard
1041 a41b2ff2 pbrook
        if (size+4 > rx_space)
1042 a41b2ff2 pbrook
        {
1043 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: C+ Rx mode : descriptor %d size %d received %d + 4\n",
1044 6cadb320 bellard
                   descriptor, rx_space, size));
1045 6cadb320 bellard
1046 a41b2ff2 pbrook
            s->IntrStatus |= RxOverflow;
1047 a41b2ff2 pbrook
            ++s->RxMissed;
1048 6cadb320 bellard
1049 6cadb320 bellard
            /* update tally counter */
1050 6cadb320 bellard
            ++s->tally_counters.RxERR;
1051 6cadb320 bellard
            ++s->tally_counters.MissPkt;
1052 6cadb320 bellard
1053 a41b2ff2 pbrook
            rtl8139_update_irq(s);
1054 4f1c942b Mark McLoughlin
            return size_;
1055 a41b2ff2 pbrook
        }
1056 a41b2ff2 pbrook
1057 c227f099 Anthony Liguori
        target_phys_addr_t rx_addr = rtl8139_addr64(rxbufLO, rxbufHI);
1058 a41b2ff2 pbrook
1059 a41b2ff2 pbrook
        /* receive/copy to target memory */
1060 18dabfd1 Benjamin Poirier
        if (dot1q_buf) {
1061 18dabfd1 Benjamin Poirier
            cpu_physical_memory_write(rx_addr, buf, 2 * ETHER_ADDR_LEN);
1062 18dabfd1 Benjamin Poirier
            cpu_physical_memory_write(rx_addr + 2 * ETHER_ADDR_LEN,
1063 18dabfd1 Benjamin Poirier
                buf + 2 * ETHER_ADDR_LEN + VLAN_HLEN,
1064 18dabfd1 Benjamin Poirier
                size - 2 * ETHER_ADDR_LEN);
1065 18dabfd1 Benjamin Poirier
        } else {
1066 18dabfd1 Benjamin Poirier
            cpu_physical_memory_write(rx_addr, buf, size);
1067 18dabfd1 Benjamin Poirier
        }
1068 a41b2ff2 pbrook
1069 6cadb320 bellard
        if (s->CpCmd & CPlusRxChkSum)
1070 6cadb320 bellard
        {
1071 6cadb320 bellard
            /* do some packet checksumming */
1072 6cadb320 bellard
        }
1073 6cadb320 bellard
1074 a41b2ff2 pbrook
        /* write checksum */
1075 18dabfd1 Benjamin Poirier
        val = cpu_to_le32(crc32(0, buf, size_));
1076 a41b2ff2 pbrook
        cpu_physical_memory_write( rx_addr+size, (uint8_t *)&val, 4);
1077 a41b2ff2 pbrook
1078 a41b2ff2 pbrook
/* first segment of received packet flag */
1079 a41b2ff2 pbrook
#define CP_RX_STATUS_FS (1<<29)
1080 a41b2ff2 pbrook
/* last segment of received packet flag */
1081 a41b2ff2 pbrook
#define CP_RX_STATUS_LS (1<<28)
1082 a41b2ff2 pbrook
/* multicast packet flag */
1083 a41b2ff2 pbrook
#define CP_RX_STATUS_MAR (1<<26)
1084 a41b2ff2 pbrook
/* physical-matching packet flag */
1085 a41b2ff2 pbrook
#define CP_RX_STATUS_PAM (1<<25)
1086 a41b2ff2 pbrook
/* broadcast packet flag */
1087 a41b2ff2 pbrook
#define CP_RX_STATUS_BAR (1<<24)
1088 a41b2ff2 pbrook
/* runt packet flag */
1089 a41b2ff2 pbrook
#define CP_RX_STATUS_RUNT (1<<19)
1090 a41b2ff2 pbrook
/* crc error flag */
1091 a41b2ff2 pbrook
#define CP_RX_STATUS_CRC (1<<18)
1092 a41b2ff2 pbrook
/* IP checksum error flag */
1093 a41b2ff2 pbrook
#define CP_RX_STATUS_IPF (1<<15)
1094 a41b2ff2 pbrook
/* UDP checksum error flag */
1095 a41b2ff2 pbrook
#define CP_RX_STATUS_UDPF (1<<14)
1096 a41b2ff2 pbrook
/* TCP checksum error flag */
1097 a41b2ff2 pbrook
#define CP_RX_STATUS_TCPF (1<<13)
1098 a41b2ff2 pbrook
1099 a41b2ff2 pbrook
        /* transfer ownership to target */
1100 a41b2ff2 pbrook
        rxdw0 &= ~CP_RX_OWN;
1101 a41b2ff2 pbrook
1102 a41b2ff2 pbrook
        /* set first segment bit */
1103 a41b2ff2 pbrook
        rxdw0 |= CP_RX_STATUS_FS;
1104 a41b2ff2 pbrook
1105 a41b2ff2 pbrook
        /* set last segment bit */
1106 a41b2ff2 pbrook
        rxdw0 |= CP_RX_STATUS_LS;
1107 a41b2ff2 pbrook
1108 a41b2ff2 pbrook
        /* set received packet type flags */
1109 a41b2ff2 pbrook
        if (packet_header & RxBroadcast)
1110 a41b2ff2 pbrook
            rxdw0 |= CP_RX_STATUS_BAR;
1111 a41b2ff2 pbrook
        if (packet_header & RxMulticast)
1112 a41b2ff2 pbrook
            rxdw0 |= CP_RX_STATUS_MAR;
1113 a41b2ff2 pbrook
        if (packet_header & RxPhysical)
1114 a41b2ff2 pbrook
            rxdw0 |= CP_RX_STATUS_PAM;
1115 a41b2ff2 pbrook
1116 a41b2ff2 pbrook
        /* set received size */
1117 a41b2ff2 pbrook
        rxdw0 &= ~CP_RX_BUFFER_SIZE_MASK;
1118 a41b2ff2 pbrook
        rxdw0 |= (size+4);
1119 a41b2ff2 pbrook
1120 a41b2ff2 pbrook
        /* update ring data */
1121 a41b2ff2 pbrook
        val = cpu_to_le32(rxdw0);
1122 a41b2ff2 pbrook
        cpu_physical_memory_write(cplus_rx_ring_desc,    (uint8_t *)&val, 4);
1123 a41b2ff2 pbrook
        val = cpu_to_le32(rxdw1);
1124 a41b2ff2 pbrook
        cpu_physical_memory_write(cplus_rx_ring_desc+4,  (uint8_t *)&val, 4);
1125 a41b2ff2 pbrook
1126 6cadb320 bellard
        /* update tally counter */
1127 6cadb320 bellard
        ++s->tally_counters.RxOk;
1128 6cadb320 bellard
1129 a41b2ff2 pbrook
        /* seek to next Rx descriptor */
1130 a41b2ff2 pbrook
        if (rxdw0 & CP_RX_EOR)
1131 a41b2ff2 pbrook
        {
1132 a41b2ff2 pbrook
            s->currCPlusRxDesc = 0;
1133 a41b2ff2 pbrook
        }
1134 a41b2ff2 pbrook
        else
1135 a41b2ff2 pbrook
        {
1136 a41b2ff2 pbrook
            ++s->currCPlusRxDesc;
1137 a41b2ff2 pbrook
        }
1138 a41b2ff2 pbrook
1139 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: done C+ Rx mode ----------------\n"));
1140 a41b2ff2 pbrook
1141 a41b2ff2 pbrook
    }
1142 a41b2ff2 pbrook
    else
1143 a41b2ff2 pbrook
    {
1144 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: in ring Rx mode ================\n"));
1145 6cadb320 bellard
1146 a41b2ff2 pbrook
        /* begin ring receiver mode */
1147 a41b2ff2 pbrook
        int avail = MOD2(s->RxBufferSize + s->RxBufPtr - s->RxBufAddr, s->RxBufferSize);
1148 a41b2ff2 pbrook
1149 a41b2ff2 pbrook
        /* if receiver buffer is empty then avail == 0 */
1150 a41b2ff2 pbrook
1151 a41b2ff2 pbrook
        if (avail != 0 && size + 8 >= avail)
1152 a41b2ff2 pbrook
        {
1153 6cadb320 bellard
            DEBUG_PRINT(("rx overflow: rx buffer length %d head 0x%04x read 0x%04x === available 0x%04x need 0x%04x\n",
1154 6cadb320 bellard
                   s->RxBufferSize, s->RxBufAddr, s->RxBufPtr, avail, size + 8));
1155 6cadb320 bellard
1156 a41b2ff2 pbrook
            s->IntrStatus |= RxOverflow;
1157 a41b2ff2 pbrook
            ++s->RxMissed;
1158 a41b2ff2 pbrook
            rtl8139_update_irq(s);
1159 4f1c942b Mark McLoughlin
            return size_;
1160 a41b2ff2 pbrook
        }
1161 a41b2ff2 pbrook
1162 a41b2ff2 pbrook
        packet_header |= RxStatusOK;
1163 a41b2ff2 pbrook
1164 a41b2ff2 pbrook
        packet_header |= (((size+4) << 16) & 0xffff0000);
1165 a41b2ff2 pbrook
1166 a41b2ff2 pbrook
        /* write header */
1167 a41b2ff2 pbrook
        uint32_t val = cpu_to_le32(packet_header);
1168 a41b2ff2 pbrook
1169 a41b2ff2 pbrook
        rtl8139_write_buffer(s, (uint8_t *)&val, 4);
1170 a41b2ff2 pbrook
1171 a41b2ff2 pbrook
        rtl8139_write_buffer(s, buf, size);
1172 a41b2ff2 pbrook
1173 a41b2ff2 pbrook
        /* write checksum */
1174 ccf1d14a ths
        val = cpu_to_le32(crc32(0, buf, size));
1175 a41b2ff2 pbrook
        rtl8139_write_buffer(s, (uint8_t *)&val, 4);
1176 a41b2ff2 pbrook
1177 a41b2ff2 pbrook
        /* correct buffer write pointer */
1178 a41b2ff2 pbrook
        s->RxBufAddr = MOD2((s->RxBufAddr + 3) & ~0x3, s->RxBufferSize);
1179 a41b2ff2 pbrook
1180 a41b2ff2 pbrook
        /* now we can signal we have received something */
1181 a41b2ff2 pbrook
1182 6cadb320 bellard
        DEBUG_PRINT(("   received: rx buffer length %d head 0x%04x read 0x%04x\n",
1183 6cadb320 bellard
               s->RxBufferSize, s->RxBufAddr, s->RxBufPtr));
1184 a41b2ff2 pbrook
    }
1185 a41b2ff2 pbrook
1186 a41b2ff2 pbrook
    s->IntrStatus |= RxOK;
1187 6cadb320 bellard
1188 6cadb320 bellard
    if (do_interrupt)
1189 6cadb320 bellard
    {
1190 6cadb320 bellard
        rtl8139_update_irq(s);
1191 6cadb320 bellard
    }
1192 4f1c942b Mark McLoughlin
1193 4f1c942b Mark McLoughlin
    return size_;
1194 6cadb320 bellard
}
1195 6cadb320 bellard
1196 1673ad51 Mark McLoughlin
static ssize_t rtl8139_receive(VLANClientState *nc, const uint8_t *buf, size_t size)
1197 6cadb320 bellard
{
1198 1673ad51 Mark McLoughlin
    return rtl8139_do_receive(nc, buf, size, 1);
1199 a41b2ff2 pbrook
}
1200 a41b2ff2 pbrook
1201 a41b2ff2 pbrook
static void rtl8139_reset_rxring(RTL8139State *s, uint32_t bufferSize)
1202 a41b2ff2 pbrook
{
1203 a41b2ff2 pbrook
    s->RxBufferSize = bufferSize;
1204 a41b2ff2 pbrook
    s->RxBufPtr  = 0;
1205 a41b2ff2 pbrook
    s->RxBufAddr = 0;
1206 a41b2ff2 pbrook
}
1207 a41b2ff2 pbrook
1208 7f23f812 Michael S. Tsirkin
static void rtl8139_reset(DeviceState *d)
1209 a41b2ff2 pbrook
{
1210 7f23f812 Michael S. Tsirkin
    RTL8139State *s = container_of(d, RTL8139State, dev.qdev);
1211 a41b2ff2 pbrook
    int i;
1212 a41b2ff2 pbrook
1213 a41b2ff2 pbrook
    /* restore MAC address */
1214 254111ec Gerd Hoffmann
    memcpy(s->phys, s->conf.macaddr.a, 6);
1215 a41b2ff2 pbrook
1216 a41b2ff2 pbrook
    /* reset interrupt mask */
1217 a41b2ff2 pbrook
    s->IntrStatus = 0;
1218 a41b2ff2 pbrook
    s->IntrMask = 0;
1219 a41b2ff2 pbrook
1220 a41b2ff2 pbrook
    rtl8139_update_irq(s);
1221 a41b2ff2 pbrook
1222 a41b2ff2 pbrook
    /* mark all status registers as owned by host */
1223 a41b2ff2 pbrook
    for (i = 0; i < 4; ++i)
1224 a41b2ff2 pbrook
    {
1225 a41b2ff2 pbrook
        s->TxStatus[i] = TxHostOwns;
1226 a41b2ff2 pbrook
    }
1227 a41b2ff2 pbrook
1228 a41b2ff2 pbrook
    s->currTxDesc = 0;
1229 a41b2ff2 pbrook
    s->currCPlusRxDesc = 0;
1230 a41b2ff2 pbrook
    s->currCPlusTxDesc = 0;
1231 a41b2ff2 pbrook
1232 a41b2ff2 pbrook
    s->RxRingAddrLO = 0;
1233 a41b2ff2 pbrook
    s->RxRingAddrHI = 0;
1234 a41b2ff2 pbrook
1235 a41b2ff2 pbrook
    s->RxBuf = 0;
1236 a41b2ff2 pbrook
1237 a41b2ff2 pbrook
    rtl8139_reset_rxring(s, 8192);
1238 a41b2ff2 pbrook
1239 a41b2ff2 pbrook
    /* ACK the reset */
1240 a41b2ff2 pbrook
    s->TxConfig = 0;
1241 a41b2ff2 pbrook
1242 a41b2ff2 pbrook
#if 0
1243 a41b2ff2 pbrook
//    s->TxConfig |= HW_REVID(1, 0, 0, 0, 0, 0, 0); // RTL-8139  HasHltClk
1244 a41b2ff2 pbrook
    s->clock_enabled = 0;
1245 a41b2ff2 pbrook
#else
1246 6cadb320 bellard
    s->TxConfig |= HW_REVID(1, 1, 1, 0, 1, 1, 0); // RTL-8139C+ HasLWake
1247 a41b2ff2 pbrook
    s->clock_enabled = 1;
1248 a41b2ff2 pbrook
#endif
1249 a41b2ff2 pbrook
1250 a41b2ff2 pbrook
    s->bChipCmdState = CmdReset; /* RxBufEmpty bit is calculated on read from ChipCmd */;
1251 a41b2ff2 pbrook
1252 a41b2ff2 pbrook
    /* set initial state data */
1253 a41b2ff2 pbrook
    s->Config0 = 0x0; /* No boot ROM */
1254 a41b2ff2 pbrook
    s->Config1 = 0xC; /* IO mapped and MEM mapped registers available */
1255 a41b2ff2 pbrook
    s->Config3 = 0x1; /* fast back-to-back compatible */
1256 a41b2ff2 pbrook
    s->Config5 = 0x0;
1257 a41b2ff2 pbrook
1258 5fafdf24 ths
    s->CSCR = CSCR_F_LINK_100 | CSCR_HEART_BIT | CSCR_LD;
1259 a41b2ff2 pbrook
1260 a41b2ff2 pbrook
    s->CpCmd   = 0x0; /* reset C+ mode */
1261 2c3891ab aliguori
    s->cplus_enabled = 0;
1262 2c3891ab aliguori
1263 a41b2ff2 pbrook
1264 a41b2ff2 pbrook
//    s->BasicModeCtrl = 0x3100; // 100Mbps, full duplex, autonegotiation
1265 a41b2ff2 pbrook
//    s->BasicModeCtrl = 0x2100; // 100Mbps, full duplex
1266 a41b2ff2 pbrook
    s->BasicModeCtrl = 0x1000; // autonegotiation
1267 a41b2ff2 pbrook
1268 a41b2ff2 pbrook
    s->BasicModeStatus  = 0x7809;
1269 a41b2ff2 pbrook
    //s->BasicModeStatus |= 0x0040; /* UTP medium */
1270 a41b2ff2 pbrook
    s->BasicModeStatus |= 0x0020; /* autonegotiation completed */
1271 a41b2ff2 pbrook
    s->BasicModeStatus |= 0x0004; /* link is up */
1272 a41b2ff2 pbrook
1273 a41b2ff2 pbrook
    s->NWayAdvert    = 0x05e1; /* all modes, full duplex */
1274 a41b2ff2 pbrook
    s->NWayLPAR      = 0x05e1; /* all modes, full duplex */
1275 a41b2ff2 pbrook
    s->NWayExpansion = 0x0001; /* autonegotiation supported */
1276 6cadb320 bellard
1277 6cadb320 bellard
    /* also reset timer and disable timer interrupt */
1278 6cadb320 bellard
    s->TCTR = 0;
1279 6cadb320 bellard
    s->TimerInt = 0;
1280 6cadb320 bellard
    s->TCTR_base = 0;
1281 6cadb320 bellard
1282 6cadb320 bellard
    /* reset tally counters */
1283 6cadb320 bellard
    RTL8139TallyCounters_clear(&s->tally_counters);
1284 6cadb320 bellard
}
1285 6cadb320 bellard
1286 b1d8e52e blueswir1
static void RTL8139TallyCounters_clear(RTL8139TallyCounters* counters)
1287 6cadb320 bellard
{
1288 6cadb320 bellard
    counters->TxOk = 0;
1289 6cadb320 bellard
    counters->RxOk = 0;
1290 6cadb320 bellard
    counters->TxERR = 0;
1291 6cadb320 bellard
    counters->RxERR = 0;
1292 6cadb320 bellard
    counters->MissPkt = 0;
1293 6cadb320 bellard
    counters->FAE = 0;
1294 6cadb320 bellard
    counters->Tx1Col = 0;
1295 6cadb320 bellard
    counters->TxMCol = 0;
1296 6cadb320 bellard
    counters->RxOkPhy = 0;
1297 6cadb320 bellard
    counters->RxOkBrd = 0;
1298 6cadb320 bellard
    counters->RxOkMul = 0;
1299 6cadb320 bellard
    counters->TxAbt = 0;
1300 6cadb320 bellard
    counters->TxUndrn = 0;
1301 6cadb320 bellard
}
1302 6cadb320 bellard
1303 c227f099 Anthony Liguori
static void RTL8139TallyCounters_physical_memory_write(target_phys_addr_t tc_addr, RTL8139TallyCounters* tally_counters)
1304 6cadb320 bellard
{
1305 6cadb320 bellard
    uint16_t val16;
1306 6cadb320 bellard
    uint32_t val32;
1307 6cadb320 bellard
    uint64_t val64;
1308 6cadb320 bellard
1309 6cadb320 bellard
    val64 = cpu_to_le64(tally_counters->TxOk);
1310 6cadb320 bellard
    cpu_physical_memory_write(tc_addr + 0,    (uint8_t *)&val64, 8);
1311 6cadb320 bellard
1312 6cadb320 bellard
    val64 = cpu_to_le64(tally_counters->RxOk);
1313 6cadb320 bellard
    cpu_physical_memory_write(tc_addr + 8,    (uint8_t *)&val64, 8);
1314 6cadb320 bellard
1315 6cadb320 bellard
    val64 = cpu_to_le64(tally_counters->TxERR);
1316 6cadb320 bellard
    cpu_physical_memory_write(tc_addr + 16,    (uint8_t *)&val64, 8);
1317 6cadb320 bellard
1318 6cadb320 bellard
    val32 = cpu_to_le32(tally_counters->RxERR);
1319 6cadb320 bellard
    cpu_physical_memory_write(tc_addr + 24,    (uint8_t *)&val32, 4);
1320 6cadb320 bellard
1321 6cadb320 bellard
    val16 = cpu_to_le16(tally_counters->MissPkt);
1322 6cadb320 bellard
    cpu_physical_memory_write(tc_addr + 28,    (uint8_t *)&val16, 2);
1323 6cadb320 bellard
1324 6cadb320 bellard
    val16 = cpu_to_le16(tally_counters->FAE);
1325 6cadb320 bellard
    cpu_physical_memory_write(tc_addr + 30,    (uint8_t *)&val16, 2);
1326 6cadb320 bellard
1327 6cadb320 bellard
    val32 = cpu_to_le32(tally_counters->Tx1Col);
1328 6cadb320 bellard
    cpu_physical_memory_write(tc_addr + 32,    (uint8_t *)&val32, 4);
1329 6cadb320 bellard
1330 6cadb320 bellard
    val32 = cpu_to_le32(tally_counters->TxMCol);
1331 6cadb320 bellard
    cpu_physical_memory_write(tc_addr + 36,    (uint8_t *)&val32, 4);
1332 6cadb320 bellard
1333 6cadb320 bellard
    val64 = cpu_to_le64(tally_counters->RxOkPhy);
1334 6cadb320 bellard
    cpu_physical_memory_write(tc_addr + 40,    (uint8_t *)&val64, 8);
1335 6cadb320 bellard
1336 6cadb320 bellard
    val64 = cpu_to_le64(tally_counters->RxOkBrd);
1337 6cadb320 bellard
    cpu_physical_memory_write(tc_addr + 48,    (uint8_t *)&val64, 8);
1338 6cadb320 bellard
1339 6cadb320 bellard
    val32 = cpu_to_le32(tally_counters->RxOkMul);
1340 6cadb320 bellard
    cpu_physical_memory_write(tc_addr + 56,    (uint8_t *)&val32, 4);
1341 6cadb320 bellard
1342 6cadb320 bellard
    val16 = cpu_to_le16(tally_counters->TxAbt);
1343 6cadb320 bellard
    cpu_physical_memory_write(tc_addr + 60,    (uint8_t *)&val16, 2);
1344 6cadb320 bellard
1345 6cadb320 bellard
    val16 = cpu_to_le16(tally_counters->TxUndrn);
1346 6cadb320 bellard
    cpu_physical_memory_write(tc_addr + 62,    (uint8_t *)&val16, 2);
1347 6cadb320 bellard
}
1348 6cadb320 bellard
1349 6cadb320 bellard
/* Loads values of tally counters from VM state file */
1350 9d29cdea Juan Quintela
1351 9d29cdea Juan Quintela
static const VMStateDescription vmstate_tally_counters = {
1352 9d29cdea Juan Quintela
    .name = "tally_counters",
1353 9d29cdea Juan Quintela
    .version_id = 1,
1354 9d29cdea Juan Quintela
    .minimum_version_id = 1,
1355 9d29cdea Juan Quintela
    .minimum_version_id_old = 1,
1356 9d29cdea Juan Quintela
    .fields      = (VMStateField []) {
1357 9d29cdea Juan Quintela
        VMSTATE_UINT64(TxOk, RTL8139TallyCounters),
1358 9d29cdea Juan Quintela
        VMSTATE_UINT64(RxOk, RTL8139TallyCounters),
1359 9d29cdea Juan Quintela
        VMSTATE_UINT64(TxERR, RTL8139TallyCounters),
1360 9d29cdea Juan Quintela
        VMSTATE_UINT32(RxERR, RTL8139TallyCounters),
1361 9d29cdea Juan Quintela
        VMSTATE_UINT16(MissPkt, RTL8139TallyCounters),
1362 9d29cdea Juan Quintela
        VMSTATE_UINT16(FAE, RTL8139TallyCounters),
1363 9d29cdea Juan Quintela
        VMSTATE_UINT32(Tx1Col, RTL8139TallyCounters),
1364 9d29cdea Juan Quintela
        VMSTATE_UINT32(TxMCol, RTL8139TallyCounters),
1365 9d29cdea Juan Quintela
        VMSTATE_UINT64(RxOkPhy, RTL8139TallyCounters),
1366 9d29cdea Juan Quintela
        VMSTATE_UINT64(RxOkBrd, RTL8139TallyCounters),
1367 9d29cdea Juan Quintela
        VMSTATE_UINT16(TxAbt, RTL8139TallyCounters),
1368 9d29cdea Juan Quintela
        VMSTATE_UINT16(TxUndrn, RTL8139TallyCounters),
1369 9d29cdea Juan Quintela
        VMSTATE_END_OF_LIST()
1370 9d29cdea Juan Quintela
    }
1371 9d29cdea Juan Quintela
};
1372 a41b2ff2 pbrook
1373 a41b2ff2 pbrook
static void rtl8139_ChipCmd_write(RTL8139State *s, uint32_t val)
1374 a41b2ff2 pbrook
{
1375 a41b2ff2 pbrook
    val &= 0xff;
1376 a41b2ff2 pbrook
1377 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: ChipCmd write val=0x%08x\n", val));
1378 a41b2ff2 pbrook
1379 a41b2ff2 pbrook
    if (val & CmdReset)
1380 a41b2ff2 pbrook
    {
1381 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: ChipCmd reset\n"));
1382 7f23f812 Michael S. Tsirkin
        rtl8139_reset(&s->dev.qdev);
1383 a41b2ff2 pbrook
    }
1384 a41b2ff2 pbrook
    if (val & CmdRxEnb)
1385 a41b2ff2 pbrook
    {
1386 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: ChipCmd enable receiver\n"));
1387 718da2b9 bellard
1388 718da2b9 bellard
        s->currCPlusRxDesc = 0;
1389 a41b2ff2 pbrook
    }
1390 a41b2ff2 pbrook
    if (val & CmdTxEnb)
1391 a41b2ff2 pbrook
    {
1392 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: ChipCmd enable transmitter\n"));
1393 718da2b9 bellard
1394 718da2b9 bellard
        s->currCPlusTxDesc = 0;
1395 a41b2ff2 pbrook
    }
1396 a41b2ff2 pbrook
1397 a41b2ff2 pbrook
    /* mask unwriteable bits */
1398 a41b2ff2 pbrook
    val = SET_MASKED(val, 0xe3, s->bChipCmdState);
1399 a41b2ff2 pbrook
1400 a41b2ff2 pbrook
    /* Deassert reset pin before next read */
1401 a41b2ff2 pbrook
    val &= ~CmdReset;
1402 a41b2ff2 pbrook
1403 a41b2ff2 pbrook
    s->bChipCmdState = val;
1404 a41b2ff2 pbrook
}
1405 a41b2ff2 pbrook
1406 a41b2ff2 pbrook
static int rtl8139_RxBufferEmpty(RTL8139State *s)
1407 a41b2ff2 pbrook
{
1408 a41b2ff2 pbrook
    int unread = MOD2(s->RxBufferSize + s->RxBufAddr - s->RxBufPtr, s->RxBufferSize);
1409 a41b2ff2 pbrook
1410 a41b2ff2 pbrook
    if (unread != 0)
1411 a41b2ff2 pbrook
    {
1412 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: receiver buffer data available 0x%04x\n", unread));
1413 a41b2ff2 pbrook
        return 0;
1414 a41b2ff2 pbrook
    }
1415 a41b2ff2 pbrook
1416 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: receiver buffer is empty\n"));
1417 a41b2ff2 pbrook
1418 a41b2ff2 pbrook
    return 1;
1419 a41b2ff2 pbrook
}
1420 a41b2ff2 pbrook
1421 a41b2ff2 pbrook
static uint32_t rtl8139_ChipCmd_read(RTL8139State *s)
1422 a41b2ff2 pbrook
{
1423 a41b2ff2 pbrook
    uint32_t ret = s->bChipCmdState;
1424 a41b2ff2 pbrook
1425 a41b2ff2 pbrook
    if (rtl8139_RxBufferEmpty(s))
1426 a41b2ff2 pbrook
        ret |= RxBufEmpty;
1427 a41b2ff2 pbrook
1428 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: ChipCmd read val=0x%04x\n", ret));
1429 a41b2ff2 pbrook
1430 a41b2ff2 pbrook
    return ret;
1431 a41b2ff2 pbrook
}
1432 a41b2ff2 pbrook
1433 a41b2ff2 pbrook
static void rtl8139_CpCmd_write(RTL8139State *s, uint32_t val)
1434 a41b2ff2 pbrook
{
1435 a41b2ff2 pbrook
    val &= 0xffff;
1436 a41b2ff2 pbrook
1437 6cadb320 bellard
    DEBUG_PRINT(("RTL8139C+ command register write(w) val=0x%04x\n", val));
1438 a41b2ff2 pbrook
1439 2c3891ab aliguori
    s->cplus_enabled = 1;
1440 2c3891ab aliguori
1441 a41b2ff2 pbrook
    /* mask unwriteable bits */
1442 a41b2ff2 pbrook
    val = SET_MASKED(val, 0xff84, s->CpCmd);
1443 a41b2ff2 pbrook
1444 a41b2ff2 pbrook
    s->CpCmd = val;
1445 a41b2ff2 pbrook
}
1446 a41b2ff2 pbrook
1447 a41b2ff2 pbrook
static uint32_t rtl8139_CpCmd_read(RTL8139State *s)
1448 a41b2ff2 pbrook
{
1449 a41b2ff2 pbrook
    uint32_t ret = s->CpCmd;
1450 a41b2ff2 pbrook
1451 6cadb320 bellard
    DEBUG_PRINT(("RTL8139C+ command register read(w) val=0x%04x\n", ret));
1452 6cadb320 bellard
1453 6cadb320 bellard
    return ret;
1454 6cadb320 bellard
}
1455 6cadb320 bellard
1456 6cadb320 bellard
static void rtl8139_IntrMitigate_write(RTL8139State *s, uint32_t val)
1457 6cadb320 bellard
{
1458 6cadb320 bellard
    DEBUG_PRINT(("RTL8139C+ IntrMitigate register write(w) val=0x%04x\n", val));
1459 6cadb320 bellard
}
1460 6cadb320 bellard
1461 6cadb320 bellard
static uint32_t rtl8139_IntrMitigate_read(RTL8139State *s)
1462 6cadb320 bellard
{
1463 6cadb320 bellard
    uint32_t ret = 0;
1464 6cadb320 bellard
1465 6cadb320 bellard
    DEBUG_PRINT(("RTL8139C+ IntrMitigate register read(w) val=0x%04x\n", ret));
1466 a41b2ff2 pbrook
1467 a41b2ff2 pbrook
    return ret;
1468 a41b2ff2 pbrook
}
1469 a41b2ff2 pbrook
1470 9596ebb7 pbrook
static int rtl8139_config_writeable(RTL8139State *s)
1471 a41b2ff2 pbrook
{
1472 a41b2ff2 pbrook
    if (s->Cfg9346 & Cfg9346_Unlock)
1473 a41b2ff2 pbrook
    {
1474 a41b2ff2 pbrook
        return 1;
1475 a41b2ff2 pbrook
    }
1476 a41b2ff2 pbrook
1477 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: Configuration registers are write-protected\n"));
1478 a41b2ff2 pbrook
1479 a41b2ff2 pbrook
    return 0;
1480 a41b2ff2 pbrook
}
1481 a41b2ff2 pbrook
1482 a41b2ff2 pbrook
static void rtl8139_BasicModeCtrl_write(RTL8139State *s, uint32_t val)
1483 a41b2ff2 pbrook
{
1484 a41b2ff2 pbrook
    val &= 0xffff;
1485 a41b2ff2 pbrook
1486 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: BasicModeCtrl register write(w) val=0x%04x\n", val));
1487 a41b2ff2 pbrook
1488 a41b2ff2 pbrook
    /* mask unwriteable bits */
1489 e3d7e843 ths
    uint32_t mask = 0x4cff;
1490 a41b2ff2 pbrook
1491 a41b2ff2 pbrook
    if (1 || !rtl8139_config_writeable(s))
1492 a41b2ff2 pbrook
    {
1493 a41b2ff2 pbrook
        /* Speed setting and autonegotiation enable bits are read-only */
1494 a41b2ff2 pbrook
        mask |= 0x3000;
1495 a41b2ff2 pbrook
        /* Duplex mode setting is read-only */
1496 a41b2ff2 pbrook
        mask |= 0x0100;
1497 a41b2ff2 pbrook
    }
1498 a41b2ff2 pbrook
1499 a41b2ff2 pbrook
    val = SET_MASKED(val, mask, s->BasicModeCtrl);
1500 a41b2ff2 pbrook
1501 a41b2ff2 pbrook
    s->BasicModeCtrl = val;
1502 a41b2ff2 pbrook
}
1503 a41b2ff2 pbrook
1504 a41b2ff2 pbrook
static uint32_t rtl8139_BasicModeCtrl_read(RTL8139State *s)
1505 a41b2ff2 pbrook
{
1506 a41b2ff2 pbrook
    uint32_t ret = s->BasicModeCtrl;
1507 a41b2ff2 pbrook
1508 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: BasicModeCtrl register read(w) val=0x%04x\n", ret));
1509 a41b2ff2 pbrook
1510 a41b2ff2 pbrook
    return ret;
1511 a41b2ff2 pbrook
}
1512 a41b2ff2 pbrook
1513 a41b2ff2 pbrook
static void rtl8139_BasicModeStatus_write(RTL8139State *s, uint32_t val)
1514 a41b2ff2 pbrook
{
1515 a41b2ff2 pbrook
    val &= 0xffff;
1516 a41b2ff2 pbrook
1517 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: BasicModeStatus register write(w) val=0x%04x\n", val));
1518 a41b2ff2 pbrook
1519 a41b2ff2 pbrook
    /* mask unwriteable bits */
1520 a41b2ff2 pbrook
    val = SET_MASKED(val, 0xff3f, s->BasicModeStatus);
1521 a41b2ff2 pbrook
1522 a41b2ff2 pbrook
    s->BasicModeStatus = val;
1523 a41b2ff2 pbrook
}
1524 a41b2ff2 pbrook
1525 a41b2ff2 pbrook
static uint32_t rtl8139_BasicModeStatus_read(RTL8139State *s)
1526 a41b2ff2 pbrook
{
1527 a41b2ff2 pbrook
    uint32_t ret = s->BasicModeStatus;
1528 a41b2ff2 pbrook
1529 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: BasicModeStatus register read(w) val=0x%04x\n", ret));
1530 a41b2ff2 pbrook
1531 a41b2ff2 pbrook
    return ret;
1532 a41b2ff2 pbrook
}
1533 a41b2ff2 pbrook
1534 a41b2ff2 pbrook
static void rtl8139_Cfg9346_write(RTL8139State *s, uint32_t val)
1535 a41b2ff2 pbrook
{
1536 a41b2ff2 pbrook
    val &= 0xff;
1537 a41b2ff2 pbrook
1538 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: Cfg9346 write val=0x%02x\n", val));
1539 a41b2ff2 pbrook
1540 a41b2ff2 pbrook
    /* mask unwriteable bits */
1541 a41b2ff2 pbrook
    val = SET_MASKED(val, 0x31, s->Cfg9346);
1542 a41b2ff2 pbrook
1543 a41b2ff2 pbrook
    uint32_t opmode = val & 0xc0;
1544 a41b2ff2 pbrook
    uint32_t eeprom_val = val & 0xf;
1545 a41b2ff2 pbrook
1546 a41b2ff2 pbrook
    if (opmode == 0x80) {
1547 a41b2ff2 pbrook
        /* eeprom access */
1548 a41b2ff2 pbrook
        int eecs = (eeprom_val & 0x08)?1:0;
1549 a41b2ff2 pbrook
        int eesk = (eeprom_val & 0x04)?1:0;
1550 a41b2ff2 pbrook
        int eedi = (eeprom_val & 0x02)?1:0;
1551 a41b2ff2 pbrook
        prom9346_set_wire(s, eecs, eesk, eedi);
1552 a41b2ff2 pbrook
    } else if (opmode == 0x40) {
1553 a41b2ff2 pbrook
        /* Reset.  */
1554 a41b2ff2 pbrook
        val = 0;
1555 7f23f812 Michael S. Tsirkin
        rtl8139_reset(&s->dev.qdev);
1556 a41b2ff2 pbrook
    }
1557 a41b2ff2 pbrook
1558 a41b2ff2 pbrook
    s->Cfg9346 = val;
1559 a41b2ff2 pbrook
}
1560 a41b2ff2 pbrook
1561 a41b2ff2 pbrook
static uint32_t rtl8139_Cfg9346_read(RTL8139State *s)
1562 a41b2ff2 pbrook
{
1563 a41b2ff2 pbrook
    uint32_t ret = s->Cfg9346;
1564 a41b2ff2 pbrook
1565 a41b2ff2 pbrook
    uint32_t opmode = ret & 0xc0;
1566 a41b2ff2 pbrook
1567 a41b2ff2 pbrook
    if (opmode == 0x80)
1568 a41b2ff2 pbrook
    {
1569 a41b2ff2 pbrook
        /* eeprom access */
1570 a41b2ff2 pbrook
        int eedo = prom9346_get_wire(s);
1571 a41b2ff2 pbrook
        if (eedo)
1572 a41b2ff2 pbrook
        {
1573 a41b2ff2 pbrook
            ret |=  0x01;
1574 a41b2ff2 pbrook
        }
1575 a41b2ff2 pbrook
        else
1576 a41b2ff2 pbrook
        {
1577 a41b2ff2 pbrook
            ret &= ~0x01;
1578 a41b2ff2 pbrook
        }
1579 a41b2ff2 pbrook
    }
1580 a41b2ff2 pbrook
1581 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: Cfg9346 read val=0x%02x\n", ret));
1582 a41b2ff2 pbrook
1583 a41b2ff2 pbrook
    return ret;
1584 a41b2ff2 pbrook
}
1585 a41b2ff2 pbrook
1586 a41b2ff2 pbrook
static void rtl8139_Config0_write(RTL8139State *s, uint32_t val)
1587 a41b2ff2 pbrook
{
1588 a41b2ff2 pbrook
    val &= 0xff;
1589 a41b2ff2 pbrook
1590 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: Config0 write val=0x%02x\n", val));
1591 a41b2ff2 pbrook
1592 a41b2ff2 pbrook
    if (!rtl8139_config_writeable(s))
1593 a41b2ff2 pbrook
        return;
1594 a41b2ff2 pbrook
1595 a41b2ff2 pbrook
    /* mask unwriteable bits */
1596 a41b2ff2 pbrook
    val = SET_MASKED(val, 0xf8, s->Config0);
1597 a41b2ff2 pbrook
1598 a41b2ff2 pbrook
    s->Config0 = val;
1599 a41b2ff2 pbrook
}
1600 a41b2ff2 pbrook
1601 a41b2ff2 pbrook
static uint32_t rtl8139_Config0_read(RTL8139State *s)
1602 a41b2ff2 pbrook
{
1603 a41b2ff2 pbrook
    uint32_t ret = s->Config0;
1604 a41b2ff2 pbrook
1605 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: Config0 read val=0x%02x\n", ret));
1606 a41b2ff2 pbrook
1607 a41b2ff2 pbrook
    return ret;
1608 a41b2ff2 pbrook
}
1609 a41b2ff2 pbrook
1610 a41b2ff2 pbrook
static void rtl8139_Config1_write(RTL8139State *s, uint32_t val)
1611 a41b2ff2 pbrook
{
1612 a41b2ff2 pbrook
    val &= 0xff;
1613 a41b2ff2 pbrook
1614 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: Config1 write val=0x%02x\n", val));
1615 a41b2ff2 pbrook
1616 a41b2ff2 pbrook
    if (!rtl8139_config_writeable(s))
1617 a41b2ff2 pbrook
        return;
1618 a41b2ff2 pbrook
1619 a41b2ff2 pbrook
    /* mask unwriteable bits */
1620 a41b2ff2 pbrook
    val = SET_MASKED(val, 0xC, s->Config1);
1621 a41b2ff2 pbrook
1622 a41b2ff2 pbrook
    s->Config1 = val;
1623 a41b2ff2 pbrook
}
1624 a41b2ff2 pbrook
1625 a41b2ff2 pbrook
static uint32_t rtl8139_Config1_read(RTL8139State *s)
1626 a41b2ff2 pbrook
{
1627 a41b2ff2 pbrook
    uint32_t ret = s->Config1;
1628 a41b2ff2 pbrook
1629 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: Config1 read val=0x%02x\n", ret));
1630 a41b2ff2 pbrook
1631 a41b2ff2 pbrook
    return ret;
1632 a41b2ff2 pbrook
}
1633 a41b2ff2 pbrook
1634 a41b2ff2 pbrook
static void rtl8139_Config3_write(RTL8139State *s, uint32_t val)
1635 a41b2ff2 pbrook
{
1636 a41b2ff2 pbrook
    val &= 0xff;
1637 a41b2ff2 pbrook
1638 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: Config3 write val=0x%02x\n", val));
1639 a41b2ff2 pbrook
1640 a41b2ff2 pbrook
    if (!rtl8139_config_writeable(s))
1641 a41b2ff2 pbrook
        return;
1642 a41b2ff2 pbrook
1643 a41b2ff2 pbrook
    /* mask unwriteable bits */
1644 a41b2ff2 pbrook
    val = SET_MASKED(val, 0x8F, s->Config3);
1645 a41b2ff2 pbrook
1646 a41b2ff2 pbrook
    s->Config3 = val;
1647 a41b2ff2 pbrook
}
1648 a41b2ff2 pbrook
1649 a41b2ff2 pbrook
static uint32_t rtl8139_Config3_read(RTL8139State *s)
1650 a41b2ff2 pbrook
{
1651 a41b2ff2 pbrook
    uint32_t ret = s->Config3;
1652 a41b2ff2 pbrook
1653 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: Config3 read val=0x%02x\n", ret));
1654 a41b2ff2 pbrook
1655 a41b2ff2 pbrook
    return ret;
1656 a41b2ff2 pbrook
}
1657 a41b2ff2 pbrook
1658 a41b2ff2 pbrook
static void rtl8139_Config4_write(RTL8139State *s, uint32_t val)
1659 a41b2ff2 pbrook
{
1660 a41b2ff2 pbrook
    val &= 0xff;
1661 a41b2ff2 pbrook
1662 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: Config4 write val=0x%02x\n", val));
1663 a41b2ff2 pbrook
1664 a41b2ff2 pbrook
    if (!rtl8139_config_writeable(s))
1665 a41b2ff2 pbrook
        return;
1666 a41b2ff2 pbrook
1667 a41b2ff2 pbrook
    /* mask unwriteable bits */
1668 a41b2ff2 pbrook
    val = SET_MASKED(val, 0x0a, s->Config4);
1669 a41b2ff2 pbrook
1670 a41b2ff2 pbrook
    s->Config4 = val;
1671 a41b2ff2 pbrook
}
1672 a41b2ff2 pbrook
1673 a41b2ff2 pbrook
static uint32_t rtl8139_Config4_read(RTL8139State *s)
1674 a41b2ff2 pbrook
{
1675 a41b2ff2 pbrook
    uint32_t ret = s->Config4;
1676 a41b2ff2 pbrook
1677 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: Config4 read val=0x%02x\n", ret));
1678 a41b2ff2 pbrook
1679 a41b2ff2 pbrook
    return ret;
1680 a41b2ff2 pbrook
}
1681 a41b2ff2 pbrook
1682 a41b2ff2 pbrook
static void rtl8139_Config5_write(RTL8139State *s, uint32_t val)
1683 a41b2ff2 pbrook
{
1684 a41b2ff2 pbrook
    val &= 0xff;
1685 a41b2ff2 pbrook
1686 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: Config5 write val=0x%02x\n", val));
1687 a41b2ff2 pbrook
1688 a41b2ff2 pbrook
    /* mask unwriteable bits */
1689 a41b2ff2 pbrook
    val = SET_MASKED(val, 0x80, s->Config5);
1690 a41b2ff2 pbrook
1691 a41b2ff2 pbrook
    s->Config5 = val;
1692 a41b2ff2 pbrook
}
1693 a41b2ff2 pbrook
1694 a41b2ff2 pbrook
static uint32_t rtl8139_Config5_read(RTL8139State *s)
1695 a41b2ff2 pbrook
{
1696 a41b2ff2 pbrook
    uint32_t ret = s->Config5;
1697 a41b2ff2 pbrook
1698 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: Config5 read val=0x%02x\n", ret));
1699 a41b2ff2 pbrook
1700 a41b2ff2 pbrook
    return ret;
1701 a41b2ff2 pbrook
}
1702 a41b2ff2 pbrook
1703 a41b2ff2 pbrook
static void rtl8139_TxConfig_write(RTL8139State *s, uint32_t val)
1704 a41b2ff2 pbrook
{
1705 a41b2ff2 pbrook
    if (!rtl8139_transmitter_enabled(s))
1706 a41b2ff2 pbrook
    {
1707 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: transmitter disabled; no TxConfig write val=0x%08x\n", val));
1708 a41b2ff2 pbrook
        return;
1709 a41b2ff2 pbrook
    }
1710 a41b2ff2 pbrook
1711 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: TxConfig write val=0x%08x\n", val));
1712 a41b2ff2 pbrook
1713 a41b2ff2 pbrook
    val = SET_MASKED(val, TxVersionMask | 0x8070f80f, s->TxConfig);
1714 a41b2ff2 pbrook
1715 a41b2ff2 pbrook
    s->TxConfig = val;
1716 a41b2ff2 pbrook
}
1717 a41b2ff2 pbrook
1718 a41b2ff2 pbrook
static void rtl8139_TxConfig_writeb(RTL8139State *s, uint32_t val)
1719 a41b2ff2 pbrook
{
1720 6cadb320 bellard
    DEBUG_PRINT(("RTL8139C TxConfig via write(b) val=0x%02x\n", val));
1721 6cadb320 bellard
1722 6cadb320 bellard
    uint32_t tc = s->TxConfig;
1723 6cadb320 bellard
    tc &= 0xFFFFFF00;
1724 6cadb320 bellard
    tc |= (val & 0x000000FF);
1725 6cadb320 bellard
    rtl8139_TxConfig_write(s, tc);
1726 a41b2ff2 pbrook
}
1727 a41b2ff2 pbrook
1728 a41b2ff2 pbrook
static uint32_t rtl8139_TxConfig_read(RTL8139State *s)
1729 a41b2ff2 pbrook
{
1730 a41b2ff2 pbrook
    uint32_t ret = s->TxConfig;
1731 a41b2ff2 pbrook
1732 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: TxConfig read val=0x%04x\n", ret));
1733 a41b2ff2 pbrook
1734 a41b2ff2 pbrook
    return ret;
1735 a41b2ff2 pbrook
}
1736 a41b2ff2 pbrook
1737 a41b2ff2 pbrook
static void rtl8139_RxConfig_write(RTL8139State *s, uint32_t val)
1738 a41b2ff2 pbrook
{
1739 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: RxConfig write val=0x%08x\n", val));
1740 a41b2ff2 pbrook
1741 a41b2ff2 pbrook
    /* mask unwriteable bits */
1742 a41b2ff2 pbrook
    val = SET_MASKED(val, 0xf0fc0040, s->RxConfig);
1743 a41b2ff2 pbrook
1744 a41b2ff2 pbrook
    s->RxConfig = val;
1745 a41b2ff2 pbrook
1746 a41b2ff2 pbrook
    /* reset buffer size and read/write pointers */
1747 a41b2ff2 pbrook
    rtl8139_reset_rxring(s, 8192 << ((s->RxConfig >> 11) & 0x3));
1748 a41b2ff2 pbrook
1749 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: RxConfig write reset buffer size to %d\n", s->RxBufferSize));
1750 a41b2ff2 pbrook
}
1751 a41b2ff2 pbrook
1752 a41b2ff2 pbrook
static uint32_t rtl8139_RxConfig_read(RTL8139State *s)
1753 a41b2ff2 pbrook
{
1754 a41b2ff2 pbrook
    uint32_t ret = s->RxConfig;
1755 a41b2ff2 pbrook
1756 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: RxConfig read val=0x%08x\n", ret));
1757 a41b2ff2 pbrook
1758 a41b2ff2 pbrook
    return ret;
1759 a41b2ff2 pbrook
}
1760 a41b2ff2 pbrook
1761 bf6b87a8 Benjamin Poirier
static void rtl8139_transfer_frame(RTL8139State *s, uint8_t *buf, int size,
1762 bf6b87a8 Benjamin Poirier
    int do_interrupt, const uint8_t *dot1q_buf)
1763 718da2b9 bellard
{
1764 bf6b87a8 Benjamin Poirier
    struct iovec *iov = NULL;
1765 bf6b87a8 Benjamin Poirier
1766 718da2b9 bellard
    if (!size)
1767 718da2b9 bellard
    {
1768 718da2b9 bellard
        DEBUG_PRINT(("RTL8139: +++ empty ethernet frame\n"));
1769 718da2b9 bellard
        return;
1770 718da2b9 bellard
    }
1771 718da2b9 bellard
1772 bf6b87a8 Benjamin Poirier
    if (dot1q_buf && size >= ETHER_ADDR_LEN * 2) {
1773 bf6b87a8 Benjamin Poirier
        iov = (struct iovec[3]) {
1774 bf6b87a8 Benjamin Poirier
            { .iov_base = buf, .iov_len = ETHER_ADDR_LEN * 2 },
1775 bf6b87a8 Benjamin Poirier
            { .iov_base = (void *) dot1q_buf, .iov_len = VLAN_HLEN },
1776 bf6b87a8 Benjamin Poirier
            { .iov_base = buf + ETHER_ADDR_LEN * 2,
1777 bf6b87a8 Benjamin Poirier
                .iov_len = size - ETHER_ADDR_LEN * 2 },
1778 bf6b87a8 Benjamin Poirier
        };
1779 bf6b87a8 Benjamin Poirier
    }
1780 bf6b87a8 Benjamin Poirier
1781 718da2b9 bellard
    if (TxLoopBack == (s->TxConfig & TxLoopBack))
1782 718da2b9 bellard
    {
1783 bf6b87a8 Benjamin Poirier
        size_t buf2_size;
1784 bf6b87a8 Benjamin Poirier
        uint8_t *buf2;
1785 bf6b87a8 Benjamin Poirier
1786 bf6b87a8 Benjamin Poirier
        if (iov) {
1787 bf6b87a8 Benjamin Poirier
            buf2_size = iov_size(iov, 3);
1788 bf6b87a8 Benjamin Poirier
            buf2 = qemu_malloc(buf2_size);
1789 bf6b87a8 Benjamin Poirier
            iov_to_buf(iov, 3, buf2, 0, buf2_size);
1790 bf6b87a8 Benjamin Poirier
            buf = buf2;
1791 bf6b87a8 Benjamin Poirier
        }
1792 bf6b87a8 Benjamin Poirier
1793 718da2b9 bellard
        DEBUG_PRINT(("RTL8139: +++ transmit loopback mode\n"));
1794 1673ad51 Mark McLoughlin
        rtl8139_do_receive(&s->nic->nc, buf, size, do_interrupt);
1795 bf6b87a8 Benjamin Poirier
1796 bf6b87a8 Benjamin Poirier
        if (iov) {
1797 bf6b87a8 Benjamin Poirier
            qemu_free(buf2);
1798 bf6b87a8 Benjamin Poirier
        }
1799 718da2b9 bellard
    }
1800 718da2b9 bellard
    else
1801 718da2b9 bellard
    {
1802 bf6b87a8 Benjamin Poirier
        if (iov) {
1803 bf6b87a8 Benjamin Poirier
            qemu_sendv_packet(&s->nic->nc, iov, 3);
1804 bf6b87a8 Benjamin Poirier
        } else {
1805 bf6b87a8 Benjamin Poirier
            qemu_send_packet(&s->nic->nc, buf, size);
1806 bf6b87a8 Benjamin Poirier
        }
1807 718da2b9 bellard
    }
1808 718da2b9 bellard
}
1809 718da2b9 bellard
1810 a41b2ff2 pbrook
static int rtl8139_transmit_one(RTL8139State *s, int descriptor)
1811 a41b2ff2 pbrook
{
1812 a41b2ff2 pbrook
    if (!rtl8139_transmitter_enabled(s))
1813 a41b2ff2 pbrook
    {
1814 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: +++ cannot transmit from descriptor %d: transmitter disabled\n",
1815 6cadb320 bellard
                     descriptor));
1816 a41b2ff2 pbrook
        return 0;
1817 a41b2ff2 pbrook
    }
1818 a41b2ff2 pbrook
1819 a41b2ff2 pbrook
    if (s->TxStatus[descriptor] & TxHostOwns)
1820 a41b2ff2 pbrook
    {
1821 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: +++ cannot transmit from descriptor %d: owned by host (%08x)\n",
1822 6cadb320 bellard
                     descriptor, s->TxStatus[descriptor]));
1823 a41b2ff2 pbrook
        return 0;
1824 a41b2ff2 pbrook
    }
1825 a41b2ff2 pbrook
1826 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: +++ transmitting from descriptor %d\n", descriptor));
1827 a41b2ff2 pbrook
1828 a41b2ff2 pbrook
    int txsize = s->TxStatus[descriptor] & 0x1fff;
1829 a41b2ff2 pbrook
    uint8_t txbuffer[0x2000];
1830 a41b2ff2 pbrook
1831 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: +++ transmit reading %d bytes from host memory at 0x%08x\n",
1832 6cadb320 bellard
                 txsize, s->TxAddr[descriptor]));
1833 a41b2ff2 pbrook
1834 6cadb320 bellard
    cpu_physical_memory_read(s->TxAddr[descriptor], txbuffer, txsize);
1835 a41b2ff2 pbrook
1836 a41b2ff2 pbrook
    /* Mark descriptor as transferred */
1837 a41b2ff2 pbrook
    s->TxStatus[descriptor] |= TxHostOwns;
1838 a41b2ff2 pbrook
    s->TxStatus[descriptor] |= TxStatOK;
1839 a41b2ff2 pbrook
1840 bf6b87a8 Benjamin Poirier
    rtl8139_transfer_frame(s, txbuffer, txsize, 0, NULL);
1841 6cadb320 bellard
1842 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: +++ transmitted %d bytes from descriptor %d\n", txsize, descriptor));
1843 a41b2ff2 pbrook
1844 a41b2ff2 pbrook
    /* update interrupt */
1845 a41b2ff2 pbrook
    s->IntrStatus |= TxOK;
1846 a41b2ff2 pbrook
    rtl8139_update_irq(s);
1847 a41b2ff2 pbrook
1848 a41b2ff2 pbrook
    return 1;
1849 a41b2ff2 pbrook
}
1850 a41b2ff2 pbrook
1851 718da2b9 bellard
/* structures and macros for task offloading */
1852 718da2b9 bellard
typedef struct ip_header
1853 718da2b9 bellard
{
1854 718da2b9 bellard
    uint8_t  ip_ver_len;    /* version and header length */
1855 718da2b9 bellard
    uint8_t  ip_tos;        /* type of service */
1856 718da2b9 bellard
    uint16_t ip_len;        /* total length */
1857 718da2b9 bellard
    uint16_t ip_id;         /* identification */
1858 718da2b9 bellard
    uint16_t ip_off;        /* fragment offset field */
1859 718da2b9 bellard
    uint8_t  ip_ttl;        /* time to live */
1860 718da2b9 bellard
    uint8_t  ip_p;          /* protocol */
1861 718da2b9 bellard
    uint16_t ip_sum;        /* checksum */
1862 718da2b9 bellard
    uint32_t ip_src,ip_dst; /* source and dest address */
1863 718da2b9 bellard
} ip_header;
1864 718da2b9 bellard
1865 718da2b9 bellard
#define IP_HEADER_VERSION_4 4
1866 718da2b9 bellard
#define IP_HEADER_VERSION(ip) ((ip->ip_ver_len >> 4)&0xf)
1867 718da2b9 bellard
#define IP_HEADER_LENGTH(ip) (((ip->ip_ver_len)&0xf) << 2)
1868 718da2b9 bellard
1869 718da2b9 bellard
typedef struct tcp_header
1870 718da2b9 bellard
{
1871 718da2b9 bellard
    uint16_t th_sport;                /* source port */
1872 718da2b9 bellard
    uint16_t th_dport;                /* destination port */
1873 718da2b9 bellard
    uint32_t th_seq;                        /* sequence number */
1874 718da2b9 bellard
    uint32_t th_ack;                        /* acknowledgement number */
1875 718da2b9 bellard
    uint16_t th_offset_flags; /* data offset, reserved 6 bits, TCP protocol flags */
1876 718da2b9 bellard
    uint16_t th_win;                        /* window */
1877 718da2b9 bellard
    uint16_t th_sum;                        /* checksum */
1878 718da2b9 bellard
    uint16_t th_urp;                        /* urgent pointer */
1879 718da2b9 bellard
} tcp_header;
1880 718da2b9 bellard
1881 718da2b9 bellard
typedef struct udp_header
1882 718da2b9 bellard
{
1883 718da2b9 bellard
    uint16_t uh_sport; /* source port */
1884 718da2b9 bellard
    uint16_t uh_dport; /* destination port */
1885 718da2b9 bellard
    uint16_t uh_ulen;  /* udp length */
1886 718da2b9 bellard
    uint16_t uh_sum;   /* udp checksum */
1887 718da2b9 bellard
} udp_header;
1888 718da2b9 bellard
1889 718da2b9 bellard
typedef struct ip_pseudo_header
1890 718da2b9 bellard
{
1891 718da2b9 bellard
    uint32_t ip_src;
1892 718da2b9 bellard
    uint32_t ip_dst;
1893 718da2b9 bellard
    uint8_t  zeros;
1894 718da2b9 bellard
    uint8_t  ip_proto;
1895 718da2b9 bellard
    uint16_t ip_payload;
1896 718da2b9 bellard
} ip_pseudo_header;
1897 718da2b9 bellard
1898 718da2b9 bellard
#define IP_PROTO_TCP 6
1899 718da2b9 bellard
#define IP_PROTO_UDP 17
1900 718da2b9 bellard
1901 718da2b9 bellard
#define TCP_HEADER_DATA_OFFSET(tcp) (((be16_to_cpu(tcp->th_offset_flags) >> 12)&0xf) << 2)
1902 718da2b9 bellard
#define TCP_FLAGS_ONLY(flags) ((flags)&0x3f)
1903 718da2b9 bellard
#define TCP_HEADER_FLAGS(tcp) TCP_FLAGS_ONLY(be16_to_cpu(tcp->th_offset_flags))
1904 718da2b9 bellard
1905 718da2b9 bellard
#define TCP_HEADER_CLEAR_FLAGS(tcp, off) ((tcp)->th_offset_flags &= cpu_to_be16(~TCP_FLAGS_ONLY(off)))
1906 718da2b9 bellard
1907 718da2b9 bellard
#define TCP_FLAG_FIN  0x01
1908 718da2b9 bellard
#define TCP_FLAG_PUSH 0x08
1909 718da2b9 bellard
1910 718da2b9 bellard
/* produces ones' complement sum of data */
1911 718da2b9 bellard
static uint16_t ones_complement_sum(uint8_t *data, size_t len)
1912 718da2b9 bellard
{
1913 718da2b9 bellard
    uint32_t result = 0;
1914 718da2b9 bellard
1915 718da2b9 bellard
    for (; len > 1; data+=2, len-=2)
1916 718da2b9 bellard
    {
1917 718da2b9 bellard
        result += *(uint16_t*)data;
1918 718da2b9 bellard
    }
1919 718da2b9 bellard
1920 718da2b9 bellard
    /* add the remainder byte */
1921 718da2b9 bellard
    if (len)
1922 718da2b9 bellard
    {
1923 718da2b9 bellard
        uint8_t odd[2] = {*data, 0};
1924 718da2b9 bellard
        result += *(uint16_t*)odd;
1925 718da2b9 bellard
    }
1926 718da2b9 bellard
1927 718da2b9 bellard
    while (result>>16)
1928 718da2b9 bellard
        result = (result & 0xffff) + (result >> 16);
1929 718da2b9 bellard
1930 718da2b9 bellard
    return result;
1931 718da2b9 bellard
}
1932 718da2b9 bellard
1933 718da2b9 bellard
static uint16_t ip_checksum(void *data, size_t len)
1934 718da2b9 bellard
{
1935 718da2b9 bellard
    return ~ones_complement_sum((uint8_t*)data, len);
1936 718da2b9 bellard
}
1937 718da2b9 bellard
1938 a41b2ff2 pbrook
static int rtl8139_cplus_transmit_one(RTL8139State *s)
1939 a41b2ff2 pbrook
{
1940 a41b2ff2 pbrook
    if (!rtl8139_transmitter_enabled(s))
1941 a41b2ff2 pbrook
    {
1942 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: +++ C+ mode: transmitter disabled\n"));
1943 a41b2ff2 pbrook
        return 0;
1944 a41b2ff2 pbrook
    }
1945 a41b2ff2 pbrook
1946 a41b2ff2 pbrook
    if (!rtl8139_cp_transmitter_enabled(s))
1947 a41b2ff2 pbrook
    {
1948 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: +++ C+ mode: C+ transmitter disabled\n"));
1949 a41b2ff2 pbrook
        return 0 ;
1950 a41b2ff2 pbrook
    }
1951 a41b2ff2 pbrook
1952 a41b2ff2 pbrook
    int descriptor = s->currCPlusTxDesc;
1953 a41b2ff2 pbrook
1954 c227f099 Anthony Liguori
    target_phys_addr_t cplus_tx_ring_desc =
1955 a41b2ff2 pbrook
        rtl8139_addr64(s->TxAddr[0], s->TxAddr[1]);
1956 a41b2ff2 pbrook
1957 a41b2ff2 pbrook
    /* Normal priority ring */
1958 a41b2ff2 pbrook
    cplus_tx_ring_desc += 16 * descriptor;
1959 a41b2ff2 pbrook
1960 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: +++ C+ mode reading TX descriptor %d from host memory at %08x0x%08x = 0x%8lx\n",
1961 6cadb320 bellard
           descriptor, s->TxAddr[1], s->TxAddr[0], cplus_tx_ring_desc));
1962 a41b2ff2 pbrook
1963 a41b2ff2 pbrook
    uint32_t val, txdw0,txdw1,txbufLO,txbufHI;
1964 a41b2ff2 pbrook
1965 a41b2ff2 pbrook
    cpu_physical_memory_read(cplus_tx_ring_desc,    (uint8_t *)&val, 4);
1966 a41b2ff2 pbrook
    txdw0 = le32_to_cpu(val);
1967 a41b2ff2 pbrook
    cpu_physical_memory_read(cplus_tx_ring_desc+4,  (uint8_t *)&val, 4);
1968 a41b2ff2 pbrook
    txdw1 = le32_to_cpu(val);
1969 a41b2ff2 pbrook
    cpu_physical_memory_read(cplus_tx_ring_desc+8,  (uint8_t *)&val, 4);
1970 a41b2ff2 pbrook
    txbufLO = le32_to_cpu(val);
1971 a41b2ff2 pbrook
    cpu_physical_memory_read(cplus_tx_ring_desc+12, (uint8_t *)&val, 4);
1972 a41b2ff2 pbrook
    txbufHI = le32_to_cpu(val);
1973 a41b2ff2 pbrook
1974 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: +++ C+ mode TX descriptor %d %08x %08x %08x %08x\n",
1975 a41b2ff2 pbrook
           descriptor,
1976 6cadb320 bellard
           txdw0, txdw1, txbufLO, txbufHI));
1977 a41b2ff2 pbrook
1978 a41b2ff2 pbrook
/* w0 ownership flag */
1979 a41b2ff2 pbrook
#define CP_TX_OWN (1<<31)
1980 a41b2ff2 pbrook
/* w0 end of ring flag */
1981 a41b2ff2 pbrook
#define CP_TX_EOR (1<<30)
1982 a41b2ff2 pbrook
/* first segment of received packet flag */
1983 a41b2ff2 pbrook
#define CP_TX_FS (1<<29)
1984 a41b2ff2 pbrook
/* last segment of received packet flag */
1985 a41b2ff2 pbrook
#define CP_TX_LS (1<<28)
1986 a41b2ff2 pbrook
/* large send packet flag */
1987 a41b2ff2 pbrook
#define CP_TX_LGSEN (1<<27)
1988 718da2b9 bellard
/* large send MSS mask, bits 16...25 */
1989 718da2b9 bellard
#define CP_TC_LGSEN_MSS_MASK ((1 << 12) - 1)
1990 718da2b9 bellard
1991 a41b2ff2 pbrook
/* IP checksum offload flag */
1992 a41b2ff2 pbrook
#define CP_TX_IPCS (1<<18)
1993 a41b2ff2 pbrook
/* UDP checksum offload flag */
1994 a41b2ff2 pbrook
#define CP_TX_UDPCS (1<<17)
1995 a41b2ff2 pbrook
/* TCP checksum offload flag */
1996 a41b2ff2 pbrook
#define CP_TX_TCPCS (1<<16)
1997 a41b2ff2 pbrook
1998 a41b2ff2 pbrook
/* w0 bits 0...15 : buffer size */
1999 a41b2ff2 pbrook
#define CP_TX_BUFFER_SIZE (1<<16)
2000 a41b2ff2 pbrook
#define CP_TX_BUFFER_SIZE_MASK (CP_TX_BUFFER_SIZE - 1)
2001 bf6b87a8 Benjamin Poirier
/* w1 add tag flag */
2002 bf6b87a8 Benjamin Poirier
#define CP_TX_TAGC (1<<17)
2003 bf6b87a8 Benjamin Poirier
/* w1 bits 0...15 : VLAN tag (big endian) */
2004 a41b2ff2 pbrook
#define CP_TX_VLAN_TAG_MASK ((1<<16) - 1)
2005 a41b2ff2 pbrook
/* w2 low  32bit of Rx buffer ptr */
2006 a41b2ff2 pbrook
/* w3 high 32bit of Rx buffer ptr */
2007 a41b2ff2 pbrook
2008 a41b2ff2 pbrook
/* set after transmission */
2009 a41b2ff2 pbrook
/* FIFO underrun flag */
2010 a41b2ff2 pbrook
#define CP_TX_STATUS_UNF (1<<25)
2011 a41b2ff2 pbrook
/* transmit error summary flag, valid if set any of three below */
2012 a41b2ff2 pbrook
#define CP_TX_STATUS_TES (1<<23)
2013 a41b2ff2 pbrook
/* out-of-window collision flag */
2014 a41b2ff2 pbrook
#define CP_TX_STATUS_OWC (1<<22)
2015 a41b2ff2 pbrook
/* link failure flag */
2016 a41b2ff2 pbrook
#define CP_TX_STATUS_LNKF (1<<21)
2017 a41b2ff2 pbrook
/* excessive collisions flag */
2018 a41b2ff2 pbrook
#define CP_TX_STATUS_EXC (1<<20)
2019 a41b2ff2 pbrook
2020 a41b2ff2 pbrook
    if (!(txdw0 & CP_TX_OWN))
2021 a41b2ff2 pbrook
    {
2022 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: C+ Tx mode : descriptor %d is owned by host\n", descriptor));
2023 a41b2ff2 pbrook
        return 0 ;
2024 a41b2ff2 pbrook
    }
2025 a41b2ff2 pbrook
2026 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: +++ C+ Tx mode : transmitting from descriptor %d\n", descriptor));
2027 6cadb320 bellard
2028 6cadb320 bellard
    if (txdw0 & CP_TX_FS)
2029 6cadb320 bellard
    {
2030 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: +++ C+ Tx mode : descriptor %d is first segment descriptor\n", descriptor));
2031 6cadb320 bellard
2032 6cadb320 bellard
        /* reset internal buffer offset */
2033 6cadb320 bellard
        s->cplus_txbuffer_offset = 0;
2034 6cadb320 bellard
    }
2035 a41b2ff2 pbrook
2036 a41b2ff2 pbrook
    int txsize = txdw0 & CP_TX_BUFFER_SIZE_MASK;
2037 c227f099 Anthony Liguori
    target_phys_addr_t tx_addr = rtl8139_addr64(txbufLO, txbufHI);
2038 a41b2ff2 pbrook
2039 6cadb320 bellard
    /* make sure we have enough space to assemble the packet */
2040 6cadb320 bellard
    if (!s->cplus_txbuffer)
2041 6cadb320 bellard
    {
2042 6cadb320 bellard
        s->cplus_txbuffer_len = CP_TX_BUFFER_SIZE;
2043 2bc6f59b Jean-Christophe DUBOIS
        s->cplus_txbuffer = qemu_malloc(s->cplus_txbuffer_len);
2044 6cadb320 bellard
        s->cplus_txbuffer_offset = 0;
2045 718da2b9 bellard
2046 718da2b9 bellard
        DEBUG_PRINT(("RTL8139: +++ C+ mode transmission buffer allocated space %d\n", s->cplus_txbuffer_len));
2047 6cadb320 bellard
    }
2048 6cadb320 bellard
2049 6cadb320 bellard
    while (s->cplus_txbuffer && s->cplus_txbuffer_offset + txsize >= s->cplus_txbuffer_len)
2050 6cadb320 bellard
    {
2051 6cadb320 bellard
        s->cplus_txbuffer_len += CP_TX_BUFFER_SIZE;
2052 2137b4cc ths
        s->cplus_txbuffer = qemu_realloc(s->cplus_txbuffer, s->cplus_txbuffer_len);
2053 a41b2ff2 pbrook
2054 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: +++ C+ mode transmission buffer space changed to %d\n", s->cplus_txbuffer_len));
2055 6cadb320 bellard
    }
2056 6cadb320 bellard
2057 6cadb320 bellard
    if (!s->cplus_txbuffer)
2058 6cadb320 bellard
    {
2059 6cadb320 bellard
        /* out of memory */
2060 a41b2ff2 pbrook
2061 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: +++ C+ mode transmiter failed to reallocate %d bytes\n", s->cplus_txbuffer_len));
2062 6cadb320 bellard
2063 6cadb320 bellard
        /* update tally counter */
2064 6cadb320 bellard
        ++s->tally_counters.TxERR;
2065 6cadb320 bellard
        ++s->tally_counters.TxAbt;
2066 6cadb320 bellard
2067 6cadb320 bellard
        return 0;
2068 6cadb320 bellard
    }
2069 6cadb320 bellard
2070 6cadb320 bellard
    /* append more data to the packet */
2071 6cadb320 bellard
2072 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: +++ C+ mode transmit reading %d bytes from host memory at %016" PRIx64 " to offset %d\n",
2073 6cadb320 bellard
                 txsize, (uint64_t)tx_addr, s->cplus_txbuffer_offset));
2074 6cadb320 bellard
2075 6cadb320 bellard
    cpu_physical_memory_read(tx_addr, s->cplus_txbuffer + s->cplus_txbuffer_offset, txsize);
2076 6cadb320 bellard
    s->cplus_txbuffer_offset += txsize;
2077 6cadb320 bellard
2078 6cadb320 bellard
    /* seek to next Rx descriptor */
2079 6cadb320 bellard
    if (txdw0 & CP_TX_EOR)
2080 6cadb320 bellard
    {
2081 6cadb320 bellard
        s->currCPlusTxDesc = 0;
2082 6cadb320 bellard
    }
2083 6cadb320 bellard
    else
2084 6cadb320 bellard
    {
2085 6cadb320 bellard
        ++s->currCPlusTxDesc;
2086 6cadb320 bellard
        if (s->currCPlusTxDesc >= 64)
2087 6cadb320 bellard
            s->currCPlusTxDesc = 0;
2088 6cadb320 bellard
    }
2089 a41b2ff2 pbrook
2090 a41b2ff2 pbrook
    /* transfer ownership to target */
2091 a41b2ff2 pbrook
    txdw0 &= ~CP_RX_OWN;
2092 a41b2ff2 pbrook
2093 a41b2ff2 pbrook
    /* reset error indicator bits */
2094 a41b2ff2 pbrook
    txdw0 &= ~CP_TX_STATUS_UNF;
2095 a41b2ff2 pbrook
    txdw0 &= ~CP_TX_STATUS_TES;
2096 a41b2ff2 pbrook
    txdw0 &= ~CP_TX_STATUS_OWC;
2097 a41b2ff2 pbrook
    txdw0 &= ~CP_TX_STATUS_LNKF;
2098 a41b2ff2 pbrook
    txdw0 &= ~CP_TX_STATUS_EXC;
2099 a41b2ff2 pbrook
2100 a41b2ff2 pbrook
    /* update ring data */
2101 a41b2ff2 pbrook
    val = cpu_to_le32(txdw0);
2102 a41b2ff2 pbrook
    cpu_physical_memory_write(cplus_tx_ring_desc,    (uint8_t *)&val, 4);
2103 a41b2ff2 pbrook
2104 6cadb320 bellard
    /* Now decide if descriptor being processed is holding the last segment of packet */
2105 6cadb320 bellard
    if (txdw0 & CP_TX_LS)
2106 a41b2ff2 pbrook
    {
2107 bf6b87a8 Benjamin Poirier
        uint8_t dot1q_buffer_space[VLAN_HLEN];
2108 bf6b87a8 Benjamin Poirier
        uint16_t *dot1q_buffer;
2109 bf6b87a8 Benjamin Poirier
2110 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: +++ C+ Tx mode : descriptor %d is last segment descriptor\n", descriptor));
2111 6cadb320 bellard
2112 6cadb320 bellard
        /* can transfer fully assembled packet */
2113 6cadb320 bellard
2114 6cadb320 bellard
        uint8_t *saved_buffer  = s->cplus_txbuffer;
2115 6cadb320 bellard
        int      saved_size    = s->cplus_txbuffer_offset;
2116 6cadb320 bellard
        int      saved_buffer_len = s->cplus_txbuffer_len;
2117 6cadb320 bellard
2118 bf6b87a8 Benjamin Poirier
        /* create vlan tag */
2119 bf6b87a8 Benjamin Poirier
        if (txdw1 & CP_TX_TAGC) {
2120 bf6b87a8 Benjamin Poirier
            /* the vlan tag is in BE byte order in the descriptor
2121 bf6b87a8 Benjamin Poirier
             * BE + le_to_cpu() + ~swap()~ = cpu */
2122 bf6b87a8 Benjamin Poirier
            DEBUG_PRINT(("RTL8139: +++ C+ Tx mode : inserting vlan tag with "
2123 bf6b87a8 Benjamin Poirier
                    "tci: %u\n", bswap16(txdw1 & CP_TX_VLAN_TAG_MASK)));
2124 bf6b87a8 Benjamin Poirier
2125 bf6b87a8 Benjamin Poirier
            dot1q_buffer = (uint16_t *) dot1q_buffer_space;
2126 bf6b87a8 Benjamin Poirier
            dot1q_buffer[0] = cpu_to_be16(ETH_P_8021Q);
2127 bf6b87a8 Benjamin Poirier
            /* BE + le_to_cpu() + ~cpu_to_le()~ = BE */
2128 bf6b87a8 Benjamin Poirier
            dot1q_buffer[1] = cpu_to_le16(txdw1 & CP_TX_VLAN_TAG_MASK);
2129 bf6b87a8 Benjamin Poirier
        } else {
2130 bf6b87a8 Benjamin Poirier
            dot1q_buffer = NULL;
2131 bf6b87a8 Benjamin Poirier
        }
2132 bf6b87a8 Benjamin Poirier
2133 6cadb320 bellard
        /* reset the card space to protect from recursive call */
2134 6cadb320 bellard
        s->cplus_txbuffer = NULL;
2135 6cadb320 bellard
        s->cplus_txbuffer_offset = 0;
2136 6cadb320 bellard
        s->cplus_txbuffer_len = 0;
2137 6cadb320 bellard
2138 718da2b9 bellard
        if (txdw0 & (CP_TX_IPCS | CP_TX_UDPCS | CP_TX_TCPCS | CP_TX_LGSEN))
2139 6cadb320 bellard
        {
2140 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: +++ C+ mode offloaded task checksum\n"));
2141 6cadb320 bellard
2142 6cadb320 bellard
            /* ip packet header */
2143 660f11be Blue Swirl
            ip_header *ip = NULL;
2144 6cadb320 bellard
            int hlen = 0;
2145 718da2b9 bellard
            uint8_t  ip_protocol = 0;
2146 718da2b9 bellard
            uint16_t ip_data_len = 0;
2147 6cadb320 bellard
2148 660f11be Blue Swirl
            uint8_t *eth_payload_data = NULL;
2149 718da2b9 bellard
            size_t   eth_payload_len  = 0;
2150 6cadb320 bellard
2151 718da2b9 bellard
            int proto = be16_to_cpu(*(uint16_t *)(saved_buffer + 12));
2152 6cadb320 bellard
            if (proto == ETH_P_IP)
2153 6cadb320 bellard
            {
2154 6cadb320 bellard
                DEBUG_PRINT(("RTL8139: +++ C+ mode has IP packet\n"));
2155 6cadb320 bellard
2156 6cadb320 bellard
                /* not aligned */
2157 718da2b9 bellard
                eth_payload_data = saved_buffer + ETH_HLEN;
2158 718da2b9 bellard
                eth_payload_len  = saved_size   - ETH_HLEN;
2159 6cadb320 bellard
2160 718da2b9 bellard
                ip = (ip_header*)eth_payload_data;
2161 6cadb320 bellard
2162 718da2b9 bellard
                if (IP_HEADER_VERSION(ip) != IP_HEADER_VERSION_4) {
2163 718da2b9 bellard
                    DEBUG_PRINT(("RTL8139: +++ C+ mode packet has bad IP version %d expected %d\n", IP_HEADER_VERSION(ip), IP_HEADER_VERSION_4));
2164 6cadb320 bellard
                    ip = NULL;
2165 6cadb320 bellard
                } else {
2166 718da2b9 bellard
                    hlen = IP_HEADER_LENGTH(ip);
2167 718da2b9 bellard
                    ip_protocol = ip->ip_p;
2168 718da2b9 bellard
                    ip_data_len = be16_to_cpu(ip->ip_len) - hlen;
2169 6cadb320 bellard
                }
2170 6cadb320 bellard
            }
2171 6cadb320 bellard
2172 6cadb320 bellard
            if (ip)
2173 6cadb320 bellard
            {
2174 6cadb320 bellard
                if (txdw0 & CP_TX_IPCS)
2175 6cadb320 bellard
                {
2176 6cadb320 bellard
                    DEBUG_PRINT(("RTL8139: +++ C+ mode need IP checksum\n"));
2177 6cadb320 bellard
2178 718da2b9 bellard
                    if (hlen<sizeof(ip_header) || hlen>eth_payload_len) {/* min header length */
2179 6cadb320 bellard
                        /* bad packet header len */
2180 6cadb320 bellard
                        /* or packet too short */
2181 6cadb320 bellard
                    }
2182 6cadb320 bellard
                    else
2183 6cadb320 bellard
                    {
2184 6cadb320 bellard
                        ip->ip_sum = 0;
2185 718da2b9 bellard
                        ip->ip_sum = ip_checksum(ip, hlen);
2186 6cadb320 bellard
                        DEBUG_PRINT(("RTL8139: +++ C+ mode IP header len=%d checksum=%04x\n", hlen, ip->ip_sum));
2187 6cadb320 bellard
                    }
2188 6cadb320 bellard
                }
2189 6cadb320 bellard
2190 718da2b9 bellard
                if ((txdw0 & CP_TX_LGSEN) && ip_protocol == IP_PROTO_TCP)
2191 6cadb320 bellard
                {
2192 718da2b9 bellard
#if defined (DEBUG_RTL8139)
2193 718da2b9 bellard
                    int large_send_mss = (txdw0 >> 16) & CP_TC_LGSEN_MSS_MASK;
2194 718da2b9 bellard
#endif
2195 718da2b9 bellard
                    DEBUG_PRINT(("RTL8139: +++ C+ mode offloaded task TSO MTU=%d IP data %d frame data %d specified MSS=%d\n",
2196 718da2b9 bellard
                                 ETH_MTU, ip_data_len, saved_size - ETH_HLEN, large_send_mss));
2197 6cadb320 bellard
2198 718da2b9 bellard
                    int tcp_send_offset = 0;
2199 718da2b9 bellard
                    int send_count = 0;
2200 6cadb320 bellard
2201 6cadb320 bellard
                    /* maximum IP header length is 60 bytes */
2202 6cadb320 bellard
                    uint8_t saved_ip_header[60];
2203 6cadb320 bellard
2204 718da2b9 bellard
                    /* save IP header template; data area is used in tcp checksum calculation */
2205 718da2b9 bellard
                    memcpy(saved_ip_header, eth_payload_data, hlen);
2206 718da2b9 bellard
2207 718da2b9 bellard
                    /* a placeholder for checksum calculation routine in tcp case */
2208 718da2b9 bellard
                    uint8_t *data_to_checksum     = eth_payload_data + hlen - 12;
2209 718da2b9 bellard
                    //                    size_t   data_to_checksum_len = eth_payload_len  - hlen + 12;
2210 718da2b9 bellard
2211 718da2b9 bellard
                    /* pointer to TCP header */
2212 718da2b9 bellard
                    tcp_header *p_tcp_hdr = (tcp_header*)(eth_payload_data + hlen);
2213 718da2b9 bellard
2214 718da2b9 bellard
                    int tcp_hlen = TCP_HEADER_DATA_OFFSET(p_tcp_hdr);
2215 718da2b9 bellard
2216 718da2b9 bellard
                    /* ETH_MTU = ip header len + tcp header len + payload */
2217 718da2b9 bellard
                    int tcp_data_len = ip_data_len - tcp_hlen;
2218 718da2b9 bellard
                    int tcp_chunk_size = ETH_MTU - hlen - tcp_hlen;
2219 718da2b9 bellard
2220 718da2b9 bellard
                    DEBUG_PRINT(("RTL8139: +++ C+ mode TSO IP data len %d TCP hlen %d TCP data len %d TCP chunk size %d\n",
2221 718da2b9 bellard
                                 ip_data_len, tcp_hlen, tcp_data_len, tcp_chunk_size));
2222 718da2b9 bellard
2223 718da2b9 bellard
                    /* note the cycle below overwrites IP header data,
2224 718da2b9 bellard
                       but restores it from saved_ip_header before sending packet */
2225 718da2b9 bellard
2226 718da2b9 bellard
                    int is_last_frame = 0;
2227 718da2b9 bellard
2228 718da2b9 bellard
                    for (tcp_send_offset = 0; tcp_send_offset < tcp_data_len; tcp_send_offset += tcp_chunk_size)
2229 718da2b9 bellard
                    {
2230 718da2b9 bellard
                        uint16_t chunk_size = tcp_chunk_size;
2231 718da2b9 bellard
2232 718da2b9 bellard
                        /* check if this is the last frame */
2233 718da2b9 bellard
                        if (tcp_send_offset + tcp_chunk_size >= tcp_data_len)
2234 718da2b9 bellard
                        {
2235 718da2b9 bellard
                            is_last_frame = 1;
2236 718da2b9 bellard
                            chunk_size = tcp_data_len - tcp_send_offset;
2237 718da2b9 bellard
                        }
2238 718da2b9 bellard
2239 718da2b9 bellard
                        DEBUG_PRINT(("RTL8139: +++ C+ mode TSO TCP seqno %08x\n", be32_to_cpu(p_tcp_hdr->th_seq)));
2240 718da2b9 bellard
2241 718da2b9 bellard
                        /* add 4 TCP pseudoheader fields */
2242 718da2b9 bellard
                        /* copy IP source and destination fields */
2243 718da2b9 bellard
                        memcpy(data_to_checksum, saved_ip_header + 12, 8);
2244 718da2b9 bellard
2245 718da2b9 bellard
                        DEBUG_PRINT(("RTL8139: +++ C+ mode TSO calculating TCP checksum for packet with %d bytes data\n", tcp_hlen + chunk_size));
2246 718da2b9 bellard
2247 718da2b9 bellard
                        if (tcp_send_offset)
2248 718da2b9 bellard
                        {
2249 718da2b9 bellard
                            memcpy((uint8_t*)p_tcp_hdr + tcp_hlen, (uint8_t*)p_tcp_hdr + tcp_hlen + tcp_send_offset, chunk_size);
2250 718da2b9 bellard
                        }
2251 718da2b9 bellard
2252 718da2b9 bellard
                        /* keep PUSH and FIN flags only for the last frame */
2253 718da2b9 bellard
                        if (!is_last_frame)
2254 718da2b9 bellard
                        {
2255 718da2b9 bellard
                            TCP_HEADER_CLEAR_FLAGS(p_tcp_hdr, TCP_FLAG_PUSH|TCP_FLAG_FIN);
2256 718da2b9 bellard
                        }
2257 6cadb320 bellard
2258 718da2b9 bellard
                        /* recalculate TCP checksum */
2259 718da2b9 bellard
                        ip_pseudo_header *p_tcpip_hdr = (ip_pseudo_header *)data_to_checksum;
2260 718da2b9 bellard
                        p_tcpip_hdr->zeros      = 0;
2261 718da2b9 bellard
                        p_tcpip_hdr->ip_proto   = IP_PROTO_TCP;
2262 718da2b9 bellard
                        p_tcpip_hdr->ip_payload = cpu_to_be16(tcp_hlen + chunk_size);
2263 718da2b9 bellard
2264 718da2b9 bellard
                        p_tcp_hdr->th_sum = 0;
2265 718da2b9 bellard
2266 718da2b9 bellard
                        int tcp_checksum = ip_checksum(data_to_checksum, tcp_hlen + chunk_size + 12);
2267 718da2b9 bellard
                        DEBUG_PRINT(("RTL8139: +++ C+ mode TSO TCP checksum %04x\n", tcp_checksum));
2268 718da2b9 bellard
2269 718da2b9 bellard
                        p_tcp_hdr->th_sum = tcp_checksum;
2270 718da2b9 bellard
2271 718da2b9 bellard
                        /* restore IP header */
2272 718da2b9 bellard
                        memcpy(eth_payload_data, saved_ip_header, hlen);
2273 718da2b9 bellard
2274 718da2b9 bellard
                        /* set IP data length and recalculate IP checksum */
2275 718da2b9 bellard
                        ip->ip_len = cpu_to_be16(hlen + tcp_hlen + chunk_size);
2276 718da2b9 bellard
2277 718da2b9 bellard
                        /* increment IP id for subsequent frames */
2278 718da2b9 bellard
                        ip->ip_id = cpu_to_be16(tcp_send_offset/tcp_chunk_size + be16_to_cpu(ip->ip_id));
2279 718da2b9 bellard
2280 718da2b9 bellard
                        ip->ip_sum = 0;
2281 718da2b9 bellard
                        ip->ip_sum = ip_checksum(eth_payload_data, hlen);
2282 718da2b9 bellard
                        DEBUG_PRINT(("RTL8139: +++ C+ mode TSO IP header len=%d checksum=%04x\n", hlen, ip->ip_sum));
2283 718da2b9 bellard
2284 718da2b9 bellard
                        int tso_send_size = ETH_HLEN + hlen + tcp_hlen + chunk_size;
2285 718da2b9 bellard
                        DEBUG_PRINT(("RTL8139: +++ C+ mode TSO transferring packet size %d\n", tso_send_size));
2286 bf6b87a8 Benjamin Poirier
                        rtl8139_transfer_frame(s, saved_buffer, tso_send_size,
2287 bf6b87a8 Benjamin Poirier
                            0, (uint8_t *) dot1q_buffer);
2288 718da2b9 bellard
2289 718da2b9 bellard
                        /* add transferred count to TCP sequence number */
2290 718da2b9 bellard
                        p_tcp_hdr->th_seq = cpu_to_be32(chunk_size + be32_to_cpu(p_tcp_hdr->th_seq));
2291 718da2b9 bellard
                        ++send_count;
2292 718da2b9 bellard
                    }
2293 718da2b9 bellard
2294 718da2b9 bellard
                    /* Stop sending this frame */
2295 718da2b9 bellard
                    saved_size = 0;
2296 718da2b9 bellard
                }
2297 718da2b9 bellard
                else if (txdw0 & (CP_TX_TCPCS|CP_TX_UDPCS))
2298 718da2b9 bellard
                {
2299 718da2b9 bellard
                    DEBUG_PRINT(("RTL8139: +++ C+ mode need TCP or UDP checksum\n"));
2300 718da2b9 bellard
2301 718da2b9 bellard
                    /* maximum IP header length is 60 bytes */
2302 718da2b9 bellard
                    uint8_t saved_ip_header[60];
2303 718da2b9 bellard
                    memcpy(saved_ip_header, eth_payload_data, hlen);
2304 718da2b9 bellard
2305 718da2b9 bellard
                    uint8_t *data_to_checksum     = eth_payload_data + hlen - 12;
2306 718da2b9 bellard
                    //                    size_t   data_to_checksum_len = eth_payload_len  - hlen + 12;
2307 6cadb320 bellard
2308 6cadb320 bellard
                    /* add 4 TCP pseudoheader fields */
2309 6cadb320 bellard
                    /* copy IP source and destination fields */
2310 718da2b9 bellard
                    memcpy(data_to_checksum, saved_ip_header + 12, 8);
2311 6cadb320 bellard
2312 718da2b9 bellard
                    if ((txdw0 & CP_TX_TCPCS) && ip_protocol == IP_PROTO_TCP)
2313 6cadb320 bellard
                    {
2314 6cadb320 bellard
                        DEBUG_PRINT(("RTL8139: +++ C+ mode calculating TCP checksum for packet with %d bytes data\n", ip_data_len));
2315 6cadb320 bellard
2316 718da2b9 bellard
                        ip_pseudo_header *p_tcpip_hdr = (ip_pseudo_header *)data_to_checksum;
2317 718da2b9 bellard
                        p_tcpip_hdr->zeros      = 0;
2318 718da2b9 bellard
                        p_tcpip_hdr->ip_proto   = IP_PROTO_TCP;
2319 718da2b9 bellard
                        p_tcpip_hdr->ip_payload = cpu_to_be16(ip_data_len);
2320 6cadb320 bellard
2321 718da2b9 bellard
                        tcp_header* p_tcp_hdr = (tcp_header *) (data_to_checksum+12);
2322 6cadb320 bellard
2323 6cadb320 bellard
                        p_tcp_hdr->th_sum = 0;
2324 6cadb320 bellard
2325 718da2b9 bellard
                        int tcp_checksum = ip_checksum(data_to_checksum, ip_data_len + 12);
2326 6cadb320 bellard
                        DEBUG_PRINT(("RTL8139: +++ C+ mode TCP checksum %04x\n", tcp_checksum));
2327 6cadb320 bellard
2328 6cadb320 bellard
                        p_tcp_hdr->th_sum = tcp_checksum;
2329 6cadb320 bellard
                    }
2330 718da2b9 bellard
                    else if ((txdw0 & CP_TX_UDPCS) && ip_protocol == IP_PROTO_UDP)
2331 6cadb320 bellard
                    {
2332 6cadb320 bellard
                        DEBUG_PRINT(("RTL8139: +++ C+ mode calculating UDP checksum for packet with %d bytes data\n", ip_data_len));
2333 6cadb320 bellard
2334 718da2b9 bellard
                        ip_pseudo_header *p_udpip_hdr = (ip_pseudo_header *)data_to_checksum;
2335 718da2b9 bellard
                        p_udpip_hdr->zeros      = 0;
2336 718da2b9 bellard
                        p_udpip_hdr->ip_proto   = IP_PROTO_UDP;
2337 718da2b9 bellard
                        p_udpip_hdr->ip_payload = cpu_to_be16(ip_data_len);
2338 6cadb320 bellard
2339 718da2b9 bellard
                        udp_header *p_udp_hdr = (udp_header *) (data_to_checksum+12);
2340 6cadb320 bellard
2341 6cadb320 bellard
                        p_udp_hdr->uh_sum = 0;
2342 6cadb320 bellard
2343 718da2b9 bellard
                        int udp_checksum = ip_checksum(data_to_checksum, ip_data_len + 12);
2344 6cadb320 bellard
                        DEBUG_PRINT(("RTL8139: +++ C+ mode UDP checksum %04x\n", udp_checksum));
2345 6cadb320 bellard
2346 6cadb320 bellard
                        p_udp_hdr->uh_sum = udp_checksum;
2347 6cadb320 bellard
                    }
2348 6cadb320 bellard
2349 6cadb320 bellard
                    /* restore IP header */
2350 718da2b9 bellard
                    memcpy(eth_payload_data, saved_ip_header, hlen);
2351 6cadb320 bellard
                }
2352 6cadb320 bellard
            }
2353 6cadb320 bellard
        }
2354 6cadb320 bellard
2355 6cadb320 bellard
        /* update tally counter */
2356 6cadb320 bellard
        ++s->tally_counters.TxOk;
2357 6cadb320 bellard
2358 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: +++ C+ mode transmitting %d bytes packet\n", saved_size));
2359 6cadb320 bellard
2360 bf6b87a8 Benjamin Poirier
        rtl8139_transfer_frame(s, saved_buffer, saved_size, 1,
2361 bf6b87a8 Benjamin Poirier
            (uint8_t *) dot1q_buffer);
2362 6cadb320 bellard
2363 6cadb320 bellard
        /* restore card space if there was no recursion and reset offset */
2364 6cadb320 bellard
        if (!s->cplus_txbuffer)
2365 6cadb320 bellard
        {
2366 6cadb320 bellard
            s->cplus_txbuffer        = saved_buffer;
2367 6cadb320 bellard
            s->cplus_txbuffer_len    = saved_buffer_len;
2368 6cadb320 bellard
            s->cplus_txbuffer_offset = 0;
2369 6cadb320 bellard
        }
2370 6cadb320 bellard
        else
2371 6cadb320 bellard
        {
2372 2bc6f59b Jean-Christophe DUBOIS
            qemu_free(saved_buffer);
2373 6cadb320 bellard
        }
2374 a41b2ff2 pbrook
    }
2375 a41b2ff2 pbrook
    else
2376 a41b2ff2 pbrook
    {
2377 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: +++ C+ mode transmission continue to next descriptor\n"));
2378 a41b2ff2 pbrook
    }
2379 a41b2ff2 pbrook
2380 a41b2ff2 pbrook
    return 1;
2381 a41b2ff2 pbrook
}
2382 a41b2ff2 pbrook
2383 a41b2ff2 pbrook
static void rtl8139_cplus_transmit(RTL8139State *s)
2384 a41b2ff2 pbrook
{
2385 a41b2ff2 pbrook
    int txcount = 0;
2386 a41b2ff2 pbrook
2387 a41b2ff2 pbrook
    while (rtl8139_cplus_transmit_one(s))
2388 a41b2ff2 pbrook
    {
2389 a41b2ff2 pbrook
        ++txcount;
2390 a41b2ff2 pbrook
    }
2391 a41b2ff2 pbrook
2392 a41b2ff2 pbrook
    /* Mark transfer completed */
2393 a41b2ff2 pbrook
    if (!txcount)
2394 a41b2ff2 pbrook
    {
2395 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: C+ mode : transmitter queue stalled, current TxDesc = %d\n",
2396 6cadb320 bellard
                     s->currCPlusTxDesc));
2397 a41b2ff2 pbrook
    }
2398 a41b2ff2 pbrook
    else
2399 a41b2ff2 pbrook
    {
2400 a41b2ff2 pbrook
        /* update interrupt status */
2401 a41b2ff2 pbrook
        s->IntrStatus |= TxOK;
2402 a41b2ff2 pbrook
        rtl8139_update_irq(s);
2403 a41b2ff2 pbrook
    }
2404 a41b2ff2 pbrook
}
2405 a41b2ff2 pbrook
2406 a41b2ff2 pbrook
static void rtl8139_transmit(RTL8139State *s)
2407 a41b2ff2 pbrook
{
2408 a41b2ff2 pbrook
    int descriptor = s->currTxDesc, txcount = 0;
2409 a41b2ff2 pbrook
2410 a41b2ff2 pbrook
    /*while*/
2411 a41b2ff2 pbrook
    if (rtl8139_transmit_one(s, descriptor))
2412 a41b2ff2 pbrook
    {
2413 a41b2ff2 pbrook
        ++s->currTxDesc;
2414 a41b2ff2 pbrook
        s->currTxDesc %= 4;
2415 a41b2ff2 pbrook
        ++txcount;
2416 a41b2ff2 pbrook
    }
2417 a41b2ff2 pbrook
2418 a41b2ff2 pbrook
    /* Mark transfer completed */
2419 a41b2ff2 pbrook
    if (!txcount)
2420 a41b2ff2 pbrook
    {
2421 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: transmitter queue stalled, current TxDesc = %d\n", s->currTxDesc));
2422 a41b2ff2 pbrook
    }
2423 a41b2ff2 pbrook
}
2424 a41b2ff2 pbrook
2425 a41b2ff2 pbrook
static void rtl8139_TxStatus_write(RTL8139State *s, uint32_t txRegOffset, uint32_t val)
2426 a41b2ff2 pbrook
{
2427 a41b2ff2 pbrook
2428 a41b2ff2 pbrook
    int descriptor = txRegOffset/4;
2429 6cadb320 bellard
2430 6cadb320 bellard
    /* handle C+ transmit mode register configuration */
2431 6cadb320 bellard
2432 2c3891ab aliguori
    if (s->cplus_enabled)
2433 6cadb320 bellard
    {
2434 6cadb320 bellard
        DEBUG_PRINT(("RTL8139C+ DTCCR write offset=0x%x val=0x%08x descriptor=%d\n", txRegOffset, val, descriptor));
2435 6cadb320 bellard
2436 6cadb320 bellard
        /* handle Dump Tally Counters command */
2437 6cadb320 bellard
        s->TxStatus[descriptor] = val;
2438 6cadb320 bellard
2439 6cadb320 bellard
        if (descriptor == 0 && (val & 0x8))
2440 6cadb320 bellard
        {
2441 c227f099 Anthony Liguori
            target_phys_addr_t tc_addr = rtl8139_addr64(s->TxStatus[0] & ~0x3f, s->TxStatus[1]);
2442 6cadb320 bellard
2443 6cadb320 bellard
            /* dump tally counters to specified memory location */
2444 6cadb320 bellard
            RTL8139TallyCounters_physical_memory_write( tc_addr, &s->tally_counters);
2445 6cadb320 bellard
2446 6cadb320 bellard
            /* mark dump completed */
2447 6cadb320 bellard
            s->TxStatus[0] &= ~0x8;
2448 6cadb320 bellard
        }
2449 6cadb320 bellard
2450 6cadb320 bellard
        return;
2451 6cadb320 bellard
    }
2452 6cadb320 bellard
2453 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: TxStatus write offset=0x%x val=0x%08x descriptor=%d\n", txRegOffset, val, descriptor));
2454 a41b2ff2 pbrook
2455 a41b2ff2 pbrook
    /* mask only reserved bits */
2456 a41b2ff2 pbrook
    val &= ~0xff00c000; /* these bits are reset on write */
2457 a41b2ff2 pbrook
    val = SET_MASKED(val, 0x00c00000, s->TxStatus[descriptor]);
2458 a41b2ff2 pbrook
2459 a41b2ff2 pbrook
    s->TxStatus[descriptor] = val;
2460 a41b2ff2 pbrook
2461 a41b2ff2 pbrook
    /* attempt to start transmission */
2462 a41b2ff2 pbrook
    rtl8139_transmit(s);
2463 a41b2ff2 pbrook
}
2464 a41b2ff2 pbrook
2465 a41b2ff2 pbrook
static uint32_t rtl8139_TxStatus_read(RTL8139State *s, uint32_t txRegOffset)
2466 a41b2ff2 pbrook
{
2467 a41b2ff2 pbrook
    uint32_t ret = s->TxStatus[txRegOffset/4];
2468 a41b2ff2 pbrook
2469 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: TxStatus read offset=0x%x val=0x%08x\n", txRegOffset, ret));
2470 a41b2ff2 pbrook
2471 a41b2ff2 pbrook
    return ret;
2472 a41b2ff2 pbrook
}
2473 a41b2ff2 pbrook
2474 a41b2ff2 pbrook
static uint16_t rtl8139_TSAD_read(RTL8139State *s)
2475 a41b2ff2 pbrook
{
2476 a41b2ff2 pbrook
    uint16_t ret = 0;
2477 a41b2ff2 pbrook
2478 a41b2ff2 pbrook
    /* Simulate TSAD, it is read only anyway */
2479 a41b2ff2 pbrook
2480 a41b2ff2 pbrook
    ret = ((s->TxStatus[3] & TxStatOK  )?TSAD_TOK3:0)
2481 a41b2ff2 pbrook
         |((s->TxStatus[2] & TxStatOK  )?TSAD_TOK2:0)
2482 a41b2ff2 pbrook
         |((s->TxStatus[1] & TxStatOK  )?TSAD_TOK1:0)
2483 a41b2ff2 pbrook
         |((s->TxStatus[0] & TxStatOK  )?TSAD_TOK0:0)
2484 a41b2ff2 pbrook
2485 a41b2ff2 pbrook
         |((s->TxStatus[3] & TxUnderrun)?TSAD_TUN3:0)
2486 a41b2ff2 pbrook
         |((s->TxStatus[2] & TxUnderrun)?TSAD_TUN2:0)
2487 a41b2ff2 pbrook
         |((s->TxStatus[1] & TxUnderrun)?TSAD_TUN1:0)
2488 a41b2ff2 pbrook
         |((s->TxStatus[0] & TxUnderrun)?TSAD_TUN0:0)
2489 3b46e624 ths
2490 a41b2ff2 pbrook
         |((s->TxStatus[3] & TxAborted )?TSAD_TABT3:0)
2491 a41b2ff2 pbrook
         |((s->TxStatus[2] & TxAborted )?TSAD_TABT2:0)
2492 a41b2ff2 pbrook
         |((s->TxStatus[1] & TxAborted )?TSAD_TABT1:0)
2493 a41b2ff2 pbrook
         |((s->TxStatus[0] & TxAborted )?TSAD_TABT0:0)
2494 3b46e624 ths
2495 a41b2ff2 pbrook
         |((s->TxStatus[3] & TxHostOwns )?TSAD_OWN3:0)
2496 a41b2ff2 pbrook
         |((s->TxStatus[2] & TxHostOwns )?TSAD_OWN2:0)
2497 a41b2ff2 pbrook
         |((s->TxStatus[1] & TxHostOwns )?TSAD_OWN1:0)
2498 a41b2ff2 pbrook
         |((s->TxStatus[0] & TxHostOwns )?TSAD_OWN0:0) ;
2499 3b46e624 ths
2500 a41b2ff2 pbrook
2501 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: TSAD read val=0x%04x\n", ret));
2502 a41b2ff2 pbrook
2503 a41b2ff2 pbrook
    return ret;
2504 a41b2ff2 pbrook
}
2505 a41b2ff2 pbrook
2506 a41b2ff2 pbrook
static uint16_t rtl8139_CSCR_read(RTL8139State *s)
2507 a41b2ff2 pbrook
{
2508 a41b2ff2 pbrook
    uint16_t ret = s->CSCR;
2509 a41b2ff2 pbrook
2510 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: CSCR read val=0x%04x\n", ret));
2511 a41b2ff2 pbrook
2512 a41b2ff2 pbrook
    return ret;
2513 a41b2ff2 pbrook
}
2514 a41b2ff2 pbrook
2515 a41b2ff2 pbrook
static void rtl8139_TxAddr_write(RTL8139State *s, uint32_t txAddrOffset, uint32_t val)
2516 a41b2ff2 pbrook
{
2517 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: TxAddr write offset=0x%x val=0x%08x\n", txAddrOffset, val));
2518 a41b2ff2 pbrook
2519 290a0933 ths
    s->TxAddr[txAddrOffset/4] = val;
2520 a41b2ff2 pbrook
}
2521 a41b2ff2 pbrook
2522 a41b2ff2 pbrook
static uint32_t rtl8139_TxAddr_read(RTL8139State *s, uint32_t txAddrOffset)
2523 a41b2ff2 pbrook
{
2524 290a0933 ths
    uint32_t ret = s->TxAddr[txAddrOffset/4];
2525 a41b2ff2 pbrook
2526 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: TxAddr read offset=0x%x val=0x%08x\n", txAddrOffset, ret));
2527 a41b2ff2 pbrook
2528 a41b2ff2 pbrook
    return ret;
2529 a41b2ff2 pbrook
}
2530 a41b2ff2 pbrook
2531 a41b2ff2 pbrook
static void rtl8139_RxBufPtr_write(RTL8139State *s, uint32_t val)
2532 a41b2ff2 pbrook
{
2533 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: RxBufPtr write val=0x%04x\n", val));
2534 a41b2ff2 pbrook
2535 a41b2ff2 pbrook
    /* this value is off by 16 */
2536 a41b2ff2 pbrook
    s->RxBufPtr = MOD2(val + 0x10, s->RxBufferSize);
2537 a41b2ff2 pbrook
2538 6cadb320 bellard
    DEBUG_PRINT((" CAPR write: rx buffer length %d head 0x%04x read 0x%04x\n",
2539 6cadb320 bellard
           s->RxBufferSize, s->RxBufAddr, s->RxBufPtr));
2540 a41b2ff2 pbrook
}
2541 a41b2ff2 pbrook
2542 a41b2ff2 pbrook
static uint32_t rtl8139_RxBufPtr_read(RTL8139State *s)
2543 a41b2ff2 pbrook
{
2544 a41b2ff2 pbrook
    /* this value is off by 16 */
2545 a41b2ff2 pbrook
    uint32_t ret = s->RxBufPtr - 0x10;
2546 a41b2ff2 pbrook
2547 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: RxBufPtr read val=0x%04x\n", ret));
2548 6cadb320 bellard
2549 6cadb320 bellard
    return ret;
2550 6cadb320 bellard
}
2551 6cadb320 bellard
2552 6cadb320 bellard
static uint32_t rtl8139_RxBufAddr_read(RTL8139State *s)
2553 6cadb320 bellard
{
2554 6cadb320 bellard
    /* this value is NOT off by 16 */
2555 6cadb320 bellard
    uint32_t ret = s->RxBufAddr;
2556 6cadb320 bellard
2557 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: RxBufAddr read val=0x%04x\n", ret));
2558 a41b2ff2 pbrook
2559 a41b2ff2 pbrook
    return ret;
2560 a41b2ff2 pbrook
}
2561 a41b2ff2 pbrook
2562 a41b2ff2 pbrook
static void rtl8139_RxBuf_write(RTL8139State *s, uint32_t val)
2563 a41b2ff2 pbrook
{
2564 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: RxBuf write val=0x%08x\n", val));
2565 a41b2ff2 pbrook
2566 a41b2ff2 pbrook
    s->RxBuf = val;
2567 a41b2ff2 pbrook
2568 a41b2ff2 pbrook
    /* may need to reset rxring here */
2569 a41b2ff2 pbrook
}
2570 a41b2ff2 pbrook
2571 a41b2ff2 pbrook
static uint32_t rtl8139_RxBuf_read(RTL8139State *s)
2572 a41b2ff2 pbrook
{
2573 a41b2ff2 pbrook
    uint32_t ret = s->RxBuf;
2574 a41b2ff2 pbrook
2575 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: RxBuf read val=0x%08x\n", ret));
2576 a41b2ff2 pbrook
2577 a41b2ff2 pbrook
    return ret;
2578 a41b2ff2 pbrook
}
2579 a41b2ff2 pbrook
2580 a41b2ff2 pbrook
static void rtl8139_IntrMask_write(RTL8139State *s, uint32_t val)
2581 a41b2ff2 pbrook
{
2582 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: IntrMask write(w) val=0x%04x\n", val));
2583 a41b2ff2 pbrook
2584 a41b2ff2 pbrook
    /* mask unwriteable bits */
2585 a41b2ff2 pbrook
    val = SET_MASKED(val, 0x1e00, s->IntrMask);
2586 a41b2ff2 pbrook
2587 a41b2ff2 pbrook
    s->IntrMask = val;
2588 a41b2ff2 pbrook
2589 74475455 Paolo Bonzini
    rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
2590 a41b2ff2 pbrook
    rtl8139_update_irq(s);
2591 05447803 Frediano Ziglio
2592 a41b2ff2 pbrook
}
2593 a41b2ff2 pbrook
2594 a41b2ff2 pbrook
static uint32_t rtl8139_IntrMask_read(RTL8139State *s)
2595 a41b2ff2 pbrook
{
2596 a41b2ff2 pbrook
    uint32_t ret = s->IntrMask;
2597 a41b2ff2 pbrook
2598 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: IntrMask read(w) val=0x%04x\n", ret));
2599 a41b2ff2 pbrook
2600 a41b2ff2 pbrook
    return ret;
2601 a41b2ff2 pbrook
}
2602 a41b2ff2 pbrook
2603 a41b2ff2 pbrook
static void rtl8139_IntrStatus_write(RTL8139State *s, uint32_t val)
2604 a41b2ff2 pbrook
{
2605 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: IntrStatus write(w) val=0x%04x\n", val));
2606 a41b2ff2 pbrook
2607 a41b2ff2 pbrook
#if 0
2608 a41b2ff2 pbrook

2609 a41b2ff2 pbrook
    /* writing to ISR has no effect */
2610 a41b2ff2 pbrook

2611 a41b2ff2 pbrook
    return;
2612 a41b2ff2 pbrook

2613 a41b2ff2 pbrook
#else
2614 a41b2ff2 pbrook
    uint16_t newStatus = s->IntrStatus & ~val;
2615 a41b2ff2 pbrook
2616 a41b2ff2 pbrook
    /* mask unwriteable bits */
2617 a41b2ff2 pbrook
    newStatus = SET_MASKED(newStatus, 0x1e00, s->IntrStatus);
2618 a41b2ff2 pbrook
2619 a41b2ff2 pbrook
    /* writing 1 to interrupt status register bit clears it */
2620 a41b2ff2 pbrook
    s->IntrStatus = 0;
2621 a41b2ff2 pbrook
    rtl8139_update_irq(s);
2622 a41b2ff2 pbrook
2623 a41b2ff2 pbrook
    s->IntrStatus = newStatus;
2624 05447803 Frediano Ziglio
    /*
2625 05447803 Frediano Ziglio
     * Computing if we miss an interrupt here is not that correct but
2626 05447803 Frediano Ziglio
     * considered that we should have had already an interrupt
2627 05447803 Frediano Ziglio
     * and probably emulated is slower is better to assume this resetting was
2628 05447803 Frediano Ziglio
     * done before testing on previous rtl8139_update_irq lead to IRQ loosing
2629 05447803 Frediano Ziglio
     */
2630 74475455 Paolo Bonzini
    rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
2631 a41b2ff2 pbrook
    rtl8139_update_irq(s);
2632 05447803 Frediano Ziglio
2633 a41b2ff2 pbrook
#endif
2634 a41b2ff2 pbrook
}
2635 a41b2ff2 pbrook
2636 a41b2ff2 pbrook
static uint32_t rtl8139_IntrStatus_read(RTL8139State *s)
2637 a41b2ff2 pbrook
{
2638 74475455 Paolo Bonzini
    rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
2639 05447803 Frediano Ziglio
2640 a41b2ff2 pbrook
    uint32_t ret = s->IntrStatus;
2641 a41b2ff2 pbrook
2642 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: IntrStatus read(w) val=0x%04x\n", ret));
2643 a41b2ff2 pbrook
2644 a41b2ff2 pbrook
#if 0
2645 a41b2ff2 pbrook

2646 a41b2ff2 pbrook
    /* reading ISR clears all interrupts */
2647 a41b2ff2 pbrook
    s->IntrStatus = 0;
2648 a41b2ff2 pbrook

2649 a41b2ff2 pbrook
    rtl8139_update_irq(s);
2650 a41b2ff2 pbrook

2651 a41b2ff2 pbrook
#endif
2652 a41b2ff2 pbrook
2653 a41b2ff2 pbrook
    return ret;
2654 a41b2ff2 pbrook
}
2655 a41b2ff2 pbrook
2656 a41b2ff2 pbrook
static void rtl8139_MultiIntr_write(RTL8139State *s, uint32_t val)
2657 a41b2ff2 pbrook
{
2658 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: MultiIntr write(w) val=0x%04x\n", val));
2659 a41b2ff2 pbrook
2660 a41b2ff2 pbrook
    /* mask unwriteable bits */
2661 a41b2ff2 pbrook
    val = SET_MASKED(val, 0xf000, s->MultiIntr);
2662 a41b2ff2 pbrook
2663 a41b2ff2 pbrook
    s->MultiIntr = val;
2664 a41b2ff2 pbrook
}
2665 a41b2ff2 pbrook
2666 a41b2ff2 pbrook
static uint32_t rtl8139_MultiIntr_read(RTL8139State *s)
2667 a41b2ff2 pbrook
{
2668 a41b2ff2 pbrook
    uint32_t ret = s->MultiIntr;
2669 a41b2ff2 pbrook
2670 6cadb320 bellard
    DEBUG_PRINT(("RTL8139: MultiIntr read(w) val=0x%04x\n", ret));
2671 a41b2ff2 pbrook
2672 a41b2ff2 pbrook
    return ret;
2673 a41b2ff2 pbrook
}
2674 a41b2ff2 pbrook
2675 a41b2ff2 pbrook
static void rtl8139_io_writeb(void *opaque, uint8_t addr, uint32_t val)
2676 a41b2ff2 pbrook
{
2677 a41b2ff2 pbrook
    RTL8139State *s = opaque;
2678 a41b2ff2 pbrook
2679 a41b2ff2 pbrook
    addr &= 0xff;
2680 a41b2ff2 pbrook
2681 a41b2ff2 pbrook
    switch (addr)
2682 a41b2ff2 pbrook
    {
2683 a41b2ff2 pbrook
        case MAC0 ... MAC0+5:
2684 a41b2ff2 pbrook
            s->phys[addr - MAC0] = val;
2685 a41b2ff2 pbrook
            break;
2686 a41b2ff2 pbrook
        case MAC0+6 ... MAC0+7:
2687 a41b2ff2 pbrook
            /* reserved */
2688 a41b2ff2 pbrook
            break;
2689 a41b2ff2 pbrook
        case MAR0 ... MAR0+7:
2690 a41b2ff2 pbrook
            s->mult[addr - MAR0] = val;
2691 a41b2ff2 pbrook
            break;
2692 a41b2ff2 pbrook
        case ChipCmd:
2693 a41b2ff2 pbrook
            rtl8139_ChipCmd_write(s, val);
2694 a41b2ff2 pbrook
            break;
2695 a41b2ff2 pbrook
        case Cfg9346:
2696 a41b2ff2 pbrook
            rtl8139_Cfg9346_write(s, val);
2697 a41b2ff2 pbrook
            break;
2698 a41b2ff2 pbrook
        case TxConfig: /* windows driver sometimes writes using byte-lenth call */
2699 a41b2ff2 pbrook
            rtl8139_TxConfig_writeb(s, val);
2700 a41b2ff2 pbrook
            break;
2701 a41b2ff2 pbrook
        case Config0:
2702 a41b2ff2 pbrook
            rtl8139_Config0_write(s, val);
2703 a41b2ff2 pbrook
            break;
2704 a41b2ff2 pbrook
        case Config1:
2705 a41b2ff2 pbrook
            rtl8139_Config1_write(s, val);
2706 a41b2ff2 pbrook
            break;
2707 a41b2ff2 pbrook
        case Config3:
2708 a41b2ff2 pbrook
            rtl8139_Config3_write(s, val);
2709 a41b2ff2 pbrook
            break;
2710 a41b2ff2 pbrook
        case Config4:
2711 a41b2ff2 pbrook
            rtl8139_Config4_write(s, val);
2712 a41b2ff2 pbrook
            break;
2713 a41b2ff2 pbrook
        case Config5:
2714 a41b2ff2 pbrook
            rtl8139_Config5_write(s, val);
2715 a41b2ff2 pbrook
            break;
2716 a41b2ff2 pbrook
        case MediaStatus:
2717 a41b2ff2 pbrook
            /* ignore */
2718 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: not implemented write(b) to MediaStatus val=0x%02x\n", val));
2719 a41b2ff2 pbrook
            break;
2720 a41b2ff2 pbrook
2721 a41b2ff2 pbrook
        case HltClk:
2722 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: HltClk write val=0x%08x\n", val));
2723 a41b2ff2 pbrook
            if (val == 'R')
2724 a41b2ff2 pbrook
            {
2725 a41b2ff2 pbrook
                s->clock_enabled = 1;
2726 a41b2ff2 pbrook
            }
2727 a41b2ff2 pbrook
            else if (val == 'H')
2728 a41b2ff2 pbrook
            {
2729 a41b2ff2 pbrook
                s->clock_enabled = 0;
2730 a41b2ff2 pbrook
            }
2731 a41b2ff2 pbrook
            break;
2732 a41b2ff2 pbrook
2733 a41b2ff2 pbrook
        case TxThresh:
2734 6cadb320 bellard
            DEBUG_PRINT(("RTL8139C+ TxThresh write(b) val=0x%02x\n", val));
2735 a41b2ff2 pbrook
            s->TxThresh = val;
2736 a41b2ff2 pbrook
            break;
2737 a41b2ff2 pbrook
2738 a41b2ff2 pbrook
        case TxPoll:
2739 6cadb320 bellard
            DEBUG_PRINT(("RTL8139C+ TxPoll write(b) val=0x%02x\n", val));
2740 a41b2ff2 pbrook
            if (val & (1 << 7))
2741 a41b2ff2 pbrook
            {
2742 6cadb320 bellard
                DEBUG_PRINT(("RTL8139C+ TxPoll high priority transmission (not implemented)\n"));
2743 a41b2ff2 pbrook
                //rtl8139_cplus_transmit(s);
2744 a41b2ff2 pbrook
            }
2745 a41b2ff2 pbrook
            if (val & (1 << 6))
2746 a41b2ff2 pbrook
            {
2747 6cadb320 bellard
                DEBUG_PRINT(("RTL8139C+ TxPoll normal priority transmission\n"));
2748 a41b2ff2 pbrook
                rtl8139_cplus_transmit(s);
2749 a41b2ff2 pbrook
            }
2750 a41b2ff2 pbrook
2751 a41b2ff2 pbrook
            break;
2752 a41b2ff2 pbrook
2753 a41b2ff2 pbrook
        default:
2754 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: not implemented write(b) addr=0x%x val=0x%02x\n", addr, val));
2755 a41b2ff2 pbrook
            break;
2756 a41b2ff2 pbrook
    }
2757 a41b2ff2 pbrook
}
2758 a41b2ff2 pbrook
2759 a41b2ff2 pbrook
static void rtl8139_io_writew(void *opaque, uint8_t addr, uint32_t val)
2760 a41b2ff2 pbrook
{
2761 a41b2ff2 pbrook
    RTL8139State *s = opaque;
2762 a41b2ff2 pbrook
2763 a41b2ff2 pbrook
    addr &= 0xfe;
2764 a41b2ff2 pbrook
2765 a41b2ff2 pbrook
    switch (addr)
2766 a41b2ff2 pbrook
    {
2767 a41b2ff2 pbrook
        case IntrMask:
2768 a41b2ff2 pbrook
            rtl8139_IntrMask_write(s, val);
2769 a41b2ff2 pbrook
            break;
2770 a41b2ff2 pbrook
2771 a41b2ff2 pbrook
        case IntrStatus:
2772 a41b2ff2 pbrook
            rtl8139_IntrStatus_write(s, val);
2773 a41b2ff2 pbrook
            break;
2774 a41b2ff2 pbrook
2775 a41b2ff2 pbrook
        case MultiIntr:
2776 a41b2ff2 pbrook
            rtl8139_MultiIntr_write(s, val);
2777 a41b2ff2 pbrook
            break;
2778 a41b2ff2 pbrook
2779 a41b2ff2 pbrook
        case RxBufPtr:
2780 a41b2ff2 pbrook
            rtl8139_RxBufPtr_write(s, val);
2781 a41b2ff2 pbrook
            break;
2782 a41b2ff2 pbrook
2783 a41b2ff2 pbrook
        case BasicModeCtrl:
2784 a41b2ff2 pbrook
            rtl8139_BasicModeCtrl_write(s, val);
2785 a41b2ff2 pbrook
            break;
2786 a41b2ff2 pbrook
        case BasicModeStatus:
2787 a41b2ff2 pbrook
            rtl8139_BasicModeStatus_write(s, val);
2788 a41b2ff2 pbrook
            break;
2789 a41b2ff2 pbrook
        case NWayAdvert:
2790 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: NWayAdvert write(w) val=0x%04x\n", val));
2791 a41b2ff2 pbrook
            s->NWayAdvert = val;
2792 a41b2ff2 pbrook
            break;
2793 a41b2ff2 pbrook
        case NWayLPAR:
2794 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: forbidden NWayLPAR write(w) val=0x%04x\n", val));
2795 a41b2ff2 pbrook
            break;
2796 a41b2ff2 pbrook
        case NWayExpansion:
2797 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: NWayExpansion write(w) val=0x%04x\n", val));
2798 a41b2ff2 pbrook
            s->NWayExpansion = val;
2799 a41b2ff2 pbrook
            break;
2800 a41b2ff2 pbrook
2801 a41b2ff2 pbrook
        case CpCmd:
2802 a41b2ff2 pbrook
            rtl8139_CpCmd_write(s, val);
2803 a41b2ff2 pbrook
            break;
2804 a41b2ff2 pbrook
2805 6cadb320 bellard
        case IntrMitigate:
2806 6cadb320 bellard
            rtl8139_IntrMitigate_write(s, val);
2807 6cadb320 bellard
            break;
2808 6cadb320 bellard
2809 a41b2ff2 pbrook
        default:
2810 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: ioport write(w) addr=0x%x val=0x%04x via write(b)\n", addr, val));
2811 a41b2ff2 pbrook
2812 a41b2ff2 pbrook
            rtl8139_io_writeb(opaque, addr, val & 0xff);
2813 a41b2ff2 pbrook
            rtl8139_io_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2814 a41b2ff2 pbrook
            break;
2815 a41b2ff2 pbrook
    }
2816 a41b2ff2 pbrook
}
2817 a41b2ff2 pbrook
2818 05447803 Frediano Ziglio
static void rtl8139_set_next_tctr_time(RTL8139State *s, int64_t current_time)
2819 05447803 Frediano Ziglio
{
2820 05447803 Frediano Ziglio
    int64_t pci_time, next_time;
2821 05447803 Frediano Ziglio
    uint32_t low_pci;
2822 05447803 Frediano Ziglio
2823 05447803 Frediano Ziglio
    DEBUG_PRINT(("RTL8139: entered rtl8139_set_next_tctr_time\n"));
2824 05447803 Frediano Ziglio
2825 05447803 Frediano Ziglio
    if (s->TimerExpire && current_time >= s->TimerExpire) {
2826 05447803 Frediano Ziglio
        s->IntrStatus |= PCSTimeout;
2827 05447803 Frediano Ziglio
        rtl8139_update_irq(s);
2828 05447803 Frediano Ziglio
    }
2829 05447803 Frediano Ziglio
2830 05447803 Frediano Ziglio
    /* Set QEMU timer only if needed that is
2831 05447803 Frediano Ziglio
     * - TimerInt <> 0 (we have a timer)
2832 05447803 Frediano Ziglio
     * - mask = 1 (we want an interrupt timer)
2833 05447803 Frediano Ziglio
     * - irq = 0  (irq is not already active)
2834 05447803 Frediano Ziglio
     * If any of above change we need to compute timer again
2835 05447803 Frediano Ziglio
     * Also we must check if timer is passed without QEMU timer
2836 05447803 Frediano Ziglio
     */
2837 05447803 Frediano Ziglio
    s->TimerExpire = 0;
2838 05447803 Frediano Ziglio
    if (!s->TimerInt) {
2839 05447803 Frediano Ziglio
        return;
2840 05447803 Frediano Ziglio
    }
2841 05447803 Frediano Ziglio
2842 05447803 Frediano Ziglio
    pci_time = muldiv64(current_time - s->TCTR_base, PCI_FREQUENCY,
2843 05447803 Frediano Ziglio
                                get_ticks_per_sec());
2844 05447803 Frediano Ziglio
    low_pci = pci_time & 0xffffffff;
2845 05447803 Frediano Ziglio
    pci_time = pci_time - low_pci + s->TimerInt;
2846 05447803 Frediano Ziglio
    if (low_pci >= s->TimerInt) {
2847 05447803 Frediano Ziglio
        pci_time += 0x100000000LL;
2848 05447803 Frediano Ziglio
    }
2849 05447803 Frediano Ziglio
    next_time = s->TCTR_base + muldiv64(pci_time, get_ticks_per_sec(),
2850 05447803 Frediano Ziglio
                                                PCI_FREQUENCY);
2851 05447803 Frediano Ziglio
    s->TimerExpire = next_time;
2852 05447803 Frediano Ziglio
2853 05447803 Frediano Ziglio
    if ((s->IntrMask & PCSTimeout) != 0 && (s->IntrStatus & PCSTimeout) == 0) {
2854 05447803 Frediano Ziglio
        qemu_mod_timer(s->timer, next_time);
2855 05447803 Frediano Ziglio
    }
2856 05447803 Frediano Ziglio
}
2857 05447803 Frediano Ziglio
2858 a41b2ff2 pbrook
static void rtl8139_io_writel(void *opaque, uint8_t addr, uint32_t val)
2859 a41b2ff2 pbrook
{
2860 a41b2ff2 pbrook
    RTL8139State *s = opaque;
2861 a41b2ff2 pbrook
2862 a41b2ff2 pbrook
    addr &= 0xfc;
2863 a41b2ff2 pbrook
2864 a41b2ff2 pbrook
    switch (addr)
2865 a41b2ff2 pbrook
    {
2866 a41b2ff2 pbrook
        case RxMissed:
2867 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: RxMissed clearing on write\n"));
2868 a41b2ff2 pbrook
            s->RxMissed = 0;
2869 a41b2ff2 pbrook
            break;
2870 a41b2ff2 pbrook
2871 a41b2ff2 pbrook
        case TxConfig:
2872 a41b2ff2 pbrook
            rtl8139_TxConfig_write(s, val);
2873 a41b2ff2 pbrook
            break;
2874 a41b2ff2 pbrook
2875 a41b2ff2 pbrook
        case RxConfig:
2876 a41b2ff2 pbrook
            rtl8139_RxConfig_write(s, val);
2877 a41b2ff2 pbrook
            break;
2878 a41b2ff2 pbrook
2879 a41b2ff2 pbrook
        case TxStatus0 ... TxStatus0+4*4-1:
2880 a41b2ff2 pbrook
            rtl8139_TxStatus_write(s, addr-TxStatus0, val);
2881 a41b2ff2 pbrook
            break;
2882 a41b2ff2 pbrook
2883 a41b2ff2 pbrook
        case TxAddr0 ... TxAddr0+4*4-1:
2884 a41b2ff2 pbrook
            rtl8139_TxAddr_write(s, addr-TxAddr0, val);
2885 a41b2ff2 pbrook
            break;
2886 a41b2ff2 pbrook
2887 a41b2ff2 pbrook
        case RxBuf:
2888 a41b2ff2 pbrook
            rtl8139_RxBuf_write(s, val);
2889 a41b2ff2 pbrook
            break;
2890 a41b2ff2 pbrook
2891 a41b2ff2 pbrook
        case RxRingAddrLO:
2892 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: C+ RxRing low bits write val=0x%08x\n", val));
2893 a41b2ff2 pbrook
            s->RxRingAddrLO = val;
2894 a41b2ff2 pbrook
            break;
2895 a41b2ff2 pbrook
2896 a41b2ff2 pbrook
        case RxRingAddrHI:
2897 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: C+ RxRing high bits write val=0x%08x\n", val));
2898 a41b2ff2 pbrook
            s->RxRingAddrHI = val;
2899 a41b2ff2 pbrook
            break;
2900 a41b2ff2 pbrook
2901 6cadb320 bellard
        case Timer:
2902 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: TCTR Timer reset on write\n"));
2903 74475455 Paolo Bonzini
            s->TCTR_base = qemu_get_clock_ns(vm_clock);
2904 05447803 Frediano Ziglio
            rtl8139_set_next_tctr_time(s, s->TCTR_base);
2905 6cadb320 bellard
            break;
2906 6cadb320 bellard
2907 6cadb320 bellard
        case FlashReg:
2908 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: FlashReg TimerInt write val=0x%08x\n", val));
2909 05447803 Frediano Ziglio
            if (s->TimerInt != val) {
2910 05447803 Frediano Ziglio
                s->TimerInt = val;
2911 74475455 Paolo Bonzini
                rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
2912 05447803 Frediano Ziglio
            }
2913 6cadb320 bellard
            break;
2914 6cadb320 bellard
2915 a41b2ff2 pbrook
        default:
2916 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: ioport write(l) addr=0x%x val=0x%08x via write(b)\n", addr, val));
2917 a41b2ff2 pbrook
            rtl8139_io_writeb(opaque, addr, val & 0xff);
2918 a41b2ff2 pbrook
            rtl8139_io_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2919 a41b2ff2 pbrook
            rtl8139_io_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2920 a41b2ff2 pbrook
            rtl8139_io_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2921 a41b2ff2 pbrook
            break;
2922 a41b2ff2 pbrook
    }
2923 a41b2ff2 pbrook
}
2924 a41b2ff2 pbrook
2925 a41b2ff2 pbrook
static uint32_t rtl8139_io_readb(void *opaque, uint8_t addr)
2926 a41b2ff2 pbrook
{
2927 a41b2ff2 pbrook
    RTL8139State *s = opaque;
2928 a41b2ff2 pbrook
    int ret;
2929 a41b2ff2 pbrook
2930 a41b2ff2 pbrook
    addr &= 0xff;
2931 a41b2ff2 pbrook
2932 a41b2ff2 pbrook
    switch (addr)
2933 a41b2ff2 pbrook
    {
2934 a41b2ff2 pbrook
        case MAC0 ... MAC0+5:
2935 a41b2ff2 pbrook
            ret = s->phys[addr - MAC0];
2936 a41b2ff2 pbrook
            break;
2937 a41b2ff2 pbrook
        case MAC0+6 ... MAC0+7:
2938 a41b2ff2 pbrook
            ret = 0;
2939 a41b2ff2 pbrook
            break;
2940 a41b2ff2 pbrook
        case MAR0 ... MAR0+7:
2941 a41b2ff2 pbrook
            ret = s->mult[addr - MAR0];
2942 a41b2ff2 pbrook
            break;
2943 a41b2ff2 pbrook
        case ChipCmd:
2944 a41b2ff2 pbrook
            ret = rtl8139_ChipCmd_read(s);
2945 a41b2ff2 pbrook
            break;
2946 a41b2ff2 pbrook
        case Cfg9346:
2947 a41b2ff2 pbrook
            ret = rtl8139_Cfg9346_read(s);
2948 a41b2ff2 pbrook
            break;
2949 a41b2ff2 pbrook
        case Config0:
2950 a41b2ff2 pbrook
            ret = rtl8139_Config0_read(s);
2951 a41b2ff2 pbrook
            break;
2952 a41b2ff2 pbrook
        case Config1:
2953 a41b2ff2 pbrook
            ret = rtl8139_Config1_read(s);
2954 a41b2ff2 pbrook
            break;
2955 a41b2ff2 pbrook
        case Config3:
2956 a41b2ff2 pbrook
            ret = rtl8139_Config3_read(s);
2957 a41b2ff2 pbrook
            break;
2958 a41b2ff2 pbrook
        case Config4:
2959 a41b2ff2 pbrook
            ret = rtl8139_Config4_read(s);
2960 a41b2ff2 pbrook
            break;
2961 a41b2ff2 pbrook
        case Config5:
2962 a41b2ff2 pbrook
            ret = rtl8139_Config5_read(s);
2963 a41b2ff2 pbrook
            break;
2964 a41b2ff2 pbrook
2965 a41b2ff2 pbrook
        case MediaStatus:
2966 a41b2ff2 pbrook
            ret = 0xd0;
2967 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: MediaStatus read 0x%x\n", ret));
2968 a41b2ff2 pbrook
            break;
2969 a41b2ff2 pbrook
2970 a41b2ff2 pbrook
        case HltClk:
2971 a41b2ff2 pbrook
            ret = s->clock_enabled;
2972 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: HltClk read 0x%x\n", ret));
2973 a41b2ff2 pbrook
            break;
2974 a41b2ff2 pbrook
2975 a41b2ff2 pbrook
        case PCIRevisionID:
2976 6cadb320 bellard
            ret = RTL8139_PCI_REVID;
2977 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: PCI Revision ID read 0x%x\n", ret));
2978 a41b2ff2 pbrook
            break;
2979 a41b2ff2 pbrook
2980 a41b2ff2 pbrook
        case TxThresh:
2981 a41b2ff2 pbrook
            ret = s->TxThresh;
2982 6cadb320 bellard
            DEBUG_PRINT(("RTL8139C+ TxThresh read(b) val=0x%02x\n", ret));
2983 a41b2ff2 pbrook
            break;
2984 a41b2ff2 pbrook
2985 a41b2ff2 pbrook
        case 0x43: /* Part of TxConfig register. Windows driver tries to read it */
2986 a41b2ff2 pbrook
            ret = s->TxConfig >> 24;
2987 6cadb320 bellard
            DEBUG_PRINT(("RTL8139C TxConfig at 0x43 read(b) val=0x%02x\n", ret));
2988 a41b2ff2 pbrook
            break;
2989 a41b2ff2 pbrook
2990 a41b2ff2 pbrook
        default:
2991 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: not implemented read(b) addr=0x%x\n", addr));
2992 a41b2ff2 pbrook
            ret = 0;
2993 a41b2ff2 pbrook
            break;
2994 a41b2ff2 pbrook
    }
2995 a41b2ff2 pbrook
2996 a41b2ff2 pbrook
    return ret;
2997 a41b2ff2 pbrook
}
2998 a41b2ff2 pbrook
2999 a41b2ff2 pbrook
static uint32_t rtl8139_io_readw(void *opaque, uint8_t addr)
3000 a41b2ff2 pbrook
{
3001 a41b2ff2 pbrook
    RTL8139State *s = opaque;
3002 a41b2ff2 pbrook
    uint32_t ret;
3003 a41b2ff2 pbrook
3004 a41b2ff2 pbrook
    addr &= 0xfe; /* mask lower bit */
3005 a41b2ff2 pbrook
3006 a41b2ff2 pbrook
    switch (addr)
3007 a41b2ff2 pbrook
    {
3008 a41b2ff2 pbrook
        case IntrMask:
3009 a41b2ff2 pbrook
            ret = rtl8139_IntrMask_read(s);
3010 a41b2ff2 pbrook
            break;
3011 a41b2ff2 pbrook
3012 a41b2ff2 pbrook
        case IntrStatus:
3013 a41b2ff2 pbrook
            ret = rtl8139_IntrStatus_read(s);
3014 a41b2ff2 pbrook
            break;
3015 a41b2ff2 pbrook
3016 a41b2ff2 pbrook
        case MultiIntr:
3017 a41b2ff2 pbrook
            ret = rtl8139_MultiIntr_read(s);
3018 a41b2ff2 pbrook
            break;
3019 a41b2ff2 pbrook
3020 a41b2ff2 pbrook
        case RxBufPtr:
3021 a41b2ff2 pbrook
            ret = rtl8139_RxBufPtr_read(s);
3022 a41b2ff2 pbrook
            break;
3023 a41b2ff2 pbrook
3024 6cadb320 bellard
        case RxBufAddr:
3025 6cadb320 bellard
            ret = rtl8139_RxBufAddr_read(s);
3026 6cadb320 bellard
            break;
3027 6cadb320 bellard
3028 a41b2ff2 pbrook
        case BasicModeCtrl:
3029 a41b2ff2 pbrook
            ret = rtl8139_BasicModeCtrl_read(s);
3030 a41b2ff2 pbrook
            break;
3031 a41b2ff2 pbrook
        case BasicModeStatus:
3032 a41b2ff2 pbrook
            ret = rtl8139_BasicModeStatus_read(s);
3033 a41b2ff2 pbrook
            break;
3034 a41b2ff2 pbrook
        case NWayAdvert:
3035 a41b2ff2 pbrook
            ret = s->NWayAdvert;
3036 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: NWayAdvert read(w) val=0x%04x\n", ret));
3037 a41b2ff2 pbrook
            break;
3038 a41b2ff2 pbrook
        case NWayLPAR:
3039 a41b2ff2 pbrook
            ret = s->NWayLPAR;
3040 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: NWayLPAR read(w) val=0x%04x\n", ret));
3041 a41b2ff2 pbrook
            break;
3042 a41b2ff2 pbrook
        case NWayExpansion:
3043 a41b2ff2 pbrook
            ret = s->NWayExpansion;
3044 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: NWayExpansion read(w) val=0x%04x\n", ret));
3045 a41b2ff2 pbrook
            break;
3046 a41b2ff2 pbrook
3047 a41b2ff2 pbrook
        case CpCmd:
3048 a41b2ff2 pbrook
            ret = rtl8139_CpCmd_read(s);
3049 a41b2ff2 pbrook
            break;
3050 a41b2ff2 pbrook
3051 6cadb320 bellard
        case IntrMitigate:
3052 6cadb320 bellard
            ret = rtl8139_IntrMitigate_read(s);
3053 6cadb320 bellard
            break;
3054 6cadb320 bellard
3055 a41b2ff2 pbrook
        case TxSummary:
3056 a41b2ff2 pbrook
            ret = rtl8139_TSAD_read(s);
3057 a41b2ff2 pbrook
            break;
3058 a41b2ff2 pbrook
3059 a41b2ff2 pbrook
        case CSCR:
3060 a41b2ff2 pbrook
            ret = rtl8139_CSCR_read(s);
3061 a41b2ff2 pbrook
            break;
3062 a41b2ff2 pbrook
3063 a41b2ff2 pbrook
        default:
3064 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: ioport read(w) addr=0x%x via read(b)\n", addr));
3065 a41b2ff2 pbrook
3066 a41b2ff2 pbrook
            ret  = rtl8139_io_readb(opaque, addr);
3067 a41b2ff2 pbrook
            ret |= rtl8139_io_readb(opaque, addr + 1) << 8;
3068 a41b2ff2 pbrook
3069 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: ioport read(w) addr=0x%x val=0x%04x\n", addr, ret));
3070 a41b2ff2 pbrook
            break;
3071 a41b2ff2 pbrook
    }
3072 a41b2ff2 pbrook
3073 a41b2ff2 pbrook
    return ret;
3074 a41b2ff2 pbrook
}
3075 a41b2ff2 pbrook
3076 a41b2ff2 pbrook
static uint32_t rtl8139_io_readl(void *opaque, uint8_t addr)
3077 a41b2ff2 pbrook
{
3078 a41b2ff2 pbrook
    RTL8139State *s = opaque;
3079 a41b2ff2 pbrook
    uint32_t ret;
3080 a41b2ff2 pbrook
3081 a41b2ff2 pbrook
    addr &= 0xfc; /* also mask low 2 bits */
3082 a41b2ff2 pbrook
3083 a41b2ff2 pbrook
    switch (addr)
3084 a41b2ff2 pbrook
    {
3085 a41b2ff2 pbrook
        case RxMissed:
3086 a41b2ff2 pbrook
            ret = s->RxMissed;
3087 a41b2ff2 pbrook
3088 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: RxMissed read val=0x%08x\n", ret));
3089 a41b2ff2 pbrook
            break;
3090 a41b2ff2 pbrook
3091 a41b2ff2 pbrook
        case TxConfig:
3092 a41b2ff2 pbrook
            ret = rtl8139_TxConfig_read(s);
3093 a41b2ff2 pbrook
            break;
3094 a41b2ff2 pbrook
3095 a41b2ff2 pbrook
        case RxConfig:
3096 a41b2ff2 pbrook
            ret = rtl8139_RxConfig_read(s);
3097 a41b2ff2 pbrook
            break;
3098 a41b2ff2 pbrook
3099 a41b2ff2 pbrook
        case TxStatus0 ... TxStatus0+4*4-1:
3100 a41b2ff2 pbrook
            ret = rtl8139_TxStatus_read(s, addr-TxStatus0);
3101 a41b2ff2 pbrook
            break;
3102 a41b2ff2 pbrook
3103 a41b2ff2 pbrook
        case TxAddr0 ... TxAddr0+4*4-1:
3104 a41b2ff2 pbrook
            ret = rtl8139_TxAddr_read(s, addr-TxAddr0);
3105 a41b2ff2 pbrook
            break;
3106 a41b2ff2 pbrook
3107 a41b2ff2 pbrook
        case RxBuf:
3108 a41b2ff2 pbrook
            ret = rtl8139_RxBuf_read(s);
3109 a41b2ff2 pbrook
            break;
3110 a41b2ff2 pbrook
3111 a41b2ff2 pbrook
        case RxRingAddrLO:
3112 a41b2ff2 pbrook
            ret = s->RxRingAddrLO;
3113 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: C+ RxRing low bits read val=0x%08x\n", ret));
3114 a41b2ff2 pbrook
            break;
3115 a41b2ff2 pbrook
3116 a41b2ff2 pbrook
        case RxRingAddrHI:
3117 a41b2ff2 pbrook
            ret = s->RxRingAddrHI;
3118 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: C+ RxRing high bits read val=0x%08x\n", ret));
3119 6cadb320 bellard
            break;
3120 6cadb320 bellard
3121 6cadb320 bellard
        case Timer:
3122 74475455 Paolo Bonzini
            ret = muldiv64(qemu_get_clock_ns(vm_clock) - s->TCTR_base,
3123 05447803 Frediano Ziglio
                           PCI_FREQUENCY, get_ticks_per_sec());
3124 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: TCTR Timer read val=0x%08x\n", ret));
3125 6cadb320 bellard
            break;
3126 6cadb320 bellard
3127 6cadb320 bellard
        case FlashReg:
3128 6cadb320 bellard
            ret = s->TimerInt;
3129 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: FlashReg TimerInt read val=0x%08x\n", ret));
3130 a41b2ff2 pbrook
            break;
3131 a41b2ff2 pbrook
3132 a41b2ff2 pbrook
        default:
3133 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: ioport read(l) addr=0x%x via read(b)\n", addr));
3134 a41b2ff2 pbrook
3135 a41b2ff2 pbrook
            ret  = rtl8139_io_readb(opaque, addr);
3136 a41b2ff2 pbrook
            ret |= rtl8139_io_readb(opaque, addr + 1) << 8;
3137 a41b2ff2 pbrook
            ret |= rtl8139_io_readb(opaque, addr + 2) << 16;
3138 a41b2ff2 pbrook
            ret |= rtl8139_io_readb(opaque, addr + 3) << 24;
3139 a41b2ff2 pbrook
3140 6cadb320 bellard
            DEBUG_PRINT(("RTL8139: read(l) addr=0x%x val=%08x\n", addr, ret));
3141 a41b2ff2 pbrook
            break;
3142 a41b2ff2 pbrook
    }
3143 a41b2ff2 pbrook
3144 a41b2ff2 pbrook
    return ret;
3145 a41b2ff2 pbrook
}
3146 a41b2ff2 pbrook
3147 a41b2ff2 pbrook
/* */
3148 a41b2ff2 pbrook
3149 a41b2ff2 pbrook
static void rtl8139_ioport_writeb(void *opaque, uint32_t addr, uint32_t val)
3150 a41b2ff2 pbrook
{
3151 a41b2ff2 pbrook
    rtl8139_io_writeb(opaque, addr & 0xFF, val);
3152 a41b2ff2 pbrook
}
3153 a41b2ff2 pbrook
3154 a41b2ff2 pbrook
static void rtl8139_ioport_writew(void *opaque, uint32_t addr, uint32_t val)
3155 a41b2ff2 pbrook
{
3156 a41b2ff2 pbrook
    rtl8139_io_writew(opaque, addr & 0xFF, val);
3157 a41b2ff2 pbrook
}
3158 a41b2ff2 pbrook
3159 a41b2ff2 pbrook
static void rtl8139_ioport_writel(void *opaque, uint32_t addr, uint32_t val)
3160 a41b2ff2 pbrook
{
3161 a41b2ff2 pbrook
    rtl8139_io_writel(opaque, addr & 0xFF, val);
3162 a41b2ff2 pbrook
}
3163 a41b2ff2 pbrook
3164 a41b2ff2 pbrook
static uint32_t rtl8139_ioport_readb(void *opaque, uint32_t addr)
3165 a41b2ff2 pbrook
{
3166 a41b2ff2 pbrook
    return rtl8139_io_readb(opaque, addr & 0xFF);
3167 a41b2ff2 pbrook
}
3168 a41b2ff2 pbrook
3169 a41b2ff2 pbrook
static uint32_t rtl8139_ioport_readw(void *opaque, uint32_t addr)
3170 a41b2ff2 pbrook
{
3171 a41b2ff2 pbrook
    return rtl8139_io_readw(opaque, addr & 0xFF);
3172 a41b2ff2 pbrook
}
3173 a41b2ff2 pbrook
3174 a41b2ff2 pbrook
static uint32_t rtl8139_ioport_readl(void *opaque, uint32_t addr)
3175 a41b2ff2 pbrook
{
3176 a41b2ff2 pbrook
    return rtl8139_io_readl(opaque, addr & 0xFF);
3177 a41b2ff2 pbrook
}
3178 a41b2ff2 pbrook
3179 a41b2ff2 pbrook
/* */
3180 a41b2ff2 pbrook
3181 c227f099 Anthony Liguori
static void rtl8139_mmio_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
3182 a41b2ff2 pbrook
{
3183 a41b2ff2 pbrook
    rtl8139_io_writeb(opaque, addr & 0xFF, val);
3184 a41b2ff2 pbrook
}
3185 a41b2ff2 pbrook
3186 c227f099 Anthony Liguori
static void rtl8139_mmio_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
3187 a41b2ff2 pbrook
{
3188 a41b2ff2 pbrook
    rtl8139_io_writew(opaque, addr & 0xFF, val);
3189 a41b2ff2 pbrook
}
3190 a41b2ff2 pbrook
3191 c227f099 Anthony Liguori
static void rtl8139_mmio_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
3192 a41b2ff2 pbrook
{
3193 a41b2ff2 pbrook
    rtl8139_io_writel(opaque, addr & 0xFF, val);
3194 a41b2ff2 pbrook
}
3195 a41b2ff2 pbrook
3196 c227f099 Anthony Liguori
static uint32_t rtl8139_mmio_readb(void *opaque, target_phys_addr_t addr)
3197 a41b2ff2 pbrook
{
3198 a41b2ff2 pbrook
    return rtl8139_io_readb(opaque, addr & 0xFF);
3199 a41b2ff2 pbrook
}
3200 a41b2ff2 pbrook
3201 c227f099 Anthony Liguori
static uint32_t rtl8139_mmio_readw(void *opaque, target_phys_addr_t addr)
3202 a41b2ff2 pbrook
{
3203 5fedc612 aurel32
    uint32_t val = rtl8139_io_readw(opaque, addr & 0xFF);
3204 5fedc612 aurel32
    return val;
3205 a41b2ff2 pbrook
}
3206 a41b2ff2 pbrook
3207 c227f099 Anthony Liguori
static uint32_t rtl8139_mmio_readl(void *opaque, target_phys_addr_t addr)
3208 a41b2ff2 pbrook
{
3209 5fedc612 aurel32
    uint32_t val = rtl8139_io_readl(opaque, addr & 0xFF);
3210 5fedc612 aurel32
    return val;
3211 a41b2ff2 pbrook
}
3212 a41b2ff2 pbrook
3213 060110c3 Juan Quintela
static int rtl8139_post_load(void *opaque, int version_id)
3214 a41b2ff2 pbrook
{
3215 6597ebbb Juan Quintela
    RTL8139State* s = opaque;
3216 74475455 Paolo Bonzini
    rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
3217 060110c3 Juan Quintela
    if (version_id < 4) {
3218 2c3891ab aliguori
        s->cplus_enabled = s->CpCmd != 0;
3219 2c3891ab aliguori
    }
3220 2c3891ab aliguori
3221 a41b2ff2 pbrook
    return 0;
3222 a41b2ff2 pbrook
}
3223 a41b2ff2 pbrook
3224 c574ba5a Alex Williamson
static bool rtl8139_hotplug_ready_needed(void *opaque)
3225 c574ba5a Alex Williamson
{
3226 c574ba5a Alex Williamson
    return qdev_machine_modified();
3227 c574ba5a Alex Williamson
}
3228 c574ba5a Alex Williamson
3229 c574ba5a Alex Williamson
static const VMStateDescription vmstate_rtl8139_hotplug_ready ={
3230 c574ba5a Alex Williamson
    .name = "rtl8139/hotplug_ready",
3231 c574ba5a Alex Williamson
    .version_id = 1,
3232 c574ba5a Alex Williamson
    .minimum_version_id = 1,
3233 c574ba5a Alex Williamson
    .minimum_version_id_old = 1,
3234 c574ba5a Alex Williamson
    .fields      = (VMStateField []) {
3235 c574ba5a Alex Williamson
        VMSTATE_END_OF_LIST()
3236 c574ba5a Alex Williamson
    }
3237 c574ba5a Alex Williamson
};
3238 c574ba5a Alex Williamson
3239 05447803 Frediano Ziglio
static void rtl8139_pre_save(void *opaque)
3240 05447803 Frediano Ziglio
{
3241 05447803 Frediano Ziglio
    RTL8139State* s = opaque;
3242 74475455 Paolo Bonzini
    int64_t current_time = qemu_get_clock_ns(vm_clock);
3243 05447803 Frediano Ziglio
3244 05447803 Frediano Ziglio
    /* set IntrStatus correctly */
3245 05447803 Frediano Ziglio
    rtl8139_set_next_tctr_time(s, current_time);
3246 05447803 Frediano Ziglio
    s->TCTR = muldiv64(current_time - s->TCTR_base, PCI_FREQUENCY,
3247 05447803 Frediano Ziglio
                       get_ticks_per_sec());
3248 c574ba5a Alex Williamson
    s->rtl8139_mmio_io_addr_dummy = s->rtl8139_mmio_io_addr;
3249 05447803 Frediano Ziglio
}
3250 05447803 Frediano Ziglio
3251 060110c3 Juan Quintela
static const VMStateDescription vmstate_rtl8139 = {
3252 060110c3 Juan Quintela
    .name = "rtl8139",
3253 060110c3 Juan Quintela
    .version_id = 4,
3254 060110c3 Juan Quintela
    .minimum_version_id = 3,
3255 060110c3 Juan Quintela
    .minimum_version_id_old = 3,
3256 060110c3 Juan Quintela
    .post_load = rtl8139_post_load,
3257 05447803 Frediano Ziglio
    .pre_save  = rtl8139_pre_save,
3258 060110c3 Juan Quintela
    .fields      = (VMStateField []) {
3259 060110c3 Juan Quintela
        VMSTATE_PCI_DEVICE(dev, RTL8139State),
3260 060110c3 Juan Quintela
        VMSTATE_PARTIAL_BUFFER(phys, RTL8139State, 6),
3261 060110c3 Juan Quintela
        VMSTATE_BUFFER(mult, RTL8139State),
3262 060110c3 Juan Quintela
        VMSTATE_UINT32_ARRAY(TxStatus, RTL8139State, 4),
3263 060110c3 Juan Quintela
        VMSTATE_UINT32_ARRAY(TxAddr, RTL8139State, 4),
3264 060110c3 Juan Quintela
3265 060110c3 Juan Quintela
        VMSTATE_UINT32(RxBuf, RTL8139State),
3266 060110c3 Juan Quintela
        VMSTATE_UINT32(RxBufferSize, RTL8139State),
3267 060110c3 Juan Quintela
        VMSTATE_UINT32(RxBufPtr, RTL8139State),
3268 060110c3 Juan Quintela
        VMSTATE_UINT32(RxBufAddr, RTL8139State),
3269 060110c3 Juan Quintela
3270 060110c3 Juan Quintela
        VMSTATE_UINT16(IntrStatus, RTL8139State),
3271 060110c3 Juan Quintela
        VMSTATE_UINT16(IntrMask, RTL8139State),
3272 060110c3 Juan Quintela
3273 060110c3 Juan Quintela
        VMSTATE_UINT32(TxConfig, RTL8139State),
3274 060110c3 Juan Quintela
        VMSTATE_UINT32(RxConfig, RTL8139State),
3275 060110c3 Juan Quintela
        VMSTATE_UINT32(RxMissed, RTL8139State),
3276 060110c3 Juan Quintela
        VMSTATE_UINT16(CSCR, RTL8139State),
3277 060110c3 Juan Quintela
3278 060110c3 Juan Quintela
        VMSTATE_UINT8(Cfg9346, RTL8139State),
3279 060110c3 Juan Quintela
        VMSTATE_UINT8(Config0, RTL8139State),
3280 060110c3 Juan Quintela
        VMSTATE_UINT8(Config1, RTL8139State),
3281 060110c3 Juan Quintela
        VMSTATE_UINT8(Config3, RTL8139State),
3282 060110c3 Juan Quintela
        VMSTATE_UINT8(Config4, RTL8139State),
3283 060110c3 Juan Quintela
        VMSTATE_UINT8(Config5, RTL8139State),
3284 060110c3 Juan Quintela
3285 060110c3 Juan Quintela
        VMSTATE_UINT8(clock_enabled, RTL8139State),
3286 060110c3 Juan Quintela
        VMSTATE_UINT8(bChipCmdState, RTL8139State),
3287 060110c3 Juan Quintela
3288 060110c3 Juan Quintela
        VMSTATE_UINT16(MultiIntr, RTL8139State),
3289 060110c3 Juan Quintela
3290 060110c3 Juan Quintela
        VMSTATE_UINT16(BasicModeCtrl, RTL8139State),
3291 060110c3 Juan Quintela
        VMSTATE_UINT16(BasicModeStatus, RTL8139State),
3292 060110c3 Juan Quintela
        VMSTATE_UINT16(NWayAdvert, RTL8139State),
3293 060110c3 Juan Quintela
        VMSTATE_UINT16(NWayLPAR, RTL8139State),
3294 060110c3 Juan Quintela
        VMSTATE_UINT16(NWayExpansion, RTL8139State),
3295 060110c3 Juan Quintela
3296 060110c3 Juan Quintela
        VMSTATE_UINT16(CpCmd, RTL8139State),
3297 060110c3 Juan Quintela
        VMSTATE_UINT8(TxThresh, RTL8139State),
3298 060110c3 Juan Quintela
3299 060110c3 Juan Quintela
        VMSTATE_UNUSED(4),
3300 060110c3 Juan Quintela
        VMSTATE_MACADDR(conf.macaddr, RTL8139State),
3301 c574ba5a Alex Williamson
        VMSTATE_INT32(rtl8139_mmio_io_addr_dummy, RTL8139State),
3302 060110c3 Juan Quintela
3303 060110c3 Juan Quintela
        VMSTATE_UINT32(currTxDesc, RTL8139State),
3304 060110c3 Juan Quintela
        VMSTATE_UINT32(currCPlusRxDesc, RTL8139State),
3305 060110c3 Juan Quintela
        VMSTATE_UINT32(currCPlusTxDesc, RTL8139State),
3306 060110c3 Juan Quintela
        VMSTATE_UINT32(RxRingAddrLO, RTL8139State),
3307 060110c3 Juan Quintela
        VMSTATE_UINT32(RxRingAddrHI, RTL8139State),
3308 060110c3 Juan Quintela
3309 060110c3 Juan Quintela
        VMSTATE_UINT16_ARRAY(eeprom.contents, RTL8139State, EEPROM_9346_SIZE),
3310 060110c3 Juan Quintela
        VMSTATE_INT32(eeprom.mode, RTL8139State),
3311 060110c3 Juan Quintela
        VMSTATE_UINT32(eeprom.tick, RTL8139State),
3312 060110c3 Juan Quintela
        VMSTATE_UINT8(eeprom.address, RTL8139State),
3313 060110c3 Juan Quintela
        VMSTATE_UINT16(eeprom.input, RTL8139State),
3314 060110c3 Juan Quintela
        VMSTATE_UINT16(eeprom.output, RTL8139State),
3315 060110c3 Juan Quintela
3316 060110c3 Juan Quintela
        VMSTATE_UINT8(eeprom.eecs, RTL8139State),
3317 060110c3 Juan Quintela
        VMSTATE_UINT8(eeprom.eesk, RTL8139State),
3318 060110c3 Juan Quintela
        VMSTATE_UINT8(eeprom.eedi, RTL8139State),
3319 060110c3 Juan Quintela
        VMSTATE_UINT8(eeprom.eedo, RTL8139State),
3320 060110c3 Juan Quintela
3321 060110c3 Juan Quintela
        VMSTATE_UINT32(TCTR, RTL8139State),
3322 060110c3 Juan Quintela
        VMSTATE_UINT32(TimerInt, RTL8139State),
3323 060110c3 Juan Quintela
        VMSTATE_INT64(TCTR_base, RTL8139State),
3324 060110c3 Juan Quintela
3325 060110c3 Juan Quintela
        VMSTATE_STRUCT(tally_counters, RTL8139State, 0,
3326 060110c3 Juan Quintela
                       vmstate_tally_counters, RTL8139TallyCounters),
3327 060110c3 Juan Quintela
3328 060110c3 Juan Quintela
        VMSTATE_UINT32_V(cplus_enabled, RTL8139State, 4),
3329 060110c3 Juan Quintela
        VMSTATE_END_OF_LIST()
3330 c574ba5a Alex Williamson
    },
3331 c574ba5a Alex Williamson
    .subsections = (VMStateSubsection []) {
3332 c574ba5a Alex Williamson
        {
3333 c574ba5a Alex Williamson
            .vmsd = &vmstate_rtl8139_hotplug_ready,
3334 c574ba5a Alex Williamson
            .needed = rtl8139_hotplug_ready_needed,
3335 c574ba5a Alex Williamson
        }, {
3336 c574ba5a Alex Williamson
            /* empty */
3337 c574ba5a Alex Williamson
        }
3338 060110c3 Juan Quintela
    }
3339 060110c3 Juan Quintela
};
3340 060110c3 Juan Quintela
3341 a41b2ff2 pbrook
/***********************************************************/
3342 a41b2ff2 pbrook
/* PCI RTL8139 definitions */
3343 a41b2ff2 pbrook
3344 5fafdf24 ths
static void rtl8139_mmio_map(PCIDevice *pci_dev, int region_num,
3345 6e355d90 Isaku Yamahata
                       pcibus_t addr, pcibus_t size, int type)
3346 a41b2ff2 pbrook
{
3347 efd6dd45 Juan Quintela
    RTL8139State *s = DO_UPCAST(RTL8139State, dev, pci_dev);
3348 a41b2ff2 pbrook
3349 a41b2ff2 pbrook
    cpu_register_physical_memory(addr + 0, 0x100, s->rtl8139_mmio_io_addr);
3350 a41b2ff2 pbrook
}
3351 a41b2ff2 pbrook
3352 5fafdf24 ths
static void rtl8139_ioport_map(PCIDevice *pci_dev, int region_num,
3353 6e355d90 Isaku Yamahata
                       pcibus_t addr, pcibus_t size, int type)
3354 a41b2ff2 pbrook
{
3355 efd6dd45 Juan Quintela
    RTL8139State *s = DO_UPCAST(RTL8139State, dev, pci_dev);
3356 a41b2ff2 pbrook
3357 a41b2ff2 pbrook
    register_ioport_write(addr, 0x100, 1, rtl8139_ioport_writeb, s);
3358 a41b2ff2 pbrook
    register_ioport_read( addr, 0x100, 1, rtl8139_ioport_readb,  s);
3359 a41b2ff2 pbrook
3360 a41b2ff2 pbrook
    register_ioport_write(addr, 0x100, 2, rtl8139_ioport_writew, s);
3361 a41b2ff2 pbrook
    register_ioport_read( addr, 0x100, 2, rtl8139_ioport_readw,  s);
3362 a41b2ff2 pbrook
3363 a41b2ff2 pbrook
    register_ioport_write(addr, 0x100, 4, rtl8139_ioport_writel, s);
3364 a41b2ff2 pbrook
    register_ioport_read( addr, 0x100, 4, rtl8139_ioport_readl,  s);
3365 a41b2ff2 pbrook
}
3366 a41b2ff2 pbrook
3367 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const rtl8139_mmio_read[3] = {
3368 a41b2ff2 pbrook
    rtl8139_mmio_readb,
3369 a41b2ff2 pbrook
    rtl8139_mmio_readw,
3370 a41b2ff2 pbrook
    rtl8139_mmio_readl,
3371 a41b2ff2 pbrook
};
3372 a41b2ff2 pbrook
3373 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const rtl8139_mmio_write[3] = {
3374 a41b2ff2 pbrook
    rtl8139_mmio_writeb,
3375 a41b2ff2 pbrook
    rtl8139_mmio_writew,
3376 a41b2ff2 pbrook
    rtl8139_mmio_writel,
3377 a41b2ff2 pbrook
};
3378 a41b2ff2 pbrook
3379 6cadb320 bellard
static void rtl8139_timer(void *opaque)
3380 6cadb320 bellard
{
3381 6cadb320 bellard
    RTL8139State *s = opaque;
3382 6cadb320 bellard
3383 6cadb320 bellard
    if (!s->clock_enabled)
3384 6cadb320 bellard
    {
3385 6cadb320 bellard
        DEBUG_PRINT(("RTL8139: >>> timer: clock is not running\n"));
3386 6cadb320 bellard
        return;
3387 6cadb320 bellard
    }
3388 6cadb320 bellard
3389 05447803 Frediano Ziglio
    s->IntrStatus |= PCSTimeout;
3390 05447803 Frediano Ziglio
    rtl8139_update_irq(s);
3391 74475455 Paolo Bonzini
    rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
3392 6cadb320 bellard
}
3393 6cadb320 bellard
3394 1673ad51 Mark McLoughlin
static void rtl8139_cleanup(VLANClientState *nc)
3395 b946a153 aliguori
{
3396 1673ad51 Mark McLoughlin
    RTL8139State *s = DO_UPCAST(NICState, nc, nc)->opaque;
3397 b946a153 aliguori
3398 1673ad51 Mark McLoughlin
    s->nic = NULL;
3399 254111ec Gerd Hoffmann
}
3400 254111ec Gerd Hoffmann
3401 254111ec Gerd Hoffmann
static int pci_rtl8139_uninit(PCIDevice *dev)
3402 254111ec Gerd Hoffmann
{
3403 254111ec Gerd Hoffmann
    RTL8139State *s = DO_UPCAST(RTL8139State, dev, dev);
3404 254111ec Gerd Hoffmann
3405 254111ec Gerd Hoffmann
    cpu_unregister_io_memory(s->rtl8139_mmio_io_addr);
3406 b946a153 aliguori
    if (s->cplus_txbuffer) {
3407 b946a153 aliguori
        qemu_free(s->cplus_txbuffer);
3408 b946a153 aliguori
        s->cplus_txbuffer = NULL;
3409 b946a153 aliguori
    }
3410 b946a153 aliguori
    qemu_del_timer(s->timer);
3411 b946a153 aliguori
    qemu_free_timer(s->timer);
3412 1673ad51 Mark McLoughlin
    qemu_del_vlan_client(&s->nic->nc);
3413 b946a153 aliguori
    return 0;
3414 b946a153 aliguori
}
3415 b946a153 aliguori
3416 1673ad51 Mark McLoughlin
static NetClientInfo net_rtl8139_info = {
3417 1673ad51 Mark McLoughlin
    .type = NET_CLIENT_TYPE_NIC,
3418 1673ad51 Mark McLoughlin
    .size = sizeof(NICState),
3419 1673ad51 Mark McLoughlin
    .can_receive = rtl8139_can_receive,
3420 1673ad51 Mark McLoughlin
    .receive = rtl8139_receive,
3421 1673ad51 Mark McLoughlin
    .cleanup = rtl8139_cleanup,
3422 1673ad51 Mark McLoughlin
};
3423 1673ad51 Mark McLoughlin
3424 81a322d4 Gerd Hoffmann
static int pci_rtl8139_init(PCIDevice *dev)
3425 a41b2ff2 pbrook
{
3426 efd6dd45 Juan Quintela
    RTL8139State * s = DO_UPCAST(RTL8139State, dev, dev);
3427 a41b2ff2 pbrook
    uint8_t *pci_conf;
3428 3b46e624 ths
3429 efd6dd45 Juan Quintela
    pci_conf = s->dev.config;
3430 deb54399 aliguori
    pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_REALTEK);
3431 deb54399 aliguori
    pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_REALTEK_8139);
3432 0b5b3547 Michael S. Tsirkin
    pci_conf[PCI_REVISION_ID] = RTL8139_PCI_REVID; /* >=0x20 is for 8139C+ */
3433 173a543b blueswir1
    pci_config_set_class(pci_conf, PCI_CLASS_NETWORK_ETHERNET);
3434 0b5b3547 Michael S. Tsirkin
    pci_conf[PCI_INTERRUPT_PIN] = 1;    /* interrupt pin 0 */
3435 0b5b3547 Michael S. Tsirkin
    /* TODO: start of capability list, but no capability
3436 0b5b3547 Michael S. Tsirkin
     * list bit in status register, and offset 0xdc seems unused. */
3437 0b5b3547 Michael S. Tsirkin
    pci_conf[PCI_CAPABILITY_LIST] = 0xdc;
3438 a41b2ff2 pbrook
3439 a41b2ff2 pbrook
    /* I/O handler for memory-mapped I/O */
3440 a41b2ff2 pbrook
    s->rtl8139_mmio_io_addr =
3441 2507c12a Alexander Graf
        cpu_register_io_memory(rtl8139_mmio_read, rtl8139_mmio_write, s,
3442 5cf7a3ca Alexander Graf
                               DEVICE_LITTLE_ENDIAN);
3443 a41b2ff2 pbrook
3444 efd6dd45 Juan Quintela
    pci_register_bar(&s->dev, 0, 0x100,
3445 0392a017 Isaku Yamahata
                           PCI_BASE_ADDRESS_SPACE_IO,  rtl8139_ioport_map);
3446 a41b2ff2 pbrook
3447 efd6dd45 Juan Quintela
    pci_register_bar(&s->dev, 1, 0x100,
3448 0392a017 Isaku Yamahata
                           PCI_BASE_ADDRESS_SPACE_MEMORY, rtl8139_mmio_map);
3449 a41b2ff2 pbrook
3450 254111ec Gerd Hoffmann
    qemu_macaddr_default_if_unset(&s->conf.macaddr);
3451 c1699988 Glauber Costa
3452 7165448a William Dauchy
    /* prepare eeprom */
3453 7165448a William Dauchy
    s->eeprom.contents[0] = 0x8129;
3454 7165448a William Dauchy
#if 1
3455 7165448a William Dauchy
    /* PCI vendor and device ID should be mirrored here */
3456 7165448a William Dauchy
    s->eeprom.contents[1] = PCI_VENDOR_ID_REALTEK;
3457 7165448a William Dauchy
    s->eeprom.contents[2] = PCI_DEVICE_ID_REALTEK_8139;
3458 7165448a William Dauchy
#endif
3459 7165448a William Dauchy
    s->eeprom.contents[7] = s->conf.macaddr.a[0] | s->conf.macaddr.a[1] << 8;
3460 7165448a William Dauchy
    s->eeprom.contents[8] = s->conf.macaddr.a[2] | s->conf.macaddr.a[3] << 8;
3461 7165448a William Dauchy
    s->eeprom.contents[9] = s->conf.macaddr.a[4] | s->conf.macaddr.a[5] << 8;
3462 7165448a William Dauchy
3463 1673ad51 Mark McLoughlin
    s->nic = qemu_new_nic(&net_rtl8139_info, &s->conf,
3464 1673ad51 Mark McLoughlin
                          dev->qdev.info->name, dev->qdev.id, s);
3465 1673ad51 Mark McLoughlin
    qemu_format_nic_info_str(&s->nic->nc, s->conf.macaddr.a);
3466 6cadb320 bellard
3467 6cadb320 bellard
    s->cplus_txbuffer = NULL;
3468 6cadb320 bellard
    s->cplus_txbuffer_len = 0;
3469 6cadb320 bellard
    s->cplus_txbuffer_offset = 0;
3470 3b46e624 ths
3471 05447803 Frediano Ziglio
    s->TimerExpire = 0;
3472 74475455 Paolo Bonzini
    s->timer = qemu_new_timer_ns(vm_clock, rtl8139_timer, s);
3473 74475455 Paolo Bonzini
    rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
3474 1ca4d09a Gleb Natapov
3475 1ca4d09a Gleb Natapov
    add_boot_device_path(s->conf.bootindex, &dev->qdev, "/ethernet-phy@0");
3476 1ca4d09a Gleb Natapov
3477 81a322d4 Gerd Hoffmann
    return 0;
3478 a41b2ff2 pbrook
}
3479 9d07d757 Paul Brook
3480 0aab0d3a Gerd Hoffmann
static PCIDeviceInfo rtl8139_info = {
3481 f82de8f0 Gerd Hoffmann
    .qdev.name  = "rtl8139",
3482 f82de8f0 Gerd Hoffmann
    .qdev.size  = sizeof(RTL8139State),
3483 f82de8f0 Gerd Hoffmann
    .qdev.reset = rtl8139_reset,
3484 be73cfe2 Juan Quintela
    .qdev.vmsd  = &vmstate_rtl8139,
3485 f82de8f0 Gerd Hoffmann
    .init       = pci_rtl8139_init,
3486 e3936fa5 Gerd Hoffmann
    .exit       = pci_rtl8139_uninit,
3487 8c52c8f3 Gerd Hoffmann
    .romfile    = "pxe-rtl8139.bin",
3488 254111ec Gerd Hoffmann
    .qdev.props = (Property[]) {
3489 254111ec Gerd Hoffmann
        DEFINE_NIC_PROPERTIES(RTL8139State, conf),
3490 254111ec Gerd Hoffmann
        DEFINE_PROP_END_OF_LIST(),
3491 254111ec Gerd Hoffmann
    }
3492 0aab0d3a Gerd Hoffmann
};
3493 0aab0d3a Gerd Hoffmann
3494 9d07d757 Paul Brook
static void rtl8139_register_devices(void)
3495 9d07d757 Paul Brook
{
3496 0aab0d3a Gerd Hoffmann
    pci_qdev_register(&rtl8139_info);
3497 9d07d757 Paul Brook
}
3498 9d07d757 Paul Brook
3499 9d07d757 Paul Brook
device_init(rtl8139_register_devices)