Statistics
| Branch: | Revision:

root / hw / esp.c @ c171148c

History | View | Annotate | Download (17.4 kB)

1 6f7e9aec bellard
/*
2 67e999be bellard
 * QEMU ESP/NCR53C9x emulation
3 5fafdf24 ths
 *
4 4e9aec74 pbrook
 * Copyright (c) 2005-2006 Fabrice Bellard
5 5fafdf24 ths
 *
6 6f7e9aec bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 6f7e9aec bellard
 * of this software and associated documentation files (the "Software"), to deal
8 6f7e9aec bellard
 * in the Software without restriction, including without limitation the rights
9 6f7e9aec bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 6f7e9aec bellard
 * copies of the Software, and to permit persons to whom the Software is
11 6f7e9aec bellard
 * furnished to do so, subject to the following conditions:
12 6f7e9aec bellard
 *
13 6f7e9aec bellard
 * The above copyright notice and this permission notice shall be included in
14 6f7e9aec bellard
 * all copies or substantial portions of the Software.
15 6f7e9aec bellard
 *
16 6f7e9aec bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 6f7e9aec bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 6f7e9aec bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 6f7e9aec bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 6f7e9aec bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 6f7e9aec bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 6f7e9aec bellard
 * THE SOFTWARE.
23 6f7e9aec bellard
 */
24 87ecb68b pbrook
#include "hw.h"
25 87ecb68b pbrook
#include "block.h"
26 87ecb68b pbrook
#include "scsi-disk.h"
27 8b17de88 blueswir1
#include "scsi.h"
28 6f7e9aec bellard
29 6f7e9aec bellard
/* debug ESP card */
30 2f275b8f bellard
//#define DEBUG_ESP
31 6f7e9aec bellard
32 67e999be bellard
/*
33 5ad6bb97 blueswir1
 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
34 5ad6bb97 blueswir1
 * also produced as NCR89C100. See
35 67e999be bellard
 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
36 67e999be bellard
 * and
37 67e999be bellard
 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
38 67e999be bellard
 */
39 67e999be bellard
40 6f7e9aec bellard
#ifdef DEBUG_ESP
41 6f7e9aec bellard
#define DPRINTF(fmt, args...) \
42 6f7e9aec bellard
do { printf("ESP: " fmt , ##args); } while (0)
43 6f7e9aec bellard
#else
44 6f7e9aec bellard
#define DPRINTF(fmt, args...)
45 6f7e9aec bellard
#endif
46 6f7e9aec bellard
47 5aca8c3b blueswir1
#define ESP_MASK 0x3f
48 5aca8c3b blueswir1
#define ESP_REGS 16
49 5aca8c3b blueswir1
#define ESP_SIZE (ESP_REGS * 4)
50 2e5d83bb pbrook
#define TI_BUFSZ 32
51 67e999be bellard
52 4e9aec74 pbrook
typedef struct ESPState ESPState;
53 6f7e9aec bellard
54 4e9aec74 pbrook
struct ESPState {
55 70c0de96 blueswir1
    qemu_irq irq;
56 5aca8c3b blueswir1
    uint8_t rregs[ESP_REGS];
57 5aca8c3b blueswir1
    uint8_t wregs[ESP_REGS];
58 67e999be bellard
    int32_t ti_size;
59 4f6200f0 bellard
    uint32_t ti_rptr, ti_wptr;
60 4f6200f0 bellard
    uint8_t ti_buf[TI_BUFSZ];
61 0fc5c15a pbrook
    int sense;
62 4f6200f0 bellard
    int dma;
63 e4bcb14c ths
    SCSIDevice *scsi_dev[ESP_MAX_DEVS];
64 2e5d83bb pbrook
    SCSIDevice *current_dev;
65 9f149aa9 pbrook
    uint8_t cmdbuf[TI_BUFSZ];
66 9f149aa9 pbrook
    int cmdlen;
67 9f149aa9 pbrook
    int do_cmd;
68 4d611c9a pbrook
69 6787f5fa pbrook
    /* The amount of data left in the current DMA transfer.  */
70 4d611c9a pbrook
    uint32_t dma_left;
71 6787f5fa pbrook
    /* The size of the current DMA transfer.  Zero if no transfer is in
72 6787f5fa pbrook
       progress.  */
73 6787f5fa pbrook
    uint32_t dma_counter;
74 a917d384 pbrook
    uint8_t *async_buf;
75 4d611c9a pbrook
    uint32_t async_len;
76 8b17de88 blueswir1
77 8b17de88 blueswir1
    espdma_memory_read_write dma_memory_read;
78 8b17de88 blueswir1
    espdma_memory_read_write dma_memory_write;
79 67e999be bellard
    void *dma_opaque;
80 4e9aec74 pbrook
};
81 6f7e9aec bellard
82 5ad6bb97 blueswir1
#define ESP_TCLO   0x0
83 5ad6bb97 blueswir1
#define ESP_TCMID  0x1
84 5ad6bb97 blueswir1
#define ESP_FIFO   0x2
85 5ad6bb97 blueswir1
#define ESP_CMD    0x3
86 5ad6bb97 blueswir1
#define ESP_RSTAT  0x4
87 5ad6bb97 blueswir1
#define ESP_WBUSID 0x4
88 5ad6bb97 blueswir1
#define ESP_RINTR  0x5
89 5ad6bb97 blueswir1
#define ESP_WSEL   0x5
90 5ad6bb97 blueswir1
#define ESP_RSEQ   0x6
91 5ad6bb97 blueswir1
#define ESP_WSYNTP 0x6
92 5ad6bb97 blueswir1
#define ESP_RFLAGS 0x7
93 5ad6bb97 blueswir1
#define ESP_WSYNO  0x7
94 5ad6bb97 blueswir1
#define ESP_CFG1   0x8
95 5ad6bb97 blueswir1
#define ESP_RRES1  0x9
96 5ad6bb97 blueswir1
#define ESP_WCCF   0x9
97 5ad6bb97 blueswir1
#define ESP_RRES2  0xa
98 5ad6bb97 blueswir1
#define ESP_WTEST  0xa
99 5ad6bb97 blueswir1
#define ESP_CFG2   0xb
100 5ad6bb97 blueswir1
#define ESP_CFG3   0xc
101 5ad6bb97 blueswir1
#define ESP_RES3   0xd
102 5ad6bb97 blueswir1
#define ESP_TCHI   0xe
103 5ad6bb97 blueswir1
#define ESP_RES4   0xf
104 5ad6bb97 blueswir1
105 5ad6bb97 blueswir1
#define CMD_DMA 0x80
106 5ad6bb97 blueswir1
#define CMD_CMD 0x7f
107 5ad6bb97 blueswir1
108 5ad6bb97 blueswir1
#define CMD_NOP      0x00
109 5ad6bb97 blueswir1
#define CMD_FLUSH    0x01
110 5ad6bb97 blueswir1
#define CMD_RESET    0x02
111 5ad6bb97 blueswir1
#define CMD_BUSRESET 0x03
112 5ad6bb97 blueswir1
#define CMD_TI       0x10
113 5ad6bb97 blueswir1
#define CMD_ICCS     0x11
114 5ad6bb97 blueswir1
#define CMD_MSGACC   0x12
115 5ad6bb97 blueswir1
#define CMD_SATN     0x1a
116 5ad6bb97 blueswir1
#define CMD_SELATN   0x42
117 5ad6bb97 blueswir1
#define CMD_SELATNS  0x43
118 5ad6bb97 blueswir1
#define CMD_ENSEL    0x44
119 5ad6bb97 blueswir1
120 2f275b8f bellard
#define STAT_DO 0x00
121 2f275b8f bellard
#define STAT_DI 0x01
122 2f275b8f bellard
#define STAT_CD 0x02
123 2f275b8f bellard
#define STAT_ST 0x03
124 2f275b8f bellard
#define STAT_MI 0x06
125 2f275b8f bellard
#define STAT_MO 0x07
126 5ad6bb97 blueswir1
#define STAT_PIO_MASK 0x06
127 2f275b8f bellard
128 2f275b8f bellard
#define STAT_TC 0x10
129 4d611c9a pbrook
#define STAT_PE 0x20
130 4d611c9a pbrook
#define STAT_GE 0x40
131 2f275b8f bellard
#define STAT_IN 0x80
132 2f275b8f bellard
133 2f275b8f bellard
#define INTR_FC 0x08
134 2f275b8f bellard
#define INTR_BS 0x10
135 2f275b8f bellard
#define INTR_DC 0x20
136 9e61bde5 bellard
#define INTR_RST 0x80
137 2f275b8f bellard
138 2f275b8f bellard
#define SEQ_0 0x0
139 2f275b8f bellard
#define SEQ_CD 0x4
140 2f275b8f bellard
141 5ad6bb97 blueswir1
#define CFG1_RESREPT 0x40
142 5ad6bb97 blueswir1
143 5ad6bb97 blueswir1
#define CFG2_MASK 0x15
144 5ad6bb97 blueswir1
145 5ad6bb97 blueswir1
#define TCHI_FAS100A 0x4
146 5ad6bb97 blueswir1
147 9f149aa9 pbrook
static int get_cmd(ESPState *s, uint8_t *buf)
148 2f275b8f bellard
{
149 a917d384 pbrook
    uint32_t dmalen;
150 2f275b8f bellard
    int target;
151 2f275b8f bellard
152 5ad6bb97 blueswir1
    dmalen = s->rregs[ESP_TCLO] | (s->rregs[ESP_TCMID] << 8);
153 5ad6bb97 blueswir1
    target = s->wregs[ESP_WBUSID] & 7;
154 9f149aa9 pbrook
    DPRINTF("get_cmd: len %d target %d\n", dmalen, target);
155 4f6200f0 bellard
    if (s->dma) {
156 8b17de88 blueswir1
        s->dma_memory_read(s->dma_opaque, buf, dmalen);
157 4f6200f0 bellard
    } else {
158 f930d07e blueswir1
        buf[0] = 0;
159 f930d07e blueswir1
        memcpy(&buf[1], s->ti_buf, dmalen);
160 f930d07e blueswir1
        dmalen++;
161 4f6200f0 bellard
    }
162 2e5d83bb pbrook
163 2f275b8f bellard
    s->ti_size = 0;
164 4f6200f0 bellard
    s->ti_rptr = 0;
165 4f6200f0 bellard
    s->ti_wptr = 0;
166 2f275b8f bellard
167 a917d384 pbrook
    if (s->current_dev) {
168 a917d384 pbrook
        /* Started a new command before the old one finished.  Cancel it.  */
169 8ccc2ace ths
        s->current_dev->cancel_io(s->current_dev, 0);
170 a917d384 pbrook
        s->async_len = 0;
171 a917d384 pbrook
    }
172 a917d384 pbrook
173 e4bcb14c ths
    if (target >= ESP_MAX_DEVS || !s->scsi_dev[target]) {
174 2e5d83bb pbrook
        // No such drive
175 5ad6bb97 blueswir1
        s->rregs[ESP_RSTAT] = STAT_IN;
176 5ad6bb97 blueswir1
        s->rregs[ESP_RINTR] = INTR_DC;
177 5ad6bb97 blueswir1
        s->rregs[ESP_RSEQ] = SEQ_0;
178 f930d07e blueswir1
        qemu_irq_raise(s->irq);
179 f930d07e blueswir1
        return 0;
180 2f275b8f bellard
    }
181 2e5d83bb pbrook
    s->current_dev = s->scsi_dev[target];
182 9f149aa9 pbrook
    return dmalen;
183 9f149aa9 pbrook
}
184 9f149aa9 pbrook
185 9f149aa9 pbrook
static void do_cmd(ESPState *s, uint8_t *buf)
186 9f149aa9 pbrook
{
187 9f149aa9 pbrook
    int32_t datalen;
188 9f149aa9 pbrook
    int lun;
189 9f149aa9 pbrook
190 9f149aa9 pbrook
    DPRINTF("do_cmd: busid 0x%x\n", buf[0]);
191 9f149aa9 pbrook
    lun = buf[0] & 7;
192 8ccc2ace ths
    datalen = s->current_dev->send_command(s->current_dev, 0, &buf[1], lun);
193 67e999be bellard
    s->ti_size = datalen;
194 67e999be bellard
    if (datalen != 0) {
195 5ad6bb97 blueswir1
        s->rregs[ESP_RSTAT] = STAT_IN | STAT_TC;
196 a917d384 pbrook
        s->dma_left = 0;
197 6787f5fa pbrook
        s->dma_counter = 0;
198 2e5d83bb pbrook
        if (datalen > 0) {
199 5ad6bb97 blueswir1
            s->rregs[ESP_RSTAT] |= STAT_DI;
200 8ccc2ace ths
            s->current_dev->read_data(s->current_dev, 0);
201 2e5d83bb pbrook
        } else {
202 5ad6bb97 blueswir1
            s->rregs[ESP_RSTAT] |= STAT_DO;
203 8ccc2ace ths
            s->current_dev->write_data(s->current_dev, 0);
204 b9788fc4 bellard
        }
205 2f275b8f bellard
    }
206 5ad6bb97 blueswir1
    s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
207 5ad6bb97 blueswir1
    s->rregs[ESP_RSEQ] = SEQ_CD;
208 70c0de96 blueswir1
    qemu_irq_raise(s->irq);
209 2f275b8f bellard
}
210 2f275b8f bellard
211 9f149aa9 pbrook
static void handle_satn(ESPState *s)
212 9f149aa9 pbrook
{
213 9f149aa9 pbrook
    uint8_t buf[32];
214 9f149aa9 pbrook
    int len;
215 9f149aa9 pbrook
216 9f149aa9 pbrook
    len = get_cmd(s, buf);
217 9f149aa9 pbrook
    if (len)
218 9f149aa9 pbrook
        do_cmd(s, buf);
219 9f149aa9 pbrook
}
220 9f149aa9 pbrook
221 9f149aa9 pbrook
static void handle_satn_stop(ESPState *s)
222 9f149aa9 pbrook
{
223 9f149aa9 pbrook
    s->cmdlen = get_cmd(s, s->cmdbuf);
224 9f149aa9 pbrook
    if (s->cmdlen) {
225 9f149aa9 pbrook
        DPRINTF("Set ATN & Stop: cmdlen %d\n", s->cmdlen);
226 9f149aa9 pbrook
        s->do_cmd = 1;
227 5ad6bb97 blueswir1
        s->rregs[ESP_RSTAT] = STAT_IN | STAT_TC | STAT_CD;
228 5ad6bb97 blueswir1
        s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
229 5ad6bb97 blueswir1
        s->rregs[ESP_RSEQ] = SEQ_CD;
230 70c0de96 blueswir1
        qemu_irq_raise(s->irq);
231 9f149aa9 pbrook
    }
232 9f149aa9 pbrook
}
233 9f149aa9 pbrook
234 0fc5c15a pbrook
static void write_response(ESPState *s)
235 2f275b8f bellard
{
236 0fc5c15a pbrook
    DPRINTF("Transfer status (sense=%d)\n", s->sense);
237 0fc5c15a pbrook
    s->ti_buf[0] = s->sense;
238 0fc5c15a pbrook
    s->ti_buf[1] = 0;
239 4f6200f0 bellard
    if (s->dma) {
240 8b17de88 blueswir1
        s->dma_memory_write(s->dma_opaque, s->ti_buf, 2);
241 5ad6bb97 blueswir1
        s->rregs[ESP_RSTAT] = STAT_IN | STAT_TC | STAT_ST;
242 5ad6bb97 blueswir1
        s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
243 5ad6bb97 blueswir1
        s->rregs[ESP_RSEQ] = SEQ_CD;
244 4f6200f0 bellard
    } else {
245 f930d07e blueswir1
        s->ti_size = 2;
246 f930d07e blueswir1
        s->ti_rptr = 0;
247 f930d07e blueswir1
        s->ti_wptr = 0;
248 5ad6bb97 blueswir1
        s->rregs[ESP_RFLAGS] = 2;
249 4f6200f0 bellard
    }
250 70c0de96 blueswir1
    qemu_irq_raise(s->irq);
251 2f275b8f bellard
}
252 4f6200f0 bellard
253 a917d384 pbrook
static void esp_dma_done(ESPState *s)
254 a917d384 pbrook
{
255 5ad6bb97 blueswir1
    s->rregs[ESP_RSTAT] |= STAT_IN | STAT_TC;
256 5ad6bb97 blueswir1
    s->rregs[ESP_RINTR] = INTR_BS;
257 5ad6bb97 blueswir1
    s->rregs[ESP_RSEQ] = 0;
258 5ad6bb97 blueswir1
    s->rregs[ESP_RFLAGS] = 0;
259 5ad6bb97 blueswir1
    s->rregs[ESP_TCLO] = 0;
260 5ad6bb97 blueswir1
    s->rregs[ESP_TCMID] = 0;
261 70c0de96 blueswir1
    qemu_irq_raise(s->irq);
262 a917d384 pbrook
}
263 a917d384 pbrook
264 4d611c9a pbrook
static void esp_do_dma(ESPState *s)
265 4d611c9a pbrook
{
266 67e999be bellard
    uint32_t len;
267 4d611c9a pbrook
    int to_device;
268 a917d384 pbrook
269 67e999be bellard
    to_device = (s->ti_size < 0);
270 a917d384 pbrook
    len = s->dma_left;
271 4d611c9a pbrook
    if (s->do_cmd) {
272 4d611c9a pbrook
        DPRINTF("command len %d + %d\n", s->cmdlen, len);
273 8b17de88 blueswir1
        s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len);
274 4d611c9a pbrook
        s->ti_size = 0;
275 4d611c9a pbrook
        s->cmdlen = 0;
276 4d611c9a pbrook
        s->do_cmd = 0;
277 4d611c9a pbrook
        do_cmd(s, s->cmdbuf);
278 4d611c9a pbrook
        return;
279 a917d384 pbrook
    }
280 a917d384 pbrook
    if (s->async_len == 0) {
281 a917d384 pbrook
        /* Defer until data is available.  */
282 a917d384 pbrook
        return;
283 a917d384 pbrook
    }
284 a917d384 pbrook
    if (len > s->async_len) {
285 a917d384 pbrook
        len = s->async_len;
286 a917d384 pbrook
    }
287 a917d384 pbrook
    if (to_device) {
288 8b17de88 blueswir1
        s->dma_memory_read(s->dma_opaque, s->async_buf, len);
289 4d611c9a pbrook
    } else {
290 8b17de88 blueswir1
        s->dma_memory_write(s->dma_opaque, s->async_buf, len);
291 a917d384 pbrook
    }
292 a917d384 pbrook
    s->dma_left -= len;
293 a917d384 pbrook
    s->async_buf += len;
294 a917d384 pbrook
    s->async_len -= len;
295 6787f5fa pbrook
    if (to_device)
296 6787f5fa pbrook
        s->ti_size += len;
297 6787f5fa pbrook
    else
298 6787f5fa pbrook
        s->ti_size -= len;
299 a917d384 pbrook
    if (s->async_len == 0) {
300 4d611c9a pbrook
        if (to_device) {
301 67e999be bellard
            // ti_size is negative
302 8ccc2ace ths
            s->current_dev->write_data(s->current_dev, 0);
303 4d611c9a pbrook
        } else {
304 8ccc2ace ths
            s->current_dev->read_data(s->current_dev, 0);
305 6787f5fa pbrook
            /* If there is still data to be read from the device then
306 6787f5fa pbrook
               complete the DMA operation immeriately.  Otherwise defer
307 6787f5fa pbrook
               until the scsi layer has completed.  */
308 6787f5fa pbrook
            if (s->dma_left == 0 && s->ti_size > 0) {
309 6787f5fa pbrook
                esp_dma_done(s);
310 6787f5fa pbrook
            }
311 4d611c9a pbrook
        }
312 6787f5fa pbrook
    } else {
313 6787f5fa pbrook
        /* Partially filled a scsi buffer. Complete immediately.  */
314 a917d384 pbrook
        esp_dma_done(s);
315 a917d384 pbrook
    }
316 4d611c9a pbrook
}
317 4d611c9a pbrook
318 a917d384 pbrook
static void esp_command_complete(void *opaque, int reason, uint32_t tag,
319 a917d384 pbrook
                                 uint32_t arg)
320 2e5d83bb pbrook
{
321 2e5d83bb pbrook
    ESPState *s = (ESPState *)opaque;
322 2e5d83bb pbrook
323 4d611c9a pbrook
    if (reason == SCSI_REASON_DONE) {
324 4d611c9a pbrook
        DPRINTF("SCSI Command complete\n");
325 4d611c9a pbrook
        if (s->ti_size != 0)
326 4d611c9a pbrook
            DPRINTF("SCSI command completed unexpectedly\n");
327 4d611c9a pbrook
        s->ti_size = 0;
328 a917d384 pbrook
        s->dma_left = 0;
329 a917d384 pbrook
        s->async_len = 0;
330 a917d384 pbrook
        if (arg)
331 4d611c9a pbrook
            DPRINTF("Command failed\n");
332 a917d384 pbrook
        s->sense = arg;
333 5ad6bb97 blueswir1
        s->rregs[ESP_RSTAT] = STAT_ST;
334 a917d384 pbrook
        esp_dma_done(s);
335 a917d384 pbrook
        s->current_dev = NULL;
336 4d611c9a pbrook
    } else {
337 4d611c9a pbrook
        DPRINTF("transfer %d/%d\n", s->dma_left, s->ti_size);
338 a917d384 pbrook
        s->async_len = arg;
339 8ccc2ace ths
        s->async_buf = s->current_dev->get_buf(s->current_dev, 0);
340 6787f5fa pbrook
        if (s->dma_left) {
341 a917d384 pbrook
            esp_do_dma(s);
342 6787f5fa pbrook
        } else if (s->dma_counter != 0 && s->ti_size <= 0) {
343 6787f5fa pbrook
            /* If this was the last part of a DMA transfer then the
344 6787f5fa pbrook
               completion interrupt is deferred to here.  */
345 6787f5fa pbrook
            esp_dma_done(s);
346 6787f5fa pbrook
        }
347 4d611c9a pbrook
    }
348 2e5d83bb pbrook
}
349 2e5d83bb pbrook
350 2f275b8f bellard
static void handle_ti(ESPState *s)
351 2f275b8f bellard
{
352 4d611c9a pbrook
    uint32_t dmalen, minlen;
353 2f275b8f bellard
354 5ad6bb97 blueswir1
    dmalen = s->rregs[ESP_TCLO] | (s->rregs[ESP_TCMID] << 8);
355 db59203d pbrook
    if (dmalen==0) {
356 db59203d pbrook
      dmalen=0x10000;
357 db59203d pbrook
    }
358 6787f5fa pbrook
    s->dma_counter = dmalen;
359 db59203d pbrook
360 9f149aa9 pbrook
    if (s->do_cmd)
361 9f149aa9 pbrook
        minlen = (dmalen < 32) ? dmalen : 32;
362 67e999be bellard
    else if (s->ti_size < 0)
363 67e999be bellard
        minlen = (dmalen < -s->ti_size) ? dmalen : -s->ti_size;
364 9f149aa9 pbrook
    else
365 9f149aa9 pbrook
        minlen = (dmalen < s->ti_size) ? dmalen : s->ti_size;
366 db59203d pbrook
    DPRINTF("Transfer Information len %d\n", minlen);
367 4f6200f0 bellard
    if (s->dma) {
368 4d611c9a pbrook
        s->dma_left = minlen;
369 5ad6bb97 blueswir1
        s->rregs[ESP_RSTAT] &= ~STAT_TC;
370 4d611c9a pbrook
        esp_do_dma(s);
371 9f149aa9 pbrook
    } else if (s->do_cmd) {
372 9f149aa9 pbrook
        DPRINTF("command len %d\n", s->cmdlen);
373 9f149aa9 pbrook
        s->ti_size = 0;
374 9f149aa9 pbrook
        s->cmdlen = 0;
375 9f149aa9 pbrook
        s->do_cmd = 0;
376 9f149aa9 pbrook
        do_cmd(s, s->cmdbuf);
377 9f149aa9 pbrook
        return;
378 9f149aa9 pbrook
    }
379 2f275b8f bellard
}
380 2f275b8f bellard
381 5aca8c3b blueswir1
static void esp_reset(void *opaque)
382 6f7e9aec bellard
{
383 6f7e9aec bellard
    ESPState *s = opaque;
384 67e999be bellard
385 5aca8c3b blueswir1
    memset(s->rregs, 0, ESP_REGS);
386 5aca8c3b blueswir1
    memset(s->wregs, 0, ESP_REGS);
387 5ad6bb97 blueswir1
    s->rregs[ESP_TCHI] = TCHI_FAS100A; // Indicate fas100a
388 4e9aec74 pbrook
    s->ti_size = 0;
389 4e9aec74 pbrook
    s->ti_rptr = 0;
390 4e9aec74 pbrook
    s->ti_wptr = 0;
391 4e9aec74 pbrook
    s->dma = 0;
392 9f149aa9 pbrook
    s->do_cmd = 0;
393 6f7e9aec bellard
}
394 6f7e9aec bellard
395 2d069bab blueswir1
static void parent_esp_reset(void *opaque, int irq, int level)
396 2d069bab blueswir1
{
397 2d069bab blueswir1
    if (level)
398 2d069bab blueswir1
        esp_reset(opaque);
399 2d069bab blueswir1
}
400 2d069bab blueswir1
401 6f7e9aec bellard
static uint32_t esp_mem_readb(void *opaque, target_phys_addr_t addr)
402 6f7e9aec bellard
{
403 6f7e9aec bellard
    ESPState *s = opaque;
404 6f7e9aec bellard
    uint32_t saddr;
405 6f7e9aec bellard
406 5aca8c3b blueswir1
    saddr = (addr & ESP_MASK) >> 2;
407 9e61bde5 bellard
    DPRINTF("read reg[%d]: 0x%2.2x\n", saddr, s->rregs[saddr]);
408 6f7e9aec bellard
    switch (saddr) {
409 5ad6bb97 blueswir1
    case ESP_FIFO:
410 f930d07e blueswir1
        if (s->ti_size > 0) {
411 f930d07e blueswir1
            s->ti_size--;
412 5ad6bb97 blueswir1
            if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) {
413 2e5d83bb pbrook
                /* Data in/out.  */
414 a917d384 pbrook
                fprintf(stderr, "esp: PIO data read not implemented\n");
415 5ad6bb97 blueswir1
                s->rregs[ESP_FIFO] = 0;
416 2e5d83bb pbrook
            } else {
417 5ad6bb97 blueswir1
                s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++];
418 2e5d83bb pbrook
            }
419 70c0de96 blueswir1
            qemu_irq_raise(s->irq);
420 f930d07e blueswir1
        }
421 f930d07e blueswir1
        if (s->ti_size == 0) {
422 4f6200f0 bellard
            s->ti_rptr = 0;
423 4f6200f0 bellard
            s->ti_wptr = 0;
424 4f6200f0 bellard
        }
425 f930d07e blueswir1
        break;
426 5ad6bb97 blueswir1
    case ESP_RINTR:
427 4d611c9a pbrook
        // Clear interrupt/error status bits
428 5ad6bb97 blueswir1
        s->rregs[ESP_RSTAT] &= ~(STAT_IN | STAT_GE | STAT_PE);
429 f930d07e blueswir1
        qemu_irq_lower(s->irq);
430 9e61bde5 bellard
        break;
431 6f7e9aec bellard
    default:
432 f930d07e blueswir1
        break;
433 6f7e9aec bellard
    }
434 2f275b8f bellard
    return s->rregs[saddr];
435 6f7e9aec bellard
}
436 6f7e9aec bellard
437 6f7e9aec bellard
static void esp_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
438 6f7e9aec bellard
{
439 6f7e9aec bellard
    ESPState *s = opaque;
440 6f7e9aec bellard
    uint32_t saddr;
441 6f7e9aec bellard
442 5aca8c3b blueswir1
    saddr = (addr & ESP_MASK) >> 2;
443 5ad6bb97 blueswir1
    DPRINTF("write reg[%d]: 0x%2.2x -> 0x%2.2x\n", saddr, s->wregs[saddr],
444 5ad6bb97 blueswir1
            val);
445 6f7e9aec bellard
    switch (saddr) {
446 5ad6bb97 blueswir1
    case ESP_TCLO:
447 5ad6bb97 blueswir1
    case ESP_TCMID:
448 5ad6bb97 blueswir1
        s->rregs[ESP_RSTAT] &= ~STAT_TC;
449 4f6200f0 bellard
        break;
450 5ad6bb97 blueswir1
    case ESP_FIFO:
451 9f149aa9 pbrook
        if (s->do_cmd) {
452 9f149aa9 pbrook
            s->cmdbuf[s->cmdlen++] = val & 0xff;
453 5ad6bb97 blueswir1
        } else if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) {
454 2e5d83bb pbrook
            uint8_t buf;
455 2e5d83bb pbrook
            buf = val & 0xff;
456 2e5d83bb pbrook
            s->ti_size--;
457 a917d384 pbrook
            fprintf(stderr, "esp: PIO data write not implemented\n");
458 2e5d83bb pbrook
        } else {
459 2e5d83bb pbrook
            s->ti_size++;
460 2e5d83bb pbrook
            s->ti_buf[s->ti_wptr++] = val & 0xff;
461 2e5d83bb pbrook
        }
462 f930d07e blueswir1
        break;
463 5ad6bb97 blueswir1
    case ESP_CMD:
464 4f6200f0 bellard
        s->rregs[saddr] = val;
465 5ad6bb97 blueswir1
        if (val & CMD_DMA) {
466 f930d07e blueswir1
            s->dma = 1;
467 6787f5fa pbrook
            /* Reload DMA counter.  */
468 5ad6bb97 blueswir1
            s->rregs[ESP_TCLO] = s->wregs[ESP_TCLO];
469 5ad6bb97 blueswir1
            s->rregs[ESP_TCMID] = s->wregs[ESP_TCMID];
470 f930d07e blueswir1
        } else {
471 f930d07e blueswir1
            s->dma = 0;
472 f930d07e blueswir1
        }
473 5ad6bb97 blueswir1
        switch(val & CMD_CMD) {
474 5ad6bb97 blueswir1
        case CMD_NOP:
475 f930d07e blueswir1
            DPRINTF("NOP (%2.2x)\n", val);
476 f930d07e blueswir1
            break;
477 5ad6bb97 blueswir1
        case CMD_FLUSH:
478 f930d07e blueswir1
            DPRINTF("Flush FIFO (%2.2x)\n", val);
479 9e61bde5 bellard
            //s->ti_size = 0;
480 5ad6bb97 blueswir1
            s->rregs[ESP_RINTR] = INTR_FC;
481 5ad6bb97 blueswir1
            s->rregs[ESP_RSEQ] = 0;
482 f930d07e blueswir1
            break;
483 5ad6bb97 blueswir1
        case CMD_RESET:
484 f930d07e blueswir1
            DPRINTF("Chip reset (%2.2x)\n", val);
485 f930d07e blueswir1
            esp_reset(s);
486 f930d07e blueswir1
            break;
487 5ad6bb97 blueswir1
        case CMD_BUSRESET:
488 f930d07e blueswir1
            DPRINTF("Bus reset (%2.2x)\n", val);
489 5ad6bb97 blueswir1
            s->rregs[ESP_RINTR] = INTR_RST;
490 5ad6bb97 blueswir1
            if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
491 70c0de96 blueswir1
                qemu_irq_raise(s->irq);
492 9e61bde5 bellard
            }
493 f930d07e blueswir1
            break;
494 5ad6bb97 blueswir1
        case CMD_TI:
495 f930d07e blueswir1
            handle_ti(s);
496 f930d07e blueswir1
            break;
497 5ad6bb97 blueswir1
        case CMD_ICCS:
498 f930d07e blueswir1
            DPRINTF("Initiator Command Complete Sequence (%2.2x)\n", val);
499 f930d07e blueswir1
            write_response(s);
500 f930d07e blueswir1
            break;
501 5ad6bb97 blueswir1
        case CMD_MSGACC:
502 f930d07e blueswir1
            DPRINTF("Message Accepted (%2.2x)\n", val);
503 f930d07e blueswir1
            write_response(s);
504 5ad6bb97 blueswir1
            s->rregs[ESP_RINTR] = INTR_DC;
505 5ad6bb97 blueswir1
            s->rregs[ESP_RSEQ] = 0;
506 f930d07e blueswir1
            break;
507 5ad6bb97 blueswir1
        case CMD_SATN:
508 f930d07e blueswir1
            DPRINTF("Set ATN (%2.2x)\n", val);
509 f930d07e blueswir1
            break;
510 5ad6bb97 blueswir1
        case CMD_SELATN:
511 f930d07e blueswir1
            DPRINTF("Set ATN (%2.2x)\n", val);
512 f930d07e blueswir1
            handle_satn(s);
513 f930d07e blueswir1
            break;
514 5ad6bb97 blueswir1
        case CMD_SELATNS:
515 f930d07e blueswir1
            DPRINTF("Set ATN & stop (%2.2x)\n", val);
516 f930d07e blueswir1
            handle_satn_stop(s);
517 f930d07e blueswir1
            break;
518 5ad6bb97 blueswir1
        case CMD_ENSEL:
519 74ec6048 blueswir1
            DPRINTF("Enable selection (%2.2x)\n", val);
520 74ec6048 blueswir1
            break;
521 f930d07e blueswir1
        default:
522 f930d07e blueswir1
            DPRINTF("Unhandled ESP command (%2.2x)\n", val);
523 f930d07e blueswir1
            break;
524 f930d07e blueswir1
        }
525 f930d07e blueswir1
        break;
526 5ad6bb97 blueswir1
    case ESP_WBUSID ... ESP_WSYNO:
527 f930d07e blueswir1
        break;
528 5ad6bb97 blueswir1
    case ESP_CFG1:
529 4f6200f0 bellard
        s->rregs[saddr] = val;
530 4f6200f0 bellard
        break;
531 5ad6bb97 blueswir1
    case ESP_WCCF ... ESP_WTEST:
532 4f6200f0 bellard
        break;
533 5ad6bb97 blueswir1
    case ESP_CFG2:
534 5ad6bb97 blueswir1
        s->rregs[saddr] = val & CFG2_MASK;
535 9e61bde5 bellard
        break;
536 5ad6bb97 blueswir1
    case ESP_CFG3 ... ESP_RES4:
537 4f6200f0 bellard
        s->rregs[saddr] = val;
538 4f6200f0 bellard
        break;
539 6f7e9aec bellard
    default:
540 f930d07e blueswir1
        break;
541 6f7e9aec bellard
    }
542 2f275b8f bellard
    s->wregs[saddr] = val;
543 6f7e9aec bellard
}
544 6f7e9aec bellard
545 6f7e9aec bellard
static CPUReadMemoryFunc *esp_mem_read[3] = {
546 6f7e9aec bellard
    esp_mem_readb,
547 7c560456 blueswir1
    NULL,
548 7c560456 blueswir1
    NULL,
549 6f7e9aec bellard
};
550 6f7e9aec bellard
551 6f7e9aec bellard
static CPUWriteMemoryFunc *esp_mem_write[3] = {
552 6f7e9aec bellard
    esp_mem_writeb,
553 7c560456 blueswir1
    NULL,
554 7c560456 blueswir1
    NULL,
555 6f7e9aec bellard
};
556 6f7e9aec bellard
557 6f7e9aec bellard
static void esp_save(QEMUFile *f, void *opaque)
558 6f7e9aec bellard
{
559 6f7e9aec bellard
    ESPState *s = opaque;
560 2f275b8f bellard
561 5aca8c3b blueswir1
    qemu_put_buffer(f, s->rregs, ESP_REGS);
562 5aca8c3b blueswir1
    qemu_put_buffer(f, s->wregs, ESP_REGS);
563 4f6200f0 bellard
    qemu_put_be32s(f, &s->ti_size);
564 4f6200f0 bellard
    qemu_put_be32s(f, &s->ti_rptr);
565 4f6200f0 bellard
    qemu_put_be32s(f, &s->ti_wptr);
566 4f6200f0 bellard
    qemu_put_buffer(f, s->ti_buf, TI_BUFSZ);
567 5425a216 blueswir1
    qemu_put_be32s(f, &s->sense);
568 4f6200f0 bellard
    qemu_put_be32s(f, &s->dma);
569 5425a216 blueswir1
    qemu_put_buffer(f, s->cmdbuf, TI_BUFSZ);
570 5425a216 blueswir1
    qemu_put_be32s(f, &s->cmdlen);
571 5425a216 blueswir1
    qemu_put_be32s(f, &s->do_cmd);
572 5425a216 blueswir1
    qemu_put_be32s(f, &s->dma_left);
573 5425a216 blueswir1
    // There should be no transfers in progress, so dma_counter is not saved
574 6f7e9aec bellard
}
575 6f7e9aec bellard
576 6f7e9aec bellard
static int esp_load(QEMUFile *f, void *opaque, int version_id)
577 6f7e9aec bellard
{
578 6f7e9aec bellard
    ESPState *s = opaque;
579 3b46e624 ths
580 5425a216 blueswir1
    if (version_id != 3)
581 5425a216 blueswir1
        return -EINVAL; // Cannot emulate 2
582 6f7e9aec bellard
583 5aca8c3b blueswir1
    qemu_get_buffer(f, s->rregs, ESP_REGS);
584 5aca8c3b blueswir1
    qemu_get_buffer(f, s->wregs, ESP_REGS);
585 4f6200f0 bellard
    qemu_get_be32s(f, &s->ti_size);
586 4f6200f0 bellard
    qemu_get_be32s(f, &s->ti_rptr);
587 4f6200f0 bellard
    qemu_get_be32s(f, &s->ti_wptr);
588 4f6200f0 bellard
    qemu_get_buffer(f, s->ti_buf, TI_BUFSZ);
589 5425a216 blueswir1
    qemu_get_be32s(f, &s->sense);
590 4f6200f0 bellard
    qemu_get_be32s(f, &s->dma);
591 5425a216 blueswir1
    qemu_get_buffer(f, s->cmdbuf, TI_BUFSZ);
592 5425a216 blueswir1
    qemu_get_be32s(f, &s->cmdlen);
593 5425a216 blueswir1
    qemu_get_be32s(f, &s->do_cmd);
594 5425a216 blueswir1
    qemu_get_be32s(f, &s->dma_left);
595 2f275b8f bellard
596 6f7e9aec bellard
    return 0;
597 6f7e9aec bellard
}
598 6f7e9aec bellard
599 fa1fb14c ths
void esp_scsi_attach(void *opaque, BlockDriverState *bd, int id)
600 fa1fb14c ths
{
601 fa1fb14c ths
    ESPState *s = (ESPState *)opaque;
602 fa1fb14c ths
603 fa1fb14c ths
    if (id < 0) {
604 fa1fb14c ths
        for (id = 0; id < ESP_MAX_DEVS; id++) {
605 fa1fb14c ths
            if (s->scsi_dev[id] == NULL)
606 fa1fb14c ths
                break;
607 fa1fb14c ths
        }
608 fa1fb14c ths
    }
609 fa1fb14c ths
    if (id >= ESP_MAX_DEVS) {
610 fa1fb14c ths
        DPRINTF("Bad Device ID %d\n", id);
611 fa1fb14c ths
        return;
612 fa1fb14c ths
    }
613 fa1fb14c ths
    if (s->scsi_dev[id]) {
614 fa1fb14c ths
        DPRINTF("Destroying device %d\n", id);
615 8ccc2ace ths
        s->scsi_dev[id]->destroy(s->scsi_dev[id]);
616 fa1fb14c ths
    }
617 fa1fb14c ths
    DPRINTF("Attaching block device %d\n", id);
618 fa1fb14c ths
    /* Command queueing is not implemented.  */
619 985a03b0 ths
    s->scsi_dev[id] = scsi_generic_init(bd, 0, esp_command_complete, s);
620 985a03b0 ths
    if (s->scsi_dev[id] == NULL)
621 985a03b0 ths
        s->scsi_dev[id] = scsi_disk_init(bd, 0, esp_command_complete, s);
622 fa1fb14c ths
}
623 fa1fb14c ths
624 e4bcb14c ths
void *esp_init(target_phys_addr_t espaddr,
625 8b17de88 blueswir1
               espdma_memory_read_write dma_memory_read,
626 8b17de88 blueswir1
               espdma_memory_read_write dma_memory_write,
627 2d069bab blueswir1
               void *dma_opaque, qemu_irq irq, qemu_irq *reset)
628 6f7e9aec bellard
{
629 6f7e9aec bellard
    ESPState *s;
630 67e999be bellard
    int esp_io_memory;
631 6f7e9aec bellard
632 6f7e9aec bellard
    s = qemu_mallocz(sizeof(ESPState));
633 6f7e9aec bellard
    if (!s)
634 67e999be bellard
        return NULL;
635 6f7e9aec bellard
636 70c0de96 blueswir1
    s->irq = irq;
637 8b17de88 blueswir1
    s->dma_memory_read = dma_memory_read;
638 8b17de88 blueswir1
    s->dma_memory_write = dma_memory_write;
639 67e999be bellard
    s->dma_opaque = dma_opaque;
640 6f7e9aec bellard
641 6f7e9aec bellard
    esp_io_memory = cpu_register_io_memory(0, esp_mem_read, esp_mem_write, s);
642 5aca8c3b blueswir1
    cpu_register_physical_memory(espaddr, ESP_SIZE, esp_io_memory);
643 6f7e9aec bellard
644 6f7e9aec bellard
    esp_reset(s);
645 6f7e9aec bellard
646 5425a216 blueswir1
    register_savevm("esp", espaddr, 3, esp_save, esp_load, s);
647 6f7e9aec bellard
    qemu_register_reset(esp_reset, s);
648 6f7e9aec bellard
649 2d069bab blueswir1
    *reset = *qemu_allocate_irqs(parent_esp_reset, s, 1);
650 2d069bab blueswir1
651 67e999be bellard
    return s;
652 67e999be bellard
}