Statistics
| Branch: | Revision:

root / hw / pc.c @ c5d6edc3

History | View | Annotate | Download (25.2 kB)

1 80cabfad bellard
/*
2 80cabfad bellard
 * QEMU PC System Emulator
3 80cabfad bellard
 * 
4 80cabfad bellard
 * Copyright (c) 2003-2004 Fabrice Bellard
5 80cabfad bellard
 * 
6 80cabfad bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 80cabfad bellard
 * of this software and associated documentation files (the "Software"), to deal
8 80cabfad bellard
 * in the Software without restriction, including without limitation the rights
9 80cabfad bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 80cabfad bellard
 * copies of the Software, and to permit persons to whom the Software is
11 80cabfad bellard
 * furnished to do so, subject to the following conditions:
12 80cabfad bellard
 *
13 80cabfad bellard
 * The above copyright notice and this permission notice shall be included in
14 80cabfad bellard
 * all copies or substantial portions of the Software.
15 80cabfad bellard
 *
16 80cabfad bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 80cabfad bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 80cabfad bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 80cabfad bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 80cabfad bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 80cabfad bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 80cabfad bellard
 * THE SOFTWARE.
23 80cabfad bellard
 */
24 80cabfad bellard
#include "vl.h"
25 80cabfad bellard
26 b41a2cd1 bellard
/* output Bochs bios info messages */
27 b41a2cd1 bellard
//#define DEBUG_BIOS
28 b41a2cd1 bellard
29 80cabfad bellard
#define BIOS_FILENAME "bios.bin"
30 80cabfad bellard
#define VGABIOS_FILENAME "vgabios.bin"
31 de9258a8 bellard
#define VGABIOS_CIRRUS_FILENAME "vgabios-cirrus.bin"
32 80cabfad bellard
#define LINUX_BOOT_FILENAME "linux_boot.bin"
33 80cabfad bellard
34 80cabfad bellard
#define KERNEL_LOAD_ADDR     0x00100000
35 07de1eaa bellard
#define INITRD_LOAD_ADDR     0x00600000
36 80cabfad bellard
#define KERNEL_PARAMS_ADDR   0x00090000
37 80cabfad bellard
#define KERNEL_CMDLINE_ADDR  0x00099000
38 80cabfad bellard
39 baca51fa bellard
static fdctrl_t *floppy_controller;
40 b0a21b53 bellard
static RTCState *rtc_state;
41 ec844b96 bellard
static PITState *pit;
42 d592d303 bellard
static IOAPICState *ioapic;
43 80cabfad bellard
44 b41a2cd1 bellard
static void ioport80_write(void *opaque, uint32_t addr, uint32_t data)
45 80cabfad bellard
{
46 80cabfad bellard
}
47 80cabfad bellard
48 f929aad6 bellard
/* MSDOS compatibility mode FPU exception support */
49 f929aad6 bellard
/* XXX: add IGNNE support */
50 f929aad6 bellard
void cpu_set_ferr(CPUX86State *s)
51 f929aad6 bellard
{
52 f929aad6 bellard
    pic_set_irq(13, 1);
53 f929aad6 bellard
}
54 f929aad6 bellard
55 f929aad6 bellard
static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data)
56 f929aad6 bellard
{
57 f929aad6 bellard
    pic_set_irq(13, 0);
58 f929aad6 bellard
}
59 f929aad6 bellard
60 28ab0e2e bellard
/* TSC handling */
61 28ab0e2e bellard
62 28ab0e2e bellard
uint64_t cpu_get_tsc(CPUX86State *env)
63 28ab0e2e bellard
{
64 28ab0e2e bellard
    return qemu_get_clock(vm_clock);
65 28ab0e2e bellard
}
66 28ab0e2e bellard
67 3de388f6 bellard
/* IRQ handling */
68 3de388f6 bellard
int cpu_get_pic_interrupt(CPUState *env)
69 3de388f6 bellard
{
70 3de388f6 bellard
    int intno;
71 3de388f6 bellard
72 3de388f6 bellard
    intno = apic_get_interrupt(env);
73 3de388f6 bellard
    if (intno >= 0) {
74 3de388f6 bellard
        /* set irq request if a PIC irq is still pending */
75 3de388f6 bellard
        /* XXX: improve that */
76 3de388f6 bellard
        pic_update_irq(isa_pic); 
77 3de388f6 bellard
        return intno;
78 3de388f6 bellard
    }
79 3de388f6 bellard
    /* read the irq from the PIC */
80 3de388f6 bellard
    intno = pic_read_irq(isa_pic);
81 3de388f6 bellard
    return intno;
82 3de388f6 bellard
}
83 3de388f6 bellard
84 3de388f6 bellard
static void pic_irq_request(void *opaque, int level)
85 3de388f6 bellard
{
86 59b8ad81 bellard
    CPUState *env = opaque;
87 3de388f6 bellard
    if (level)
88 59b8ad81 bellard
        cpu_interrupt(env, CPU_INTERRUPT_HARD);
89 3de388f6 bellard
    else
90 59b8ad81 bellard
        cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
91 3de388f6 bellard
}
92 3de388f6 bellard
93 b0a21b53 bellard
/* PC cmos mappings */
94 b0a21b53 bellard
95 80cabfad bellard
#define REG_EQUIPMENT_BYTE          0x14
96 b0a21b53 bellard
#define REG_IBM_CENTURY_BYTE        0x32
97 b0a21b53 bellard
#define REG_IBM_PS2_CENTURY_BYTE    0x37
98 b0a21b53 bellard
99 b0a21b53 bellard
100 b0a21b53 bellard
static inline int to_bcd(RTCState *s, int a)
101 b0a21b53 bellard
{
102 b0a21b53 bellard
    return ((a / 10) << 4) | (a % 10);
103 b0a21b53 bellard
}
104 80cabfad bellard
105 777428f2 bellard
static int cmos_get_fd_drive_type(int fd0)
106 777428f2 bellard
{
107 777428f2 bellard
    int val;
108 777428f2 bellard
109 777428f2 bellard
    switch (fd0) {
110 777428f2 bellard
    case 0:
111 777428f2 bellard
        /* 1.44 Mb 3"5 drive */
112 777428f2 bellard
        val = 4;
113 777428f2 bellard
        break;
114 777428f2 bellard
    case 1:
115 777428f2 bellard
        /* 2.88 Mb 3"5 drive */
116 777428f2 bellard
        val = 5;
117 777428f2 bellard
        break;
118 777428f2 bellard
    case 2:
119 777428f2 bellard
        /* 1.2 Mb 5"5 drive */
120 777428f2 bellard
        val = 2;
121 777428f2 bellard
        break;
122 777428f2 bellard
    default:
123 777428f2 bellard
        val = 0;
124 777428f2 bellard
        break;
125 777428f2 bellard
    }
126 777428f2 bellard
    return val;
127 777428f2 bellard
}
128 777428f2 bellard
129 ba6c2377 bellard
static void cmos_init_hd(int type_ofs, int info_ofs, BlockDriverState *hd) 
130 ba6c2377 bellard
{
131 ba6c2377 bellard
    RTCState *s = rtc_state;
132 ba6c2377 bellard
    int cylinders, heads, sectors;
133 ba6c2377 bellard
    bdrv_get_geometry_hint(hd, &cylinders, &heads, &sectors);
134 ba6c2377 bellard
    rtc_set_memory(s, type_ofs, 47);
135 ba6c2377 bellard
    rtc_set_memory(s, info_ofs, cylinders);
136 ba6c2377 bellard
    rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
137 ba6c2377 bellard
    rtc_set_memory(s, info_ofs + 2, heads);
138 ba6c2377 bellard
    rtc_set_memory(s, info_ofs + 3, 0xff);
139 ba6c2377 bellard
    rtc_set_memory(s, info_ofs + 4, 0xff);
140 ba6c2377 bellard
    rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
141 ba6c2377 bellard
    rtc_set_memory(s, info_ofs + 6, cylinders);
142 ba6c2377 bellard
    rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
143 ba6c2377 bellard
    rtc_set_memory(s, info_ofs + 8, sectors);
144 ba6c2377 bellard
}
145 ba6c2377 bellard
146 ba6c2377 bellard
/* hd_table must contain 4 block drivers */
147 ba6c2377 bellard
static void cmos_init(int ram_size, int boot_device, BlockDriverState **hd_table)
148 80cabfad bellard
{
149 b0a21b53 bellard
    RTCState *s = rtc_state;
150 80cabfad bellard
    int val;
151 b41a2cd1 bellard
    int fd0, fd1, nb;
152 b0a21b53 bellard
    time_t ti;
153 b0a21b53 bellard
    struct tm *tm;
154 ba6c2377 bellard
    int i;
155 b0a21b53 bellard
156 b0a21b53 bellard
    /* set the CMOS date */
157 b0a21b53 bellard
    time(&ti);
158 ee22c2f7 bellard
    if (rtc_utc)
159 ee22c2f7 bellard
        tm = gmtime(&ti);
160 ee22c2f7 bellard
    else
161 ee22c2f7 bellard
        tm = localtime(&ti);
162 b0a21b53 bellard
    rtc_set_date(s, tm);
163 b0a21b53 bellard
164 b0a21b53 bellard
    val = to_bcd(s, (tm->tm_year / 100) + 19);
165 b0a21b53 bellard
    rtc_set_memory(s, REG_IBM_CENTURY_BYTE, val);
166 b0a21b53 bellard
    rtc_set_memory(s, REG_IBM_PS2_CENTURY_BYTE, val);
167 80cabfad bellard
168 b0a21b53 bellard
    /* various important CMOS locations needed by PC/Bochs bios */
169 80cabfad bellard
170 80cabfad bellard
    /* memory size */
171 333190eb bellard
    val = 640; /* base memory in K */
172 333190eb bellard
    rtc_set_memory(s, 0x15, val);
173 333190eb bellard
    rtc_set_memory(s, 0x16, val >> 8);
174 333190eb bellard
175 80cabfad bellard
    val = (ram_size / 1024) - 1024;
176 80cabfad bellard
    if (val > 65535)
177 80cabfad bellard
        val = 65535;
178 b0a21b53 bellard
    rtc_set_memory(s, 0x17, val);
179 b0a21b53 bellard
    rtc_set_memory(s, 0x18, val >> 8);
180 b0a21b53 bellard
    rtc_set_memory(s, 0x30, val);
181 b0a21b53 bellard
    rtc_set_memory(s, 0x31, val >> 8);
182 80cabfad bellard
183 9da98861 bellard
    if (ram_size > (16 * 1024 * 1024))
184 9da98861 bellard
        val = (ram_size / 65536) - ((16 * 1024 * 1024) / 65536);
185 9da98861 bellard
    else
186 9da98861 bellard
        val = 0;
187 80cabfad bellard
    if (val > 65535)
188 80cabfad bellard
        val = 65535;
189 b0a21b53 bellard
    rtc_set_memory(s, 0x34, val);
190 b0a21b53 bellard
    rtc_set_memory(s, 0x35, val >> 8);
191 80cabfad bellard
    
192 80cabfad bellard
    switch(boot_device) {
193 80cabfad bellard
    case 'a':
194 80cabfad bellard
    case 'b':
195 b0a21b53 bellard
        rtc_set_memory(s, 0x3d, 0x01); /* floppy boot */
196 52ca8d6a bellard
        if (!fd_bootchk)
197 52ca8d6a bellard
            rtc_set_memory(s, 0x38, 0x01); /* disable signature check */
198 80cabfad bellard
        break;
199 80cabfad bellard
    default:
200 80cabfad bellard
    case 'c':
201 b0a21b53 bellard
        rtc_set_memory(s, 0x3d, 0x02); /* hard drive boot */
202 80cabfad bellard
        break;
203 80cabfad bellard
    case 'd':
204 b0a21b53 bellard
        rtc_set_memory(s, 0x3d, 0x03); /* CD-ROM boot */
205 80cabfad bellard
        break;
206 80cabfad bellard
    }
207 80cabfad bellard
208 b41a2cd1 bellard
    /* floppy type */
209 b41a2cd1 bellard
210 baca51fa bellard
    fd0 = fdctrl_get_drive_type(floppy_controller, 0);
211 baca51fa bellard
    fd1 = fdctrl_get_drive_type(floppy_controller, 1);
212 80cabfad bellard
213 777428f2 bellard
    val = (cmos_get_fd_drive_type(fd0) << 4) | cmos_get_fd_drive_type(fd1);
214 b0a21b53 bellard
    rtc_set_memory(s, 0x10, val);
215 b0a21b53 bellard
    
216 b0a21b53 bellard
    val = 0;
217 b41a2cd1 bellard
    nb = 0;
218 80cabfad bellard
    if (fd0 < 3)
219 80cabfad bellard
        nb++;
220 80cabfad bellard
    if (fd1 < 3)
221 80cabfad bellard
        nb++;
222 80cabfad bellard
    switch (nb) {
223 80cabfad bellard
    case 0:
224 80cabfad bellard
        break;
225 80cabfad bellard
    case 1:
226 b0a21b53 bellard
        val |= 0x01; /* 1 drive, ready for boot */
227 80cabfad bellard
        break;
228 80cabfad bellard
    case 2:
229 b0a21b53 bellard
        val |= 0x41; /* 2 drives, ready for boot */
230 80cabfad bellard
        break;
231 80cabfad bellard
    }
232 b0a21b53 bellard
    val |= 0x02; /* FPU is there */
233 b0a21b53 bellard
    val |= 0x04; /* PS/2 mouse installed */
234 b0a21b53 bellard
    rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
235 b0a21b53 bellard
236 ba6c2377 bellard
    /* hard drives */
237 ba6c2377 bellard
238 ba6c2377 bellard
    rtc_set_memory(s, 0x12, (hd_table[0] ? 0xf0 : 0) | (hd_table[1] ? 0x0f : 0));
239 ba6c2377 bellard
    if (hd_table[0])
240 ba6c2377 bellard
        cmos_init_hd(0x19, 0x1b, hd_table[0]);
241 ba6c2377 bellard
    if (hd_table[1]) 
242 ba6c2377 bellard
        cmos_init_hd(0x1a, 0x24, hd_table[1]);
243 ba6c2377 bellard
244 ba6c2377 bellard
    val = 0;
245 40b6ecc6 bellard
    for (i = 0; i < 4; i++) {
246 ba6c2377 bellard
        if (hd_table[i]) {
247 46d4767d bellard
            int cylinders, heads, sectors, translation;
248 46d4767d bellard
            /* NOTE: bdrv_get_geometry_hint() returns the physical
249 46d4767d bellard
                geometry.  It is always such that: 1 <= sects <= 63, 1
250 46d4767d bellard
                <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
251 46d4767d bellard
                geometry can be different if a translation is done. */
252 46d4767d bellard
            translation = bdrv_get_translation_hint(hd_table[i]);
253 46d4767d bellard
            if (translation == BIOS_ATA_TRANSLATION_AUTO) {
254 46d4767d bellard
                bdrv_get_geometry_hint(hd_table[i], &cylinders, &heads, &sectors);
255 46d4767d bellard
                if (cylinders <= 1024 && heads <= 16 && sectors <= 63) {
256 46d4767d bellard
                    /* No translation. */
257 46d4767d bellard
                    translation = 0;
258 46d4767d bellard
                } else {
259 46d4767d bellard
                    /* LBA translation. */
260 46d4767d bellard
                    translation = 1;
261 46d4767d bellard
                }
262 40b6ecc6 bellard
            } else {
263 46d4767d bellard
                translation--;
264 ba6c2377 bellard
            }
265 ba6c2377 bellard
            val |= translation << (i * 2);
266 ba6c2377 bellard
        }
267 40b6ecc6 bellard
    }
268 ba6c2377 bellard
    rtc_set_memory(s, 0x39, val);
269 80cabfad bellard
}
270 80cabfad bellard
271 59b8ad81 bellard
void ioport_set_a20(int enable)
272 59b8ad81 bellard
{
273 59b8ad81 bellard
    /* XXX: send to all CPUs ? */
274 59b8ad81 bellard
    cpu_x86_set_a20(first_cpu, enable);
275 59b8ad81 bellard
}
276 59b8ad81 bellard
277 59b8ad81 bellard
int ioport_get_a20(void)
278 59b8ad81 bellard
{
279 59b8ad81 bellard
    return ((first_cpu->a20_mask >> 20) & 1);
280 59b8ad81 bellard
}
281 59b8ad81 bellard
282 e1a23744 bellard
static void ioport92_write(void *opaque, uint32_t addr, uint32_t val)
283 e1a23744 bellard
{
284 59b8ad81 bellard
    ioport_set_a20((val >> 1) & 1);
285 e1a23744 bellard
    /* XXX: bit 0 is fast reset */
286 e1a23744 bellard
}
287 e1a23744 bellard
288 e1a23744 bellard
static uint32_t ioport92_read(void *opaque, uint32_t addr)
289 e1a23744 bellard
{
290 59b8ad81 bellard
    return ioport_get_a20() << 1;
291 e1a23744 bellard
}
292 e1a23744 bellard
293 80cabfad bellard
/***********************************************************/
294 80cabfad bellard
/* Bochs BIOS debug ports */
295 80cabfad bellard
296 b41a2cd1 bellard
void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val)
297 80cabfad bellard
{
298 a2f659ee bellard
    static const char shutdown_str[8] = "Shutdown";
299 a2f659ee bellard
    static int shutdown_index = 0;
300 a2f659ee bellard
    
301 80cabfad bellard
    switch(addr) {
302 80cabfad bellard
        /* Bochs BIOS messages */
303 80cabfad bellard
    case 0x400:
304 80cabfad bellard
    case 0x401:
305 80cabfad bellard
        fprintf(stderr, "BIOS panic at rombios.c, line %d\n", val);
306 80cabfad bellard
        exit(1);
307 80cabfad bellard
    case 0x402:
308 80cabfad bellard
    case 0x403:
309 80cabfad bellard
#ifdef DEBUG_BIOS
310 80cabfad bellard
        fprintf(stderr, "%c", val);
311 80cabfad bellard
#endif
312 80cabfad bellard
        break;
313 a2f659ee bellard
    case 0x8900:
314 a2f659ee bellard
        /* same as Bochs power off */
315 a2f659ee bellard
        if (val == shutdown_str[shutdown_index]) {
316 a2f659ee bellard
            shutdown_index++;
317 a2f659ee bellard
            if (shutdown_index == 8) {
318 a2f659ee bellard
                shutdown_index = 0;
319 a2f659ee bellard
                qemu_system_shutdown_request();
320 a2f659ee bellard
            }
321 a2f659ee bellard
        } else {
322 a2f659ee bellard
            shutdown_index = 0;
323 a2f659ee bellard
        }
324 a2f659ee bellard
        break;
325 80cabfad bellard
326 80cabfad bellard
        /* LGPL'ed VGA BIOS messages */
327 80cabfad bellard
    case 0x501:
328 80cabfad bellard
    case 0x502:
329 80cabfad bellard
        fprintf(stderr, "VGA BIOS panic, line %d\n", val);
330 80cabfad bellard
        exit(1);
331 80cabfad bellard
    case 0x500:
332 80cabfad bellard
    case 0x503:
333 80cabfad bellard
#ifdef DEBUG_BIOS
334 80cabfad bellard
        fprintf(stderr, "%c", val);
335 80cabfad bellard
#endif
336 80cabfad bellard
        break;
337 80cabfad bellard
    }
338 80cabfad bellard
}
339 80cabfad bellard
340 80cabfad bellard
void bochs_bios_init(void)
341 80cabfad bellard
{
342 b41a2cd1 bellard
    register_ioport_write(0x400, 1, 2, bochs_bios_write, NULL);
343 b41a2cd1 bellard
    register_ioport_write(0x401, 1, 2, bochs_bios_write, NULL);
344 b41a2cd1 bellard
    register_ioport_write(0x402, 1, 1, bochs_bios_write, NULL);
345 b41a2cd1 bellard
    register_ioport_write(0x403, 1, 1, bochs_bios_write, NULL);
346 a2f659ee bellard
    register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL);
347 b41a2cd1 bellard
348 b41a2cd1 bellard
    register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL);
349 b41a2cd1 bellard
    register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL);
350 b41a2cd1 bellard
    register_ioport_write(0x500, 1, 1, bochs_bios_write, NULL);
351 b41a2cd1 bellard
    register_ioport_write(0x503, 1, 1, bochs_bios_write, NULL);
352 80cabfad bellard
}
353 80cabfad bellard
354 80cabfad bellard
355 80cabfad bellard
int load_kernel(const char *filename, uint8_t *addr, 
356 80cabfad bellard
                uint8_t *real_addr)
357 80cabfad bellard
{
358 80cabfad bellard
    int fd, size;
359 80cabfad bellard
    int setup_sects;
360 80cabfad bellard
361 096b7ea4 bellard
    fd = open(filename, O_RDONLY | O_BINARY);
362 80cabfad bellard
    if (fd < 0)
363 80cabfad bellard
        return -1;
364 80cabfad bellard
365 80cabfad bellard
    /* load 16 bit code */
366 80cabfad bellard
    if (read(fd, real_addr, 512) != 512)
367 80cabfad bellard
        goto fail;
368 80cabfad bellard
    setup_sects = real_addr[0x1F1];
369 80cabfad bellard
    if (!setup_sects)
370 80cabfad bellard
        setup_sects = 4;
371 80cabfad bellard
    if (read(fd, real_addr + 512, setup_sects * 512) != 
372 80cabfad bellard
        setup_sects * 512)
373 80cabfad bellard
        goto fail;
374 80cabfad bellard
    
375 80cabfad bellard
    /* load 32 bit code */
376 80cabfad bellard
    size = read(fd, addr, 16 * 1024 * 1024);
377 80cabfad bellard
    if (size < 0)
378 80cabfad bellard
        goto fail;
379 80cabfad bellard
    close(fd);
380 80cabfad bellard
    return size;
381 80cabfad bellard
 fail:
382 80cabfad bellard
    close(fd);
383 80cabfad bellard
    return -1;
384 80cabfad bellard
}
385 80cabfad bellard
386 59b8ad81 bellard
static void main_cpu_reset(void *opaque)
387 59b8ad81 bellard
{
388 59b8ad81 bellard
    CPUState *env = opaque;
389 59b8ad81 bellard
    cpu_reset(env);
390 59b8ad81 bellard
}
391 59b8ad81 bellard
392 59b8ad81 bellard
/*************************************************/
393 59b8ad81 bellard
394 59b8ad81 bellard
static void putb(uint8_t **pp, int val)
395 59b8ad81 bellard
{
396 59b8ad81 bellard
    uint8_t *q;
397 59b8ad81 bellard
    q = *pp;
398 59b8ad81 bellard
    *q++ = val;
399 59b8ad81 bellard
    *pp = q;
400 59b8ad81 bellard
}
401 59b8ad81 bellard
402 59b8ad81 bellard
static void putstr(uint8_t **pp, const char *str)
403 59b8ad81 bellard
{
404 59b8ad81 bellard
    uint8_t *q;
405 59b8ad81 bellard
    q = *pp;
406 59b8ad81 bellard
    while (*str)
407 59b8ad81 bellard
        *q++ = *str++;
408 59b8ad81 bellard
    *pp = q;
409 59b8ad81 bellard
}
410 59b8ad81 bellard
411 59b8ad81 bellard
static void putle16(uint8_t **pp, int val)
412 59b8ad81 bellard
{
413 59b8ad81 bellard
    uint8_t *q;
414 59b8ad81 bellard
    q = *pp;
415 59b8ad81 bellard
    *q++ = val;
416 59b8ad81 bellard
    *q++ = val >> 8;
417 59b8ad81 bellard
    *pp = q;
418 59b8ad81 bellard
}
419 59b8ad81 bellard
420 59b8ad81 bellard
static void putle32(uint8_t **pp, int val)
421 59b8ad81 bellard
{
422 59b8ad81 bellard
    uint8_t *q;
423 59b8ad81 bellard
    q = *pp;
424 59b8ad81 bellard
    *q++ = val;
425 59b8ad81 bellard
    *q++ = val >> 8;
426 59b8ad81 bellard
    *q++ = val >> 16;
427 59b8ad81 bellard
    *q++ = val >> 24;
428 59b8ad81 bellard
    *pp = q;
429 59b8ad81 bellard
}
430 59b8ad81 bellard
431 59b8ad81 bellard
static int mpf_checksum(const uint8_t *data, int len)
432 59b8ad81 bellard
{
433 59b8ad81 bellard
    int sum, i;
434 59b8ad81 bellard
    sum = 0;
435 59b8ad81 bellard
    for(i = 0; i < len; i++)
436 59b8ad81 bellard
        sum += data[i];
437 59b8ad81 bellard
    return sum & 0xff;
438 59b8ad81 bellard
}
439 59b8ad81 bellard
440 59b8ad81 bellard
/* Build the Multi Processor table in the BIOS. Same values as Bochs. */
441 59b8ad81 bellard
static void bios_add_mptable(uint8_t *bios_data)
442 59b8ad81 bellard
{
443 59b8ad81 bellard
    uint8_t *mp_config_table, *q, *float_pointer_struct;
444 59b8ad81 bellard
    int ioapic_id, offset, i, len;
445 59b8ad81 bellard
    
446 59b8ad81 bellard
    if (smp_cpus <= 1)
447 59b8ad81 bellard
        return;
448 59b8ad81 bellard
449 87022ff5 bellard
    mp_config_table = bios_data + 0xb000;
450 59b8ad81 bellard
    q = mp_config_table;
451 59b8ad81 bellard
    putstr(&q, "PCMP"); /* "PCMP signature */
452 59b8ad81 bellard
    putle16(&q, 0); /* table length (patched later) */
453 59b8ad81 bellard
    putb(&q, 4); /* spec rev */
454 59b8ad81 bellard
    putb(&q, 0); /* checksum (patched later) */
455 59b8ad81 bellard
    putstr(&q, "QEMUCPU "); /* OEM id */
456 59b8ad81 bellard
    putstr(&q, "0.1         "); /* vendor id */
457 59b8ad81 bellard
    putle32(&q, 0); /* OEM table ptr */
458 59b8ad81 bellard
    putle16(&q, 0); /* OEM table size */
459 59b8ad81 bellard
    putle16(&q, 20); /* entry count */
460 59b8ad81 bellard
    putle32(&q, 0xfee00000); /* local APIC addr */
461 59b8ad81 bellard
    putle16(&q, 0); /* ext table length */
462 59b8ad81 bellard
    putb(&q, 0); /* ext table checksum */
463 59b8ad81 bellard
    putb(&q, 0); /* reserved */
464 59b8ad81 bellard
    
465 59b8ad81 bellard
    for(i = 0; i < smp_cpus; i++) {
466 59b8ad81 bellard
        putb(&q, 0); /* entry type = processor */
467 59b8ad81 bellard
        putb(&q, i); /* APIC id */
468 59b8ad81 bellard
        putb(&q, 0x11); /* local APIC version number */
469 59b8ad81 bellard
        if (i == 0)
470 59b8ad81 bellard
            putb(&q, 3); /* cpu flags: enabled, bootstrap cpu */
471 59b8ad81 bellard
        else
472 59b8ad81 bellard
            putb(&q, 1); /* cpu flags: enabled */
473 59b8ad81 bellard
        putb(&q, 0); /* cpu signature */
474 59b8ad81 bellard
        putb(&q, 6);
475 59b8ad81 bellard
        putb(&q, 0);
476 59b8ad81 bellard
        putb(&q, 0);
477 59b8ad81 bellard
        putle16(&q, 0x201); /* feature flags */
478 59b8ad81 bellard
        putle16(&q, 0);
479 59b8ad81 bellard
480 59b8ad81 bellard
        putle16(&q, 0); /* reserved */
481 59b8ad81 bellard
        putle16(&q, 0);
482 59b8ad81 bellard
        putle16(&q, 0);
483 59b8ad81 bellard
        putle16(&q, 0);
484 59b8ad81 bellard
    }
485 59b8ad81 bellard
486 59b8ad81 bellard
    /* isa bus */
487 59b8ad81 bellard
    putb(&q, 1); /* entry type = bus */
488 59b8ad81 bellard
    putb(&q, 0); /* bus ID */
489 59b8ad81 bellard
    putstr(&q, "ISA   ");
490 59b8ad81 bellard
    
491 59b8ad81 bellard
    /* ioapic */
492 59b8ad81 bellard
    ioapic_id = smp_cpus;
493 59b8ad81 bellard
    putb(&q, 2); /* entry type = I/O APIC */
494 59b8ad81 bellard
    putb(&q, ioapic_id); /* apic ID */
495 59b8ad81 bellard
    putb(&q, 0x11); /* I/O APIC version number */
496 59b8ad81 bellard
    putb(&q, 1); /* enable */
497 59b8ad81 bellard
    putle32(&q, 0xfec00000); /* I/O APIC addr */
498 59b8ad81 bellard
499 59b8ad81 bellard
    /* irqs */
500 59b8ad81 bellard
    for(i = 0; i < 16; i++) {
501 59b8ad81 bellard
        putb(&q, 3); /* entry type = I/O interrupt */
502 59b8ad81 bellard
        putb(&q, 0); /* interrupt type = vectored interrupt */
503 59b8ad81 bellard
        putb(&q, 0); /* flags: po=0, el=0 */
504 59b8ad81 bellard
        putb(&q, 0);
505 59b8ad81 bellard
        putb(&q, 0); /* source bus ID = ISA */
506 59b8ad81 bellard
        putb(&q, i); /* source bus IRQ */
507 59b8ad81 bellard
        putb(&q, ioapic_id); /* dest I/O APIC ID */
508 59b8ad81 bellard
        putb(&q, i); /* dest I/O APIC interrupt in */
509 59b8ad81 bellard
    }
510 59b8ad81 bellard
    /* patch length */
511 59b8ad81 bellard
    len = q - mp_config_table;
512 59b8ad81 bellard
    mp_config_table[4] = len;
513 59b8ad81 bellard
    mp_config_table[5] = len >> 8;
514 59b8ad81 bellard
515 59b8ad81 bellard
    mp_config_table[7] = -mpf_checksum(mp_config_table, q - mp_config_table);
516 59b8ad81 bellard
517 59b8ad81 bellard
    /* align to 16 */
518 59b8ad81 bellard
    offset = q - bios_data;
519 59b8ad81 bellard
    offset = (offset + 15) & ~15;
520 59b8ad81 bellard
    float_pointer_struct = bios_data + offset;
521 59b8ad81 bellard
    
522 59b8ad81 bellard
    /* floating pointer structure */
523 59b8ad81 bellard
    q = float_pointer_struct;
524 59b8ad81 bellard
    putstr(&q, "_MP_");
525 59b8ad81 bellard
    /* pointer to MP config table */
526 59b8ad81 bellard
    putle32(&q, mp_config_table - bios_data + 0x000f0000); 
527 59b8ad81 bellard
528 59b8ad81 bellard
    putb(&q, 1); /* length in 16 byte units */
529 59b8ad81 bellard
    putb(&q, 4); /* MP spec revision */
530 59b8ad81 bellard
    putb(&q, 0); /* checksum (patched later) */
531 59b8ad81 bellard
    putb(&q, 0); /* MP feature byte 1 */
532 59b8ad81 bellard
533 59b8ad81 bellard
    putb(&q, 0);
534 59b8ad81 bellard
    putb(&q, 0);
535 59b8ad81 bellard
    putb(&q, 0);
536 59b8ad81 bellard
    putb(&q, 0);
537 59b8ad81 bellard
    float_pointer_struct[10] = 
538 59b8ad81 bellard
        -mpf_checksum(float_pointer_struct, q - float_pointer_struct);
539 59b8ad81 bellard
}
540 59b8ad81 bellard
541 59b8ad81 bellard
542 b41a2cd1 bellard
static const int ide_iobase[2] = { 0x1f0, 0x170 };
543 b41a2cd1 bellard
static const int ide_iobase2[2] = { 0x3f6, 0x376 };
544 b41a2cd1 bellard
static const int ide_irq[2] = { 14, 15 };
545 b41a2cd1 bellard
546 b41a2cd1 bellard
#define NE2000_NB_MAX 6
547 b41a2cd1 bellard
548 8d11df9e bellard
static int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, 0x280, 0x380 };
549 b41a2cd1 bellard
static int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
550 b41a2cd1 bellard
551 8d11df9e bellard
static int serial_io[MAX_SERIAL_PORTS] = { 0x3f8, 0x2f8, 0x3e8, 0x2e8 };
552 8d11df9e bellard
static int serial_irq[MAX_SERIAL_PORTS] = { 4, 3, 4, 3 };
553 8d11df9e bellard
554 6508fe59 bellard
static int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
555 6508fe59 bellard
static int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
556 6508fe59 bellard
557 6a36d84e bellard
#ifdef HAS_AUDIO
558 6a36d84e bellard
static void audio_init (PCIBus *pci_bus)
559 6a36d84e bellard
{
560 6a36d84e bellard
    struct soundhw *c;
561 6a36d84e bellard
    int audio_enabled = 0;
562 6a36d84e bellard
563 6a36d84e bellard
    for (c = soundhw; !audio_enabled && c->name; ++c) {
564 6a36d84e bellard
        audio_enabled = c->enabled;
565 6a36d84e bellard
    }
566 6a36d84e bellard
567 6a36d84e bellard
    if (audio_enabled) {
568 6a36d84e bellard
        AudioState *s;
569 6a36d84e bellard
570 6a36d84e bellard
        s = AUD_init ();
571 6a36d84e bellard
        if (s) {
572 6a36d84e bellard
            for (c = soundhw; c->name; ++c) {
573 6a36d84e bellard
                if (c->enabled) {
574 6a36d84e bellard
                    if (c->isa) {
575 6a36d84e bellard
                        c->init.init_isa (s);
576 6a36d84e bellard
                    }
577 6a36d84e bellard
                    else {
578 6a36d84e bellard
                        if (pci_bus) {
579 6a36d84e bellard
                            c->init.init_pci (pci_bus, s);
580 6a36d84e bellard
                        }
581 6a36d84e bellard
                    }
582 6a36d84e bellard
                }
583 6a36d84e bellard
            }
584 6a36d84e bellard
        }
585 6a36d84e bellard
    }
586 6a36d84e bellard
}
587 6a36d84e bellard
#endif
588 6a36d84e bellard
589 a41b2ff2 pbrook
static void pc_init_ne2k_isa(NICInfo *nd)
590 a41b2ff2 pbrook
{
591 a41b2ff2 pbrook
    static int nb_ne2k = 0;
592 a41b2ff2 pbrook
593 a41b2ff2 pbrook
    if (nb_ne2k == NE2000_NB_MAX)
594 a41b2ff2 pbrook
        return;
595 a41b2ff2 pbrook
    isa_ne2000_init(ne2000_io[nb_ne2k], ne2000_irq[nb_ne2k], nd);
596 a41b2ff2 pbrook
    nb_ne2k++;
597 a41b2ff2 pbrook
}
598 a41b2ff2 pbrook
599 80cabfad bellard
/* PC hardware initialisation */
600 b5ff2d6e bellard
static void pc_init1(int ram_size, int vga_ram_size, int boot_device,
601 b5ff2d6e bellard
                     DisplayState *ds, const char **fd_filename, int snapshot,
602 b5ff2d6e bellard
                     const char *kernel_filename, const char *kernel_cmdline,
603 3dbbdc25 bellard
                     const char *initrd_filename,
604 3dbbdc25 bellard
                     int pci_enabled)
605 80cabfad bellard
{
606 80cabfad bellard
    char buf[1024];
607 a41b2ff2 pbrook
    int ret, linux_boot, initrd_size, i;
608 7587cf44 bellard
    unsigned long bios_offset, vga_bios_offset;
609 7587cf44 bellard
    int bios_size, isa_bios_size;
610 46e50e9d bellard
    PCIBus *pci_bus;
611 5c3ff3a7 pbrook
    int piix3_devfn = -1;
612 59b8ad81 bellard
    CPUState *env;
613 a41b2ff2 pbrook
    NICInfo *nd;
614 d592d303 bellard
615 80cabfad bellard
    linux_boot = (kernel_filename != NULL);
616 80cabfad bellard
617 59b8ad81 bellard
    /* init CPUs */
618 59b8ad81 bellard
    for(i = 0; i < smp_cpus; i++) {
619 59b8ad81 bellard
        env = cpu_init();
620 59b8ad81 bellard
        if (i != 0)
621 ad49ff9d bellard
            env->hflags |= HF_HALTED_MASK;
622 59b8ad81 bellard
        if (smp_cpus > 1) {
623 59b8ad81 bellard
            /* XXX: enable it in all cases */
624 59b8ad81 bellard
            env->cpuid_features |= CPUID_APIC;
625 59b8ad81 bellard
        }
626 e5d13e2f bellard
        register_savevm("cpu", i, 3, cpu_save, cpu_load, env);
627 59b8ad81 bellard
        qemu_register_reset(main_cpu_reset, env);
628 59b8ad81 bellard
        if (pci_enabled) {
629 59b8ad81 bellard
            apic_init(env);
630 59b8ad81 bellard
        }
631 59b8ad81 bellard
    }
632 59b8ad81 bellard
633 80cabfad bellard
    /* allocate RAM */
634 80cabfad bellard
    cpu_register_physical_memory(0, ram_size, 0);
635 80cabfad bellard
636 80cabfad bellard
    /* BIOS load */
637 7587cf44 bellard
    bios_offset = ram_size + vga_ram_size;
638 7587cf44 bellard
    vga_bios_offset = bios_offset + 256 * 1024;
639 7587cf44 bellard
640 80cabfad bellard
    snprintf(buf, sizeof(buf), "%s/%s", bios_dir, BIOS_FILENAME);
641 7587cf44 bellard
    bios_size = get_image_size(buf);
642 7587cf44 bellard
    if (bios_size <= 0 || 
643 7587cf44 bellard
        (bios_size % 65536) != 0 ||
644 7587cf44 bellard
        bios_size > (256 * 1024)) {
645 7587cf44 bellard
        goto bios_error;
646 7587cf44 bellard
    }
647 7587cf44 bellard
    ret = load_image(buf, phys_ram_base + bios_offset);
648 7587cf44 bellard
    if (ret != bios_size) {
649 7587cf44 bellard
    bios_error:
650 80cabfad bellard
        fprintf(stderr, "qemu: could not load PC bios '%s'\n", buf);
651 80cabfad bellard
        exit(1);
652 80cabfad bellard
    }
653 59b8ad81 bellard
    if (bios_size == 65536) {
654 59b8ad81 bellard
        bios_add_mptable(phys_ram_base + bios_offset);
655 59b8ad81 bellard
    }
656 7587cf44 bellard
657 80cabfad bellard
    /* VGA BIOS load */
658 de9258a8 bellard
    if (cirrus_vga_enabled) {
659 de9258a8 bellard
        snprintf(buf, sizeof(buf), "%s/%s", bios_dir, VGABIOS_CIRRUS_FILENAME);
660 de9258a8 bellard
    } else {
661 de9258a8 bellard
        snprintf(buf, sizeof(buf), "%s/%s", bios_dir, VGABIOS_FILENAME);
662 de9258a8 bellard
    }
663 7587cf44 bellard
    ret = load_image(buf, phys_ram_base + vga_bios_offset);
664 80cabfad bellard
    
665 80cabfad bellard
    /* setup basic memory access */
666 7587cf44 bellard
    cpu_register_physical_memory(0xc0000, 0x10000, 
667 7587cf44 bellard
                                 vga_bios_offset | IO_MEM_ROM);
668 7587cf44 bellard
669 7587cf44 bellard
    /* map the last 128KB of the BIOS in ISA space */
670 7587cf44 bellard
    isa_bios_size = bios_size;
671 7587cf44 bellard
    if (isa_bios_size > (128 * 1024))
672 7587cf44 bellard
        isa_bios_size = 128 * 1024;
673 7587cf44 bellard
    cpu_register_physical_memory(0xd0000, (192 * 1024) - isa_bios_size, 
674 7587cf44 bellard
                                 IO_MEM_UNASSIGNED);
675 7587cf44 bellard
    cpu_register_physical_memory(0x100000 - isa_bios_size, 
676 7587cf44 bellard
                                 isa_bios_size, 
677 7587cf44 bellard
                                 (bios_offset + bios_size - isa_bios_size) | IO_MEM_ROM);
678 7587cf44 bellard
    /* map all the bios at the top of memory */
679 7587cf44 bellard
    cpu_register_physical_memory((uint32_t)(-bios_size), 
680 7587cf44 bellard
                                 bios_size, bios_offset | IO_MEM_ROM);
681 80cabfad bellard
    
682 80cabfad bellard
    bochs_bios_init();
683 80cabfad bellard
684 80cabfad bellard
    if (linux_boot) {
685 80cabfad bellard
        uint8_t bootsect[512];
686 41b9be47 bellard
        uint8_t old_bootsect[512];
687 80cabfad bellard
688 80cabfad bellard
        if (bs_table[0] == NULL) {
689 80cabfad bellard
            fprintf(stderr, "A disk image must be given for 'hda' when booting a Linux kernel\n");
690 80cabfad bellard
            exit(1);
691 80cabfad bellard
        }
692 80cabfad bellard
        snprintf(buf, sizeof(buf), "%s/%s", bios_dir, LINUX_BOOT_FILENAME);
693 80cabfad bellard
        ret = load_image(buf, bootsect);
694 80cabfad bellard
        if (ret != sizeof(bootsect)) {
695 80cabfad bellard
            fprintf(stderr, "qemu: could not load linux boot sector '%s'\n",
696 80cabfad bellard
                    buf);
697 80cabfad bellard
            exit(1);
698 80cabfad bellard
        }
699 80cabfad bellard
700 41b9be47 bellard
        if (bdrv_read(bs_table[0], 0, old_bootsect, 1) >= 0) {
701 41b9be47 bellard
            /* copy the MSDOS partition table */
702 41b9be47 bellard
            memcpy(bootsect + 0x1be, old_bootsect + 0x1be, 0x40);
703 41b9be47 bellard
        }
704 41b9be47 bellard
705 80cabfad bellard
        bdrv_set_boot_sector(bs_table[0], bootsect, sizeof(bootsect));
706 80cabfad bellard
707 80cabfad bellard
        /* now we can load the kernel */
708 80cabfad bellard
        ret = load_kernel(kernel_filename, 
709 80cabfad bellard
                          phys_ram_base + KERNEL_LOAD_ADDR,
710 80cabfad bellard
                          phys_ram_base + KERNEL_PARAMS_ADDR);
711 80cabfad bellard
        if (ret < 0) {
712 80cabfad bellard
            fprintf(stderr, "qemu: could not load kernel '%s'\n", 
713 80cabfad bellard
                    kernel_filename);
714 80cabfad bellard
            exit(1);
715 80cabfad bellard
        }
716 80cabfad bellard
        
717 80cabfad bellard
        /* load initrd */
718 80cabfad bellard
        initrd_size = 0;
719 80cabfad bellard
        if (initrd_filename) {
720 80cabfad bellard
            initrd_size = load_image(initrd_filename, phys_ram_base + INITRD_LOAD_ADDR);
721 80cabfad bellard
            if (initrd_size < 0) {
722 80cabfad bellard
                fprintf(stderr, "qemu: could not load initial ram disk '%s'\n", 
723 80cabfad bellard
                        initrd_filename);
724 80cabfad bellard
                exit(1);
725 80cabfad bellard
            }
726 80cabfad bellard
        }
727 80cabfad bellard
        if (initrd_size > 0) {
728 80cabfad bellard
            stl_raw(phys_ram_base + KERNEL_PARAMS_ADDR + 0x218, INITRD_LOAD_ADDR);
729 80cabfad bellard
            stl_raw(phys_ram_base + KERNEL_PARAMS_ADDR + 0x21c, initrd_size);
730 80cabfad bellard
        }
731 80cabfad bellard
        pstrcpy(phys_ram_base + KERNEL_CMDLINE_ADDR, 4096,
732 80cabfad bellard
                kernel_cmdline);
733 80cabfad bellard
        stw_raw(phys_ram_base + KERNEL_PARAMS_ADDR + 0x20, 0xA33F);
734 80cabfad bellard
        stw_raw(phys_ram_base + KERNEL_PARAMS_ADDR + 0x22,
735 80cabfad bellard
                KERNEL_CMDLINE_ADDR - KERNEL_PARAMS_ADDR);
736 80cabfad bellard
        /* loader type */
737 80cabfad bellard
        stw_raw(phys_ram_base + KERNEL_PARAMS_ADDR + 0x210, 0x01);
738 80cabfad bellard
    }
739 80cabfad bellard
740 69b91039 bellard
    if (pci_enabled) {
741 46e50e9d bellard
        pci_bus = i440fx_init();
742 502a5395 pbrook
        piix3_devfn = piix3_init(pci_bus);
743 46e50e9d bellard
    } else {
744 46e50e9d bellard
        pci_bus = NULL;
745 69b91039 bellard
    }
746 69b91039 bellard
747 80cabfad bellard
    /* init basic PC hardware */
748 b41a2cd1 bellard
    register_ioport_write(0x80, 1, 1, ioport80_write, NULL);
749 80cabfad bellard
750 f929aad6 bellard
    register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL);
751 f929aad6 bellard
752 1f04275e bellard
    if (cirrus_vga_enabled) {
753 1f04275e bellard
        if (pci_enabled) {
754 46e50e9d bellard
            pci_cirrus_vga_init(pci_bus, 
755 46e50e9d bellard
                                ds, phys_ram_base + ram_size, ram_size, 
756 1f04275e bellard
                                vga_ram_size);
757 1f04275e bellard
        } else {
758 1f04275e bellard
            isa_cirrus_vga_init(ds, phys_ram_base + ram_size, ram_size, 
759 1f04275e bellard
                                vga_ram_size);
760 1f04275e bellard
        }
761 1f04275e bellard
    } else {
762 46e50e9d bellard
        vga_initialize(pci_bus, ds, phys_ram_base + ram_size, ram_size, 
763 d5295253 bellard
                       vga_ram_size, 0, 0);
764 1f04275e bellard
    }
765 80cabfad bellard
766 b0a21b53 bellard
    rtc_state = rtc_init(0x70, 8);
767 80cabfad bellard
768 e1a23744 bellard
    register_ioport_read(0x92, 1, 1, ioport92_read, NULL);
769 e1a23744 bellard
    register_ioport_write(0x92, 1, 1, ioport92_write, NULL);
770 e1a23744 bellard
771 d592d303 bellard
    if (pci_enabled) {
772 d592d303 bellard
        ioapic = ioapic_init();
773 d592d303 bellard
    }
774 59b8ad81 bellard
    isa_pic = pic_init(pic_irq_request, first_cpu);
775 ec844b96 bellard
    pit = pit_init(0x40, 0);
776 fd06c375 bellard
    pcspk_init(pit);
777 d592d303 bellard
    if (pci_enabled) {
778 d592d303 bellard
        pic_set_alt_irq_func(isa_pic, ioapic_set_irq, ioapic);
779 d592d303 bellard
    }
780 b41a2cd1 bellard
781 8d11df9e bellard
    for(i = 0; i < MAX_SERIAL_PORTS; i++) {
782 8d11df9e bellard
        if (serial_hds[i]) {
783 e5d13e2f bellard
            serial_init(&pic_set_irq_new, isa_pic,
784 e5d13e2f bellard
                        serial_io[i], serial_irq[i], serial_hds[i]);
785 8d11df9e bellard
        }
786 8d11df9e bellard
    }
787 b41a2cd1 bellard
788 6508fe59 bellard
    for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
789 6508fe59 bellard
        if (parallel_hds[i]) {
790 6508fe59 bellard
            parallel_init(parallel_io[i], parallel_irq[i], parallel_hds[i]);
791 6508fe59 bellard
        }
792 6508fe59 bellard
    }
793 6508fe59 bellard
794 a41b2ff2 pbrook
    for(i = 0; i < nb_nics; i++) {
795 a41b2ff2 pbrook
        nd = &nd_table[i];
796 a41b2ff2 pbrook
        if (!nd->model) {
797 a41b2ff2 pbrook
            if (pci_enabled) {
798 a41b2ff2 pbrook
                nd->model = "ne2k_pci";
799 a41b2ff2 pbrook
            } else {
800 a41b2ff2 pbrook
                nd->model = "ne2k_isa";
801 a41b2ff2 pbrook
            }
802 69b91039 bellard
        }
803 a41b2ff2 pbrook
        if (strcmp(nd->model, "ne2k_isa") == 0) {
804 a41b2ff2 pbrook
            pc_init_ne2k_isa(nd);
805 a41b2ff2 pbrook
        } else if (pci_enabled) {
806 a41b2ff2 pbrook
            pci_nic_init(pci_bus, nd);
807 a41b2ff2 pbrook
        } else {
808 a41b2ff2 pbrook
            fprintf(stderr, "qemu: Unsupported NIC: %s\n", nd->model);
809 a41b2ff2 pbrook
            exit(1);
810 69b91039 bellard
        }
811 a41b2ff2 pbrook
    }
812 b41a2cd1 bellard
813 a41b2ff2 pbrook
    if (pci_enabled) {
814 502a5395 pbrook
        pci_piix3_ide_init(pci_bus, bs_table, piix3_devfn + 1);
815 a41b2ff2 pbrook
    } else {
816 69b91039 bellard
        for(i = 0; i < 2; i++) {
817 69b91039 bellard
            isa_ide_init(ide_iobase[i], ide_iobase2[i], ide_irq[i],
818 69b91039 bellard
                         bs_table[2 * i], bs_table[2 * i + 1]);
819 69b91039 bellard
        }
820 b41a2cd1 bellard
    }
821 69b91039 bellard
822 80cabfad bellard
    kbd_init();
823 7c29d0c0 bellard
    DMA_init(0);
824 6a36d84e bellard
#ifdef HAS_AUDIO
825 6a36d84e bellard
    audio_init(pci_enabled ? pci_bus : NULL);
826 fb065187 bellard
#endif
827 80cabfad bellard
828 baca51fa bellard
    floppy_controller = fdctrl_init(6, 2, 0, 0x3f0, fd_table);
829 b41a2cd1 bellard
830 ba6c2377 bellard
    cmos_init(ram_size, boot_device, bs_table);
831 69b91039 bellard
832 bb36d470 bellard
    if (pci_enabled && usb_enabled) {
833 0d92ed30 pbrook
        usb_uhci_init(pci_bus, piix3_devfn + 2);
834 bb36d470 bellard
    }
835 bb36d470 bellard
836 6515b203 bellard
    if (pci_enabled && acpi_enabled) {
837 502a5395 pbrook
        piix4_pm_init(pci_bus, piix3_devfn + 3);
838 6515b203 bellard
    }
839 7d8406be pbrook
840 7d8406be pbrook
#if 0
841 7d8406be pbrook
    /* ??? Need to figure out some way for the user to
842 7d8406be pbrook
       specify SCSI devices.  */
843 7d8406be pbrook
    if (pci_enabled) {
844 7d8406be pbrook
        void *scsi;
845 7d8406be pbrook
        BlockDriverState *bdrv;
846 7d8406be pbrook

847 7d8406be pbrook
        scsi = lsi_scsi_init(pci_bus, -1);
848 7d8406be pbrook
        bdrv = bdrv_new("scsidisk");
849 7d8406be pbrook
        bdrv_open(bdrv, "scsi_disk.img", 0);
850 7d8406be pbrook
        lsi_scsi_attach(scsi, bdrv, -1);
851 7d8406be pbrook
        bdrv = bdrv_new("scsicd");
852 7d8406be pbrook
        bdrv_open(bdrv, "scsi_cd.iso", 0);
853 7d8406be pbrook
        bdrv_set_type_hint(bdrv, BDRV_TYPE_CDROM);
854 7d8406be pbrook
        lsi_scsi_attach(scsi, bdrv, -1);
855 7d8406be pbrook
    }
856 7d8406be pbrook
#endif
857 69b91039 bellard
    /* must be done after all PCI devices are instanciated */
858 69b91039 bellard
    /* XXX: should be done in the Bochs BIOS */
859 69b91039 bellard
    if (pci_enabled) {
860 69b91039 bellard
        pci_bios_init();
861 6515b203 bellard
        if (acpi_enabled)
862 6515b203 bellard
            acpi_bios_init();
863 69b91039 bellard
    }
864 80cabfad bellard
}
865 b5ff2d6e bellard
866 3dbbdc25 bellard
static void pc_init_pci(int ram_size, int vga_ram_size, int boot_device,
867 3dbbdc25 bellard
                        DisplayState *ds, const char **fd_filename, 
868 3dbbdc25 bellard
                        int snapshot, 
869 3dbbdc25 bellard
                        const char *kernel_filename, 
870 3dbbdc25 bellard
                        const char *kernel_cmdline,
871 3dbbdc25 bellard
                        const char *initrd_filename)
872 3dbbdc25 bellard
{
873 3dbbdc25 bellard
    pc_init1(ram_size, vga_ram_size, boot_device,
874 3dbbdc25 bellard
             ds, fd_filename, snapshot,
875 3dbbdc25 bellard
             kernel_filename, kernel_cmdline,
876 3dbbdc25 bellard
             initrd_filename, 1);
877 3dbbdc25 bellard
}
878 3dbbdc25 bellard
879 3dbbdc25 bellard
static void pc_init_isa(int ram_size, int vga_ram_size, int boot_device,
880 3dbbdc25 bellard
                        DisplayState *ds, const char **fd_filename, 
881 3dbbdc25 bellard
                        int snapshot, 
882 3dbbdc25 bellard
                        const char *kernel_filename, 
883 3dbbdc25 bellard
                        const char *kernel_cmdline,
884 3dbbdc25 bellard
                        const char *initrd_filename)
885 3dbbdc25 bellard
{
886 3dbbdc25 bellard
    pc_init1(ram_size, vga_ram_size, boot_device,
887 3dbbdc25 bellard
             ds, fd_filename, snapshot,
888 3dbbdc25 bellard
             kernel_filename, kernel_cmdline,
889 3dbbdc25 bellard
             initrd_filename, 0);
890 3dbbdc25 bellard
}
891 3dbbdc25 bellard
892 b5ff2d6e bellard
QEMUMachine pc_machine = {
893 b5ff2d6e bellard
    "pc",
894 b5ff2d6e bellard
    "Standard PC",
895 3dbbdc25 bellard
    pc_init_pci,
896 3dbbdc25 bellard
};
897 3dbbdc25 bellard
898 3dbbdc25 bellard
QEMUMachine isapc_machine = {
899 3dbbdc25 bellard
    "isapc",
900 3dbbdc25 bellard
    "ISA-only PC",
901 3dbbdc25 bellard
    pc_init_isa,
902 b5ff2d6e bellard
};