Statistics
| Branch: | Revision:

root / hw / ioapic.c @ c6df7102

History | View | Annotate | Download (10.1 kB)

1 610626af aliguori
/*
2 610626af aliguori
 *  ioapic.c IOAPIC emulation logic
3 610626af aliguori
 *
4 610626af aliguori
 *  Copyright (c) 2004-2005 Fabrice Bellard
5 610626af aliguori
 *
6 610626af aliguori
 *  Split the ioapic logic from apic.c
7 610626af aliguori
 *  Xiantao Zhang <xiantao.zhang@intel.com>
8 610626af aliguori
 *
9 610626af aliguori
 * This library is free software; you can redistribute it and/or
10 610626af aliguori
 * modify it under the terms of the GNU Lesser General Public
11 610626af aliguori
 * License as published by the Free Software Foundation; either
12 610626af aliguori
 * version 2 of the License, or (at your option) any later version.
13 610626af aliguori
 *
14 610626af aliguori
 * This library is distributed in the hope that it will be useful,
15 610626af aliguori
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 610626af aliguori
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
17 610626af aliguori
 * Lesser General Public License for more details.
18 610626af aliguori
 *
19 610626af aliguori
 * You should have received a copy of the GNU Lesser General Public
20 8167ee88 Blue Swirl
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
21 610626af aliguori
 */
22 610626af aliguori
23 610626af aliguori
#include "hw.h"
24 610626af aliguori
#include "pc.h"
25 aa28b9bf Blue Swirl
#include "apic.h"
26 0280b571 Jan Kiszka
#include "ioapic.h"
27 610626af aliguori
#include "qemu-timer.h"
28 610626af aliguori
#include "host-utils.h"
29 96051119 Blue Swirl
#include "sysbus.h"
30 610626af aliguori
31 610626af aliguori
//#define DEBUG_IOAPIC
32 610626af aliguori
33 9af9b330 Blue Swirl
#ifdef DEBUG_IOAPIC
34 9af9b330 Blue Swirl
#define DPRINTF(fmt, ...)                                       \
35 9af9b330 Blue Swirl
    do { printf("ioapic: " fmt , ## __VA_ARGS__); } while (0)
36 9af9b330 Blue Swirl
#else
37 9af9b330 Blue Swirl
#define DPRINTF(fmt, ...)
38 9af9b330 Blue Swirl
#endif
39 9af9b330 Blue Swirl
40 0280b571 Jan Kiszka
#define MAX_IOAPICS                     1
41 0280b571 Jan Kiszka
42 1f5e71a8 Jan Kiszka
#define IOAPIC_VERSION                  0x11
43 610626af aliguori
44 1f5e71a8 Jan Kiszka
#define IOAPIC_LVT_DEST_SHIFT           56
45 1f5e71a8 Jan Kiszka
#define IOAPIC_LVT_MASKED_SHIFT         16
46 1f5e71a8 Jan Kiszka
#define IOAPIC_LVT_TRIGGER_MODE_SHIFT   15
47 1f5e71a8 Jan Kiszka
#define IOAPIC_LVT_REMOTE_IRR_SHIFT     14
48 1f5e71a8 Jan Kiszka
#define IOAPIC_LVT_POLARITY_SHIFT       13
49 1f5e71a8 Jan Kiszka
#define IOAPIC_LVT_DELIV_STATUS_SHIFT   12
50 1f5e71a8 Jan Kiszka
#define IOAPIC_LVT_DEST_MODE_SHIFT      11
51 1f5e71a8 Jan Kiszka
#define IOAPIC_LVT_DELIV_MODE_SHIFT     8
52 1f5e71a8 Jan Kiszka
53 1f5e71a8 Jan Kiszka
#define IOAPIC_LVT_MASKED               (1 << IOAPIC_LVT_MASKED_SHIFT)
54 1f5e71a8 Jan Kiszka
#define IOAPIC_LVT_REMOTE_IRR           (1 << IOAPIC_LVT_REMOTE_IRR_SHIFT)
55 1f5e71a8 Jan Kiszka
56 1f5e71a8 Jan Kiszka
#define IOAPIC_TRIGGER_EDGE             0
57 1f5e71a8 Jan Kiszka
#define IOAPIC_TRIGGER_LEVEL            1
58 610626af aliguori
59 610626af aliguori
/*io{apic,sapic} delivery mode*/
60 1f5e71a8 Jan Kiszka
#define IOAPIC_DM_FIXED                 0x0
61 1f5e71a8 Jan Kiszka
#define IOAPIC_DM_LOWEST_PRIORITY       0x1
62 1f5e71a8 Jan Kiszka
#define IOAPIC_DM_PMI                   0x2
63 1f5e71a8 Jan Kiszka
#define IOAPIC_DM_NMI                   0x4
64 1f5e71a8 Jan Kiszka
#define IOAPIC_DM_INIT                  0x5
65 1f5e71a8 Jan Kiszka
#define IOAPIC_DM_SIPI                  0x6
66 1f5e71a8 Jan Kiszka
#define IOAPIC_DM_EXTINT                0x7
67 1f5e71a8 Jan Kiszka
#define IOAPIC_DM_MASK                  0x7
68 1f5e71a8 Jan Kiszka
69 1f5e71a8 Jan Kiszka
#define IOAPIC_VECTOR_MASK              0xff
70 1f5e71a8 Jan Kiszka
71 1f5e71a8 Jan Kiszka
#define IOAPIC_IOREGSEL                 0x00
72 1f5e71a8 Jan Kiszka
#define IOAPIC_IOWIN                    0x10
73 1f5e71a8 Jan Kiszka
74 1f5e71a8 Jan Kiszka
#define IOAPIC_REG_ID                   0x00
75 1f5e71a8 Jan Kiszka
#define IOAPIC_REG_VER                  0x01
76 1f5e71a8 Jan Kiszka
#define IOAPIC_REG_ARB                  0x02
77 1f5e71a8 Jan Kiszka
#define IOAPIC_REG_REDTBL_BASE          0x10
78 1f5e71a8 Jan Kiszka
#define IOAPIC_ID                       0x00
79 1f5e71a8 Jan Kiszka
80 1f5e71a8 Jan Kiszka
#define IOAPIC_ID_SHIFT                 24
81 1f5e71a8 Jan Kiszka
#define IOAPIC_ID_MASK                  0xf
82 1f5e71a8 Jan Kiszka
83 1f5e71a8 Jan Kiszka
#define IOAPIC_VER_ENTRIES_SHIFT        16
84 610626af aliguori
85 96051119 Blue Swirl
typedef struct IOAPICState IOAPICState;
86 96051119 Blue Swirl
87 610626af aliguori
struct IOAPICState {
88 96051119 Blue Swirl
    SysBusDevice busdev;
89 610626af aliguori
    uint8_t id;
90 610626af aliguori
    uint8_t ioregsel;
91 610626af aliguori
    uint32_t irr;
92 610626af aliguori
    uint64_t ioredtbl[IOAPIC_NUM_PINS];
93 610626af aliguori
};
94 610626af aliguori
95 0280b571 Jan Kiszka
static IOAPICState *ioapics[MAX_IOAPICS];
96 0280b571 Jan Kiszka
97 610626af aliguori
static void ioapic_service(IOAPICState *s)
98 610626af aliguori
{
99 610626af aliguori
    uint8_t i;
100 610626af aliguori
    uint8_t trig_mode;
101 610626af aliguori
    uint8_t vector;
102 610626af aliguori
    uint8_t delivery_mode;
103 610626af aliguori
    uint32_t mask;
104 610626af aliguori
    uint64_t entry;
105 610626af aliguori
    uint8_t dest;
106 610626af aliguori
    uint8_t dest_mode;
107 610626af aliguori
    uint8_t polarity;
108 610626af aliguori
109 610626af aliguori
    for (i = 0; i < IOAPIC_NUM_PINS; i++) {
110 610626af aliguori
        mask = 1 << i;
111 610626af aliguori
        if (s->irr & mask) {
112 610626af aliguori
            entry = s->ioredtbl[i];
113 610626af aliguori
            if (!(entry & IOAPIC_LVT_MASKED)) {
114 1f5e71a8 Jan Kiszka
                trig_mode = ((entry >> IOAPIC_LVT_TRIGGER_MODE_SHIFT) & 1);
115 1f5e71a8 Jan Kiszka
                dest = entry >> IOAPIC_LVT_DEST_SHIFT;
116 1f5e71a8 Jan Kiszka
                dest_mode = (entry >> IOAPIC_LVT_DEST_MODE_SHIFT) & 1;
117 1f5e71a8 Jan Kiszka
                delivery_mode =
118 1f5e71a8 Jan Kiszka
                    (entry >> IOAPIC_LVT_DELIV_MODE_SHIFT) & IOAPIC_DM_MASK;
119 1f5e71a8 Jan Kiszka
                polarity = (entry >> IOAPIC_LVT_POLARITY_SHIFT) & 1;
120 0280b571 Jan Kiszka
                if (trig_mode == IOAPIC_TRIGGER_EDGE) {
121 610626af aliguori
                    s->irr &= ~mask;
122 0280b571 Jan Kiszka
                } else {
123 0280b571 Jan Kiszka
                    s->ioredtbl[i] |= IOAPIC_LVT_REMOTE_IRR;
124 0280b571 Jan Kiszka
                }
125 1f5e71a8 Jan Kiszka
                if (delivery_mode == IOAPIC_DM_EXTINT) {
126 610626af aliguori
                    vector = pic_read_irq(isa_pic);
127 1f5e71a8 Jan Kiszka
                } else {
128 1f5e71a8 Jan Kiszka
                    vector = entry & IOAPIC_VECTOR_MASK;
129 1f5e71a8 Jan Kiszka
                }
130 610626af aliguori
                apic_deliver_irq(dest, dest_mode, delivery_mode,
131 610626af aliguori
                                 vector, polarity, trig_mode);
132 610626af aliguori
            }
133 610626af aliguori
        }
134 610626af aliguori
    }
135 610626af aliguori
}
136 610626af aliguori
137 7d0500c4 Blue Swirl
static void ioapic_set_irq(void *opaque, int vector, int level)
138 610626af aliguori
{
139 610626af aliguori
    IOAPICState *s = opaque;
140 610626af aliguori
141 610626af aliguori
    /* ISA IRQs map to GSI 1-1 except for IRQ0 which maps
142 610626af aliguori
     * to GSI 2.  GSI maps to ioapic 1-1.  This is not
143 610626af aliguori
     * the cleanest way of doing it but it should work. */
144 610626af aliguori
145 1f5e71a8 Jan Kiszka
    DPRINTF("%s: %s vec %x\n", __func__, level ? "raise" : "lower", vector);
146 1f5e71a8 Jan Kiszka
    if (vector == 0) {
147 610626af aliguori
        vector = 2;
148 1f5e71a8 Jan Kiszka
    }
149 610626af aliguori
    if (vector >= 0 && vector < IOAPIC_NUM_PINS) {
150 610626af aliguori
        uint32_t mask = 1 << vector;
151 610626af aliguori
        uint64_t entry = s->ioredtbl[vector];
152 610626af aliguori
153 1f5e71a8 Jan Kiszka
        if (((entry >> IOAPIC_LVT_TRIGGER_MODE_SHIFT) & 1) ==
154 1f5e71a8 Jan Kiszka
            IOAPIC_TRIGGER_LEVEL) {
155 610626af aliguori
            /* level triggered */
156 610626af aliguori
            if (level) {
157 610626af aliguori
                s->irr |= mask;
158 610626af aliguori
                ioapic_service(s);
159 610626af aliguori
            } else {
160 610626af aliguori
                s->irr &= ~mask;
161 610626af aliguori
            }
162 610626af aliguori
        } else {
163 47f7be39 Jan Kiszka
            /* According to the 82093AA manual, we must ignore edge requests
164 47f7be39 Jan Kiszka
             * if the input pin is masked. */
165 47f7be39 Jan Kiszka
            if (level && !(entry & IOAPIC_LVT_MASKED)) {
166 610626af aliguori
                s->irr |= mask;
167 610626af aliguori
                ioapic_service(s);
168 610626af aliguori
            }
169 610626af aliguori
        }
170 610626af aliguori
    }
171 610626af aliguori
}
172 610626af aliguori
173 0280b571 Jan Kiszka
void ioapic_eoi_broadcast(int vector)
174 0280b571 Jan Kiszka
{
175 0280b571 Jan Kiszka
    IOAPICState *s;
176 0280b571 Jan Kiszka
    uint64_t entry;
177 0280b571 Jan Kiszka
    int i, n;
178 0280b571 Jan Kiszka
179 0280b571 Jan Kiszka
    for (i = 0; i < MAX_IOAPICS; i++) {
180 0280b571 Jan Kiszka
        s = ioapics[i];
181 0280b571 Jan Kiszka
        if (!s) {
182 0280b571 Jan Kiszka
            continue;
183 0280b571 Jan Kiszka
        }
184 0280b571 Jan Kiszka
        for (n = 0; n < IOAPIC_NUM_PINS; n++) {
185 0280b571 Jan Kiszka
            entry = s->ioredtbl[n];
186 1f5e71a8 Jan Kiszka
            if ((entry & IOAPIC_LVT_REMOTE_IRR)
187 1f5e71a8 Jan Kiszka
                && (entry & IOAPIC_VECTOR_MASK) == vector) {
188 0280b571 Jan Kiszka
                s->ioredtbl[n] = entry & ~IOAPIC_LVT_REMOTE_IRR;
189 0280b571 Jan Kiszka
                if (!(entry & IOAPIC_LVT_MASKED) && (s->irr & (1 << n))) {
190 0280b571 Jan Kiszka
                    ioapic_service(s);
191 0280b571 Jan Kiszka
                }
192 0280b571 Jan Kiszka
            }
193 0280b571 Jan Kiszka
        }
194 0280b571 Jan Kiszka
    }
195 0280b571 Jan Kiszka
}
196 0280b571 Jan Kiszka
197 c227f099 Anthony Liguori
static uint32_t ioapic_mem_readl(void *opaque, target_phys_addr_t addr)
198 610626af aliguori
{
199 610626af aliguori
    IOAPICState *s = opaque;
200 610626af aliguori
    int index;
201 610626af aliguori
    uint32_t val = 0;
202 610626af aliguori
203 1f5e71a8 Jan Kiszka
    switch (addr & 0xff) {
204 1f5e71a8 Jan Kiszka
    case IOAPIC_IOREGSEL:
205 610626af aliguori
        val = s->ioregsel;
206 1f5e71a8 Jan Kiszka
        break;
207 1f5e71a8 Jan Kiszka
    case IOAPIC_IOWIN:
208 610626af aliguori
        switch (s->ioregsel) {
209 1f5e71a8 Jan Kiszka
        case IOAPIC_REG_ID:
210 1f5e71a8 Jan Kiszka
            val = s->id << IOAPIC_ID_SHIFT;
211 1f5e71a8 Jan Kiszka
            break;
212 1f5e71a8 Jan Kiszka
        case IOAPIC_REG_VER:
213 1f5e71a8 Jan Kiszka
            val = IOAPIC_VERSION |
214 1f5e71a8 Jan Kiszka
                ((IOAPIC_NUM_PINS - 1) << IOAPIC_VER_ENTRIES_SHIFT);
215 1f5e71a8 Jan Kiszka
            break;
216 1f5e71a8 Jan Kiszka
        case IOAPIC_REG_ARB:
217 1f5e71a8 Jan Kiszka
            val = 0;
218 1f5e71a8 Jan Kiszka
            break;
219 1f5e71a8 Jan Kiszka
        default:
220 1f5e71a8 Jan Kiszka
            index = (s->ioregsel - IOAPIC_REG_REDTBL_BASE) >> 1;
221 1f5e71a8 Jan Kiszka
            if (index >= 0 && index < IOAPIC_NUM_PINS) {
222 1f5e71a8 Jan Kiszka
                if (s->ioregsel & 1) {
223 1f5e71a8 Jan Kiszka
                    val = s->ioredtbl[index] >> 32;
224 1f5e71a8 Jan Kiszka
                } else {
225 1f5e71a8 Jan Kiszka
                    val = s->ioredtbl[index] & 0xffffffff;
226 610626af aliguori
                }
227 1f5e71a8 Jan Kiszka
            }
228 610626af aliguori
        }
229 9af9b330 Blue Swirl
        DPRINTF("read: %08x = %08x\n", s->ioregsel, val);
230 1f5e71a8 Jan Kiszka
        break;
231 610626af aliguori
    }
232 610626af aliguori
    return val;
233 610626af aliguori
}
234 610626af aliguori
235 1f5e71a8 Jan Kiszka
static void
236 1f5e71a8 Jan Kiszka
ioapic_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
237 610626af aliguori
{
238 610626af aliguori
    IOAPICState *s = opaque;
239 610626af aliguori
    int index;
240 610626af aliguori
241 1f5e71a8 Jan Kiszka
    switch (addr & 0xff) {
242 1f5e71a8 Jan Kiszka
    case IOAPIC_IOREGSEL:
243 610626af aliguori
        s->ioregsel = val;
244 1f5e71a8 Jan Kiszka
        break;
245 1f5e71a8 Jan Kiszka
    case IOAPIC_IOWIN:
246 9af9b330 Blue Swirl
        DPRINTF("write: %08x = %08x\n", s->ioregsel, val);
247 610626af aliguori
        switch (s->ioregsel) {
248 1f5e71a8 Jan Kiszka
        case IOAPIC_REG_ID:
249 1f5e71a8 Jan Kiszka
            s->id = (val >> IOAPIC_ID_SHIFT) & IOAPIC_ID_MASK;
250 1f5e71a8 Jan Kiszka
            break;
251 1f5e71a8 Jan Kiszka
        case IOAPIC_REG_VER:
252 1f5e71a8 Jan Kiszka
        case IOAPIC_REG_ARB:
253 1f5e71a8 Jan Kiszka
            break;
254 1f5e71a8 Jan Kiszka
        default:
255 1f5e71a8 Jan Kiszka
            index = (s->ioregsel - IOAPIC_REG_REDTBL_BASE) >> 1;
256 1f5e71a8 Jan Kiszka
            if (index >= 0 && index < IOAPIC_NUM_PINS) {
257 1f5e71a8 Jan Kiszka
                if (s->ioregsel & 1) {
258 1f5e71a8 Jan Kiszka
                    s->ioredtbl[index] &= 0xffffffff;
259 1f5e71a8 Jan Kiszka
                    s->ioredtbl[index] |= (uint64_t)val << 32;
260 1f5e71a8 Jan Kiszka
                } else {
261 1f5e71a8 Jan Kiszka
                    s->ioredtbl[index] &= ~0xffffffffULL;
262 1f5e71a8 Jan Kiszka
                    s->ioredtbl[index] |= val;
263 610626af aliguori
                }
264 1f5e71a8 Jan Kiszka
                ioapic_service(s);
265 1f5e71a8 Jan Kiszka
            }
266 610626af aliguori
        }
267 1f5e71a8 Jan Kiszka
        break;
268 610626af aliguori
    }
269 610626af aliguori
}
270 610626af aliguori
271 35a74c5c Jan Kiszka
static int ioapic_post_load(void *opaque, int version_id)
272 35a74c5c Jan Kiszka
{
273 35a74c5c Jan Kiszka
    IOAPICState *s = opaque;
274 35a74c5c Jan Kiszka
275 35a74c5c Jan Kiszka
    if (version_id == 1) {
276 35a74c5c Jan Kiszka
        /* set sane value */
277 35a74c5c Jan Kiszka
        s->irr = 0;
278 35a74c5c Jan Kiszka
    }
279 35a74c5c Jan Kiszka
    return 0;
280 35a74c5c Jan Kiszka
}
281 35a74c5c Jan Kiszka
282 3e9e9888 Juan Quintela
static const VMStateDescription vmstate_ioapic = {
283 3e9e9888 Juan Quintela
    .name = "ioapic",
284 5dce4999 Jan Kiszka
    .version_id = 3,
285 35a74c5c Jan Kiszka
    .post_load = ioapic_post_load,
286 3e9e9888 Juan Quintela
    .minimum_version_id = 1,
287 3e9e9888 Juan Quintela
    .minimum_version_id_old = 1,
288 1f5e71a8 Jan Kiszka
    .fields = (VMStateField[]) {
289 3e9e9888 Juan Quintela
        VMSTATE_UINT8(id, IOAPICState),
290 3e9e9888 Juan Quintela
        VMSTATE_UINT8(ioregsel, IOAPICState),
291 5dce4999 Jan Kiszka
        VMSTATE_UNUSED_V(2, 8), /* to account for qemu-kvm's v2 format */
292 35a74c5c Jan Kiszka
        VMSTATE_UINT32_V(irr, IOAPICState, 2),
293 3e9e9888 Juan Quintela
        VMSTATE_UINT64_ARRAY(ioredtbl, IOAPICState, IOAPIC_NUM_PINS),
294 3e9e9888 Juan Quintela
        VMSTATE_END_OF_LIST()
295 610626af aliguori
    }
296 3e9e9888 Juan Quintela
};
297 610626af aliguori
298 96051119 Blue Swirl
static void ioapic_reset(DeviceState *d)
299 610626af aliguori
{
300 96051119 Blue Swirl
    IOAPICState *s = DO_UPCAST(IOAPICState, busdev.qdev, d);
301 610626af aliguori
    int i;
302 610626af aliguori
303 96051119 Blue Swirl
    s->id = 0;
304 96051119 Blue Swirl
    s->ioregsel = 0;
305 96051119 Blue Swirl
    s->irr = 0;
306 1f5e71a8 Jan Kiszka
    for (i = 0; i < IOAPIC_NUM_PINS; i++) {
307 1f5e71a8 Jan Kiszka
        s->ioredtbl[i] = 1 << IOAPIC_LVT_MASKED_SHIFT;
308 1f5e71a8 Jan Kiszka
    }
309 610626af aliguori
}
310 610626af aliguori
311 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const ioapic_mem_read[3] = {
312 610626af aliguori
    ioapic_mem_readl,
313 610626af aliguori
    ioapic_mem_readl,
314 610626af aliguori
    ioapic_mem_readl,
315 610626af aliguori
};
316 610626af aliguori
317 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const ioapic_mem_write[3] = {
318 610626af aliguori
    ioapic_mem_writel,
319 610626af aliguori
    ioapic_mem_writel,
320 610626af aliguori
    ioapic_mem_writel,
321 610626af aliguori
};
322 610626af aliguori
323 96051119 Blue Swirl
static int ioapic_init1(SysBusDevice *dev)
324 610626af aliguori
{
325 96051119 Blue Swirl
    IOAPICState *s = FROM_SYSBUS(IOAPICState, dev);
326 610626af aliguori
    int io_memory;
327 0280b571 Jan Kiszka
    static int ioapic_no;
328 0280b571 Jan Kiszka
329 0280b571 Jan Kiszka
    if (ioapic_no >= MAX_IOAPICS) {
330 0280b571 Jan Kiszka
        return -1;
331 0280b571 Jan Kiszka
    }
332 610626af aliguori
333 1eed09cb Avi Kivity
    io_memory = cpu_register_io_memory(ioapic_mem_read,
334 2507c12a Alexander Graf
                                       ioapic_mem_write, s,
335 2507c12a Alexander Graf
                                       DEVICE_NATIVE_ENDIAN);
336 96051119 Blue Swirl
    sysbus_init_mmio(dev, 0x1000, io_memory);
337 610626af aliguori
338 96051119 Blue Swirl
    qdev_init_gpio_in(&dev->qdev, ioapic_set_irq, IOAPIC_NUM_PINS);
339 610626af aliguori
340 0280b571 Jan Kiszka
    ioapics[ioapic_no++] = s;
341 0280b571 Jan Kiszka
342 96051119 Blue Swirl
    return 0;
343 610626af aliguori
}
344 96051119 Blue Swirl
345 96051119 Blue Swirl
static SysBusDeviceInfo ioapic_info = {
346 96051119 Blue Swirl
    .init = ioapic_init1,
347 96051119 Blue Swirl
    .qdev.name = "ioapic",
348 96051119 Blue Swirl
    .qdev.size = sizeof(IOAPICState),
349 96051119 Blue Swirl
    .qdev.vmsd = &vmstate_ioapic,
350 96051119 Blue Swirl
    .qdev.reset = ioapic_reset,
351 96051119 Blue Swirl
    .qdev.no_user = 1,
352 96051119 Blue Swirl
};
353 96051119 Blue Swirl
354 96051119 Blue Swirl
static void ioapic_register_devices(void)
355 96051119 Blue Swirl
{
356 96051119 Blue Swirl
    sysbus_register_withprop(&ioapic_info);
357 96051119 Blue Swirl
}
358 96051119 Blue Swirl
359 96051119 Blue Swirl
device_init(ioapic_register_devices)