Statistics
| Branch: | Revision:

root / hw / g364fb.c @ c76ee25d

History | View | Annotate | Download (10 kB)

1 1fc3d392 aurel32
/*
2 1fc3d392 aurel32
 * QEMU G364 framebuffer Emulator.
3 1fc3d392 aurel32
 *
4 1fc3d392 aurel32
 * Copyright (c) 2007-2008 Hervé Poussineau
5 1fc3d392 aurel32
 *
6 1fc3d392 aurel32
 * This program is free software; you can redistribute it and/or
7 1fc3d392 aurel32
 * modify it under the terms of the GNU General Public License as
8 1fc3d392 aurel32
 * published by the Free Software Foundation; either version 2 of
9 1fc3d392 aurel32
 * the License, or (at your option) any later version.
10 1fc3d392 aurel32
 *
11 1fc3d392 aurel32
 * This program is distributed in the hope that it will be useful,
12 1fc3d392 aurel32
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 1fc3d392 aurel32
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14 1fc3d392 aurel32
 * GNU General Public License for more details.
15 1fc3d392 aurel32
 *
16 fad6cb1a aurel32
 * You should have received a copy of the GNU General Public License along
17 fad6cb1a aurel32
 * with this program; if not, write to the Free Software Foundation, Inc.,
18 fad6cb1a aurel32
 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
19 1fc3d392 aurel32
 */
20 1fc3d392 aurel32
21 1fc3d392 aurel32
#include "hw.h"
22 cd5158ea aurel32
#include "mips.h"
23 1fc3d392 aurel32
#include "console.h"
24 1fc3d392 aurel32
#include "pixel_ops.h"
25 1fc3d392 aurel32
26 1fc3d392 aurel32
//#define DEBUG_G364
27 1fc3d392 aurel32
28 1fc3d392 aurel32
typedef struct G364State {
29 1fc3d392 aurel32
    unsigned int vram_size;
30 1fc3d392 aurel32
    uint8_t *vram_buffer;
31 1fc3d392 aurel32
    uint32_t ctla;
32 1fc3d392 aurel32
    uint8_t palette[256][3];
33 1fc3d392 aurel32
    /* display refresh support */
34 1fc3d392 aurel32
    DisplayState *ds;
35 c60e08d9 pbrook
    QEMUConsole *console;
36 1fc3d392 aurel32
    int graphic_mode;
37 1fc3d392 aurel32
    uint32_t scr_width, scr_height; /* in pixels */
38 1fc3d392 aurel32
} G364State;
39 1fc3d392 aurel32
40 1fc3d392 aurel32
/*
41 1fc3d392 aurel32
 * graphic modes
42 1fc3d392 aurel32
 */
43 1fc3d392 aurel32
#define BPP 8
44 1fc3d392 aurel32
#define PIXEL_WIDTH 8
45 1fc3d392 aurel32
#include "g364fb_template.h"
46 1fc3d392 aurel32
#undef BPP
47 1fc3d392 aurel32
#undef PIXEL_WIDTH
48 1fc3d392 aurel32
49 1fc3d392 aurel32
#define BPP 15
50 1fc3d392 aurel32
#define PIXEL_WIDTH 16
51 1fc3d392 aurel32
#include "g364fb_template.h"
52 1fc3d392 aurel32
#undef BPP
53 1fc3d392 aurel32
#undef PIXEL_WIDTH
54 1fc3d392 aurel32
55 1fc3d392 aurel32
#define BPP 16
56 1fc3d392 aurel32
#define PIXEL_WIDTH 16
57 1fc3d392 aurel32
#include "g364fb_template.h"
58 1fc3d392 aurel32
#undef BPP
59 1fc3d392 aurel32
#undef PIXEL_WIDTH
60 1fc3d392 aurel32
61 1fc3d392 aurel32
#define BPP 32
62 1fc3d392 aurel32
#define PIXEL_WIDTH 32
63 1fc3d392 aurel32
#include "g364fb_template.h"
64 1fc3d392 aurel32
#undef BPP
65 1fc3d392 aurel32
#undef PIXEL_WIDTH
66 1fc3d392 aurel32
67 1fc3d392 aurel32
#define REG_DISPLAYX 0x0918
68 1fc3d392 aurel32
#define REG_DISPLAYY 0x0940
69 1fc3d392 aurel32
70 1fc3d392 aurel32
#define CTLA_FORCE_BLANK 0x400
71 1fc3d392 aurel32
72 1fc3d392 aurel32
static void g364fb_draw_graphic(G364State *s, int full_update)
73 1fc3d392 aurel32
{
74 0e1f5a0c aliguori
    switch (ds_get_bits_per_pixel(s->ds)) {
75 1fc3d392 aurel32
        case 8:
76 1fc3d392 aurel32
            g364fb_draw_graphic8(s, full_update);
77 1fc3d392 aurel32
            break;
78 1fc3d392 aurel32
        case 15:
79 1fc3d392 aurel32
            g364fb_draw_graphic15(s, full_update);
80 1fc3d392 aurel32
            break;
81 1fc3d392 aurel32
        case 16:
82 1fc3d392 aurel32
            g364fb_draw_graphic16(s, full_update);
83 1fc3d392 aurel32
            break;
84 1fc3d392 aurel32
        case 32:
85 1fc3d392 aurel32
            g364fb_draw_graphic32(s, full_update);
86 1fc3d392 aurel32
            break;
87 1fc3d392 aurel32
        default:
88 0e1f5a0c aliguori
            printf("g364fb: unknown depth %d\n", ds_get_bits_per_pixel(s->ds));
89 1fc3d392 aurel32
            return;
90 1fc3d392 aurel32
    }
91 1fc3d392 aurel32
92 221bb2d5 aurel32
    dpy_update(s->ds, 0, 0, s->scr_width, s->scr_height);
93 1fc3d392 aurel32
}
94 1fc3d392 aurel32
95 1fc3d392 aurel32
static void g364fb_draw_blank(G364State *s, int full_update)
96 1fc3d392 aurel32
{
97 1fc3d392 aurel32
    int i, w;
98 1fc3d392 aurel32
    uint8_t *d;
99 1fc3d392 aurel32
100 1fc3d392 aurel32
    if (!full_update)
101 1fc3d392 aurel32
        return;
102 1fc3d392 aurel32
103 0e1f5a0c aliguori
    w = s->scr_width * ((ds_get_bits_per_pixel(s->ds) + 7) >> 3);
104 0e1f5a0c aliguori
    d = ds_get_data(s->ds);
105 221bb2d5 aurel32
    for(i = 0; i < s->scr_height; i++) {
106 1fc3d392 aurel32
        memset(d, 0, w);
107 0e1f5a0c aliguori
        d += ds_get_linesize(s->ds);
108 1fc3d392 aurel32
    }
109 221bb2d5 aurel32
110 221bb2d5 aurel32
    dpy_update(s->ds, 0, 0, s->scr_width, s->scr_height);
111 1fc3d392 aurel32
}
112 1fc3d392 aurel32
113 1fc3d392 aurel32
#define GMODE_GRAPH 0
114 1fc3d392 aurel32
#define GMODE_BLANK 1
115 1fc3d392 aurel32
116 1fc3d392 aurel32
static void g364fb_update_display(void *opaque)
117 1fc3d392 aurel32
{
118 1fc3d392 aurel32
    G364State *s = opaque;
119 1fc3d392 aurel32
    int full_update, graphic_mode;
120 1fc3d392 aurel32
121 221bb2d5 aurel32
    if (s->scr_width == 0 || s->scr_height == 0)
122 221bb2d5 aurel32
        return;
123 221bb2d5 aurel32
124 1fc3d392 aurel32
    if (s->ctla & CTLA_FORCE_BLANK)
125 1fc3d392 aurel32
        graphic_mode = GMODE_BLANK;
126 1fc3d392 aurel32
    else
127 1fc3d392 aurel32
        graphic_mode = GMODE_GRAPH;
128 1fc3d392 aurel32
    full_update = 0;
129 1fc3d392 aurel32
    if (graphic_mode != s->graphic_mode) {
130 1fc3d392 aurel32
        s->graphic_mode = graphic_mode;
131 1fc3d392 aurel32
        full_update = 1;
132 1fc3d392 aurel32
    }
133 0e1f5a0c aliguori
    if (s->scr_width != ds_get_width(s->ds) || s->scr_height != ds_get_height(s->ds)) {
134 221bb2d5 aurel32
        qemu_console_resize(s->console, s->scr_width, s->scr_height);
135 221bb2d5 aurel32
        full_update = 1;
136 221bb2d5 aurel32
    }
137 1fc3d392 aurel32
    switch(graphic_mode) {
138 1fc3d392 aurel32
        case GMODE_GRAPH:
139 1fc3d392 aurel32
            g364fb_draw_graphic(s, full_update);
140 1fc3d392 aurel32
            break;
141 1fc3d392 aurel32
        case GMODE_BLANK:
142 1fc3d392 aurel32
        default:
143 1fc3d392 aurel32
            g364fb_draw_blank(s, full_update);
144 1fc3d392 aurel32
            break;
145 1fc3d392 aurel32
    }
146 1fc3d392 aurel32
}
147 1fc3d392 aurel32
148 1fc3d392 aurel32
/* force a full display refresh */
149 1fc3d392 aurel32
static void g364fb_invalidate_display(void *opaque)
150 1fc3d392 aurel32
{
151 1fc3d392 aurel32
    G364State *s = opaque;
152 1fc3d392 aurel32
    s->graphic_mode = -1; /* force full update */
153 1fc3d392 aurel32
}
154 1fc3d392 aurel32
155 1fc3d392 aurel32
static void g364fb_reset(void *opaque)
156 1fc3d392 aurel32
{
157 1fc3d392 aurel32
    G364State *s = opaque;
158 1fc3d392 aurel32
159 1fc3d392 aurel32
    memset(s->palette, 0, sizeof(s->palette));
160 1fc3d392 aurel32
    s->scr_width = s->scr_height = 0;
161 1fc3d392 aurel32
    memset(s->vram_buffer, 0, s->vram_size);
162 1fc3d392 aurel32
    s->graphic_mode = -1; /* force full update */
163 1fc3d392 aurel32
}
164 1fc3d392 aurel32
165 1fc3d392 aurel32
static void g364fb_screen_dump(void *opaque, const char *filename)
166 1fc3d392 aurel32
{
167 1fc3d392 aurel32
    G364State *s = opaque;
168 1fc3d392 aurel32
    int y, x;
169 1fc3d392 aurel32
    uint8_t index;
170 1fc3d392 aurel32
    uint8_t *data_buffer;
171 1fc3d392 aurel32
    FILE *f;
172 1fc3d392 aurel32
173 1fc3d392 aurel32
    f = fopen(filename, "wb");
174 1fc3d392 aurel32
    if (!f)
175 1fc3d392 aurel32
        return;
176 1fc3d392 aurel32
177 1fc3d392 aurel32
    data_buffer = s->vram_buffer;
178 1fc3d392 aurel32
    fprintf(f, "P6\n%d %d\n%d\n",
179 1fc3d392 aurel32
        s->scr_width, s->scr_height, 255);
180 1fc3d392 aurel32
    for(y = 0; y < s->scr_height; y++)
181 1fc3d392 aurel32
        for(x = 0; x < s->scr_width; x++, data_buffer++) {
182 1fc3d392 aurel32
            index = *data_buffer;
183 1fc3d392 aurel32
            fputc(s->palette[index][0], f);
184 1fc3d392 aurel32
            fputc(s->palette[index][1], f);
185 1fc3d392 aurel32
            fputc(s->palette[index][2], f);
186 1fc3d392 aurel32
        }
187 1fc3d392 aurel32
    fclose(f);
188 1fc3d392 aurel32
}
189 1fc3d392 aurel32
190 1fc3d392 aurel32
/* called for accesses to io ports */
191 1fc3d392 aurel32
static uint32_t g364fb_ctrl_readb(void *opaque, target_phys_addr_t addr)
192 1fc3d392 aurel32
{
193 1fc3d392 aurel32
    //G364State *s = opaque;
194 1fc3d392 aurel32
    uint32_t val;
195 1fc3d392 aurel32
196 1fc3d392 aurel32
    addr &= 0xffff;
197 1fc3d392 aurel32
198 1fc3d392 aurel32
    switch (addr) {
199 1fc3d392 aurel32
        default:
200 1fc3d392 aurel32
#ifdef DEBUG_G364
201 1fc3d392 aurel32
            printf("g364fb/ctrl: invalid read at [" TARGET_FMT_lx "]\n", addr);
202 1fc3d392 aurel32
#endif
203 1fc3d392 aurel32
            val = 0;
204 1fc3d392 aurel32
            break;
205 1fc3d392 aurel32
    }
206 1fc3d392 aurel32
207 1fc3d392 aurel32
#ifdef DEBUG_G364
208 1fc3d392 aurel32
    printf("g364fb/ctrl: read 0x%02x at [" TARGET_FMT_lx "]\n", val, addr);
209 1fc3d392 aurel32
#endif
210 1fc3d392 aurel32
211 1fc3d392 aurel32
    return val;
212 1fc3d392 aurel32
}
213 1fc3d392 aurel32
214 1fc3d392 aurel32
static uint32_t g364fb_ctrl_readw(void *opaque, target_phys_addr_t addr)
215 1fc3d392 aurel32
{
216 1fc3d392 aurel32
    uint32_t v;
217 1fc3d392 aurel32
    v = g364fb_ctrl_readb(opaque, addr);
218 1fc3d392 aurel32
    v |= g364fb_ctrl_readb(opaque, addr + 1) << 8;
219 1fc3d392 aurel32
    return v;
220 1fc3d392 aurel32
}
221 1fc3d392 aurel32
222 1fc3d392 aurel32
static uint32_t g364fb_ctrl_readl(void *opaque, target_phys_addr_t addr)
223 1fc3d392 aurel32
{
224 1fc3d392 aurel32
    uint32_t v;
225 1fc3d392 aurel32
    v = g364fb_ctrl_readb(opaque, addr);
226 1fc3d392 aurel32
    v |= g364fb_ctrl_readb(opaque, addr + 1) << 8;
227 1fc3d392 aurel32
    v |= g364fb_ctrl_readb(opaque, addr + 2) << 16;
228 1fc3d392 aurel32
    v |= g364fb_ctrl_readb(opaque, addr + 3) << 24;
229 1fc3d392 aurel32
    return v;
230 1fc3d392 aurel32
}
231 1fc3d392 aurel32
232 1fc3d392 aurel32
static void g364fb_ctrl_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
233 1fc3d392 aurel32
{
234 1fc3d392 aurel32
    G364State *s = opaque;
235 1fc3d392 aurel32
236 1fc3d392 aurel32
    addr &= 0xffff;
237 1fc3d392 aurel32
238 1fc3d392 aurel32
#ifdef DEBUG_G364
239 1fc3d392 aurel32
    printf("g364fb/ctrl: write 0x%02x at [" TARGET_FMT_lx "]\n", val, addr);
240 1fc3d392 aurel32
#endif
241 1fc3d392 aurel32
242 1fc3d392 aurel32
    if (addr < 0x0800) {
243 1fc3d392 aurel32
        /* color palette */
244 1fc3d392 aurel32
        int idx = addr >> 3;
245 1fc3d392 aurel32
        int c = addr & 7;
246 1fc3d392 aurel32
        if (c < 3)
247 1fc3d392 aurel32
            s->palette[idx][c] = (uint8_t)val;
248 1fc3d392 aurel32
    } else {
249 1fc3d392 aurel32
        switch (addr) {
250 1fc3d392 aurel32
            case REG_DISPLAYX:
251 1fc3d392 aurel32
                s->scr_width = (s->scr_width & 0xfffffc03) | (val << 2);
252 1fc3d392 aurel32
                break;
253 1fc3d392 aurel32
            case REG_DISPLAYX + 1:
254 1fc3d392 aurel32
                s->scr_width = (s->scr_width & 0xfffc03ff) | (val << 10);
255 1fc3d392 aurel32
                break;
256 1fc3d392 aurel32
            case REG_DISPLAYY:
257 1fc3d392 aurel32
                s->scr_height = (s->scr_height & 0xffffff80) | (val >> 1);
258 1fc3d392 aurel32
                break;
259 1fc3d392 aurel32
            case REG_DISPLAYY + 1:
260 1fc3d392 aurel32
                s->scr_height = (s->scr_height & 0xffff801f) | (val << 7);
261 1fc3d392 aurel32
                break;
262 1fc3d392 aurel32
            default:
263 1fc3d392 aurel32
#ifdef DEBUG_G364
264 1fc3d392 aurel32
                printf("g364fb/ctrl: invalid write of 0x%02x at [" TARGET_FMT_lx "]\n", val, addr);
265 1fc3d392 aurel32
#endif
266 1fc3d392 aurel32
                break;
267 1fc3d392 aurel32
        }
268 1fc3d392 aurel32
    }
269 c60e08d9 pbrook
    s->graphic_mode = -1; /* force full update */
270 1fc3d392 aurel32
}
271 1fc3d392 aurel32
272 1fc3d392 aurel32
static void g364fb_ctrl_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
273 1fc3d392 aurel32
{
274 1fc3d392 aurel32
    g364fb_ctrl_writeb(opaque, addr, val & 0xff);
275 1fc3d392 aurel32
    g364fb_ctrl_writeb(opaque, addr + 1, (val >> 8) & 0xff);
276 1fc3d392 aurel32
}
277 1fc3d392 aurel32
278 1fc3d392 aurel32
static void g364fb_ctrl_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
279 1fc3d392 aurel32
{
280 1fc3d392 aurel32
    g364fb_ctrl_writeb(opaque, addr, val & 0xff);
281 1fc3d392 aurel32
    g364fb_ctrl_writeb(opaque, addr + 1, (val >> 8) & 0xff);
282 1fc3d392 aurel32
    g364fb_ctrl_writeb(opaque, addr + 2, (val >> 16) & 0xff);
283 1fc3d392 aurel32
    g364fb_ctrl_writeb(opaque, addr + 3, (val >> 24) & 0xff);
284 1fc3d392 aurel32
}
285 1fc3d392 aurel32
286 1fc3d392 aurel32
static CPUReadMemoryFunc *g364fb_ctrl_read[3] = {
287 1fc3d392 aurel32
    g364fb_ctrl_readb,
288 1fc3d392 aurel32
    g364fb_ctrl_readw,
289 1fc3d392 aurel32
    g364fb_ctrl_readl,
290 1fc3d392 aurel32
};
291 1fc3d392 aurel32
292 1fc3d392 aurel32
static CPUWriteMemoryFunc *g364fb_ctrl_write[3] = {
293 1fc3d392 aurel32
    g364fb_ctrl_writeb,
294 1fc3d392 aurel32
    g364fb_ctrl_writew,
295 1fc3d392 aurel32
    g364fb_ctrl_writel,
296 1fc3d392 aurel32
};
297 1fc3d392 aurel32
298 1fc3d392 aurel32
/* called for accesses to video ram */
299 1fc3d392 aurel32
static uint32_t g364fb_mem_readb(void *opaque, target_phys_addr_t addr)
300 1fc3d392 aurel32
{
301 1fc3d392 aurel32
    G364State *s = opaque;
302 1fc3d392 aurel32
303 8da3ff18 pbrook
    return s->vram_buffer[addr];
304 1fc3d392 aurel32
}
305 1fc3d392 aurel32
306 1fc3d392 aurel32
static uint32_t g364fb_mem_readw(void *opaque, target_phys_addr_t addr)
307 1fc3d392 aurel32
{
308 1fc3d392 aurel32
    uint32_t v;
309 1fc3d392 aurel32
    v = g364fb_mem_readb(opaque, addr);
310 1fc3d392 aurel32
    v |= g364fb_mem_readb(opaque, addr + 1) << 8;
311 1fc3d392 aurel32
    return v;
312 1fc3d392 aurel32
}
313 1fc3d392 aurel32
314 1fc3d392 aurel32
static uint32_t g364fb_mem_readl(void *opaque, target_phys_addr_t addr)
315 1fc3d392 aurel32
{
316 1fc3d392 aurel32
    uint32_t v;
317 1fc3d392 aurel32
    v = g364fb_mem_readb(opaque, addr);
318 1fc3d392 aurel32
    v |= g364fb_mem_readb(opaque, addr + 1) << 8;
319 1fc3d392 aurel32
    v |= g364fb_mem_readb(opaque, addr + 2) << 16;
320 1fc3d392 aurel32
    v |= g364fb_mem_readb(opaque, addr + 3) << 24;
321 1fc3d392 aurel32
    return v;
322 1fc3d392 aurel32
}
323 1fc3d392 aurel32
324 1fc3d392 aurel32
static void g364fb_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
325 1fc3d392 aurel32
{
326 1fc3d392 aurel32
    G364State *s = opaque;
327 1fc3d392 aurel32
328 8da3ff18 pbrook
    s->vram_buffer[addr] = val;
329 1fc3d392 aurel32
}
330 1fc3d392 aurel32
331 1fc3d392 aurel32
static void g364fb_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
332 1fc3d392 aurel32
{
333 1fc3d392 aurel32
    g364fb_mem_writeb(opaque, addr, val & 0xff);
334 1fc3d392 aurel32
    g364fb_mem_writeb(opaque, addr + 1, (val >> 8) & 0xff);
335 1fc3d392 aurel32
}
336 1fc3d392 aurel32
337 1fc3d392 aurel32
static void g364fb_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
338 1fc3d392 aurel32
{
339 1fc3d392 aurel32
    g364fb_mem_writeb(opaque, addr, val & 0xff);
340 1fc3d392 aurel32
    g364fb_mem_writeb(opaque, addr + 1, (val >> 8) & 0xff);
341 1fc3d392 aurel32
    g364fb_mem_writeb(opaque, addr + 2, (val >> 16) & 0xff);
342 1fc3d392 aurel32
    g364fb_mem_writeb(opaque, addr + 3, (val >> 24) & 0xff);
343 1fc3d392 aurel32
}
344 1fc3d392 aurel32
345 1fc3d392 aurel32
static CPUReadMemoryFunc *g364fb_mem_read[3] = {
346 1fc3d392 aurel32
    g364fb_mem_readb,
347 1fc3d392 aurel32
    g364fb_mem_readw,
348 1fc3d392 aurel32
    g364fb_mem_readl,
349 1fc3d392 aurel32
};
350 1fc3d392 aurel32
351 1fc3d392 aurel32
static CPUWriteMemoryFunc *g364fb_mem_write[3] = {
352 1fc3d392 aurel32
    g364fb_mem_writeb,
353 1fc3d392 aurel32
    g364fb_mem_writew,
354 1fc3d392 aurel32
    g364fb_mem_writel,
355 1fc3d392 aurel32
};
356 1fc3d392 aurel32
357 1fc3d392 aurel32
int g364fb_mm_init(DisplayState *ds,
358 1fc3d392 aurel32
                   int vram_size, int it_shift,
359 1fc3d392 aurel32
                   target_phys_addr_t vram_base, target_phys_addr_t ctrl_base)
360 1fc3d392 aurel32
{
361 1fc3d392 aurel32
    G364State *s;
362 1fc3d392 aurel32
    int io_vram, io_ctrl;
363 1fc3d392 aurel32
364 1fc3d392 aurel32
    s = qemu_mallocz(sizeof(G364State));
365 1fc3d392 aurel32
    if (!s)
366 1fc3d392 aurel32
        return -1;
367 1fc3d392 aurel32
368 1fc3d392 aurel32
    s->vram_size = vram_size;
369 1fc3d392 aurel32
    s->vram_buffer = qemu_mallocz(s->vram_size);
370 1fc3d392 aurel32
371 1fc3d392 aurel32
    qemu_register_reset(g364fb_reset, s);
372 1fc3d392 aurel32
    g364fb_reset(s);
373 1fc3d392 aurel32
374 1fc3d392 aurel32
    s->ds = ds;
375 1fc3d392 aurel32
376 c60e08d9 pbrook
    s->console = graphic_console_init(ds, g364fb_update_display,
377 c60e08d9 pbrook
                                      g364fb_invalidate_display,
378 c60e08d9 pbrook
                                      g364fb_screen_dump, NULL, s);
379 1fc3d392 aurel32
380 1fc3d392 aurel32
    io_vram = cpu_register_io_memory(0, g364fb_mem_read, g364fb_mem_write, s);
381 8da3ff18 pbrook
    cpu_register_physical_memory(vram_base, vram_size, io_vram);
382 1fc3d392 aurel32
383 1fc3d392 aurel32
    io_ctrl = cpu_register_io_memory(0, g364fb_ctrl_read, g364fb_ctrl_write, s);
384 1fc3d392 aurel32
    cpu_register_physical_memory(ctrl_base, 0x10000, io_ctrl);
385 1fc3d392 aurel32
386 1fc3d392 aurel32
    return 0;
387 1fc3d392 aurel32
}