Statistics
| Branch: | Revision:

root / hw / versatilepb.c @ c9159fe9

History | View | Annotate | Download (12.3 kB)

1 5fafdf24 ths
/*
2 16406950 pbrook
 * ARM Versatile Platform/Application Baseboard System emulation.
3 cdbdb648 pbrook
 *
4 a1bb27b1 pbrook
 * Copyright (c) 2005-2007 CodeSourcery.
5 cdbdb648 pbrook
 * Written by Paul Brook
6 cdbdb648 pbrook
 *
7 8e31bf38 Matthew Fernandez
 * This code is licensed under the GPL.
8 cdbdb648 pbrook
 */
9 cdbdb648 pbrook
10 2e9bdce5 Paul Brook
#include "sysbus.h"
11 87ecb68b pbrook
#include "arm-misc.h"
12 87ecb68b pbrook
#include "devices.h"
13 87ecb68b pbrook
#include "net.h"
14 87ecb68b pbrook
#include "sysemu.h"
15 87ecb68b pbrook
#include "pci.h"
16 b1f05696 Oskar Andero
#include "i2c.h"
17 87ecb68b pbrook
#include "boards.h"
18 2446333c Blue Swirl
#include "blockdev.h"
19 62ceeb2c Avi Kivity
#include "exec-memory.h"
20 964c695a Eric Benard
#include "flash.h"
21 964c695a Eric Benard
22 964c695a Eric Benard
#define VERSATILE_FLASH_ADDR 0x34000000
23 964c695a Eric Benard
#define VERSATILE_FLASH_SIZE (64 * 1024 * 1024)
24 964c695a Eric Benard
#define VERSATILE_FLASH_SECT_SIZE (256 * 1024)
25 cdbdb648 pbrook
26 cdbdb648 pbrook
/* Primary interrupt controller.  */
27 cdbdb648 pbrook
28 cdbdb648 pbrook
typedef struct vpb_sic_state
29 cdbdb648 pbrook
{
30 3950f18b Paul Brook
  SysBusDevice busdev;
31 62ceeb2c Avi Kivity
  MemoryRegion iomem;
32 cdbdb648 pbrook
  uint32_t level;
33 cdbdb648 pbrook
  uint32_t mask;
34 cdbdb648 pbrook
  uint32_t pic_enable;
35 97aff481 Paul Brook
  qemu_irq parent[32];
36 cdbdb648 pbrook
  int irq;
37 cdbdb648 pbrook
} vpb_sic_state;
38 cdbdb648 pbrook
39 a796d0ac Peter Maydell
static const VMStateDescription vmstate_vpb_sic = {
40 a796d0ac Peter Maydell
    .name = "versatilepb_sic",
41 a796d0ac Peter Maydell
    .version_id = 1,
42 a796d0ac Peter Maydell
    .minimum_version_id = 1,
43 a796d0ac Peter Maydell
    .fields = (VMStateField[]) {
44 a796d0ac Peter Maydell
        VMSTATE_UINT32(level, vpb_sic_state),
45 a796d0ac Peter Maydell
        VMSTATE_UINT32(mask, vpb_sic_state),
46 a796d0ac Peter Maydell
        VMSTATE_UINT32(pic_enable, vpb_sic_state),
47 a796d0ac Peter Maydell
        VMSTATE_END_OF_LIST()
48 a796d0ac Peter Maydell
    }
49 a796d0ac Peter Maydell
};
50 a796d0ac Peter Maydell
51 cdbdb648 pbrook
static void vpb_sic_update(vpb_sic_state *s)
52 cdbdb648 pbrook
{
53 cdbdb648 pbrook
    uint32_t flags;
54 cdbdb648 pbrook
55 cdbdb648 pbrook
    flags = s->level & s->mask;
56 d537cf6c pbrook
    qemu_set_irq(s->parent[s->irq], flags != 0);
57 cdbdb648 pbrook
}
58 cdbdb648 pbrook
59 cdbdb648 pbrook
static void vpb_sic_update_pic(vpb_sic_state *s)
60 cdbdb648 pbrook
{
61 cdbdb648 pbrook
    int i;
62 cdbdb648 pbrook
    uint32_t mask;
63 cdbdb648 pbrook
64 cdbdb648 pbrook
    for (i = 21; i <= 30; i++) {
65 cdbdb648 pbrook
        mask = 1u << i;
66 cdbdb648 pbrook
        if (!(s->pic_enable & mask))
67 cdbdb648 pbrook
            continue;
68 d537cf6c pbrook
        qemu_set_irq(s->parent[i], (s->level & mask) != 0);
69 cdbdb648 pbrook
    }
70 cdbdb648 pbrook
}
71 cdbdb648 pbrook
72 cdbdb648 pbrook
static void vpb_sic_set_irq(void *opaque, int irq, int level)
73 cdbdb648 pbrook
{
74 cdbdb648 pbrook
    vpb_sic_state *s = (vpb_sic_state *)opaque;
75 cdbdb648 pbrook
    if (level)
76 cdbdb648 pbrook
        s->level |= 1u << irq;
77 cdbdb648 pbrook
    else
78 cdbdb648 pbrook
        s->level &= ~(1u << irq);
79 cdbdb648 pbrook
    if (s->pic_enable & (1u << irq))
80 d537cf6c pbrook
        qemu_set_irq(s->parent[irq], level);
81 cdbdb648 pbrook
    vpb_sic_update(s);
82 cdbdb648 pbrook
}
83 cdbdb648 pbrook
84 62ceeb2c Avi Kivity
static uint64_t vpb_sic_read(void *opaque, target_phys_addr_t offset,
85 62ceeb2c Avi Kivity
                             unsigned size)
86 cdbdb648 pbrook
{
87 cdbdb648 pbrook
    vpb_sic_state *s = (vpb_sic_state *)opaque;
88 cdbdb648 pbrook
89 cdbdb648 pbrook
    switch (offset >> 2) {
90 cdbdb648 pbrook
    case 0: /* STATUS */
91 cdbdb648 pbrook
        return s->level & s->mask;
92 cdbdb648 pbrook
    case 1: /* RAWSTAT */
93 cdbdb648 pbrook
        return s->level;
94 cdbdb648 pbrook
    case 2: /* ENABLE */
95 cdbdb648 pbrook
        return s->mask;
96 cdbdb648 pbrook
    case 4: /* SOFTINT */
97 cdbdb648 pbrook
        return s->level & 1;
98 cdbdb648 pbrook
    case 8: /* PICENABLE */
99 cdbdb648 pbrook
        return s->pic_enable;
100 cdbdb648 pbrook
    default:
101 e69954b9 pbrook
        printf ("vpb_sic_read: Bad register offset 0x%x\n", (int)offset);
102 cdbdb648 pbrook
        return 0;
103 cdbdb648 pbrook
    }
104 cdbdb648 pbrook
}
105 cdbdb648 pbrook
106 c227f099 Anthony Liguori
static void vpb_sic_write(void *opaque, target_phys_addr_t offset,
107 62ceeb2c Avi Kivity
                          uint64_t value, unsigned size)
108 cdbdb648 pbrook
{
109 cdbdb648 pbrook
    vpb_sic_state *s = (vpb_sic_state *)opaque;
110 cdbdb648 pbrook
111 cdbdb648 pbrook
    switch (offset >> 2) {
112 cdbdb648 pbrook
    case 2: /* ENSET */
113 cdbdb648 pbrook
        s->mask |= value;
114 cdbdb648 pbrook
        break;
115 cdbdb648 pbrook
    case 3: /* ENCLR */
116 cdbdb648 pbrook
        s->mask &= ~value;
117 cdbdb648 pbrook
        break;
118 cdbdb648 pbrook
    case 4: /* SOFTINTSET */
119 cdbdb648 pbrook
        if (value)
120 cdbdb648 pbrook
            s->mask |= 1;
121 cdbdb648 pbrook
        break;
122 cdbdb648 pbrook
    case 5: /* SOFTINTCLR */
123 cdbdb648 pbrook
        if (value)
124 cdbdb648 pbrook
            s->mask &= ~1u;
125 cdbdb648 pbrook
        break;
126 cdbdb648 pbrook
    case 8: /* PICENSET */
127 cdbdb648 pbrook
        s->pic_enable |= (value & 0x7fe00000);
128 cdbdb648 pbrook
        vpb_sic_update_pic(s);
129 cdbdb648 pbrook
        break;
130 cdbdb648 pbrook
    case 9: /* PICENCLR */
131 cdbdb648 pbrook
        s->pic_enable &= ~value;
132 cdbdb648 pbrook
        vpb_sic_update_pic(s);
133 cdbdb648 pbrook
        break;
134 cdbdb648 pbrook
    default:
135 e69954b9 pbrook
        printf ("vpb_sic_write: Bad register offset 0x%x\n", (int)offset);
136 cdbdb648 pbrook
        return;
137 cdbdb648 pbrook
    }
138 cdbdb648 pbrook
    vpb_sic_update(s);
139 cdbdb648 pbrook
}
140 cdbdb648 pbrook
141 62ceeb2c Avi Kivity
static const MemoryRegionOps vpb_sic_ops = {
142 62ceeb2c Avi Kivity
    .read = vpb_sic_read,
143 62ceeb2c Avi Kivity
    .write = vpb_sic_write,
144 62ceeb2c Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
145 cdbdb648 pbrook
};
146 cdbdb648 pbrook
147 81a322d4 Gerd Hoffmann
static int vpb_sic_init(SysBusDevice *dev)
148 cdbdb648 pbrook
{
149 3950f18b Paul Brook
    vpb_sic_state *s = FROM_SYSBUS(vpb_sic_state, dev);
150 97aff481 Paul Brook
    int i;
151 cdbdb648 pbrook
152 067a3ddc Paul Brook
    qdev_init_gpio_in(&dev->qdev, vpb_sic_set_irq, 32);
153 97aff481 Paul Brook
    for (i = 0; i < 32; i++) {
154 3950f18b Paul Brook
        sysbus_init_irq(dev, &s->parent[i]);
155 97aff481 Paul Brook
    }
156 3950f18b Paul Brook
    s->irq = 31;
157 62ceeb2c Avi Kivity
    memory_region_init_io(&s->iomem, &vpb_sic_ops, s, "vpb-sic", 0x1000);
158 750ecd44 Avi Kivity
    sysbus_init_mmio(dev, &s->iomem);
159 81a322d4 Gerd Hoffmann
    return 0;
160 cdbdb648 pbrook
}
161 cdbdb648 pbrook
162 cdbdb648 pbrook
/* Board init.  */
163 cdbdb648 pbrook
164 16406950 pbrook
/* The AB and PB boards both use the same core, just with different
165 370de023 Stefan Weil
   peripherals and expansion busses.  For now we emulate a subset of the
166 16406950 pbrook
   PB peripherals and just change the board ID.  */
167 cdbdb648 pbrook
168 f93eb9ff balrog
static struct arm_boot_info versatile_binfo;
169 f93eb9ff balrog
170 c227f099 Anthony Liguori
static void versatile_init(ram_addr_t ram_size,
171 3023f332 aliguori
                     const char *boot_device,
172 cdbdb648 pbrook
                     const char *kernel_filename, const char *kernel_cmdline,
173 3371d272 pbrook
                     const char *initrd_filename, const char *cpu_model,
174 3371d272 pbrook
                     int board_id)
175 cdbdb648 pbrook
{
176 20e93374 Andreas Färber
    ARMCPU *cpu;
177 62ceeb2c Avi Kivity
    MemoryRegion *sysmem = get_system_memory();
178 62ceeb2c Avi Kivity
    MemoryRegion *ram = g_new(MemoryRegion, 1);
179 97aff481 Paul Brook
    qemu_irq *cpu_pic;
180 97aff481 Paul Brook
    qemu_irq pic[32];
181 3950f18b Paul Brook
    qemu_irq sic[32];
182 242ea2c6 Peter Maydell
    DeviceState *dev, *sysctl;
183 7d6e771f Peter Maydell
    SysBusDevice *busdev;
184 d028d02d Mathieu Sonet
    DeviceState *pl041;
185 502a5395 pbrook
    PCIBus *pci_bus;
186 502a5395 pbrook
    NICInfo *nd;
187 b1f05696 Oskar Andero
    i2c_bus *i2c;
188 502a5395 pbrook
    int n;
189 502a5395 pbrook
    int done_smc = 0;
190 964c695a Eric Benard
    DriveInfo *dinfo;
191 cdbdb648 pbrook
192 20e93374 Andreas Färber
    if (!cpu_model) {
193 3371d272 pbrook
        cpu_model = "arm926";
194 20e93374 Andreas Färber
    }
195 20e93374 Andreas Färber
    cpu = cpu_arm_init(cpu_model);
196 20e93374 Andreas Färber
    if (!cpu) {
197 aaed909a bellard
        fprintf(stderr, "Unable to find CPU definition\n");
198 aaed909a bellard
        exit(1);
199 aaed909a bellard
    }
200 c5705a77 Avi Kivity
    memory_region_init_ram(ram, "versatile.ram", ram_size);
201 c5705a77 Avi Kivity
    vmstate_register_ram_global(ram);
202 1235fc06 ths
    /* ??? RAM should repeat to fill physical memory space.  */
203 cdbdb648 pbrook
    /* SDRAM at address zero.  */
204 62ceeb2c Avi Kivity
    memory_region_add_subregion(sysmem, 0, ram);
205 cdbdb648 pbrook
206 242ea2c6 Peter Maydell
    sysctl = qdev_create(NULL, "realview_sysctl");
207 242ea2c6 Peter Maydell
    qdev_prop_set_uint32(sysctl, "sys_id", 0x41007004);
208 242ea2c6 Peter Maydell
    qdev_prop_set_uint32(sysctl, "proc_id", 0x02000000);
209 7a65c8cc Peter Maydell
    qdev_init_nofail(sysctl);
210 242ea2c6 Peter Maydell
    sysbus_mmio_map(sysbus_from_qdev(sysctl), 0, 0x10000000);
211 242ea2c6 Peter Maydell
212 4bd74661 Andreas Färber
    cpu_pic = arm_pic_init_cpu(cpu);
213 97aff481 Paul Brook
    dev = sysbus_create_varargs("pl190", 0x10140000,
214 97aff481 Paul Brook
                                cpu_pic[0], cpu_pic[1], NULL);
215 97aff481 Paul Brook
    for (n = 0; n < 32; n++) {
216 067a3ddc Paul Brook
        pic[n] = qdev_get_gpio_in(dev, n);
217 97aff481 Paul Brook
    }
218 3950f18b Paul Brook
    dev = sysbus_create_simple("versatilepb_sic", 0x10003000, NULL);
219 3950f18b Paul Brook
    for (n = 0; n < 32; n++) {
220 3950f18b Paul Brook
        sysbus_connect_irq(sysbus_from_qdev(dev), n, pic[n]);
221 067a3ddc Paul Brook
        sic[n] = qdev_get_gpio_in(dev, n);
222 3950f18b Paul Brook
    }
223 86394e96 Paul Brook
224 86394e96 Paul Brook
    sysbus_create_simple("pl050_keyboard", 0x10006000, sic[3]);
225 86394e96 Paul Brook
    sysbus_create_simple("pl050_mouse", 0x10007000, sic[4]);
226 cdbdb648 pbrook
227 7d6e771f Peter Maydell
    dev = qdev_create(NULL, "versatile_pci");
228 7d6e771f Peter Maydell
    busdev = sysbus_from_qdev(dev);
229 7d6e771f Peter Maydell
    qdev_init_nofail(dev);
230 7d6e771f Peter Maydell
    sysbus_mmio_map(busdev, 0, 0x41000000); /* PCI self-config */
231 7d6e771f Peter Maydell
    sysbus_mmio_map(busdev, 1, 0x42000000); /* PCI config */
232 7d6e771f Peter Maydell
    sysbus_connect_irq(busdev, 0, sic[27]);
233 7d6e771f Peter Maydell
    sysbus_connect_irq(busdev, 1, sic[28]);
234 7d6e771f Peter Maydell
    sysbus_connect_irq(busdev, 2, sic[29]);
235 7d6e771f Peter Maydell
    sysbus_connect_irq(busdev, 3, sic[30]);
236 02e2da45 Paul Brook
    pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci");
237 0027b06d Paul Brook
238 502a5395 pbrook
    /* The Versatile PCI bridge does not provide access to PCI IO space,
239 502a5395 pbrook
       so many of the qemu PCI devices are not useable.  */
240 502a5395 pbrook
    for(n = 0; n < nb_nics; n++) {
241 502a5395 pbrook
        nd = &nd_table[n];
242 0ae18cee aliguori
243 e6b3c8ca Peter Maydell
        if (!done_smc && (!nd->model || strcmp(nd->model, "smc91c111") == 0)) {
244 d537cf6c pbrook
            smc91c111_init(nd, 0x10010000, sic[25]);
245 0ae18cee aliguori
            done_smc = 1;
246 cdbdb648 pbrook
        } else {
247 07caea31 Markus Armbruster
            pci_nic_init_nofail(nd, "rtl8139", NULL);
248 cdbdb648 pbrook
        }
249 cdbdb648 pbrook
    }
250 0d92ed30 pbrook
    if (usb_enabled) {
251 afb9a60e Gerd Hoffmann
        pci_create_simple(pci_bus, -1, "pci-ohci");
252 0d92ed30 pbrook
    }
253 9be5dafe Paul Brook
    n = drive_get_max_bus(IF_SCSI);
254 9be5dafe Paul Brook
    while (n >= 0) {
255 9be5dafe Paul Brook
        pci_create_simple(pci_bus, -1, "lsi53c895a");
256 9be5dafe Paul Brook
        n--;
257 7d8406be pbrook
    }
258 cdbdb648 pbrook
259 a7d518a6 Paul Brook
    sysbus_create_simple("pl011", 0x101f1000, pic[12]);
260 a7d518a6 Paul Brook
    sysbus_create_simple("pl011", 0x101f2000, pic[13]);
261 a7d518a6 Paul Brook
    sysbus_create_simple("pl011", 0x101f3000, pic[14]);
262 a7d518a6 Paul Brook
    sysbus_create_simple("pl011", 0x10009000, sic[6]);
263 cdbdb648 pbrook
264 b4496b13 Paul Brook
    sysbus_create_simple("pl080", 0x10130000, pic[17]);
265 6a824ec3 Paul Brook
    sysbus_create_simple("sp804", 0x101e2000, pic[4]);
266 6a824ec3 Paul Brook
    sysbus_create_simple("sp804", 0x101e3000, pic[5]);
267 cdbdb648 pbrook
268 cdbdb648 pbrook
    /* The versatile/PB actually has a modified Color LCD controller
269 cdbdb648 pbrook
       that includes hardware cursor support from the PL111.  */
270 242ea2c6 Peter Maydell
    dev = sysbus_create_simple("pl110_versatile", 0x10120000, pic[16]);
271 242ea2c6 Peter Maydell
    /* Wire up the mux control signals from the SYS_CLCD register */
272 242ea2c6 Peter Maydell
    qdev_connect_gpio_out(sysctl, 0, qdev_get_gpio_in(dev, 0));
273 cdbdb648 pbrook
274 aa9311d8 Paul Brook
    sysbus_create_varargs("pl181", 0x10005000, sic[22], sic[1], NULL);
275 aa9311d8 Paul Brook
    sysbus_create_varargs("pl181", 0x1000b000, sic[23], sic[2], NULL);
276 a1bb27b1 pbrook
277 7e1543c2 pbrook
    /* Add PL031 Real Time Clock. */
278 a63bdb31 Paul Brook
    sysbus_create_simple("pl031", 0x101e8000, pic[10]);
279 7e1543c2 pbrook
280 b1f05696 Oskar Andero
    dev = sysbus_create_simple("versatile_i2c", 0x10002000, NULL);
281 b1f05696 Oskar Andero
    i2c = (i2c_bus *)qdev_get_child_bus(dev, "i2c");
282 b1f05696 Oskar Andero
    i2c_create_slave(i2c, "ds1338", 0x68);
283 b1f05696 Oskar Andero
284 d028d02d Mathieu Sonet
    /* Add PL041 AACI Interface to the LM4549 codec */
285 d028d02d Mathieu Sonet
    pl041 = qdev_create(NULL, "pl041");
286 d028d02d Mathieu Sonet
    qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
287 d028d02d Mathieu Sonet
    qdev_init_nofail(pl041);
288 d028d02d Mathieu Sonet
    sysbus_mmio_map(sysbus_from_qdev(pl041), 0, 0x10004000);
289 d028d02d Mathieu Sonet
    sysbus_connect_irq(sysbus_from_qdev(pl041), 0, sic[24]);
290 d028d02d Mathieu Sonet
291 16406950 pbrook
    /* Memory map for Versatile/PB:  */
292 cdbdb648 pbrook
    /* 0x10000000 System registers.  */
293 cdbdb648 pbrook
    /* 0x10001000 PCI controller config registers.  */
294 cdbdb648 pbrook
    /* 0x10002000 Serial bus interface.  */
295 cdbdb648 pbrook
    /*  0x10003000 Secondary interrupt controller.  */
296 cdbdb648 pbrook
    /* 0x10004000 AACI (audio).  */
297 a1bb27b1 pbrook
    /*  0x10005000 MMCI0.  */
298 cdbdb648 pbrook
    /*  0x10006000 KMI0 (keyboard).  */
299 cdbdb648 pbrook
    /*  0x10007000 KMI1 (mouse).  */
300 cdbdb648 pbrook
    /* 0x10008000 Character LCD Interface.  */
301 cdbdb648 pbrook
    /*  0x10009000 UART3.  */
302 cdbdb648 pbrook
    /* 0x1000a000 Smart card 1.  */
303 a1bb27b1 pbrook
    /*  0x1000b000 MMCI1.  */
304 cdbdb648 pbrook
    /*  0x10010000 Ethernet.  */
305 cdbdb648 pbrook
    /* 0x10020000 USB.  */
306 cdbdb648 pbrook
    /* 0x10100000 SSMC.  */
307 cdbdb648 pbrook
    /* 0x10110000 MPMC.  */
308 cdbdb648 pbrook
    /*  0x10120000 CLCD Controller.  */
309 cdbdb648 pbrook
    /*  0x10130000 DMA Controller.  */
310 cdbdb648 pbrook
    /*  0x10140000 Vectored interrupt controller.  */
311 cdbdb648 pbrook
    /* 0x101d0000 AHB Monitor Interface.  */
312 cdbdb648 pbrook
    /* 0x101e0000 System Controller.  */
313 cdbdb648 pbrook
    /* 0x101e1000 Watchdog Interface.  */
314 cdbdb648 pbrook
    /* 0x101e2000 Timer 0/1.  */
315 cdbdb648 pbrook
    /* 0x101e3000 Timer 2/3.  */
316 cdbdb648 pbrook
    /* 0x101e4000 GPIO port 0.  */
317 cdbdb648 pbrook
    /* 0x101e5000 GPIO port 1.  */
318 cdbdb648 pbrook
    /* 0x101e6000 GPIO port 2.  */
319 cdbdb648 pbrook
    /* 0x101e7000 GPIO port 3.  */
320 cdbdb648 pbrook
    /* 0x101e8000 RTC.  */
321 cdbdb648 pbrook
    /* 0x101f0000 Smart card 0.  */
322 cdbdb648 pbrook
    /*  0x101f1000 UART0.  */
323 cdbdb648 pbrook
    /*  0x101f2000 UART1.  */
324 cdbdb648 pbrook
    /*  0x101f3000 UART2.  */
325 cdbdb648 pbrook
    /* 0x101f4000 SSPI.  */
326 964c695a Eric Benard
    /* 0x34000000 NOR Flash */
327 964c695a Eric Benard
328 964c695a Eric Benard
    dinfo = drive_get(IF_PFLASH, 0, 0);
329 964c695a Eric Benard
    if (!pflash_cfi01_register(VERSATILE_FLASH_ADDR, NULL, "versatile.flash",
330 964c695a Eric Benard
                          VERSATILE_FLASH_SIZE, dinfo ? dinfo->bdrv : NULL,
331 964c695a Eric Benard
                          VERSATILE_FLASH_SECT_SIZE,
332 964c695a Eric Benard
                          VERSATILE_FLASH_SIZE / VERSATILE_FLASH_SECT_SIZE,
333 964c695a Eric Benard
                          4, 0x0089, 0x0018, 0x0000, 0x0, 0)) {
334 964c695a Eric Benard
        fprintf(stderr, "qemu: Error registering flash memory.\n");
335 964c695a Eric Benard
    }
336 cdbdb648 pbrook
337 f93eb9ff balrog
    versatile_binfo.ram_size = ram_size;
338 f93eb9ff balrog
    versatile_binfo.kernel_filename = kernel_filename;
339 f93eb9ff balrog
    versatile_binfo.kernel_cmdline = kernel_cmdline;
340 f93eb9ff balrog
    versatile_binfo.initrd_filename = initrd_filename;
341 f93eb9ff balrog
    versatile_binfo.board_id = board_id;
342 3aaa8dfa Andreas Färber
    arm_load_kernel(cpu, &versatile_binfo);
343 16406950 pbrook
}
344 16406950 pbrook
345 c227f099 Anthony Liguori
static void vpb_init(ram_addr_t ram_size,
346 3023f332 aliguori
                     const char *boot_device,
347 16406950 pbrook
                     const char *kernel_filename, const char *kernel_cmdline,
348 94fc95cd j_mayer
                     const char *initrd_filename, const char *cpu_model)
349 16406950 pbrook
{
350 fbe1b595 Paul Brook
    versatile_init(ram_size,
351 3023f332 aliguori
                   boot_device,
352 16406950 pbrook
                   kernel_filename, kernel_cmdline,
353 3371d272 pbrook
                   initrd_filename, cpu_model, 0x183);
354 16406950 pbrook
}
355 16406950 pbrook
356 c227f099 Anthony Liguori
static void vab_init(ram_addr_t ram_size,
357 3023f332 aliguori
                     const char *boot_device,
358 16406950 pbrook
                     const char *kernel_filename, const char *kernel_cmdline,
359 94fc95cd j_mayer
                     const char *initrd_filename, const char *cpu_model)
360 16406950 pbrook
{
361 fbe1b595 Paul Brook
    versatile_init(ram_size,
362 3023f332 aliguori
                   boot_device,
363 16406950 pbrook
                   kernel_filename, kernel_cmdline,
364 3371d272 pbrook
                   initrd_filename, cpu_model, 0x25e);
365 cdbdb648 pbrook
}
366 cdbdb648 pbrook
367 f80f9ec9 Anthony Liguori
static QEMUMachine versatilepb_machine = {
368 c9b1ae2c blueswir1
    .name = "versatilepb",
369 c9b1ae2c blueswir1
    .desc = "ARM Versatile/PB (ARM926EJ-S)",
370 c9b1ae2c blueswir1
    .init = vpb_init,
371 c9b1ae2c blueswir1
    .use_scsi = 1,
372 cdbdb648 pbrook
};
373 16406950 pbrook
374 f80f9ec9 Anthony Liguori
static QEMUMachine versatileab_machine = {
375 c9b1ae2c blueswir1
    .name = "versatileab",
376 c9b1ae2c blueswir1
    .desc = "ARM Versatile/AB (ARM926EJ-S)",
377 c9b1ae2c blueswir1
    .init = vab_init,
378 c9b1ae2c blueswir1
    .use_scsi = 1,
379 16406950 pbrook
};
380 3950f18b Paul Brook
381 f80f9ec9 Anthony Liguori
static void versatile_machine_init(void)
382 f80f9ec9 Anthony Liguori
{
383 f80f9ec9 Anthony Liguori
    qemu_register_machine(&versatilepb_machine);
384 f80f9ec9 Anthony Liguori
    qemu_register_machine(&versatileab_machine);
385 f80f9ec9 Anthony Liguori
}
386 f80f9ec9 Anthony Liguori
387 f80f9ec9 Anthony Liguori
machine_init(versatile_machine_init);
388 f80f9ec9 Anthony Liguori
389 999e12bb Anthony Liguori
static void vpb_sic_class_init(ObjectClass *klass, void *data)
390 999e12bb Anthony Liguori
{
391 39bffca2 Anthony Liguori
    DeviceClass *dc = DEVICE_CLASS(klass);
392 999e12bb Anthony Liguori
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
393 999e12bb Anthony Liguori
394 999e12bb Anthony Liguori
    k->init = vpb_sic_init;
395 39bffca2 Anthony Liguori
    dc->no_user = 1;
396 39bffca2 Anthony Liguori
    dc->vmsd = &vmstate_vpb_sic;
397 999e12bb Anthony Liguori
}
398 999e12bb Anthony Liguori
399 39bffca2 Anthony Liguori
static TypeInfo vpb_sic_info = {
400 39bffca2 Anthony Liguori
    .name          = "versatilepb_sic",
401 39bffca2 Anthony Liguori
    .parent        = TYPE_SYS_BUS_DEVICE,
402 39bffca2 Anthony Liguori
    .instance_size = sizeof(vpb_sic_state),
403 39bffca2 Anthony Liguori
    .class_init    = vpb_sic_class_init,
404 a796d0ac Peter Maydell
};
405 a796d0ac Peter Maydell
406 83f7d43a Andreas Färber
static void versatilepb_register_types(void)
407 3950f18b Paul Brook
{
408 39bffca2 Anthony Liguori
    type_register_static(&vpb_sic_info);
409 3950f18b Paul Brook
}
410 3950f18b Paul Brook
411 83f7d43a Andreas Färber
type_init(versatilepb_register_types)