Statistics
| Branch: | Revision:

root / hw / mips_mipssim.c @ ca20cf32

History | View | Annotate | Download (6.5 kB)

1 f0fc6f8f ths
/*
2 f0fc6f8f ths
 * QEMU/mipssim emulation
3 f0fc6f8f ths
 *
4 f0fc6f8f ths
 * Emulates a very simple machine model similiar to the one use by the
5 f0fc6f8f ths
 * proprietary MIPS emulator.
6 a79ee211 ths
 * 
7 a79ee211 ths
 * Copyright (c) 2007 Thiemo Seufer
8 a79ee211 ths
 *
9 a79ee211 ths
 * Permission is hereby granted, free of charge, to any person obtaining a copy
10 a79ee211 ths
 * of this software and associated documentation files (the "Software"), to deal
11 a79ee211 ths
 * in the Software without restriction, including without limitation the rights
12 a79ee211 ths
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
13 a79ee211 ths
 * copies of the Software, and to permit persons to whom the Software is
14 a79ee211 ths
 * furnished to do so, subject to the following conditions:
15 a79ee211 ths
 *
16 a79ee211 ths
 * The above copyright notice and this permission notice shall be included in
17 a79ee211 ths
 * all copies or substantial portions of the Software.
18 a79ee211 ths
 *
19 a79ee211 ths
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 a79ee211 ths
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 a79ee211 ths
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 a79ee211 ths
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 a79ee211 ths
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
24 a79ee211 ths
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 a79ee211 ths
 * THE SOFTWARE.
26 f0fc6f8f ths
 */
27 87ecb68b pbrook
#include "hw.h"
28 87ecb68b pbrook
#include "mips.h"
29 87ecb68b pbrook
#include "pc.h"
30 87ecb68b pbrook
#include "isa.h"
31 87ecb68b pbrook
#include "net.h"
32 87ecb68b pbrook
#include "sysemu.h"
33 87ecb68b pbrook
#include "boards.h"
34 bba831e8 Paul Brook
#include "mips-bios.h"
35 ca20cf32 Blue Swirl
#include "loader.h"
36 ca20cf32 Blue Swirl
#include "elf.h"
37 f0fc6f8f ths
38 f0fc6f8f ths
#ifdef TARGET_MIPS64
39 f0fc6f8f ths
#define PHYS_TO_VIRT(x) ((x) | ~0x7fffffffULL)
40 f0fc6f8f ths
#else
41 f0fc6f8f ths
#define PHYS_TO_VIRT(x) ((x) | ~0x7fffffffU)
42 f0fc6f8f ths
#endif
43 f0fc6f8f ths
44 f0fc6f8f ths
#define VIRT_TO_PHYS_ADDEND (-((int64_t)(int32_t)0x80000000))
45 f0fc6f8f ths
46 7df526e3 ths
static struct _loaderparams {
47 7df526e3 ths
    int ram_size;
48 7df526e3 ths
    const char *kernel_filename;
49 7df526e3 ths
    const char *kernel_cmdline;
50 7df526e3 ths
    const char *initrd_filename;
51 7df526e3 ths
} loaderparams;
52 7df526e3 ths
53 f0fc6f8f ths
static void load_kernel (CPUState *env)
54 f0fc6f8f ths
{
55 f0fc6f8f ths
    int64_t entry, kernel_low, kernel_high;
56 f0fc6f8f ths
    long kernel_size;
57 f0fc6f8f ths
    long initrd_size;
58 f0fc6f8f ths
    ram_addr_t initrd_offset;
59 ca20cf32 Blue Swirl
    int big_endian;
60 ca20cf32 Blue Swirl
61 ca20cf32 Blue Swirl
#ifdef TARGET_WORDS_BIGENDIAN
62 ca20cf32 Blue Swirl
    big_endian = 1;
63 ca20cf32 Blue Swirl
#else
64 ca20cf32 Blue Swirl
    big_endian = 0;
65 ca20cf32 Blue Swirl
#endif
66 f0fc6f8f ths
67 7df526e3 ths
    kernel_size = load_elf(loaderparams.kernel_filename, VIRT_TO_PHYS_ADDEND,
68 b55266b5 blueswir1
                           (uint64_t *)&entry, (uint64_t *)&kernel_low,
69 ca20cf32 Blue Swirl
                           (uint64_t *)&kernel_high, big_endian, ELF_MACHINE, 1);
70 f0fc6f8f ths
    if (kernel_size >= 0) {
71 f0fc6f8f ths
        if ((entry & ~0x7fffffffULL) == 0x80000000)
72 f0fc6f8f ths
            entry = (int32_t)entry;
73 b5dc7732 ths
        env->active_tc.PC = entry;
74 f0fc6f8f ths
    } else {
75 f0fc6f8f ths
        fprintf(stderr, "qemu: could not load kernel '%s'\n",
76 7df526e3 ths
                loaderparams.kernel_filename);
77 f0fc6f8f ths
        exit(1);
78 f0fc6f8f ths
    }
79 f0fc6f8f ths
80 f0fc6f8f ths
    /* load initrd */
81 f0fc6f8f ths
    initrd_size = 0;
82 f0fc6f8f ths
    initrd_offset = 0;
83 7df526e3 ths
    if (loaderparams.initrd_filename) {
84 7df526e3 ths
        initrd_size = get_image_size (loaderparams.initrd_filename);
85 f0fc6f8f ths
        if (initrd_size > 0) {
86 f0fc6f8f ths
            initrd_offset = (kernel_high + ~TARGET_PAGE_MASK) & TARGET_PAGE_MASK;
87 7df526e3 ths
            if (initrd_offset + initrd_size > loaderparams.ram_size) {
88 f0fc6f8f ths
                fprintf(stderr,
89 f0fc6f8f ths
                        "qemu: memory too small for initial ram disk '%s'\n",
90 7df526e3 ths
                        loaderparams.initrd_filename);
91 f0fc6f8f ths
                exit(1);
92 f0fc6f8f ths
            }
93 dcac9679 pbrook
            initrd_size = load_image_targphys(loaderparams.initrd_filename,
94 dcac9679 pbrook
                initrd_offset, loaderparams.ram_size - initrd_offset);
95 f0fc6f8f ths
        }
96 f0fc6f8f ths
        if (initrd_size == (target_ulong) -1) {
97 f0fc6f8f ths
            fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
98 7df526e3 ths
                    loaderparams.initrd_filename);
99 f0fc6f8f ths
            exit(1);
100 f0fc6f8f ths
        }
101 f0fc6f8f ths
    }
102 f0fc6f8f ths
}
103 f0fc6f8f ths
104 f0fc6f8f ths
static void main_cpu_reset(void *opaque)
105 f0fc6f8f ths
{
106 f0fc6f8f ths
    CPUState *env = opaque;
107 f0fc6f8f ths
    cpu_reset(env);
108 f0fc6f8f ths
109 7df526e3 ths
    if (loaderparams.kernel_filename)
110 f0fc6f8f ths
        load_kernel (env);
111 f0fc6f8f ths
}
112 f0fc6f8f ths
113 f0fc6f8f ths
static void
114 fbe1b595 Paul Brook
mips_mipssim_init (ram_addr_t ram_size,
115 3023f332 aliguori
                   const char *boot_device,
116 f0fc6f8f ths
                   const char *kernel_filename, const char *kernel_cmdline,
117 f0fc6f8f ths
                   const char *initrd_filename, const char *cpu_model)
118 f0fc6f8f ths
{
119 5cea8590 Paul Brook
    char *filename;
120 dcac9679 pbrook
    ram_addr_t ram_offset;
121 dcac9679 pbrook
    ram_addr_t bios_offset;
122 f0fc6f8f ths
    CPUState *env;
123 b5334159 ths
    int bios_size;
124 f0fc6f8f ths
125 f0fc6f8f ths
    /* Init CPUs. */
126 f0fc6f8f ths
    if (cpu_model == NULL) {
127 f0fc6f8f ths
#ifdef TARGET_MIPS64
128 f0fc6f8f ths
        cpu_model = "5Kf";
129 f0fc6f8f ths
#else
130 f0fc6f8f ths
        cpu_model = "24Kf";
131 f0fc6f8f ths
#endif
132 f0fc6f8f ths
    }
133 aaed909a bellard
    env = cpu_init(cpu_model);
134 aaed909a bellard
    if (!env) {
135 aaed909a bellard
        fprintf(stderr, "Unable to find CPU definition\n");
136 aaed909a bellard
        exit(1);
137 aaed909a bellard
    }
138 a08d4367 Jan Kiszka
    qemu_register_reset(main_cpu_reset, env);
139 f0fc6f8f ths
140 f0fc6f8f ths
    /* Allocate RAM. */
141 dcac9679 pbrook
    ram_offset = qemu_ram_alloc(ram_size);
142 dcac9679 pbrook
    bios_offset = qemu_ram_alloc(BIOS_SIZE);
143 f0fc6f8f ths
144 dcac9679 pbrook
    cpu_register_physical_memory(0, ram_size, ram_offset | IO_MEM_RAM);
145 dcac9679 pbrook
146 dcac9679 pbrook
    /* Map the BIOS / boot exception handler. */
147 dcac9679 pbrook
    cpu_register_physical_memory(0x1fc00000LL,
148 dcac9679 pbrook
                                 BIOS_SIZE, bios_offset | IO_MEM_ROM);
149 f0fc6f8f ths
    /* Load a BIOS / boot exception handler image. */
150 f0fc6f8f ths
    if (bios_name == NULL)
151 f0fc6f8f ths
        bios_name = BIOS_FILENAME;
152 5cea8590 Paul Brook
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
153 5cea8590 Paul Brook
    if (filename) {
154 5cea8590 Paul Brook
        bios_size = load_image_targphys(filename, 0x1fc00000LL, BIOS_SIZE);
155 5cea8590 Paul Brook
        qemu_free(filename);
156 5cea8590 Paul Brook
    } else {
157 5cea8590 Paul Brook
        bios_size = -1;
158 5cea8590 Paul Brook
    }
159 b5334159 ths
    if ((bios_size < 0 || bios_size > BIOS_SIZE) && !kernel_filename) {
160 f0fc6f8f ths
        /* Bail out if we have neither a kernel image nor boot vector code. */
161 f0fc6f8f ths
        fprintf(stderr,
162 f0fc6f8f ths
                "qemu: Could not load MIPS bios '%s', and no -kernel argument was specified\n",
163 5cea8590 Paul Brook
                filename);
164 f0fc6f8f ths
        exit(1);
165 f0fc6f8f ths
    } else {
166 b5334159 ths
        /* We have a boot vector start address. */
167 b5dc7732 ths
        env->active_tc.PC = (target_long)(int32_t)0xbfc00000;
168 f0fc6f8f ths
    }
169 f0fc6f8f ths
170 f0fc6f8f ths
    if (kernel_filename) {
171 7df526e3 ths
        loaderparams.ram_size = ram_size;
172 7df526e3 ths
        loaderparams.kernel_filename = kernel_filename;
173 7df526e3 ths
        loaderparams.kernel_cmdline = kernel_cmdline;
174 7df526e3 ths
        loaderparams.initrd_filename = initrd_filename;
175 f0fc6f8f ths
        load_kernel(env);
176 f0fc6f8f ths
    }
177 f0fc6f8f ths
178 f0fc6f8f ths
    /* Init CPU internal devices. */
179 f0fc6f8f ths
    cpu_mips_irq_init_cpu(env);
180 f0fc6f8f ths
    cpu_mips_clock_init(env);
181 f0fc6f8f ths
182 f0fc6f8f ths
    /* Register 64 KB of ISA IO space at 0x1fd00000. */
183 f0fc6f8f ths
    isa_mmio_init(0x1fd00000, 0x00010000);
184 f0fc6f8f ths
185 f0fc6f8f ths
    /* A single 16450 sits at offset 0x3f8. It is attached to
186 f0fc6f8f ths
       MIPS CPU INT2, which is interrupt 4. */
187 f0fc6f8f ths
    if (serial_hds[0])
188 b6cd0ea1 aurel32
        serial_init(0x3f8, env->irq[4], 115200, serial_hds[0]);
189 f0fc6f8f ths
190 0ae18cee aliguori
    if (nd_table[0].vlan)
191 0ae18cee aliguori
        /* MIPSnet uses the MIPS CPU INT0, which is interrupt 2. */
192 0ae18cee aliguori
        mipsnet_init(0x4200, env->irq[2], &nd_table[0]);
193 f0fc6f8f ths
}
194 f0fc6f8f ths
195 f80f9ec9 Anthony Liguori
static QEMUMachine mips_mipssim_machine = {
196 eec2743e ths
    .name = "mipssim",
197 eec2743e ths
    .desc = "MIPS MIPSsim platform",
198 eec2743e ths
    .init = mips_mipssim_init,
199 f0fc6f8f ths
};
200 f80f9ec9 Anthony Liguori
201 f80f9ec9 Anthony Liguori
static void mips_mipssim_machine_init(void)
202 f80f9ec9 Anthony Liguori
{
203 f80f9ec9 Anthony Liguori
    qemu_register_machine(&mips_mipssim_machine);
204 f80f9ec9 Anthony Liguori
}
205 f80f9ec9 Anthony Liguori
206 f80f9ec9 Anthony Liguori
machine_init(mips_mipssim_machine_init);