Statistics
| Branch: | Revision:

root / hw / r2d.c @ cb457d76

History | View | Annotate | Download (6.8 kB)

1 0d78f544 ths
/*
2 0d78f544 ths
 * Renesas SH7751R R2D-PLUS emulation
3 0d78f544 ths
 *
4 0d78f544 ths
 * Copyright (c) 2007 Magnus Damm
5 b319feb7 aurel32
 * Copyright (c) 2008 Paul Mundt
6 0d78f544 ths
 *
7 0d78f544 ths
 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 0d78f544 ths
 * of this software and associated documentation files (the "Software"), to deal
9 0d78f544 ths
 * in the Software without restriction, including without limitation the rights
10 0d78f544 ths
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 0d78f544 ths
 * copies of the Software, and to permit persons to whom the Software is
12 0d78f544 ths
 * furnished to do so, subject to the following conditions:
13 0d78f544 ths
 *
14 0d78f544 ths
 * The above copyright notice and this permission notice shall be included in
15 0d78f544 ths
 * all copies or substantial portions of the Software.
16 0d78f544 ths
 *
17 0d78f544 ths
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 0d78f544 ths
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 0d78f544 ths
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 0d78f544 ths
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 0d78f544 ths
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 0d78f544 ths
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 0d78f544 ths
 * THE SOFTWARE.
24 0d78f544 ths
 */
25 0d78f544 ths
26 87ecb68b pbrook
#include "hw.h"
27 87ecb68b pbrook
#include "sh.h"
28 ffd39257 blueswir1
#include "devices.h"
29 87ecb68b pbrook
#include "sysemu.h"
30 87ecb68b pbrook
#include "boards.h"
31 c2f01775 balrog
#include "pci.h"
32 c2f01775 balrog
#include "net.h"
33 c2f01775 balrog
#include "sh7750_regs.h"
34 0d78f544 ths
35 0d78f544 ths
#define SDRAM_BASE 0x0c000000 /* Physical location of SDRAM: Area 3 */
36 0d78f544 ths
#define SDRAM_SIZE 0x04000000
37 0d78f544 ths
38 ffd39257 blueswir1
#define SM501_VRAM_SIZE 0x800000
39 ffd39257 blueswir1
40 d47ede60 balrog
#define PA_IRLMSK        0x00
41 b319feb7 aurel32
#define PA_POWOFF        0x30
42 b319feb7 aurel32
#define PA_VERREG        0x32
43 b319feb7 aurel32
#define PA_OUTPORT        0x36
44 b319feb7 aurel32
45 b319feb7 aurel32
typedef struct {
46 b319feb7 aurel32
    uint16_t bcr;
47 d47ede60 balrog
    uint16_t irlmsk;
48 b319feb7 aurel32
    uint16_t irlmon;
49 b319feb7 aurel32
    uint16_t cfctl;
50 b319feb7 aurel32
    uint16_t cfpow;
51 b319feb7 aurel32
    uint16_t dispctl;
52 b319feb7 aurel32
    uint16_t sdmpow;
53 b319feb7 aurel32
    uint16_t rtcce;
54 b319feb7 aurel32
    uint16_t pcicd;
55 b319feb7 aurel32
    uint16_t voyagerrts;
56 b319feb7 aurel32
    uint16_t cfrst;
57 b319feb7 aurel32
    uint16_t admrts;
58 b319feb7 aurel32
    uint16_t extrst;
59 b319feb7 aurel32
    uint16_t cfcdintclr;
60 b319feb7 aurel32
    uint16_t keyctlclr;
61 b319feb7 aurel32
    uint16_t pad0;
62 b319feb7 aurel32
    uint16_t pad1;
63 b319feb7 aurel32
    uint16_t powoff;
64 b319feb7 aurel32
    uint16_t verreg;
65 b319feb7 aurel32
    uint16_t inport;
66 b319feb7 aurel32
    uint16_t outport;
67 b319feb7 aurel32
    uint16_t bverreg;
68 d47ede60 balrog
69 d47ede60 balrog
/* output pin */
70 d47ede60 balrog
    qemu_irq irl;
71 b319feb7 aurel32
} r2d_fpga_t;
72 b319feb7 aurel32
73 d47ede60 balrog
enum r2d_fpga_irq {
74 d47ede60 balrog
    PCI_INTD, CF_IDE, CF_CD, PCI_INTC, SM501, KEY, RTC_A, RTC_T,
75 d47ede60 balrog
    SDCARD, PCI_INTA, PCI_INTB, EXT, TP,
76 d47ede60 balrog
    NR_IRQS
77 d47ede60 balrog
};
78 d47ede60 balrog
79 d47ede60 balrog
static const struct { short irl; uint16_t msk; } irqtab[NR_IRQS] = {
80 d47ede60 balrog
    [CF_IDE]        = {  1, 1<<9 },
81 d47ede60 balrog
    [CF_CD]        = {  2, 1<<8 },
82 d47ede60 balrog
    [PCI_INTA]        = {  9, 1<<14 },
83 d47ede60 balrog
    [PCI_INTB]        = { 10, 1<<13 },
84 d47ede60 balrog
    [PCI_INTC]        = {  3, 1<<12 },
85 d47ede60 balrog
    [PCI_INTD]        = {  0, 1<<11 },
86 d47ede60 balrog
    [SM501]        = {  4, 1<<10 },
87 d47ede60 balrog
    [KEY]        = {  5, 1<<6 },
88 d47ede60 balrog
    [RTC_A]        = {  6, 1<<5 },
89 d47ede60 balrog
    [RTC_T]        = {  7, 1<<4 },
90 d47ede60 balrog
    [SDCARD]        = {  8, 1<<7 },
91 d47ede60 balrog
    [EXT]        = { 11, 1<<0 },
92 d47ede60 balrog
    [TP]        = { 12, 1<<15 },
93 d47ede60 balrog
};
94 d47ede60 balrog
95 d47ede60 balrog
static void update_irl(r2d_fpga_t *fpga)
96 d47ede60 balrog
{
97 d47ede60 balrog
    int i, irl = 15;
98 d47ede60 balrog
    for (i = 0; i < NR_IRQS; i++)
99 d47ede60 balrog
        if (fpga->irlmon & fpga->irlmsk & irqtab[i].msk)
100 d47ede60 balrog
            if (irqtab[i].irl < irl)
101 d47ede60 balrog
                irl = irqtab[i].irl;
102 d47ede60 balrog
    qemu_set_irq(fpga->irl, irl ^ 15);
103 d47ede60 balrog
}
104 d47ede60 balrog
105 d47ede60 balrog
static void r2d_fpga_irq_set(void *opaque, int n, int level)
106 d47ede60 balrog
{
107 d47ede60 balrog
    r2d_fpga_t *fpga = opaque;
108 d47ede60 balrog
    if (level)
109 d47ede60 balrog
        fpga->irlmon |= irqtab[n].msk;
110 d47ede60 balrog
    else
111 d47ede60 balrog
        fpga->irlmon &= ~irqtab[n].msk;
112 d47ede60 balrog
    update_irl(fpga);
113 d47ede60 balrog
}
114 d47ede60 balrog
115 b319feb7 aurel32
static uint32_t r2d_fpga_read(void *opaque, target_phys_addr_t addr)
116 b319feb7 aurel32
{
117 b319feb7 aurel32
    r2d_fpga_t *s = opaque;
118 b319feb7 aurel32
119 b319feb7 aurel32
    switch (addr) {
120 d47ede60 balrog
    case PA_IRLMSK:
121 d47ede60 balrog
        return s->irlmsk;
122 b319feb7 aurel32
    case PA_OUTPORT:
123 b319feb7 aurel32
        return s->outport;
124 b319feb7 aurel32
    case PA_POWOFF:
125 b319feb7 aurel32
        return s->powoff;
126 b319feb7 aurel32
    case PA_VERREG:
127 b319feb7 aurel32
        return 0x10;
128 b319feb7 aurel32
    }
129 b319feb7 aurel32
130 b319feb7 aurel32
    return 0;
131 b319feb7 aurel32
}
132 b319feb7 aurel32
133 b319feb7 aurel32
static void
134 b319feb7 aurel32
r2d_fpga_write(void *opaque, target_phys_addr_t addr, uint32_t value)
135 b319feb7 aurel32
{
136 b319feb7 aurel32
    r2d_fpga_t *s = opaque;
137 b319feb7 aurel32
138 b319feb7 aurel32
    switch (addr) {
139 d47ede60 balrog
    case PA_IRLMSK:
140 d47ede60 balrog
        s->irlmsk = value;
141 d47ede60 balrog
        update_irl(s);
142 d47ede60 balrog
        break;
143 b319feb7 aurel32
    case PA_OUTPORT:
144 b319feb7 aurel32
        s->outport = value;
145 b319feb7 aurel32
        break;
146 b319feb7 aurel32
    case PA_POWOFF:
147 b319feb7 aurel32
        s->powoff = value;
148 b319feb7 aurel32
        break;
149 b319feb7 aurel32
    case PA_VERREG:
150 b319feb7 aurel32
        /* Discard writes */
151 b319feb7 aurel32
        break;
152 b319feb7 aurel32
    }
153 b319feb7 aurel32
}
154 b319feb7 aurel32
155 b319feb7 aurel32
static CPUReadMemoryFunc *r2d_fpga_readfn[] = {
156 b319feb7 aurel32
    r2d_fpga_read,
157 b319feb7 aurel32
    r2d_fpga_read,
158 b2463a64 aurel32
    NULL,
159 b319feb7 aurel32
};
160 b319feb7 aurel32
161 b319feb7 aurel32
static CPUWriteMemoryFunc *r2d_fpga_writefn[] = {
162 b319feb7 aurel32
    r2d_fpga_write,
163 b319feb7 aurel32
    r2d_fpga_write,
164 b2463a64 aurel32
    NULL,
165 b319feb7 aurel32
};
166 b319feb7 aurel32
167 d47ede60 balrog
static qemu_irq *r2d_fpga_init(target_phys_addr_t base, qemu_irq irl)
168 b319feb7 aurel32
{
169 b319feb7 aurel32
    int iomemtype;
170 b319feb7 aurel32
    r2d_fpga_t *s;
171 b319feb7 aurel32
172 b319feb7 aurel32
    s = qemu_mallocz(sizeof(r2d_fpga_t));
173 b319feb7 aurel32
    if (!s)
174 d47ede60 balrog
        return NULL;
175 d47ede60 balrog
176 d47ede60 balrog
    s->irl = irl;
177 b319feb7 aurel32
178 b319feb7 aurel32
    iomemtype = cpu_register_io_memory(0, r2d_fpga_readfn,
179 b319feb7 aurel32
                                       r2d_fpga_writefn, s);
180 b319feb7 aurel32
    cpu_register_physical_memory(base, 0x40, iomemtype);
181 d47ede60 balrog
    return qemu_allocate_irqs(r2d_fpga_irq_set, s, NR_IRQS);
182 b319feb7 aurel32
}
183 b319feb7 aurel32
184 c2f01775 balrog
static void r2d_pci_set_irq(qemu_irq *p, int n, int l)
185 c2f01775 balrog
{
186 c2f01775 balrog
    qemu_set_irq(p[n], l);
187 c2f01775 balrog
}
188 c2f01775 balrog
189 c2f01775 balrog
static int r2d_pci_map_irq(PCIDevice *d, int irq_num)
190 c2f01775 balrog
{
191 c2f01775 balrog
    const int intx[] = { PCI_INTA, PCI_INTB, PCI_INTC, PCI_INTD };
192 c2f01775 balrog
    return intx[d->devfn >> 3];
193 c2f01775 balrog
}
194 c2f01775 balrog
195 00f82b8a aurel32
static void r2d_init(ram_addr_t ram_size, int vga_ram_size,
196 b881c2c6 blueswir1
              const char *boot_device, DisplayState * ds,
197 0d78f544 ths
              const char *kernel_filename, const char *kernel_cmdline,
198 0d78f544 ths
              const char *initrd_filename, const char *cpu_model)
199 0d78f544 ths
{
200 0d78f544 ths
    CPUState *env;
201 0d78f544 ths
    struct SH7750State *s;
202 ffd39257 blueswir1
    ram_addr_t sdram_addr, sm501_vga_ram_addr;
203 d47ede60 balrog
    qemu_irq *irq;
204 c2f01775 balrog
    PCIBus *pci;
205 c2f01775 balrog
    int i;
206 0d78f544 ths
207 aaed909a bellard
    if (!cpu_model)
208 0fd3ca30 aurel32
        cpu_model = "SH7751R";
209 aaed909a bellard
210 aaed909a bellard
    env = cpu_init(cpu_model);
211 aaed909a bellard
    if (!env) {
212 aaed909a bellard
        fprintf(stderr, "Unable to find CPU definition\n");
213 aaed909a bellard
        exit(1);
214 aaed909a bellard
    }
215 0d78f544 ths
216 0d78f544 ths
    /* Allocate memory space */
217 ffd39257 blueswir1
    sdram_addr = qemu_ram_alloc(SDRAM_SIZE);
218 ffd39257 blueswir1
    cpu_register_physical_memory(SDRAM_BASE, SDRAM_SIZE, sdram_addr);
219 0d78f544 ths
    /* Register peripherals */
220 0d78f544 ths
    s = sh7750_init(env);
221 d47ede60 balrog
    irq = r2d_fpga_init(0x04000000, sh7750_irl(s));
222 c2f01775 balrog
    pci = sh_pci_register_bus(r2d_pci_set_irq, r2d_pci_map_irq, irq, 0, 4);
223 d47ede60 balrog
224 ffd39257 blueswir1
    sm501_vga_ram_addr = qemu_ram_alloc(SM501_VRAM_SIZE);
225 ffd39257 blueswir1
    sm501_init(ds, 0x10000000, sm501_vga_ram_addr, SM501_VRAM_SIZE,
226 ffd39257 blueswir1
               serial_hds[2]);
227 a4a771c0 balrog
228 a4a771c0 balrog
    /* onboard CF (True IDE mode, Master only). */
229 d47ede60 balrog
    mmio_ide_init(0x14001000, 0x1400080c, irq[CF_IDE], 1,
230 d47ede60 balrog
        drives_table[drive_get_index(IF_IDE, 0, 0)].bdrv, NULL);
231 a4a771c0 balrog
232 c2f01775 balrog
    /* NIC: rtl8139 on-board, and 2 slots. */
233 cb457d76 aliguori
    pci_nic_init(pci, &nd_table[0], 2 << 3, "rtl8139");
234 c2f01775 balrog
    for (i = 1; i < nb_nics; i++)
235 cb457d76 aliguori
        pci_nic_init(pci, &nd_table[i], -1, "ne2k_pci");
236 c2f01775 balrog
237 0d78f544 ths
    /* Todo: register on board registers */
238 0d78f544 ths
    {
239 0d78f544 ths
      int kernel_size;
240 c2f01775 balrog
      /* initialization which should be done by firmware */
241 c2f01775 balrog
      uint32_t bcr1 = 1 << 3; /* cs3 SDRAM */
242 c2f01775 balrog
      uint16_t bcr2 = 3 << (3 * 2); /* cs3 32-bit */
243 b79e1752 aurel32
      cpu_physical_memory_write(SH7750_BCR1_A7, (uint8_t *)&bcr1, 4);
244 b79e1752 aurel32
      cpu_physical_memory_write(SH7750_BCR2_A7, (uint8_t *)&bcr2, 2);
245 0d78f544 ths
246 0d78f544 ths
      kernel_size = load_image(kernel_filename, phys_ram_base);
247 0d78f544 ths
248 0d78f544 ths
      if (kernel_size < 0) {
249 0d78f544 ths
        fprintf(stderr, "qemu: could not load kernel '%s'\n", kernel_filename);
250 0d78f544 ths
        exit(1);
251 0d78f544 ths
      }
252 0d78f544 ths
253 0d78f544 ths
      env->pc = SDRAM_BASE | 0xa0000000; /* Start from P2 area */
254 0d78f544 ths
    }
255 0d78f544 ths
}
256 0d78f544 ths
257 0d78f544 ths
QEMUMachine r2d_machine = {
258 4b32e168 aliguori
    .name = "r2d",
259 4b32e168 aliguori
    .desc = "r2d-plus board",
260 4b32e168 aliguori
    .init = r2d_init,
261 ffd39257 blueswir1
    .ram_require = (SDRAM_SIZE + SM501_VRAM_SIZE) | RAMSIZE_FIXED,
262 0d78f544 ths
};