Statistics
| Branch: | Revision:

root / hw / arm_sysctl.c @ cc53adbc

History | View | Annotate | Download (5.3 kB)

1 5fafdf24 ths
/*
2 e69954b9 pbrook
 * Status and system control registers for ARM RealView/Versatile boards.
3 e69954b9 pbrook
 *
4 9ee6e8bb pbrook
 * Copyright (c) 2006-2007 CodeSourcery.
5 e69954b9 pbrook
 * Written by Paul Brook
6 e69954b9 pbrook
 *
7 e69954b9 pbrook
 * This code is licenced under the GPL.
8 e69954b9 pbrook
 */
9 e69954b9 pbrook
10 87ecb68b pbrook
#include "hw.h"
11 9596ebb7 pbrook
#include "primecell.h"
12 87ecb68b pbrook
#include "sysemu.h"
13 e69954b9 pbrook
14 e69954b9 pbrook
#define LOCK_VALUE 0xa05f
15 e69954b9 pbrook
16 e69954b9 pbrook
typedef struct {
17 e69954b9 pbrook
    uint32_t sys_id;
18 e69954b9 pbrook
    uint32_t leds;
19 e69954b9 pbrook
    uint16_t lockval;
20 e69954b9 pbrook
    uint32_t cfgdata1;
21 e69954b9 pbrook
    uint32_t cfgdata2;
22 e69954b9 pbrook
    uint32_t flags;
23 e69954b9 pbrook
    uint32_t nvflags;
24 e69954b9 pbrook
    uint32_t resetlevel;
25 e69954b9 pbrook
} arm_sysctl_state;
26 e69954b9 pbrook
27 e69954b9 pbrook
static uint32_t arm_sysctl_read(void *opaque, target_phys_addr_t offset)
28 e69954b9 pbrook
{
29 e69954b9 pbrook
    arm_sysctl_state *s = (arm_sysctl_state *)opaque;
30 e69954b9 pbrook
31 e69954b9 pbrook
    switch (offset) {
32 e69954b9 pbrook
    case 0x00: /* ID */
33 e69954b9 pbrook
        return s->sys_id;
34 e69954b9 pbrook
    case 0x04: /* SW */
35 e69954b9 pbrook
        /* General purpose hardware switches.
36 e69954b9 pbrook
           We don't have a useful way of exposing these to the user.  */
37 e69954b9 pbrook
        return 0;
38 e69954b9 pbrook
    case 0x08: /* LED */
39 e69954b9 pbrook
        return s->leds;
40 e69954b9 pbrook
    case 0x20: /* LOCK */
41 e69954b9 pbrook
        return s->lockval;
42 e69954b9 pbrook
    case 0x0c: /* OSC0 */
43 e69954b9 pbrook
    case 0x10: /* OSC1 */
44 e69954b9 pbrook
    case 0x14: /* OSC2 */
45 e69954b9 pbrook
    case 0x18: /* OSC3 */
46 e69954b9 pbrook
    case 0x1c: /* OSC4 */
47 e69954b9 pbrook
    case 0x24: /* 100HZ */
48 e69954b9 pbrook
        /* ??? Implement these.  */
49 e69954b9 pbrook
        return 0;
50 e69954b9 pbrook
    case 0x28: /* CFGDATA1 */
51 e69954b9 pbrook
        return s->cfgdata1;
52 e69954b9 pbrook
    case 0x2c: /* CFGDATA2 */
53 e69954b9 pbrook
        return s->cfgdata2;
54 e69954b9 pbrook
    case 0x30: /* FLAGS */
55 e69954b9 pbrook
        return s->flags;
56 e69954b9 pbrook
    case 0x38: /* NVFLAGS */
57 e69954b9 pbrook
        return s->nvflags;
58 e69954b9 pbrook
    case 0x40: /* RESETCTL */
59 e69954b9 pbrook
        return s->resetlevel;
60 e69954b9 pbrook
    case 0x44: /* PCICTL */
61 e69954b9 pbrook
        return 1;
62 e69954b9 pbrook
    case 0x48: /* MCI */
63 e69954b9 pbrook
        return 0;
64 e69954b9 pbrook
    case 0x4c: /* FLASH */
65 e69954b9 pbrook
        return 0;
66 e69954b9 pbrook
    case 0x50: /* CLCD */
67 e69954b9 pbrook
        return 0x1000;
68 e69954b9 pbrook
    case 0x54: /* CLCDSER */
69 e69954b9 pbrook
        return 0;
70 e69954b9 pbrook
    case 0x58: /* BOOTCS */
71 e69954b9 pbrook
        return 0;
72 e69954b9 pbrook
    case 0x5c: /* 24MHz */
73 e69954b9 pbrook
        /* ??? not implemented.  */
74 e69954b9 pbrook
        return 0;
75 e69954b9 pbrook
    case 0x60: /* MISC */
76 e69954b9 pbrook
        return 0;
77 e69954b9 pbrook
    case 0x84: /* PROCID0 */
78 e69954b9 pbrook
        /* ??? Don't know what the proper value for the core tile ID is.  */
79 e69954b9 pbrook
        return 0x02000000;
80 e69954b9 pbrook
    case 0x88: /* PROCID1 */
81 e69954b9 pbrook
        return 0xff000000;
82 e69954b9 pbrook
    case 0x64: /* DMAPSR0 */
83 e69954b9 pbrook
    case 0x68: /* DMAPSR1 */
84 e69954b9 pbrook
    case 0x6c: /* DMAPSR2 */
85 e69954b9 pbrook
    case 0x70: /* IOSEL */
86 e69954b9 pbrook
    case 0x74: /* PLDCTL */
87 e69954b9 pbrook
    case 0x80: /* BUSID */
88 e69954b9 pbrook
    case 0x8c: /* OSCRESET0 */
89 e69954b9 pbrook
    case 0x90: /* OSCRESET1 */
90 e69954b9 pbrook
    case 0x94: /* OSCRESET2 */
91 e69954b9 pbrook
    case 0x98: /* OSCRESET3 */
92 e69954b9 pbrook
    case 0x9c: /* OSCRESET4 */
93 e69954b9 pbrook
    case 0xc0: /* SYS_TEST_OSC0 */
94 e69954b9 pbrook
    case 0xc4: /* SYS_TEST_OSC1 */
95 e69954b9 pbrook
    case 0xc8: /* SYS_TEST_OSC2 */
96 e69954b9 pbrook
    case 0xcc: /* SYS_TEST_OSC3 */
97 e69954b9 pbrook
    case 0xd0: /* SYS_TEST_OSC4 */
98 e69954b9 pbrook
        return 0;
99 e69954b9 pbrook
    default:
100 e69954b9 pbrook
        printf ("arm_sysctl_read: Bad register offset 0x%x\n", (int)offset);
101 e69954b9 pbrook
        return 0;
102 e69954b9 pbrook
    }
103 e69954b9 pbrook
}
104 e69954b9 pbrook
105 e69954b9 pbrook
static void arm_sysctl_write(void *opaque, target_phys_addr_t offset,
106 e69954b9 pbrook
                          uint32_t val)
107 e69954b9 pbrook
{
108 e69954b9 pbrook
    arm_sysctl_state *s = (arm_sysctl_state *)opaque;
109 e69954b9 pbrook
110 e69954b9 pbrook
    switch (offset) {
111 e69954b9 pbrook
    case 0x08: /* LED */
112 e69954b9 pbrook
        s->leds = val;
113 e69954b9 pbrook
    case 0x0c: /* OSC0 */
114 e69954b9 pbrook
    case 0x10: /* OSC1 */
115 e69954b9 pbrook
    case 0x14: /* OSC2 */
116 e69954b9 pbrook
    case 0x18: /* OSC3 */
117 e69954b9 pbrook
    case 0x1c: /* OSC4 */
118 e69954b9 pbrook
        /* ??? */
119 e69954b9 pbrook
        break;
120 e69954b9 pbrook
    case 0x20: /* LOCK */
121 e69954b9 pbrook
        if (val == LOCK_VALUE)
122 e69954b9 pbrook
            s->lockval = val;
123 e69954b9 pbrook
        else
124 e69954b9 pbrook
            s->lockval = val & 0x7fff;
125 e69954b9 pbrook
        break;
126 e69954b9 pbrook
    case 0x28: /* CFGDATA1 */
127 e69954b9 pbrook
        /* ??? Need to implement this.  */
128 e69954b9 pbrook
        s->cfgdata1 = val;
129 e69954b9 pbrook
        break;
130 e69954b9 pbrook
    case 0x2c: /* CFGDATA2 */
131 e69954b9 pbrook
        /* ??? Need to implement this.  */
132 e69954b9 pbrook
        s->cfgdata2 = val;
133 e69954b9 pbrook
        break;
134 e69954b9 pbrook
    case 0x30: /* FLAGSSET */
135 e69954b9 pbrook
        s->flags |= val;
136 e69954b9 pbrook
        break;
137 e69954b9 pbrook
    case 0x34: /* FLAGSCLR */
138 e69954b9 pbrook
        s->flags &= ~val;
139 e69954b9 pbrook
        break;
140 e69954b9 pbrook
    case 0x38: /* NVFLAGSSET */
141 e69954b9 pbrook
        s->nvflags |= val;
142 e69954b9 pbrook
        break;
143 e69954b9 pbrook
    case 0x3c: /* NVFLAGSCLR */
144 e69954b9 pbrook
        s->nvflags &= ~val;
145 e69954b9 pbrook
        break;
146 e69954b9 pbrook
    case 0x40: /* RESETCTL */
147 e69954b9 pbrook
        if (s->lockval == LOCK_VALUE) {
148 e69954b9 pbrook
            s->resetlevel = val;
149 e69954b9 pbrook
            if (val & 0x100)
150 f3d6b95e pbrook
                qemu_system_reset_request ();
151 e69954b9 pbrook
        }
152 e69954b9 pbrook
        break;
153 e69954b9 pbrook
    case 0x44: /* PCICTL */
154 e69954b9 pbrook
        /* nothing to do.  */
155 e69954b9 pbrook
        break;
156 e69954b9 pbrook
    case 0x4c: /* FLASH */
157 e69954b9 pbrook
    case 0x50: /* CLCD */
158 e69954b9 pbrook
    case 0x54: /* CLCDSER */
159 e69954b9 pbrook
    case 0x64: /* DMAPSR0 */
160 e69954b9 pbrook
    case 0x68: /* DMAPSR1 */
161 e69954b9 pbrook
    case 0x6c: /* DMAPSR2 */
162 e69954b9 pbrook
    case 0x70: /* IOSEL */
163 e69954b9 pbrook
    case 0x74: /* PLDCTL */
164 e69954b9 pbrook
    case 0x80: /* BUSID */
165 e69954b9 pbrook
    case 0x84: /* PROCID0 */
166 e69954b9 pbrook
    case 0x88: /* PROCID1 */
167 e69954b9 pbrook
    case 0x8c: /* OSCRESET0 */
168 e69954b9 pbrook
    case 0x90: /* OSCRESET1 */
169 e69954b9 pbrook
    case 0x94: /* OSCRESET2 */
170 e69954b9 pbrook
    case 0x98: /* OSCRESET3 */
171 e69954b9 pbrook
    case 0x9c: /* OSCRESET4 */
172 e69954b9 pbrook
        break;
173 e69954b9 pbrook
    default:
174 e69954b9 pbrook
        printf ("arm_sysctl_write: Bad register offset 0x%x\n", (int)offset);
175 e69954b9 pbrook
        return;
176 e69954b9 pbrook
    }
177 e69954b9 pbrook
}
178 e69954b9 pbrook
179 e69954b9 pbrook
static CPUReadMemoryFunc *arm_sysctl_readfn[] = {
180 e69954b9 pbrook
   arm_sysctl_read,
181 e69954b9 pbrook
   arm_sysctl_read,
182 e69954b9 pbrook
   arm_sysctl_read
183 e69954b9 pbrook
};
184 e69954b9 pbrook
185 e69954b9 pbrook
static CPUWriteMemoryFunc *arm_sysctl_writefn[] = {
186 e69954b9 pbrook
   arm_sysctl_write,
187 e69954b9 pbrook
   arm_sysctl_write,
188 e69954b9 pbrook
   arm_sysctl_write
189 e69954b9 pbrook
};
190 e69954b9 pbrook
191 e69954b9 pbrook
void arm_sysctl_init(uint32_t base, uint32_t sys_id)
192 e69954b9 pbrook
{
193 e69954b9 pbrook
    arm_sysctl_state *s;
194 e69954b9 pbrook
    int iomemtype;
195 e69954b9 pbrook
196 e69954b9 pbrook
    s = (arm_sysctl_state *)qemu_mallocz(sizeof(arm_sysctl_state));
197 e69954b9 pbrook
    s->sys_id = sys_id;
198 9ee6e8bb pbrook
    /* The MPcore bootloader uses these flags to start secondary CPUs.
199 9ee6e8bb pbrook
       We don't use a bootloader, so do this here.  */
200 9ee6e8bb pbrook
    s->flags = 3;
201 e69954b9 pbrook
    iomemtype = cpu_register_io_memory(0, arm_sysctl_readfn,
202 e69954b9 pbrook
                                       arm_sysctl_writefn, s);
203 187337f8 pbrook
    cpu_register_physical_memory(base, 0x00001000, iomemtype);
204 e69954b9 pbrook
    /* ??? Save/restore.  */
205 e69954b9 pbrook
}