Statistics
| Branch: | Revision:

root / hw / prep_pci.c @ cedd91d2

History | View | Annotate | Download (5.1 kB)

1 502a5395 pbrook
/*
2 502a5395 pbrook
 * QEMU PREP PCI host
3 502a5395 pbrook
 *
4 502a5395 pbrook
 * Copyright (c) 2006 Fabrice Bellard
5 5fafdf24 ths
 *
6 502a5395 pbrook
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 502a5395 pbrook
 * of this software and associated documentation files (the "Software"), to deal
8 502a5395 pbrook
 * in the Software without restriction, including without limitation the rights
9 502a5395 pbrook
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 502a5395 pbrook
 * copies of the Software, and to permit persons to whom the Software is
11 502a5395 pbrook
 * furnished to do so, subject to the following conditions:
12 502a5395 pbrook
 *
13 502a5395 pbrook
 * The above copyright notice and this permission notice shall be included in
14 502a5395 pbrook
 * all copies or substantial portions of the Software.
15 502a5395 pbrook
 *
16 502a5395 pbrook
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 502a5395 pbrook
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 502a5395 pbrook
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 502a5395 pbrook
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 502a5395 pbrook
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 502a5395 pbrook
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 502a5395 pbrook
 * THE SOFTWARE.
23 502a5395 pbrook
 */
24 502a5395 pbrook
25 87ecb68b pbrook
#include "hw.h"
26 87ecb68b pbrook
#include "pci.h"
27 87ecb68b pbrook
28 502a5395 pbrook
typedef uint32_t pci_addr_t;
29 502a5395 pbrook
#include "pci_host.h"
30 502a5395 pbrook
31 502a5395 pbrook
typedef PCIHostState PREPPCIState;
32 502a5395 pbrook
33 502a5395 pbrook
static void pci_prep_addr_writel(void* opaque, uint32_t addr, uint32_t val)
34 502a5395 pbrook
{
35 502a5395 pbrook
    PREPPCIState *s = opaque;
36 502a5395 pbrook
    s->config_reg = val;
37 502a5395 pbrook
}
38 502a5395 pbrook
39 502a5395 pbrook
static uint32_t pci_prep_addr_readl(void* opaque, uint32_t addr)
40 502a5395 pbrook
{
41 502a5395 pbrook
    PREPPCIState *s = opaque;
42 502a5395 pbrook
    return s->config_reg;
43 502a5395 pbrook
}
44 502a5395 pbrook
45 502a5395 pbrook
static inline uint32_t PPC_PCIIO_config(target_phys_addr_t addr)
46 502a5395 pbrook
{
47 502a5395 pbrook
    int i;
48 502a5395 pbrook
49 502a5395 pbrook
    for(i = 0; i < 11; i++) {
50 502a5395 pbrook
        if ((addr & (1 << (11 + i))) != 0)
51 502a5395 pbrook
            break;
52 502a5395 pbrook
    }
53 502a5395 pbrook
    return (addr & 0x7ff) |  (i << 11);
54 502a5395 pbrook
}
55 502a5395 pbrook
56 502a5395 pbrook
static void PPC_PCIIO_writeb (void *opaque, target_phys_addr_t addr, uint32_t val)
57 502a5395 pbrook
{
58 502a5395 pbrook
    PREPPCIState *s = opaque;
59 502a5395 pbrook
    pci_data_write(s->bus, PPC_PCIIO_config(addr), val, 1);
60 502a5395 pbrook
}
61 502a5395 pbrook
62 502a5395 pbrook
static void PPC_PCIIO_writew (void *opaque, target_phys_addr_t addr, uint32_t val)
63 502a5395 pbrook
{
64 502a5395 pbrook
    PREPPCIState *s = opaque;
65 502a5395 pbrook
#ifdef TARGET_WORDS_BIGENDIAN
66 502a5395 pbrook
    val = bswap16(val);
67 502a5395 pbrook
#endif
68 502a5395 pbrook
    pci_data_write(s->bus, PPC_PCIIO_config(addr), val, 2);
69 502a5395 pbrook
}
70 502a5395 pbrook
71 502a5395 pbrook
static void PPC_PCIIO_writel (void *opaque, target_phys_addr_t addr, uint32_t val)
72 502a5395 pbrook
{
73 502a5395 pbrook
    PREPPCIState *s = opaque;
74 502a5395 pbrook
#ifdef TARGET_WORDS_BIGENDIAN
75 502a5395 pbrook
    val = bswap32(val);
76 502a5395 pbrook
#endif
77 502a5395 pbrook
    pci_data_write(s->bus, PPC_PCIIO_config(addr), val, 4);
78 502a5395 pbrook
}
79 502a5395 pbrook
80 502a5395 pbrook
static uint32_t PPC_PCIIO_readb (void *opaque, target_phys_addr_t addr)
81 502a5395 pbrook
{
82 502a5395 pbrook
    PREPPCIState *s = opaque;
83 502a5395 pbrook
    uint32_t val;
84 502a5395 pbrook
    val = pci_data_read(s->bus, PPC_PCIIO_config(addr), 1);
85 502a5395 pbrook
    return val;
86 502a5395 pbrook
}
87 502a5395 pbrook
88 502a5395 pbrook
static uint32_t PPC_PCIIO_readw (void *opaque, target_phys_addr_t addr)
89 502a5395 pbrook
{
90 502a5395 pbrook
    PREPPCIState *s = opaque;
91 502a5395 pbrook
    uint32_t val;
92 502a5395 pbrook
    val = pci_data_read(s->bus, PPC_PCIIO_config(addr), 2);
93 502a5395 pbrook
#ifdef TARGET_WORDS_BIGENDIAN
94 502a5395 pbrook
    val = bswap16(val);
95 502a5395 pbrook
#endif
96 502a5395 pbrook
    return val;
97 502a5395 pbrook
}
98 502a5395 pbrook
99 502a5395 pbrook
static uint32_t PPC_PCIIO_readl (void *opaque, target_phys_addr_t addr)
100 502a5395 pbrook
{
101 502a5395 pbrook
    PREPPCIState *s = opaque;
102 502a5395 pbrook
    uint32_t val;
103 502a5395 pbrook
    val = pci_data_read(s->bus, PPC_PCIIO_config(addr), 4);
104 502a5395 pbrook
#ifdef TARGET_WORDS_BIGENDIAN
105 502a5395 pbrook
    val = bswap32(val);
106 502a5395 pbrook
#endif
107 502a5395 pbrook
    return val;
108 502a5395 pbrook
}
109 502a5395 pbrook
110 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const PPC_PCIIO_write[] = {
111 502a5395 pbrook
    &PPC_PCIIO_writeb,
112 502a5395 pbrook
    &PPC_PCIIO_writew,
113 502a5395 pbrook
    &PPC_PCIIO_writel,
114 502a5395 pbrook
};
115 502a5395 pbrook
116 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const PPC_PCIIO_read[] = {
117 502a5395 pbrook
    &PPC_PCIIO_readb,
118 502a5395 pbrook
    &PPC_PCIIO_readw,
119 502a5395 pbrook
    &PPC_PCIIO_readl,
120 502a5395 pbrook
};
121 502a5395 pbrook
122 d2b59317 pbrook
static int prep_map_irq(PCIDevice *pci_dev, int irq_num)
123 502a5395 pbrook
{
124 80b3ada7 pbrook
    return (irq_num + (pci_dev->devfn >> 3)) & 1;
125 d2b59317 pbrook
}
126 d2b59317 pbrook
127 5d4e84c8 Juan Quintela
static void prep_set_irq(void *opaque, int irq_num, int level)
128 d2b59317 pbrook
{
129 5d4e84c8 Juan Quintela
    qemu_irq *pic = opaque;
130 5d4e84c8 Juan Quintela
131 8c9d7f83 j_mayer
    qemu_set_irq(pic[(irq_num & 1) ? 11 : 9] , level);
132 502a5395 pbrook
}
133 502a5395 pbrook
134 d537cf6c pbrook
PCIBus *pci_prep_init(qemu_irq *pic)
135 502a5395 pbrook
{
136 502a5395 pbrook
    PREPPCIState *s;
137 502a5395 pbrook
    PCIDevice *d;
138 502a5395 pbrook
    int PPC_io_memory;
139 502a5395 pbrook
140 502a5395 pbrook
    s = qemu_mallocz(sizeof(PREPPCIState));
141 02e2da45 Paul Brook
    s->bus = pci_register_bus(NULL, "pci",
142 02e2da45 Paul Brook
                              prep_set_irq, prep_map_irq, pic, 0, 4);
143 502a5395 pbrook
144 502a5395 pbrook
    register_ioport_write(0xcf8, 4, 4, pci_prep_addr_writel, s);
145 502a5395 pbrook
    register_ioport_read(0xcf8, 4, 4, pci_prep_addr_readl, s);
146 502a5395 pbrook
147 502a5395 pbrook
    register_ioport_write(0xcfc, 4, 1, pci_host_data_writeb, s);
148 502a5395 pbrook
    register_ioport_write(0xcfc, 4, 2, pci_host_data_writew, s);
149 502a5395 pbrook
    register_ioport_write(0xcfc, 4, 4, pci_host_data_writel, s);
150 502a5395 pbrook
    register_ioport_read(0xcfc, 4, 1, pci_host_data_readb, s);
151 502a5395 pbrook
    register_ioport_read(0xcfc, 4, 2, pci_host_data_readw, s);
152 502a5395 pbrook
    register_ioport_read(0xcfc, 4, 4, pci_host_data_readl, s);
153 502a5395 pbrook
154 1eed09cb Avi Kivity
    PPC_io_memory = cpu_register_io_memory(PPC_PCIIO_read,
155 502a5395 pbrook
                                           PPC_PCIIO_write, s);
156 502a5395 pbrook
    cpu_register_physical_memory(0x80800000, 0x00400000, PPC_io_memory);
157 502a5395 pbrook
158 5fafdf24 ths
    /* PCI host bridge */
159 5fafdf24 ths
    d = pci_register_device(s->bus, "PREP Host Bridge - Motorola Raven",
160 502a5395 pbrook
                            sizeof(PCIDevice), 0, NULL, NULL);
161 deb54399 aliguori
    pci_config_set_vendor_id(d->config, PCI_VENDOR_ID_MOTOROLA);
162 deb54399 aliguori
    pci_config_set_device_id(d->config, PCI_DEVICE_ID_MOTOROLA_RAVEN);
163 502a5395 pbrook
    d->config[0x08] = 0x00; // revision
164 173a543b blueswir1
    pci_config_set_class(d->config, PCI_CLASS_BRIDGE_HOST);
165 502a5395 pbrook
    d->config[0x0C] = 0x08; // cache_line_size
166 502a5395 pbrook
    d->config[0x0D] = 0x10; // latency_timer
167 6407f373 Isaku Yamahata
    d->config[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type
168 502a5395 pbrook
    d->config[0x34] = 0x00; // capabilities_pointer
169 502a5395 pbrook
170 502a5395 pbrook
    return s->bus;
171 502a5395 pbrook
}