Statistics
| Branch: | Revision:

root / hw / realview.c @ d61a4ce8

History | View | Annotate | Download (13.7 kB)

1 5fafdf24 ths
/*
2 e69954b9 pbrook
 * ARM RealView Baseboard System emulation.
3 e69954b9 pbrook
 *
4 a1bb27b1 pbrook
 * Copyright (c) 2006-2007 CodeSourcery.
5 e69954b9 pbrook
 * Written by Paul Brook
6 e69954b9 pbrook
 *
7 e69954b9 pbrook
 * This code is licenced under the GPL.
8 e69954b9 pbrook
 */
9 e69954b9 pbrook
10 2e9bdce5 Paul Brook
#include "sysbus.h"
11 87ecb68b pbrook
#include "arm-misc.h"
12 87ecb68b pbrook
#include "primecell.h"
13 87ecb68b pbrook
#include "devices.h"
14 87ecb68b pbrook
#include "pci.h"
15 18e08a55 Michael S. Tsirkin
#include "usb-ohci.h"
16 87ecb68b pbrook
#include "net.h"
17 87ecb68b pbrook
#include "sysemu.h"
18 87ecb68b pbrook
#include "boards.h"
19 eee48504 Paul Brook
#include "bitbang_i2c.h"
20 eee48504 Paul Brook
#include "sysbus.h"
21 2446333c Blue Swirl
#include "blockdev.h"
22 e69954b9 pbrook
23 0ef849d7 Paul Brook
#define SMP_BOOT_ADDR 0xe0000000
24 eee48504 Paul Brook
25 eee48504 Paul Brook
typedef struct {
26 eee48504 Paul Brook
    SysBusDevice busdev;
27 eee48504 Paul Brook
    bitbang_i2c_interface *bitbang;
28 eee48504 Paul Brook
    int out;
29 eee48504 Paul Brook
    int in;
30 eee48504 Paul Brook
} RealViewI2CState;
31 eee48504 Paul Brook
32 eee48504 Paul Brook
static uint32_t realview_i2c_read(void *opaque, target_phys_addr_t offset)
33 eee48504 Paul Brook
{
34 eee48504 Paul Brook
    RealViewI2CState *s = (RealViewI2CState *)opaque;
35 eee48504 Paul Brook
36 eee48504 Paul Brook
    if (offset == 0) {
37 eee48504 Paul Brook
        return (s->out & 1) | (s->in << 1);
38 eee48504 Paul Brook
    } else {
39 eee48504 Paul Brook
        hw_error("realview_i2c_read: Bad offset 0x%x\n", (int)offset);
40 eee48504 Paul Brook
        return -1;
41 eee48504 Paul Brook
    }
42 eee48504 Paul Brook
}
43 eee48504 Paul Brook
44 eee48504 Paul Brook
static void realview_i2c_write(void *opaque, target_phys_addr_t offset,
45 eee48504 Paul Brook
                               uint32_t value)
46 eee48504 Paul Brook
{
47 eee48504 Paul Brook
    RealViewI2CState *s = (RealViewI2CState *)opaque;
48 eee48504 Paul Brook
49 eee48504 Paul Brook
    switch (offset) {
50 eee48504 Paul Brook
    case 0:
51 eee48504 Paul Brook
        s->out |= value & 3;
52 eee48504 Paul Brook
        break;
53 eee48504 Paul Brook
    case 4:
54 eee48504 Paul Brook
        s->out &= ~value;
55 eee48504 Paul Brook
        break;
56 eee48504 Paul Brook
    default:
57 eee48504 Paul Brook
        hw_error("realview_i2c_write: Bad offset 0x%x\n", (int)offset);
58 eee48504 Paul Brook
    }
59 eee48504 Paul Brook
    bitbang_i2c_set(s->bitbang, BITBANG_I2C_SCL, (s->out & 1) != 0);
60 eee48504 Paul Brook
    s->in = bitbang_i2c_set(s->bitbang, BITBANG_I2C_SDA, (s->out & 2) != 0);
61 eee48504 Paul Brook
}
62 eee48504 Paul Brook
63 eee48504 Paul Brook
static CPUReadMemoryFunc * const realview_i2c_readfn[] = {
64 eee48504 Paul Brook
   realview_i2c_read,
65 eee48504 Paul Brook
   realview_i2c_read,
66 eee48504 Paul Brook
   realview_i2c_read
67 eee48504 Paul Brook
};
68 eee48504 Paul Brook
69 eee48504 Paul Brook
static CPUWriteMemoryFunc * const realview_i2c_writefn[] = {
70 eee48504 Paul Brook
   realview_i2c_write,
71 eee48504 Paul Brook
   realview_i2c_write,
72 eee48504 Paul Brook
   realview_i2c_write
73 eee48504 Paul Brook
};
74 eee48504 Paul Brook
75 eee48504 Paul Brook
static int realview_i2c_init(SysBusDevice *dev)
76 eee48504 Paul Brook
{
77 eee48504 Paul Brook
    RealViewI2CState *s = FROM_SYSBUS(RealViewI2CState, dev);
78 eee48504 Paul Brook
    i2c_bus *bus;
79 eee48504 Paul Brook
    int iomemtype;
80 eee48504 Paul Brook
81 eee48504 Paul Brook
    bus = i2c_init_bus(&dev->qdev, "i2c");
82 eee48504 Paul Brook
    s->bitbang = bitbang_i2c_init(bus);
83 eee48504 Paul Brook
    iomemtype = cpu_register_io_memory(realview_i2c_readfn,
84 eee48504 Paul Brook
                                       realview_i2c_writefn, s);
85 eee48504 Paul Brook
    sysbus_init_mmio(dev, 0x1000, iomemtype);
86 eee48504 Paul Brook
    return 0;
87 eee48504 Paul Brook
}
88 eee48504 Paul Brook
89 eee48504 Paul Brook
static SysBusDeviceInfo realview_i2c_info = {
90 eee48504 Paul Brook
    .init = realview_i2c_init,
91 eee48504 Paul Brook
    .qdev.name  = "realview_i2c",
92 eee48504 Paul Brook
    .qdev.size  = sizeof(RealViewI2CState),
93 eee48504 Paul Brook
};
94 eee48504 Paul Brook
95 eee48504 Paul Brook
static void realview_register_devices(void)
96 eee48504 Paul Brook
{
97 eee48504 Paul Brook
    sysbus_register_withprop(&realview_i2c_info);
98 eee48504 Paul Brook
}
99 eee48504 Paul Brook
100 e69954b9 pbrook
/* Board init.  */
101 e69954b9 pbrook
102 f93eb9ff balrog
static struct arm_boot_info realview_binfo = {
103 0ef849d7 Paul Brook
    .smp_loader_start = SMP_BOOT_ADDR,
104 f93eb9ff balrog
};
105 f93eb9ff balrog
106 be0f204a Paul Brook
static void secondary_cpu_reset(void *opaque)
107 be0f204a Paul Brook
{
108 be0f204a Paul Brook
  CPUState *env = opaque;
109 be0f204a Paul Brook
110 be0f204a Paul Brook
  cpu_reset(env);
111 be0f204a Paul Brook
  /* Set entry point for secondary CPUs.  This assumes we're using
112 be0f204a Paul Brook
     the init code from arm_boot.c.  Real hardware resets all CPUs
113 be0f204a Paul Brook
     the same.  */
114 0ef849d7 Paul Brook
  env->regs[15] = SMP_BOOT_ADDR;
115 be0f204a Paul Brook
}
116 be0f204a Paul Brook
117 f7c70325 Paul Brook
/* The following two lists must be consistent.  */
118 c988bfad Paul Brook
enum realview_board_type {
119 c988bfad Paul Brook
    BOARD_EB,
120 0ef849d7 Paul Brook
    BOARD_EB_MPCORE,
121 f7c70325 Paul Brook
    BOARD_PB_A8,
122 f7c70325 Paul Brook
    BOARD_PBX_A9,
123 f7c70325 Paul Brook
};
124 f7c70325 Paul Brook
125 d05ac8fa Blue Swirl
static const int realview_board_id[] = {
126 f7c70325 Paul Brook
    0x33b,
127 f7c70325 Paul Brook
    0x33b,
128 f7c70325 Paul Brook
    0x769,
129 f7c70325 Paul Brook
    0x76d
130 c988bfad Paul Brook
};
131 c988bfad Paul Brook
132 c227f099 Anthony Liguori
static void realview_init(ram_addr_t ram_size,
133 3023f332 aliguori
                     const char *boot_device,
134 e69954b9 pbrook
                     const char *kernel_filename, const char *kernel_cmdline,
135 c988bfad Paul Brook
                     const char *initrd_filename, const char *cpu_model,
136 c988bfad Paul Brook
                     enum realview_board_type board_type)
137 e69954b9 pbrook
{
138 c988bfad Paul Brook
    CPUState *env = NULL;
139 c227f099 Anthony Liguori
    ram_addr_t ram_offset;
140 0027b06d Paul Brook
    DeviceState *dev;
141 c988bfad Paul Brook
    SysBusDevice *busdev;
142 fe7e8758 Paul Brook
    qemu_irq *irqp;
143 fe7e8758 Paul Brook
    qemu_irq pic[64];
144 e69954b9 pbrook
    PCIBus *pci_bus;
145 e69954b9 pbrook
    NICInfo *nd;
146 eee48504 Paul Brook
    i2c_bus *i2c;
147 e69954b9 pbrook
    int n;
148 0ef849d7 Paul Brook
    int done_nic = 0;
149 9ee6e8bb pbrook
    qemu_irq cpu_irq[4];
150 f7c70325 Paul Brook
    int is_mpcore = 0;
151 f7c70325 Paul Brook
    int is_pb = 0;
152 26e92f65 Paul Brook
    uint32_t proc_id = 0;
153 0ef849d7 Paul Brook
    uint32_t sys_id;
154 0ef849d7 Paul Brook
    ram_addr_t low_ram_size;
155 e69954b9 pbrook
156 f7c70325 Paul Brook
    switch (board_type) {
157 f7c70325 Paul Brook
    case BOARD_EB:
158 f7c70325 Paul Brook
        break;
159 f7c70325 Paul Brook
    case BOARD_EB_MPCORE:
160 f7c70325 Paul Brook
        is_mpcore = 1;
161 f7c70325 Paul Brook
        break;
162 f7c70325 Paul Brook
    case BOARD_PB_A8:
163 f7c70325 Paul Brook
        is_pb = 1;
164 f7c70325 Paul Brook
        break;
165 f7c70325 Paul Brook
    case BOARD_PBX_A9:
166 f7c70325 Paul Brook
        is_mpcore = 1;
167 f7c70325 Paul Brook
        is_pb = 1;
168 f7c70325 Paul Brook
        break;
169 f7c70325 Paul Brook
    }
170 c988bfad Paul Brook
    for (n = 0; n < smp_cpus; n++) {
171 9ee6e8bb pbrook
        env = cpu_init(cpu_model);
172 9ee6e8bb pbrook
        if (!env) {
173 9ee6e8bb pbrook
            fprintf(stderr, "Unable to find CPU definition\n");
174 9ee6e8bb pbrook
            exit(1);
175 9ee6e8bb pbrook
        }
176 fe7e8758 Paul Brook
        irqp = arm_pic_init_cpu(env);
177 fe7e8758 Paul Brook
        cpu_irq[n] = irqp[ARM_PIC_CPU_IRQ];
178 9ee6e8bb pbrook
        if (n > 0) {
179 be0f204a Paul Brook
            qemu_register_reset(secondary_cpu_reset, env);
180 9ee6e8bb pbrook
        }
181 aaed909a bellard
    }
182 26e92f65 Paul Brook
    if (arm_feature(env, ARM_FEATURE_V7)) {
183 f7c70325 Paul Brook
        if (is_mpcore) {
184 f7c70325 Paul Brook
            proc_id = 0x0c000000;
185 f7c70325 Paul Brook
        } else {
186 f7c70325 Paul Brook
            proc_id = 0x0e000000;
187 f7c70325 Paul Brook
        }
188 26e92f65 Paul Brook
    } else if (arm_feature(env, ARM_FEATURE_V6K)) {
189 26e92f65 Paul Brook
        proc_id = 0x06000000;
190 26e92f65 Paul Brook
    } else if (arm_feature(env, ARM_FEATURE_V6)) {
191 26e92f65 Paul Brook
        proc_id = 0x04000000;
192 26e92f65 Paul Brook
    } else {
193 26e92f65 Paul Brook
        proc_id = 0x02000000;
194 26e92f65 Paul Brook
    }
195 aaed909a bellard
196 21a88941 Paul Brook
    if (is_pb && ram_size > 0x20000000) {
197 21a88941 Paul Brook
        /* Core tile RAM.  */
198 21a88941 Paul Brook
        low_ram_size = ram_size - 0x20000000;
199 21a88941 Paul Brook
        ram_size = 0x20000000;
200 1724f049 Alex Williamson
        ram_offset = qemu_ram_alloc(NULL, "realview.lowmem", low_ram_size);
201 21a88941 Paul Brook
        cpu_register_physical_memory(0x20000000, low_ram_size,
202 21a88941 Paul Brook
                                     ram_offset | IO_MEM_RAM);
203 21a88941 Paul Brook
    }
204 21a88941 Paul Brook
205 1724f049 Alex Williamson
    ram_offset = qemu_ram_alloc(NULL, "realview.highmem", ram_size);
206 0ef849d7 Paul Brook
    low_ram_size = ram_size;
207 0ef849d7 Paul Brook
    if (low_ram_size > 0x10000000)
208 0ef849d7 Paul Brook
      low_ram_size = 0x10000000;
209 e69954b9 pbrook
    /* SDRAM at address zero.  */
210 0ef849d7 Paul Brook
    cpu_register_physical_memory(0, low_ram_size, ram_offset | IO_MEM_RAM);
211 0ef849d7 Paul Brook
    if (is_pb) {
212 0ef849d7 Paul Brook
        /* And again at a high address.  */
213 0ef849d7 Paul Brook
        cpu_register_physical_memory(0x70000000, ram_size,
214 0ef849d7 Paul Brook
                                     ram_offset | IO_MEM_RAM);
215 0ef849d7 Paul Brook
    } else {
216 0ef849d7 Paul Brook
        ram_size = low_ram_size;
217 0ef849d7 Paul Brook
    }
218 e69954b9 pbrook
219 0ef849d7 Paul Brook
    sys_id = is_pb ? 0x01780500 : 0xc1400400;
220 0ef849d7 Paul Brook
    arm_sysctl_init(0x10000000, sys_id, proc_id);
221 9ee6e8bb pbrook
222 c988bfad Paul Brook
    if (is_mpcore) {
223 f7c70325 Paul Brook
        dev = qdev_create(NULL, is_pb ? "a9mpcore_priv": "realview_mpcore");
224 c988bfad Paul Brook
        qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
225 c988bfad Paul Brook
        qdev_init_nofail(dev);
226 c988bfad Paul Brook
        busdev = sysbus_from_qdev(dev);
227 f7c70325 Paul Brook
        if (is_pb) {
228 f7c70325 Paul Brook
            realview_binfo.smp_priv_base = 0x1f000000;
229 f7c70325 Paul Brook
        } else {
230 f7c70325 Paul Brook
            realview_binfo.smp_priv_base = 0x10100000;
231 f7c70325 Paul Brook
        }
232 f7c70325 Paul Brook
        sysbus_mmio_map(busdev, 0, realview_binfo.smp_priv_base);
233 c988bfad Paul Brook
        for (n = 0; n < smp_cpus; n++) {
234 c988bfad Paul Brook
            sysbus_connect_irq(busdev, n, cpu_irq[n]);
235 c988bfad Paul Brook
        }
236 9ee6e8bb pbrook
    } else {
237 0ef849d7 Paul Brook
        uint32_t gic_addr = is_pb ? 0x1e000000 : 0x10040000;
238 0ef849d7 Paul Brook
        /* For now just create the nIRQ GIC, and ignore the others.  */
239 0ef849d7 Paul Brook
        dev = sysbus_create_simple("realview_gic", gic_addr, cpu_irq[0]);
240 fe7e8758 Paul Brook
    }
241 fe7e8758 Paul Brook
    for (n = 0; n < 64; n++) {
242 067a3ddc Paul Brook
        pic[n] = qdev_get_gpio_in(dev, n);
243 9ee6e8bb pbrook
    }
244 9ee6e8bb pbrook
245 86394e96 Paul Brook
    sysbus_create_simple("pl050_keyboard", 0x10006000, pic[20]);
246 86394e96 Paul Brook
    sysbus_create_simple("pl050_mouse", 0x10007000, pic[21]);
247 e69954b9 pbrook
248 a7d518a6 Paul Brook
    sysbus_create_simple("pl011", 0x10009000, pic[12]);
249 a7d518a6 Paul Brook
    sysbus_create_simple("pl011", 0x1000a000, pic[13]);
250 a7d518a6 Paul Brook
    sysbus_create_simple("pl011", 0x1000b000, pic[14]);
251 a7d518a6 Paul Brook
    sysbus_create_simple("pl011", 0x1000c000, pic[15]);
252 e69954b9 pbrook
253 e69954b9 pbrook
    /* DMA controller is optional, apparently.  */
254 b4496b13 Paul Brook
    sysbus_create_simple("pl081", 0x10030000, pic[24]);
255 e69954b9 pbrook
256 6a824ec3 Paul Brook
    sysbus_create_simple("sp804", 0x10011000, pic[4]);
257 6a824ec3 Paul Brook
    sysbus_create_simple("sp804", 0x10012000, pic[5]);
258 e69954b9 pbrook
259 2e9bdce5 Paul Brook
    sysbus_create_simple("pl110_versatile", 0x10020000, pic[23]);
260 e69954b9 pbrook
261 aa9311d8 Paul Brook
    sysbus_create_varargs("pl181", 0x10005000, pic[17], pic[18], NULL);
262 a1bb27b1 pbrook
263 a63bdb31 Paul Brook
    sysbus_create_simple("pl031", 0x10017000, pic[10]);
264 7e1543c2 pbrook
265 0ef849d7 Paul Brook
    if (!is_pb) {
266 0ef849d7 Paul Brook
        dev = sysbus_create_varargs("realview_pci", 0x60000000,
267 0ef849d7 Paul Brook
                                    pic[48], pic[49], pic[50], pic[51], NULL);
268 0ef849d7 Paul Brook
        pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci");
269 0ef849d7 Paul Brook
        if (usb_enabled) {
270 a67ba3b6 Paul Brook
            usb_ohci_init_pci(pci_bus, -1);
271 0ef849d7 Paul Brook
        }
272 0ef849d7 Paul Brook
        n = drive_get_max_bus(IF_SCSI);
273 0ef849d7 Paul Brook
        while (n >= 0) {
274 0ef849d7 Paul Brook
            pci_create_simple(pci_bus, -1, "lsi53c895a");
275 0ef849d7 Paul Brook
            n--;
276 0ef849d7 Paul Brook
        }
277 e69954b9 pbrook
    }
278 e69954b9 pbrook
    for(n = 0; n < nb_nics; n++) {
279 e69954b9 pbrook
        nd = &nd_table[n];
280 0ae18cee aliguori
281 0ef849d7 Paul Brook
        if ((!nd->model && !done_nic)
282 0ef849d7 Paul Brook
            || strcmp(nd->model, is_pb ? "lan9118" : "smc91c111") == 0) {
283 0ef849d7 Paul Brook
            if (is_pb) {
284 0ef849d7 Paul Brook
                lan9118_init(nd, 0x4e000000, pic[28]);
285 0ef849d7 Paul Brook
            } else {
286 0ef849d7 Paul Brook
                smc91c111_init(nd, 0x4e000000, pic[28]);
287 0ef849d7 Paul Brook
            }
288 0ef849d7 Paul Brook
            done_nic = 1;
289 e69954b9 pbrook
        } else {
290 07caea31 Markus Armbruster
            pci_nic_init_nofail(nd, "rtl8139", NULL);
291 e69954b9 pbrook
        }
292 e69954b9 pbrook
    }
293 e69954b9 pbrook
294 eee48504 Paul Brook
    dev = sysbus_create_simple("realview_i2c", 0x10002000, NULL);
295 eee48504 Paul Brook
    i2c = (i2c_bus *)qdev_get_child_bus(dev, "i2c");
296 eee48504 Paul Brook
    i2c_create_slave(i2c, "ds1338", 0x68);
297 eee48504 Paul Brook
298 e69954b9 pbrook
    /* Memory map for RealView Emulation Baseboard:  */
299 e69954b9 pbrook
    /* 0x10000000 System registers.  */
300 e69954b9 pbrook
    /*  0x10001000 System controller.  */
301 eee48504 Paul Brook
    /* 0x10002000 Two-Wire Serial Bus.  */
302 e69954b9 pbrook
    /* 0x10003000 Reserved.  */
303 e69954b9 pbrook
    /*  0x10004000 AACI.  */
304 e69954b9 pbrook
    /*  0x10005000 MCI.  */
305 e69954b9 pbrook
    /* 0x10006000 KMI0.  */
306 e69954b9 pbrook
    /* 0x10007000 KMI1.  */
307 0ef849d7 Paul Brook
    /*  0x10008000 Character LCD. (EB) */
308 e69954b9 pbrook
    /* 0x10009000 UART0.  */
309 e69954b9 pbrook
    /* 0x1000a000 UART1.  */
310 e69954b9 pbrook
    /* 0x1000b000 UART2.  */
311 e69954b9 pbrook
    /* 0x1000c000 UART3.  */
312 e69954b9 pbrook
    /*  0x1000d000 SSPI.  */
313 e69954b9 pbrook
    /*  0x1000e000 SCI.  */
314 e69954b9 pbrook
    /* 0x1000f000 Reserved.  */
315 e69954b9 pbrook
    /*  0x10010000 Watchdog.  */
316 e69954b9 pbrook
    /* 0x10011000 Timer 0+1.  */
317 e69954b9 pbrook
    /* 0x10012000 Timer 2+3.  */
318 e69954b9 pbrook
    /*  0x10013000 GPIO 0.  */
319 e69954b9 pbrook
    /*  0x10014000 GPIO 1.  */
320 e69954b9 pbrook
    /*  0x10015000 GPIO 2.  */
321 0ef849d7 Paul Brook
    /*  0x10002000 Two-Wire Serial Bus - DVI. (PB) */
322 7e1543c2 pbrook
    /* 0x10017000 RTC.  */
323 e69954b9 pbrook
    /*  0x10018000 DMC.  */
324 e69954b9 pbrook
    /*  0x10019000 PCI controller config.  */
325 e69954b9 pbrook
    /*  0x10020000 CLCD.  */
326 e69954b9 pbrook
    /* 0x10030000 DMA Controller.  */
327 0ef849d7 Paul Brook
    /* 0x10040000 GIC1. (EB) */
328 0ef849d7 Paul Brook
    /*  0x10050000 GIC2. (EB) */
329 0ef849d7 Paul Brook
    /*  0x10060000 GIC3. (EB) */
330 0ef849d7 Paul Brook
    /*  0x10070000 GIC4. (EB) */
331 e69954b9 pbrook
    /*  0x10080000 SMC.  */
332 0ef849d7 Paul Brook
    /* 0x1e000000 GIC1. (PB) */
333 0ef849d7 Paul Brook
    /*  0x1e001000 GIC2. (PB) */
334 0ef849d7 Paul Brook
    /*  0x1e002000 GIC3. (PB) */
335 0ef849d7 Paul Brook
    /*  0x1e003000 GIC4. (PB) */
336 e69954b9 pbrook
    /*  0x40000000 NOR flash.  */
337 e69954b9 pbrook
    /*  0x44000000 DoC flash.  */
338 e69954b9 pbrook
    /*  0x48000000 SRAM.  */
339 e69954b9 pbrook
    /*  0x4c000000 Configuration flash.  */
340 e69954b9 pbrook
    /* 0x4e000000 Ethernet.  */
341 e69954b9 pbrook
    /*  0x4f000000 USB.  */
342 e69954b9 pbrook
    /*  0x50000000 PISMO.  */
343 e69954b9 pbrook
    /*  0x54000000 PISMO.  */
344 e69954b9 pbrook
    /*  0x58000000 PISMO.  */
345 e69954b9 pbrook
    /*  0x5c000000 PISMO.  */
346 e69954b9 pbrook
    /* 0x60000000 PCI.  */
347 e69954b9 pbrook
    /* 0x61000000 PCI Self Config.  */
348 e69954b9 pbrook
    /* 0x62000000 PCI Config.  */
349 e69954b9 pbrook
    /* 0x63000000 PCI IO.  */
350 e69954b9 pbrook
    /* 0x64000000 PCI mem 0.  */
351 e69954b9 pbrook
    /* 0x68000000 PCI mem 1.  */
352 e69954b9 pbrook
    /* 0x6c000000 PCI mem 2.  */
353 e69954b9 pbrook
354 7ffab4d7 pbrook
    /* ??? Hack to map an additional page of ram for the secondary CPU
355 7ffab4d7 pbrook
       startup code.  I guess this works on real hardware because the
356 7ffab4d7 pbrook
       BootROM happens to be in ROM/flash or in memory that isn't clobbered
357 7ffab4d7 pbrook
       until after Linux boots the secondary CPUs.  */
358 1724f049 Alex Williamson
    ram_offset = qemu_ram_alloc(NULL, "realview.hack", 0x1000);
359 0ef849d7 Paul Brook
    cpu_register_physical_memory(SMP_BOOT_ADDR, 0x1000,
360 0ef849d7 Paul Brook
                                 ram_offset | IO_MEM_RAM);
361 7ffab4d7 pbrook
362 f93eb9ff balrog
    realview_binfo.ram_size = ram_size;
363 f93eb9ff balrog
    realview_binfo.kernel_filename = kernel_filename;
364 f93eb9ff balrog
    realview_binfo.kernel_cmdline = kernel_cmdline;
365 f93eb9ff balrog
    realview_binfo.initrd_filename = initrd_filename;
366 c988bfad Paul Brook
    realview_binfo.nb_cpus = smp_cpus;
367 f7c70325 Paul Brook
    realview_binfo.board_id = realview_board_id[board_type];
368 21a88941 Paul Brook
    realview_binfo.loader_start = (board_type == BOARD_PB_A8 ? 0x70000000 : 0);
369 f93eb9ff balrog
    arm_load_kernel(first_cpu, &realview_binfo);
370 e69954b9 pbrook
}
371 e69954b9 pbrook
372 c988bfad Paul Brook
static void realview_eb_init(ram_addr_t ram_size,
373 c988bfad Paul Brook
                     const char *boot_device,
374 c988bfad Paul Brook
                     const char *kernel_filename, const char *kernel_cmdline,
375 c988bfad Paul Brook
                     const char *initrd_filename, const char *cpu_model)
376 c988bfad Paul Brook
{
377 c988bfad Paul Brook
    if (!cpu_model) {
378 c988bfad Paul Brook
        cpu_model = "arm926";
379 c988bfad Paul Brook
    }
380 c988bfad Paul Brook
    realview_init(ram_size, boot_device, kernel_filename, kernel_cmdline,
381 c988bfad Paul Brook
                  initrd_filename, cpu_model, BOARD_EB);
382 c988bfad Paul Brook
}
383 c988bfad Paul Brook
384 c988bfad Paul Brook
static void realview_eb_mpcore_init(ram_addr_t ram_size,
385 c988bfad Paul Brook
                     const char *boot_device,
386 c988bfad Paul Brook
                     const char *kernel_filename, const char *kernel_cmdline,
387 c988bfad Paul Brook
                     const char *initrd_filename, const char *cpu_model)
388 c988bfad Paul Brook
{
389 c988bfad Paul Brook
    if (!cpu_model) {
390 c988bfad Paul Brook
        cpu_model = "arm11mpcore";
391 c988bfad Paul Brook
    }
392 c988bfad Paul Brook
    realview_init(ram_size, boot_device, kernel_filename, kernel_cmdline,
393 c988bfad Paul Brook
                  initrd_filename, cpu_model, BOARD_EB_MPCORE);
394 c988bfad Paul Brook
}
395 c988bfad Paul Brook
396 0ef849d7 Paul Brook
static void realview_pb_a8_init(ram_addr_t ram_size,
397 0ef849d7 Paul Brook
                     const char *boot_device,
398 0ef849d7 Paul Brook
                     const char *kernel_filename, const char *kernel_cmdline,
399 0ef849d7 Paul Brook
                     const char *initrd_filename, const char *cpu_model)
400 0ef849d7 Paul Brook
{
401 0ef849d7 Paul Brook
    if (!cpu_model) {
402 0ef849d7 Paul Brook
        cpu_model = "cortex-a8";
403 0ef849d7 Paul Brook
    }
404 0ef849d7 Paul Brook
    realview_init(ram_size, boot_device, kernel_filename, kernel_cmdline,
405 0ef849d7 Paul Brook
                  initrd_filename, cpu_model, BOARD_PB_A8);
406 0ef849d7 Paul Brook
}
407 0ef849d7 Paul Brook
408 f7c70325 Paul Brook
static void realview_pbx_a9_init(ram_addr_t ram_size,
409 f7c70325 Paul Brook
                     const char *boot_device,
410 f7c70325 Paul Brook
                     const char *kernel_filename, const char *kernel_cmdline,
411 f7c70325 Paul Brook
                     const char *initrd_filename, const char *cpu_model)
412 f7c70325 Paul Brook
{
413 f7c70325 Paul Brook
    if (!cpu_model) {
414 f7c70325 Paul Brook
        cpu_model = "cortex-a9";
415 f7c70325 Paul Brook
    }
416 f7c70325 Paul Brook
    realview_init(ram_size, boot_device, kernel_filename, kernel_cmdline,
417 f7c70325 Paul Brook
                  initrd_filename, cpu_model, BOARD_PBX_A9);
418 f7c70325 Paul Brook
}
419 f7c70325 Paul Brook
420 c988bfad Paul Brook
static QEMUMachine realview_eb_machine = {
421 c988bfad Paul Brook
    .name = "realview-eb",
422 c9b1ae2c blueswir1
    .desc = "ARM RealView Emulation Baseboard (ARM926EJ-S)",
423 c988bfad Paul Brook
    .init = realview_eb_init,
424 c988bfad Paul Brook
    .use_scsi = 1,
425 c988bfad Paul Brook
};
426 c988bfad Paul Brook
427 c988bfad Paul Brook
static QEMUMachine realview_eb_mpcore_machine = {
428 c988bfad Paul Brook
    .name = "realview-eb-mpcore",
429 c988bfad Paul Brook
    .desc = "ARM RealView Emulation Baseboard (ARM11MPCore)",
430 c988bfad Paul Brook
    .init = realview_eb_mpcore_init,
431 c9b1ae2c blueswir1
    .use_scsi = 1,
432 c988bfad Paul Brook
    .max_cpus = 4,
433 e69954b9 pbrook
};
434 f80f9ec9 Anthony Liguori
435 0ef849d7 Paul Brook
static QEMUMachine realview_pb_a8_machine = {
436 0ef849d7 Paul Brook
    .name = "realview-pb-a8",
437 0ef849d7 Paul Brook
    .desc = "ARM RealView Platform Baseboard for Cortex-A8",
438 0ef849d7 Paul Brook
    .init = realview_pb_a8_init,
439 f7c70325 Paul Brook
};
440 f7c70325 Paul Brook
441 f7c70325 Paul Brook
static QEMUMachine realview_pbx_a9_machine = {
442 f7c70325 Paul Brook
    .name = "realview-pbx-a9",
443 f7c70325 Paul Brook
    .desc = "ARM RealView Platform Baseboard Explore for Cortex-A9",
444 f7c70325 Paul Brook
    .init = realview_pbx_a9_init,
445 0ef849d7 Paul Brook
    .use_scsi = 1,
446 f7c70325 Paul Brook
    .max_cpus = 4,
447 0ef849d7 Paul Brook
};
448 0ef849d7 Paul Brook
449 f80f9ec9 Anthony Liguori
static void realview_machine_init(void)
450 f80f9ec9 Anthony Liguori
{
451 c988bfad Paul Brook
    qemu_register_machine(&realview_eb_machine);
452 c988bfad Paul Brook
    qemu_register_machine(&realview_eb_mpcore_machine);
453 0ef849d7 Paul Brook
    qemu_register_machine(&realview_pb_a8_machine);
454 f7c70325 Paul Brook
    qemu_register_machine(&realview_pbx_a9_machine);
455 f80f9ec9 Anthony Liguori
}
456 f80f9ec9 Anthony Liguori
457 f80f9ec9 Anthony Liguori
machine_init(realview_machine_init);
458 eee48504 Paul Brook
device_init(realview_register_devices)