Statistics
| Branch: | Revision:

root / hw / pxa2xx.c @ d78f3995

History | View | Annotate | Download (64.6 kB)

1 c1713132 balrog
/*
2 c1713132 balrog
 * Intel XScale PXA255/270 processor support.
3 c1713132 balrog
 *
4 c1713132 balrog
 * Copyright (c) 2006 Openedhand Ltd.
5 c1713132 balrog
 * Written by Andrzej Zaborowski <balrog@zabor.org>
6 c1713132 balrog
 *
7 c1713132 balrog
 * This code is licenced under the GPL.
8 c1713132 balrog
 */
9 c1713132 balrog
10 87ecb68b pbrook
#include "hw.h"
11 87ecb68b pbrook
#include "pxa.h"
12 87ecb68b pbrook
#include "sysemu.h"
13 87ecb68b pbrook
#include "pc.h"
14 87ecb68b pbrook
#include "i2c.h"
15 87ecb68b pbrook
#include "qemu-timer.h"
16 87ecb68b pbrook
#include "qemu-char.h"
17 c1713132 balrog
18 c1713132 balrog
static struct {
19 c1713132 balrog
    target_phys_addr_t io_base;
20 c1713132 balrog
    int irqn;
21 c1713132 balrog
} pxa255_serial[] = {
22 c1713132 balrog
    { 0x40100000, PXA2XX_PIC_FFUART },
23 c1713132 balrog
    { 0x40200000, PXA2XX_PIC_BTUART },
24 c1713132 balrog
    { 0x40700000, PXA2XX_PIC_STUART },
25 c1713132 balrog
    { 0x41600000, PXA25X_PIC_HWUART },
26 c1713132 balrog
    { 0, 0 }
27 c1713132 balrog
}, pxa270_serial[] = {
28 c1713132 balrog
    { 0x40100000, PXA2XX_PIC_FFUART },
29 c1713132 balrog
    { 0x40200000, PXA2XX_PIC_BTUART },
30 c1713132 balrog
    { 0x40700000, PXA2XX_PIC_STUART },
31 c1713132 balrog
    { 0, 0 }
32 c1713132 balrog
};
33 c1713132 balrog
34 fa58c156 bellard
typedef struct PXASSPDef {
35 c1713132 balrog
    target_phys_addr_t io_base;
36 c1713132 balrog
    int irqn;
37 fa58c156 bellard
} PXASSPDef;
38 fa58c156 bellard
39 fa58c156 bellard
#if 0
40 fa58c156 bellard
static PXASSPDef pxa250_ssp[] = {
41 c1713132 balrog
    { 0x41000000, PXA2XX_PIC_SSP },
42 c1713132 balrog
    { 0, 0 }
43 fa58c156 bellard
};
44 fa58c156 bellard
#endif
45 fa58c156 bellard
46 fa58c156 bellard
static PXASSPDef pxa255_ssp[] = {
47 c1713132 balrog
    { 0x41000000, PXA2XX_PIC_SSP },
48 c1713132 balrog
    { 0x41400000, PXA25X_PIC_NSSP },
49 c1713132 balrog
    { 0, 0 }
50 fa58c156 bellard
};
51 fa58c156 bellard
52 fa58c156 bellard
#if 0
53 fa58c156 bellard
static PXASSPDef pxa26x_ssp[] = {
54 c1713132 balrog
    { 0x41000000, PXA2XX_PIC_SSP },
55 c1713132 balrog
    { 0x41400000, PXA25X_PIC_NSSP },
56 c1713132 balrog
    { 0x41500000, PXA26X_PIC_ASSP },
57 c1713132 balrog
    { 0, 0 }
58 fa58c156 bellard
};
59 fa58c156 bellard
#endif
60 fa58c156 bellard
61 fa58c156 bellard
static PXASSPDef pxa27x_ssp[] = {
62 c1713132 balrog
    { 0x41000000, PXA2XX_PIC_SSP },
63 c1713132 balrog
    { 0x41700000, PXA27X_PIC_SSP2 },
64 c1713132 balrog
    { 0x41900000, PXA2XX_PIC_SSP3 },
65 c1713132 balrog
    { 0, 0 }
66 c1713132 balrog
};
67 c1713132 balrog
68 c1713132 balrog
#define PMCR        0x00        /* Power Manager Control register */
69 c1713132 balrog
#define PSSR        0x04        /* Power Manager Sleep Status register */
70 c1713132 balrog
#define PSPR        0x08        /* Power Manager Scratch-Pad register */
71 c1713132 balrog
#define PWER        0x0c        /* Power Manager Wake-Up Enable register */
72 c1713132 balrog
#define PRER        0x10        /* Power Manager Rising-Edge Detect Enable register */
73 c1713132 balrog
#define PFER        0x14        /* Power Manager Falling-Edge Detect Enable register */
74 c1713132 balrog
#define PEDR        0x18        /* Power Manager Edge-Detect Status register */
75 c1713132 balrog
#define PCFR        0x1c        /* Power Manager General Configuration register */
76 c1713132 balrog
#define PGSR0        0x20        /* Power Manager GPIO Sleep-State register 0 */
77 c1713132 balrog
#define PGSR1        0x24        /* Power Manager GPIO Sleep-State register 1 */
78 c1713132 balrog
#define PGSR2        0x28        /* Power Manager GPIO Sleep-State register 2 */
79 c1713132 balrog
#define PGSR3        0x2c        /* Power Manager GPIO Sleep-State register 3 */
80 c1713132 balrog
#define RCSR        0x30        /* Reset Controller Status register */
81 c1713132 balrog
#define PSLR        0x34        /* Power Manager Sleep Configuration register */
82 c1713132 balrog
#define PTSR        0x38        /* Power Manager Standby Configuration register */
83 c1713132 balrog
#define PVCR        0x40        /* Power Manager Voltage Change Control register */
84 c1713132 balrog
#define PUCR        0x4c        /* Power Manager USIM Card Control/Status register */
85 c1713132 balrog
#define PKWR        0x50        /* Power Manager Keyboard Wake-Up Enable register */
86 c1713132 balrog
#define PKSR        0x54        /* Power Manager Keyboard Level-Detect Status */
87 c1713132 balrog
#define PCMD0        0x80        /* Power Manager I2C Command register File 0 */
88 c1713132 balrog
#define PCMD31        0xfc        /* Power Manager I2C Command register File 31 */
89 c1713132 balrog
90 c1713132 balrog
static uint32_t pxa2xx_pm_read(void *opaque, target_phys_addr_t addr)
91 c1713132 balrog
{
92 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
93 c1713132 balrog
94 c1713132 balrog
    switch (addr) {
95 c1713132 balrog
    case PMCR ... PCMD31:
96 c1713132 balrog
        if (addr & 3)
97 c1713132 balrog
            goto fail;
98 c1713132 balrog
99 c1713132 balrog
        return s->pm_regs[addr >> 2];
100 c1713132 balrog
    default:
101 c1713132 balrog
    fail:
102 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
103 c1713132 balrog
        break;
104 c1713132 balrog
    }
105 c1713132 balrog
    return 0;
106 c1713132 balrog
}
107 c1713132 balrog
108 c1713132 balrog
static void pxa2xx_pm_write(void *opaque, target_phys_addr_t addr,
109 c1713132 balrog
                uint32_t value)
110 c1713132 balrog
{
111 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
112 c1713132 balrog
113 c1713132 balrog
    switch (addr) {
114 c1713132 balrog
    case PMCR:
115 c1713132 balrog
        s->pm_regs[addr >> 2] &= 0x15 & ~(value & 0x2a);
116 c1713132 balrog
        s->pm_regs[addr >> 2] |= value & 0x15;
117 c1713132 balrog
        break;
118 c1713132 balrog
119 c1713132 balrog
    case PSSR:        /* Read-clean registers */
120 c1713132 balrog
    case RCSR:
121 c1713132 balrog
    case PKSR:
122 c1713132 balrog
        s->pm_regs[addr >> 2] &= ~value;
123 c1713132 balrog
        break;
124 c1713132 balrog
125 c1713132 balrog
    default:        /* Read-write registers */
126 c1713132 balrog
        if (addr >= PMCR && addr <= PCMD31 && !(addr & 3)) {
127 c1713132 balrog
            s->pm_regs[addr >> 2] = value;
128 c1713132 balrog
            break;
129 c1713132 balrog
        }
130 c1713132 balrog
131 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
132 c1713132 balrog
        break;
133 c1713132 balrog
    }
134 c1713132 balrog
}
135 c1713132 balrog
136 c1713132 balrog
static CPUReadMemoryFunc *pxa2xx_pm_readfn[] = {
137 c1713132 balrog
    pxa2xx_pm_read,
138 c1713132 balrog
    pxa2xx_pm_read,
139 c1713132 balrog
    pxa2xx_pm_read,
140 c1713132 balrog
};
141 c1713132 balrog
142 c1713132 balrog
static CPUWriteMemoryFunc *pxa2xx_pm_writefn[] = {
143 c1713132 balrog
    pxa2xx_pm_write,
144 c1713132 balrog
    pxa2xx_pm_write,
145 c1713132 balrog
    pxa2xx_pm_write,
146 c1713132 balrog
};
147 c1713132 balrog
148 aa941b94 balrog
static void pxa2xx_pm_save(QEMUFile *f, void *opaque)
149 aa941b94 balrog
{
150 aa941b94 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
151 aa941b94 balrog
    int i;
152 aa941b94 balrog
153 aa941b94 balrog
    for (i = 0; i < 0x40; i ++)
154 aa941b94 balrog
        qemu_put_be32s(f, &s->pm_regs[i]);
155 aa941b94 balrog
}
156 aa941b94 balrog
157 aa941b94 balrog
static int pxa2xx_pm_load(QEMUFile *f, void *opaque, int version_id)
158 aa941b94 balrog
{
159 aa941b94 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
160 aa941b94 balrog
    int i;
161 aa941b94 balrog
162 aa941b94 balrog
    for (i = 0; i < 0x40; i ++)
163 aa941b94 balrog
        qemu_get_be32s(f, &s->pm_regs[i]);
164 aa941b94 balrog
165 aa941b94 balrog
    return 0;
166 aa941b94 balrog
}
167 aa941b94 balrog
168 c1713132 balrog
#define CCCR        0x00        /* Core Clock Configuration register */
169 c1713132 balrog
#define CKEN        0x04        /* Clock Enable register */
170 c1713132 balrog
#define OSCC        0x08        /* Oscillator Configuration register */
171 c1713132 balrog
#define CCSR        0x0c        /* Core Clock Status register */
172 c1713132 balrog
173 c1713132 balrog
static uint32_t pxa2xx_cm_read(void *opaque, target_phys_addr_t addr)
174 c1713132 balrog
{
175 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
176 c1713132 balrog
177 c1713132 balrog
    switch (addr) {
178 c1713132 balrog
    case CCCR:
179 c1713132 balrog
    case CKEN:
180 c1713132 balrog
    case OSCC:
181 c1713132 balrog
        return s->cm_regs[addr >> 2];
182 c1713132 balrog
183 c1713132 balrog
    case CCSR:
184 c1713132 balrog
        return s->cm_regs[CCCR >> 2] | (3 << 28);
185 c1713132 balrog
186 c1713132 balrog
    default:
187 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
188 c1713132 balrog
        break;
189 c1713132 balrog
    }
190 c1713132 balrog
    return 0;
191 c1713132 balrog
}
192 c1713132 balrog
193 c1713132 balrog
static void pxa2xx_cm_write(void *opaque, target_phys_addr_t addr,
194 c1713132 balrog
                uint32_t value)
195 c1713132 balrog
{
196 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
197 c1713132 balrog
198 c1713132 balrog
    switch (addr) {
199 c1713132 balrog
    case CCCR:
200 c1713132 balrog
    case CKEN:
201 c1713132 balrog
        s->cm_regs[addr >> 2] = value;
202 c1713132 balrog
        break;
203 c1713132 balrog
204 c1713132 balrog
    case OSCC:
205 565d2895 balrog
        s->cm_regs[addr >> 2] &= ~0x6c;
206 c1713132 balrog
        s->cm_regs[addr >> 2] |= value & 0x6e;
207 565d2895 balrog
        if ((value >> 1) & 1)                        /* OON */
208 565d2895 balrog
            s->cm_regs[addr >> 2] |= 1 << 0;        /* Oscillator is now stable */
209 c1713132 balrog
        break;
210 c1713132 balrog
211 c1713132 balrog
    default:
212 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
213 c1713132 balrog
        break;
214 c1713132 balrog
    }
215 c1713132 balrog
}
216 c1713132 balrog
217 c1713132 balrog
static CPUReadMemoryFunc *pxa2xx_cm_readfn[] = {
218 c1713132 balrog
    pxa2xx_cm_read,
219 c1713132 balrog
    pxa2xx_cm_read,
220 c1713132 balrog
    pxa2xx_cm_read,
221 c1713132 balrog
};
222 c1713132 balrog
223 c1713132 balrog
static CPUWriteMemoryFunc *pxa2xx_cm_writefn[] = {
224 c1713132 balrog
    pxa2xx_cm_write,
225 c1713132 balrog
    pxa2xx_cm_write,
226 c1713132 balrog
    pxa2xx_cm_write,
227 c1713132 balrog
};
228 c1713132 balrog
229 aa941b94 balrog
static void pxa2xx_cm_save(QEMUFile *f, void *opaque)
230 aa941b94 balrog
{
231 aa941b94 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
232 aa941b94 balrog
    int i;
233 aa941b94 balrog
234 aa941b94 balrog
    for (i = 0; i < 4; i ++)
235 aa941b94 balrog
        qemu_put_be32s(f, &s->cm_regs[i]);
236 aa941b94 balrog
    qemu_put_be32s(f, &s->clkcfg);
237 aa941b94 balrog
    qemu_put_be32s(f, &s->pmnc);
238 aa941b94 balrog
}
239 aa941b94 balrog
240 aa941b94 balrog
static int pxa2xx_cm_load(QEMUFile *f, void *opaque, int version_id)
241 aa941b94 balrog
{
242 aa941b94 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
243 aa941b94 balrog
    int i;
244 aa941b94 balrog
245 aa941b94 balrog
    for (i = 0; i < 4; i ++)
246 aa941b94 balrog
        qemu_get_be32s(f, &s->cm_regs[i]);
247 aa941b94 balrog
    qemu_get_be32s(f, &s->clkcfg);
248 aa941b94 balrog
    qemu_get_be32s(f, &s->pmnc);
249 aa941b94 balrog
250 aa941b94 balrog
    return 0;
251 aa941b94 balrog
}
252 aa941b94 balrog
253 c1713132 balrog
static uint32_t pxa2xx_clkpwr_read(void *opaque, int op2, int reg, int crm)
254 c1713132 balrog
{
255 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
256 c1713132 balrog
257 c1713132 balrog
    switch (reg) {
258 c1713132 balrog
    case 6:        /* Clock Configuration register */
259 c1713132 balrog
        return s->clkcfg;
260 c1713132 balrog
261 c1713132 balrog
    case 7:        /* Power Mode register */
262 c1713132 balrog
        return 0;
263 c1713132 balrog
264 c1713132 balrog
    default:
265 c1713132 balrog
        printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
266 c1713132 balrog
        break;
267 c1713132 balrog
    }
268 c1713132 balrog
    return 0;
269 c1713132 balrog
}
270 c1713132 balrog
271 c1713132 balrog
static void pxa2xx_clkpwr_write(void *opaque, int op2, int reg, int crm,
272 c1713132 balrog
                uint32_t value)
273 c1713132 balrog
{
274 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
275 c1713132 balrog
    static const char *pwrmode[8] = {
276 c1713132 balrog
        "Normal", "Idle", "Deep-idle", "Standby",
277 c1713132 balrog
        "Sleep", "reserved (!)", "reserved (!)", "Deep-sleep",
278 c1713132 balrog
    };
279 c1713132 balrog
280 c1713132 balrog
    switch (reg) {
281 c1713132 balrog
    case 6:        /* Clock Configuration register */
282 c1713132 balrog
        s->clkcfg = value & 0xf;
283 c1713132 balrog
        if (value & 2)
284 c1713132 balrog
            printf("%s: CPU frequency change attempt\n", __FUNCTION__);
285 c1713132 balrog
        break;
286 c1713132 balrog
287 c1713132 balrog
    case 7:        /* Power Mode register */
288 c1713132 balrog
        if (value & 8)
289 c1713132 balrog
            printf("%s: CPU voltage change attempt\n", __FUNCTION__);
290 c1713132 balrog
        switch (value & 7) {
291 c1713132 balrog
        case 0:
292 c1713132 balrog
            /* Do nothing */
293 c1713132 balrog
            break;
294 c1713132 balrog
295 c1713132 balrog
        case 1:
296 c1713132 balrog
            /* Idle */
297 82d17978 balrog
            if (!(s->cm_regs[CCCR >> 2] & (1 << 31))) {        /* CPDIS */
298 c1713132 balrog
                cpu_interrupt(s->env, CPU_INTERRUPT_HALT);
299 c1713132 balrog
                break;
300 c1713132 balrog
            }
301 c1713132 balrog
            /* Fall through.  */
302 c1713132 balrog
303 c1713132 balrog
        case 2:
304 c1713132 balrog
            /* Deep-Idle */
305 c1713132 balrog
            cpu_interrupt(s->env, CPU_INTERRUPT_HALT);
306 c1713132 balrog
            s->pm_regs[RCSR >> 2] |= 0x8;        /* Set GPR */
307 c1713132 balrog
            goto message;
308 c1713132 balrog
309 c1713132 balrog
        case 3:
310 a90b7318 balrog
            s->env->uncached_cpsr =
311 a90b7318 balrog
                    ARM_CPU_MODE_SVC | CPSR_A | CPSR_F | CPSR_I;
312 c1713132 balrog
            s->env->cp15.c1_sys = 0;
313 c1713132 balrog
            s->env->cp15.c1_coproc = 0;
314 9ee6e8bb pbrook
            s->env->cp15.c2_base0 = 0;
315 c1713132 balrog
            s->env->cp15.c3 = 0;
316 c1713132 balrog
            s->pm_regs[PSSR >> 2] |= 0x8;        /* Set STS */
317 c1713132 balrog
            s->pm_regs[RCSR >> 2] |= 0x8;        /* Set GPR */
318 c1713132 balrog
319 c1713132 balrog
            /*
320 c1713132 balrog
             * The scratch-pad register is almost universally used
321 c1713132 balrog
             * for storing the return address on suspend.  For the
322 c1713132 balrog
             * lack of a resuming bootloader, perform a jump
323 c1713132 balrog
             * directly to that address.
324 c1713132 balrog
             */
325 c1713132 balrog
            memset(s->env->regs, 0, 4 * 15);
326 c1713132 balrog
            s->env->regs[15] = s->pm_regs[PSPR >> 2];
327 c1713132 balrog
328 c1713132 balrog
#if 0
329 c1713132 balrog
            buffer = 0xe59ff000;        /* ldr     pc, [pc, #0] */
330 c1713132 balrog
            cpu_physical_memory_write(0, &buffer, 4);
331 c1713132 balrog
            buffer = s->pm_regs[PSPR >> 2];
332 c1713132 balrog
            cpu_physical_memory_write(8, &buffer, 4);
333 c1713132 balrog
#endif
334 c1713132 balrog
335 c1713132 balrog
            /* Suspend */
336 c1713132 balrog
            cpu_interrupt(cpu_single_env, CPU_INTERRUPT_HALT);
337 c1713132 balrog
338 c1713132 balrog
            goto message;
339 c1713132 balrog
340 c1713132 balrog
        default:
341 c1713132 balrog
        message:
342 c1713132 balrog
            printf("%s: machine entered %s mode\n", __FUNCTION__,
343 c1713132 balrog
                            pwrmode[value & 7]);
344 c1713132 balrog
        }
345 c1713132 balrog
        break;
346 c1713132 balrog
347 c1713132 balrog
    default:
348 c1713132 balrog
        printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
349 c1713132 balrog
        break;
350 c1713132 balrog
    }
351 c1713132 balrog
}
352 c1713132 balrog
353 c1713132 balrog
/* Performace Monitoring Registers */
354 c1713132 balrog
#define CPPMNC                0        /* Performance Monitor Control register */
355 c1713132 balrog
#define CPCCNT                1        /* Clock Counter register */
356 c1713132 balrog
#define CPINTEN                4        /* Interrupt Enable register */
357 c1713132 balrog
#define CPFLAG                5        /* Overflow Flag register */
358 c1713132 balrog
#define CPEVTSEL        8        /* Event Selection register */
359 c1713132 balrog
360 c1713132 balrog
#define CPPMN0                0        /* Performance Count register 0 */
361 c1713132 balrog
#define CPPMN1                1        /* Performance Count register 1 */
362 c1713132 balrog
#define CPPMN2                2        /* Performance Count register 2 */
363 c1713132 balrog
#define CPPMN3                3        /* Performance Count register 3 */
364 c1713132 balrog
365 c1713132 balrog
static uint32_t pxa2xx_perf_read(void *opaque, int op2, int reg, int crm)
366 c1713132 balrog
{
367 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
368 c1713132 balrog
369 c1713132 balrog
    switch (reg) {
370 c1713132 balrog
    case CPPMNC:
371 c1713132 balrog
        return s->pmnc;
372 c1713132 balrog
    case CPCCNT:
373 c1713132 balrog
        if (s->pmnc & 1)
374 c1713132 balrog
            return qemu_get_clock(vm_clock);
375 c1713132 balrog
        else
376 c1713132 balrog
            return 0;
377 c1713132 balrog
    case CPINTEN:
378 c1713132 balrog
    case CPFLAG:
379 c1713132 balrog
    case CPEVTSEL:
380 c1713132 balrog
        return 0;
381 c1713132 balrog
382 c1713132 balrog
    default:
383 c1713132 balrog
        printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
384 c1713132 balrog
        break;
385 c1713132 balrog
    }
386 c1713132 balrog
    return 0;
387 c1713132 balrog
}
388 c1713132 balrog
389 c1713132 balrog
static void pxa2xx_perf_write(void *opaque, int op2, int reg, int crm,
390 c1713132 balrog
                uint32_t value)
391 c1713132 balrog
{
392 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
393 c1713132 balrog
394 c1713132 balrog
    switch (reg) {
395 c1713132 balrog
    case CPPMNC:
396 c1713132 balrog
        s->pmnc = value;
397 c1713132 balrog
        break;
398 c1713132 balrog
399 c1713132 balrog
    case CPCCNT:
400 c1713132 balrog
    case CPINTEN:
401 c1713132 balrog
    case CPFLAG:
402 c1713132 balrog
    case CPEVTSEL:
403 c1713132 balrog
        break;
404 c1713132 balrog
405 c1713132 balrog
    default:
406 c1713132 balrog
        printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
407 c1713132 balrog
        break;
408 c1713132 balrog
    }
409 c1713132 balrog
}
410 c1713132 balrog
411 c1713132 balrog
static uint32_t pxa2xx_cp14_read(void *opaque, int op2, int reg, int crm)
412 c1713132 balrog
{
413 c1713132 balrog
    switch (crm) {
414 c1713132 balrog
    case 0:
415 c1713132 balrog
        return pxa2xx_clkpwr_read(opaque, op2, reg, crm);
416 c1713132 balrog
    case 1:
417 c1713132 balrog
        return pxa2xx_perf_read(opaque, op2, reg, crm);
418 c1713132 balrog
    case 2:
419 c1713132 balrog
        switch (reg) {
420 c1713132 balrog
        case CPPMN0:
421 c1713132 balrog
        case CPPMN1:
422 c1713132 balrog
        case CPPMN2:
423 c1713132 balrog
        case CPPMN3:
424 c1713132 balrog
            return 0;
425 c1713132 balrog
        }
426 c1713132 balrog
        /* Fall through */
427 c1713132 balrog
    default:
428 c1713132 balrog
        printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
429 c1713132 balrog
        break;
430 c1713132 balrog
    }
431 c1713132 balrog
    return 0;
432 c1713132 balrog
}
433 c1713132 balrog
434 c1713132 balrog
static void pxa2xx_cp14_write(void *opaque, int op2, int reg, int crm,
435 c1713132 balrog
                uint32_t value)
436 c1713132 balrog
{
437 c1713132 balrog
    switch (crm) {
438 c1713132 balrog
    case 0:
439 c1713132 balrog
        pxa2xx_clkpwr_write(opaque, op2, reg, crm, value);
440 c1713132 balrog
        break;
441 c1713132 balrog
    case 1:
442 c1713132 balrog
        pxa2xx_perf_write(opaque, op2, reg, crm, value);
443 c1713132 balrog
        break;
444 c1713132 balrog
    case 2:
445 c1713132 balrog
        switch (reg) {
446 c1713132 balrog
        case CPPMN0:
447 c1713132 balrog
        case CPPMN1:
448 c1713132 balrog
        case CPPMN2:
449 c1713132 balrog
        case CPPMN3:
450 c1713132 balrog
            return;
451 c1713132 balrog
        }
452 c1713132 balrog
        /* Fall through */
453 c1713132 balrog
    default:
454 c1713132 balrog
        printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
455 c1713132 balrog
        break;
456 c1713132 balrog
    }
457 c1713132 balrog
}
458 c1713132 balrog
459 c1713132 balrog
#define MDCNFG                0x00        /* SDRAM Configuration register */
460 c1713132 balrog
#define MDREFR                0x04        /* SDRAM Refresh Control register */
461 c1713132 balrog
#define MSC0                0x08        /* Static Memory Control register 0 */
462 c1713132 balrog
#define MSC1                0x0c        /* Static Memory Control register 1 */
463 c1713132 balrog
#define MSC2                0x10        /* Static Memory Control register 2 */
464 c1713132 balrog
#define MECR                0x14        /* Expansion Memory Bus Config register */
465 c1713132 balrog
#define SXCNFG                0x1c        /* Synchronous Static Memory Config register */
466 c1713132 balrog
#define MCMEM0                0x28        /* PC Card Memory Socket 0 Timing register */
467 c1713132 balrog
#define MCMEM1                0x2c        /* PC Card Memory Socket 1 Timing register */
468 c1713132 balrog
#define MCATT0                0x30        /* PC Card Attribute Socket 0 register */
469 c1713132 balrog
#define MCATT1                0x34        /* PC Card Attribute Socket 1 register */
470 c1713132 balrog
#define MCIO0                0x38        /* PC Card I/O Socket 0 Timing register */
471 c1713132 balrog
#define MCIO1                0x3c        /* PC Card I/O Socket 1 Timing register */
472 c1713132 balrog
#define MDMRS                0x40        /* SDRAM Mode Register Set Config register */
473 c1713132 balrog
#define BOOT_DEF        0x44        /* Boot-time Default Configuration register */
474 c1713132 balrog
#define ARB_CNTL        0x48        /* Arbiter Control register */
475 c1713132 balrog
#define BSCNTR0                0x4c        /* Memory Buffer Strength Control register 0 */
476 c1713132 balrog
#define BSCNTR1                0x50        /* Memory Buffer Strength Control register 1 */
477 c1713132 balrog
#define LCDBSCNTR        0x54        /* LCD Buffer Strength Control register */
478 c1713132 balrog
#define MDMRSLP                0x58        /* Low Power SDRAM Mode Set Config register */
479 c1713132 balrog
#define BSCNTR2                0x5c        /* Memory Buffer Strength Control register 2 */
480 c1713132 balrog
#define BSCNTR3                0x60        /* Memory Buffer Strength Control register 3 */
481 c1713132 balrog
#define SA1110                0x64        /* SA-1110 Memory Compatibility register */
482 c1713132 balrog
483 c1713132 balrog
static uint32_t pxa2xx_mm_read(void *opaque, target_phys_addr_t addr)
484 c1713132 balrog
{
485 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
486 c1713132 balrog
487 c1713132 balrog
    switch (addr) {
488 c1713132 balrog
    case MDCNFG ... SA1110:
489 c1713132 balrog
        if ((addr & 3) == 0)
490 c1713132 balrog
            return s->mm_regs[addr >> 2];
491 c1713132 balrog
492 c1713132 balrog
    default:
493 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
494 c1713132 balrog
        break;
495 c1713132 balrog
    }
496 c1713132 balrog
    return 0;
497 c1713132 balrog
}
498 c1713132 balrog
499 c1713132 balrog
static void pxa2xx_mm_write(void *opaque, target_phys_addr_t addr,
500 c1713132 balrog
                uint32_t value)
501 c1713132 balrog
{
502 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
503 c1713132 balrog
504 c1713132 balrog
    switch (addr) {
505 c1713132 balrog
    case MDCNFG ... SA1110:
506 c1713132 balrog
        if ((addr & 3) == 0) {
507 c1713132 balrog
            s->mm_regs[addr >> 2] = value;
508 c1713132 balrog
            break;
509 c1713132 balrog
        }
510 c1713132 balrog
511 c1713132 balrog
    default:
512 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
513 c1713132 balrog
        break;
514 c1713132 balrog
    }
515 c1713132 balrog
}
516 c1713132 balrog
517 c1713132 balrog
static CPUReadMemoryFunc *pxa2xx_mm_readfn[] = {
518 c1713132 balrog
    pxa2xx_mm_read,
519 c1713132 balrog
    pxa2xx_mm_read,
520 c1713132 balrog
    pxa2xx_mm_read,
521 c1713132 balrog
};
522 c1713132 balrog
523 c1713132 balrog
static CPUWriteMemoryFunc *pxa2xx_mm_writefn[] = {
524 c1713132 balrog
    pxa2xx_mm_write,
525 c1713132 balrog
    pxa2xx_mm_write,
526 c1713132 balrog
    pxa2xx_mm_write,
527 c1713132 balrog
};
528 c1713132 balrog
529 aa941b94 balrog
static void pxa2xx_mm_save(QEMUFile *f, void *opaque)
530 aa941b94 balrog
{
531 aa941b94 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
532 aa941b94 balrog
    int i;
533 aa941b94 balrog
534 aa941b94 balrog
    for (i = 0; i < 0x1a; i ++)
535 aa941b94 balrog
        qemu_put_be32s(f, &s->mm_regs[i]);
536 aa941b94 balrog
}
537 aa941b94 balrog
538 aa941b94 balrog
static int pxa2xx_mm_load(QEMUFile *f, void *opaque, int version_id)
539 aa941b94 balrog
{
540 aa941b94 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
541 aa941b94 balrog
    int i;
542 aa941b94 balrog
543 aa941b94 balrog
    for (i = 0; i < 0x1a; i ++)
544 aa941b94 balrog
        qemu_get_be32s(f, &s->mm_regs[i]);
545 aa941b94 balrog
546 aa941b94 balrog
    return 0;
547 aa941b94 balrog
}
548 aa941b94 balrog
549 c1713132 balrog
/* Synchronous Serial Ports */
550 c1713132 balrog
struct pxa2xx_ssp_s {
551 c1713132 balrog
    qemu_irq irq;
552 c1713132 balrog
    int enable;
553 c1713132 balrog
554 c1713132 balrog
    uint32_t sscr[2];
555 c1713132 balrog
    uint32_t sspsp;
556 c1713132 balrog
    uint32_t ssto;
557 c1713132 balrog
    uint32_t ssitr;
558 c1713132 balrog
    uint32_t sssr;
559 c1713132 balrog
    uint8_t sstsa;
560 c1713132 balrog
    uint8_t ssrsa;
561 c1713132 balrog
    uint8_t ssacd;
562 c1713132 balrog
563 c1713132 balrog
    uint32_t rx_fifo[16];
564 c1713132 balrog
    int rx_level;
565 c1713132 balrog
    int rx_start;
566 c1713132 balrog
567 c1713132 balrog
    uint32_t (*readfn)(void *opaque);
568 c1713132 balrog
    void (*writefn)(void *opaque, uint32_t value);
569 c1713132 balrog
    void *opaque;
570 c1713132 balrog
};
571 c1713132 balrog
572 c1713132 balrog
#define SSCR0        0x00        /* SSP Control register 0 */
573 c1713132 balrog
#define SSCR1        0x04        /* SSP Control register 1 */
574 c1713132 balrog
#define SSSR        0x08        /* SSP Status register */
575 c1713132 balrog
#define SSITR        0x0c        /* SSP Interrupt Test register */
576 c1713132 balrog
#define SSDR        0x10        /* SSP Data register */
577 c1713132 balrog
#define SSTO        0x28        /* SSP Time-Out register */
578 c1713132 balrog
#define SSPSP        0x2c        /* SSP Programmable Serial Protocol register */
579 c1713132 balrog
#define SSTSA        0x30        /* SSP TX Time Slot Active register */
580 c1713132 balrog
#define SSRSA        0x34        /* SSP RX Time Slot Active register */
581 c1713132 balrog
#define SSTSS        0x38        /* SSP Time Slot Status register */
582 c1713132 balrog
#define SSACD        0x3c        /* SSP Audio Clock Divider register */
583 c1713132 balrog
584 c1713132 balrog
/* Bitfields for above registers */
585 c1713132 balrog
#define SSCR0_SPI(x)        (((x) & 0x30) == 0x00)
586 c1713132 balrog
#define SSCR0_SSP(x)        (((x) & 0x30) == 0x10)
587 c1713132 balrog
#define SSCR0_UWIRE(x)        (((x) & 0x30) == 0x20)
588 c1713132 balrog
#define SSCR0_PSP(x)        (((x) & 0x30) == 0x30)
589 c1713132 balrog
#define SSCR0_SSE        (1 << 7)
590 c1713132 balrog
#define SSCR0_RIM        (1 << 22)
591 c1713132 balrog
#define SSCR0_TIM        (1 << 23)
592 c1713132 balrog
#define SSCR0_MOD        (1 << 31)
593 c1713132 balrog
#define SSCR0_DSS(x)        (((((x) >> 16) & 0x10) | ((x) & 0xf)) + 1)
594 c1713132 balrog
#define SSCR1_RIE        (1 << 0)
595 c1713132 balrog
#define SSCR1_TIE        (1 << 1)
596 c1713132 balrog
#define SSCR1_LBM        (1 << 2)
597 c1713132 balrog
#define SSCR1_MWDS        (1 << 5)
598 c1713132 balrog
#define SSCR1_TFT(x)        ((((x) >> 6) & 0xf) + 1)
599 c1713132 balrog
#define SSCR1_RFT(x)        ((((x) >> 10) & 0xf) + 1)
600 c1713132 balrog
#define SSCR1_EFWR        (1 << 14)
601 c1713132 balrog
#define SSCR1_PINTE        (1 << 18)
602 c1713132 balrog
#define SSCR1_TINTE        (1 << 19)
603 c1713132 balrog
#define SSCR1_RSRE        (1 << 20)
604 c1713132 balrog
#define SSCR1_TSRE        (1 << 21)
605 c1713132 balrog
#define SSCR1_EBCEI        (1 << 29)
606 c1713132 balrog
#define SSITR_INT        (7 << 5)
607 c1713132 balrog
#define SSSR_TNF        (1 << 2)
608 c1713132 balrog
#define SSSR_RNE        (1 << 3)
609 c1713132 balrog
#define SSSR_TFS        (1 << 5)
610 c1713132 balrog
#define SSSR_RFS        (1 << 6)
611 c1713132 balrog
#define SSSR_ROR        (1 << 7)
612 c1713132 balrog
#define SSSR_PINT        (1 << 18)
613 c1713132 balrog
#define SSSR_TINT        (1 << 19)
614 c1713132 balrog
#define SSSR_EOC        (1 << 20)
615 c1713132 balrog
#define SSSR_TUR        (1 << 21)
616 c1713132 balrog
#define SSSR_BCE        (1 << 23)
617 c1713132 balrog
#define SSSR_RW                0x00bc0080
618 c1713132 balrog
619 c1713132 balrog
static void pxa2xx_ssp_int_update(struct pxa2xx_ssp_s *s)
620 c1713132 balrog
{
621 c1713132 balrog
    int level = 0;
622 c1713132 balrog
623 c1713132 balrog
    level |= s->ssitr & SSITR_INT;
624 c1713132 balrog
    level |= (s->sssr & SSSR_BCE)  &&  (s->sscr[1] & SSCR1_EBCEI);
625 c1713132 balrog
    level |= (s->sssr & SSSR_TUR)  && !(s->sscr[0] & SSCR0_TIM);
626 c1713132 balrog
    level |= (s->sssr & SSSR_EOC)  &&  (s->sssr & (SSSR_TINT | SSSR_PINT));
627 c1713132 balrog
    level |= (s->sssr & SSSR_TINT) &&  (s->sscr[1] & SSCR1_TINTE);
628 c1713132 balrog
    level |= (s->sssr & SSSR_PINT) &&  (s->sscr[1] & SSCR1_PINTE);
629 c1713132 balrog
    level |= (s->sssr & SSSR_ROR)  && !(s->sscr[0] & SSCR0_RIM);
630 c1713132 balrog
    level |= (s->sssr & SSSR_RFS)  &&  (s->sscr[1] & SSCR1_RIE);
631 c1713132 balrog
    level |= (s->sssr & SSSR_TFS)  &&  (s->sscr[1] & SSCR1_TIE);
632 c1713132 balrog
    qemu_set_irq(s->irq, !!level);
633 c1713132 balrog
}
634 c1713132 balrog
635 c1713132 balrog
static void pxa2xx_ssp_fifo_update(struct pxa2xx_ssp_s *s)
636 c1713132 balrog
{
637 c1713132 balrog
    s->sssr &= ~(0xf << 12);        /* Clear RFL */
638 c1713132 balrog
    s->sssr &= ~(0xf << 8);        /* Clear TFL */
639 c1713132 balrog
    s->sssr &= ~SSSR_TNF;
640 c1713132 balrog
    if (s->enable) {
641 c1713132 balrog
        s->sssr |= ((s->rx_level - 1) & 0xf) << 12;
642 c1713132 balrog
        if (s->rx_level >= SSCR1_RFT(s->sscr[1]))
643 c1713132 balrog
            s->sssr |= SSSR_RFS;
644 c1713132 balrog
        else
645 c1713132 balrog
            s->sssr &= ~SSSR_RFS;
646 c1713132 balrog
        if (0 <= SSCR1_TFT(s->sscr[1]))
647 c1713132 balrog
            s->sssr |= SSSR_TFS;
648 c1713132 balrog
        else
649 c1713132 balrog
            s->sssr &= ~SSSR_TFS;
650 c1713132 balrog
        if (s->rx_level)
651 c1713132 balrog
            s->sssr |= SSSR_RNE;
652 c1713132 balrog
        else
653 c1713132 balrog
            s->sssr &= ~SSSR_RNE;
654 c1713132 balrog
        s->sssr |= SSSR_TNF;
655 c1713132 balrog
    }
656 c1713132 balrog
657 c1713132 balrog
    pxa2xx_ssp_int_update(s);
658 c1713132 balrog
}
659 c1713132 balrog
660 c1713132 balrog
static uint32_t pxa2xx_ssp_read(void *opaque, target_phys_addr_t addr)
661 c1713132 balrog
{
662 c1713132 balrog
    struct pxa2xx_ssp_s *s = (struct pxa2xx_ssp_s *) opaque;
663 c1713132 balrog
    uint32_t retval;
664 c1713132 balrog
665 c1713132 balrog
    switch (addr) {
666 c1713132 balrog
    case SSCR0:
667 c1713132 balrog
        return s->sscr[0];
668 c1713132 balrog
    case SSCR1:
669 c1713132 balrog
        return s->sscr[1];
670 c1713132 balrog
    case SSPSP:
671 c1713132 balrog
        return s->sspsp;
672 c1713132 balrog
    case SSTO:
673 c1713132 balrog
        return s->ssto;
674 c1713132 balrog
    case SSITR:
675 c1713132 balrog
        return s->ssitr;
676 c1713132 balrog
    case SSSR:
677 c1713132 balrog
        return s->sssr | s->ssitr;
678 c1713132 balrog
    case SSDR:
679 c1713132 balrog
        if (!s->enable)
680 c1713132 balrog
            return 0xffffffff;
681 c1713132 balrog
        if (s->rx_level < 1) {
682 c1713132 balrog
            printf("%s: SSP Rx Underrun\n", __FUNCTION__);
683 c1713132 balrog
            return 0xffffffff;
684 c1713132 balrog
        }
685 c1713132 balrog
        s->rx_level --;
686 c1713132 balrog
        retval = s->rx_fifo[s->rx_start ++];
687 c1713132 balrog
        s->rx_start &= 0xf;
688 c1713132 balrog
        pxa2xx_ssp_fifo_update(s);
689 c1713132 balrog
        return retval;
690 c1713132 balrog
    case SSTSA:
691 c1713132 balrog
        return s->sstsa;
692 c1713132 balrog
    case SSRSA:
693 c1713132 balrog
        return s->ssrsa;
694 c1713132 balrog
    case SSTSS:
695 c1713132 balrog
        return 0;
696 c1713132 balrog
    case SSACD:
697 c1713132 balrog
        return s->ssacd;
698 c1713132 balrog
    default:
699 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
700 c1713132 balrog
        break;
701 c1713132 balrog
    }
702 c1713132 balrog
    return 0;
703 c1713132 balrog
}
704 c1713132 balrog
705 c1713132 balrog
static void pxa2xx_ssp_write(void *opaque, target_phys_addr_t addr,
706 c1713132 balrog
                uint32_t value)
707 c1713132 balrog
{
708 c1713132 balrog
    struct pxa2xx_ssp_s *s = (struct pxa2xx_ssp_s *) opaque;
709 c1713132 balrog
710 c1713132 balrog
    switch (addr) {
711 c1713132 balrog
    case SSCR0:
712 c1713132 balrog
        s->sscr[0] = value & 0xc7ffffff;
713 c1713132 balrog
        s->enable = value & SSCR0_SSE;
714 c1713132 balrog
        if (value & SSCR0_MOD)
715 c1713132 balrog
            printf("%s: Attempt to use network mode\n", __FUNCTION__);
716 c1713132 balrog
        if (s->enable && SSCR0_DSS(value) < 4)
717 c1713132 balrog
            printf("%s: Wrong data size: %i bits\n", __FUNCTION__,
718 c1713132 balrog
                            SSCR0_DSS(value));
719 c1713132 balrog
        if (!(value & SSCR0_SSE)) {
720 c1713132 balrog
            s->sssr = 0;
721 c1713132 balrog
            s->ssitr = 0;
722 c1713132 balrog
            s->rx_level = 0;
723 c1713132 balrog
        }
724 c1713132 balrog
        pxa2xx_ssp_fifo_update(s);
725 c1713132 balrog
        break;
726 c1713132 balrog
727 c1713132 balrog
    case SSCR1:
728 c1713132 balrog
        s->sscr[1] = value;
729 c1713132 balrog
        if (value & (SSCR1_LBM | SSCR1_EFWR))
730 c1713132 balrog
            printf("%s: Attempt to use SSP test mode\n", __FUNCTION__);
731 c1713132 balrog
        pxa2xx_ssp_fifo_update(s);
732 c1713132 balrog
        break;
733 c1713132 balrog
734 c1713132 balrog
    case SSPSP:
735 c1713132 balrog
        s->sspsp = value;
736 c1713132 balrog
        break;
737 c1713132 balrog
738 c1713132 balrog
    case SSTO:
739 c1713132 balrog
        s->ssto = value;
740 c1713132 balrog
        break;
741 c1713132 balrog
742 c1713132 balrog
    case SSITR:
743 c1713132 balrog
        s->ssitr = value & SSITR_INT;
744 c1713132 balrog
        pxa2xx_ssp_int_update(s);
745 c1713132 balrog
        break;
746 c1713132 balrog
747 c1713132 balrog
    case SSSR:
748 c1713132 balrog
        s->sssr &= ~(value & SSSR_RW);
749 c1713132 balrog
        pxa2xx_ssp_int_update(s);
750 c1713132 balrog
        break;
751 c1713132 balrog
752 c1713132 balrog
    case SSDR:
753 c1713132 balrog
        if (SSCR0_UWIRE(s->sscr[0])) {
754 c1713132 balrog
            if (s->sscr[1] & SSCR1_MWDS)
755 c1713132 balrog
                value &= 0xffff;
756 c1713132 balrog
            else
757 c1713132 balrog
                value &= 0xff;
758 c1713132 balrog
        } else
759 c1713132 balrog
            /* Note how 32bits overflow does no harm here */
760 c1713132 balrog
            value &= (1 << SSCR0_DSS(s->sscr[0])) - 1;
761 c1713132 balrog
762 c1713132 balrog
        /* Data goes from here to the Tx FIFO and is shifted out from
763 c1713132 balrog
         * there directly to the slave, no need to buffer it.
764 c1713132 balrog
         */
765 c1713132 balrog
        if (s->enable) {
766 c1713132 balrog
            if (s->writefn)
767 c1713132 balrog
                s->writefn(s->opaque, value);
768 c1713132 balrog
769 c1713132 balrog
            if (s->rx_level < 0x10) {
770 c1713132 balrog
                if (s->readfn)
771 c1713132 balrog
                    s->rx_fifo[(s->rx_start + s->rx_level ++) & 0xf] =
772 c1713132 balrog
                            s->readfn(s->opaque);
773 c1713132 balrog
                else
774 c1713132 balrog
                    s->rx_fifo[(s->rx_start + s->rx_level ++) & 0xf] = 0x0;
775 c1713132 balrog
            } else
776 c1713132 balrog
                s->sssr |= SSSR_ROR;
777 c1713132 balrog
        }
778 c1713132 balrog
        pxa2xx_ssp_fifo_update(s);
779 c1713132 balrog
        break;
780 c1713132 balrog
781 c1713132 balrog
    case SSTSA:
782 c1713132 balrog
        s->sstsa = value;
783 c1713132 balrog
        break;
784 c1713132 balrog
785 c1713132 balrog
    case SSRSA:
786 c1713132 balrog
        s->ssrsa = value;
787 c1713132 balrog
        break;
788 c1713132 balrog
789 c1713132 balrog
    case SSACD:
790 c1713132 balrog
        s->ssacd = value;
791 c1713132 balrog
        break;
792 c1713132 balrog
793 c1713132 balrog
    default:
794 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
795 c1713132 balrog
        break;
796 c1713132 balrog
    }
797 c1713132 balrog
}
798 c1713132 balrog
799 c1713132 balrog
void pxa2xx_ssp_attach(struct pxa2xx_ssp_s *port,
800 c1713132 balrog
                uint32_t (*readfn)(void *opaque),
801 c1713132 balrog
                void (*writefn)(void *opaque, uint32_t value), void *opaque)
802 c1713132 balrog
{
803 c1713132 balrog
    if (!port) {
804 c1713132 balrog
        printf("%s: no such SSP\n", __FUNCTION__);
805 c1713132 balrog
        exit(-1);
806 c1713132 balrog
    }
807 c1713132 balrog
808 c1713132 balrog
    port->opaque = opaque;
809 c1713132 balrog
    port->readfn = readfn;
810 c1713132 balrog
    port->writefn = writefn;
811 c1713132 balrog
}
812 c1713132 balrog
813 c1713132 balrog
static CPUReadMemoryFunc *pxa2xx_ssp_readfn[] = {
814 c1713132 balrog
    pxa2xx_ssp_read,
815 c1713132 balrog
    pxa2xx_ssp_read,
816 c1713132 balrog
    pxa2xx_ssp_read,
817 c1713132 balrog
};
818 c1713132 balrog
819 c1713132 balrog
static CPUWriteMemoryFunc *pxa2xx_ssp_writefn[] = {
820 c1713132 balrog
    pxa2xx_ssp_write,
821 c1713132 balrog
    pxa2xx_ssp_write,
822 c1713132 balrog
    pxa2xx_ssp_write,
823 c1713132 balrog
};
824 c1713132 balrog
825 aa941b94 balrog
static void pxa2xx_ssp_save(QEMUFile *f, void *opaque)
826 aa941b94 balrog
{
827 aa941b94 balrog
    struct pxa2xx_ssp_s *s = (struct pxa2xx_ssp_s *) opaque;
828 aa941b94 balrog
    int i;
829 aa941b94 balrog
830 aa941b94 balrog
    qemu_put_be32(f, s->enable);
831 aa941b94 balrog
832 aa941b94 balrog
    qemu_put_be32s(f, &s->sscr[0]);
833 aa941b94 balrog
    qemu_put_be32s(f, &s->sscr[1]);
834 aa941b94 balrog
    qemu_put_be32s(f, &s->sspsp);
835 aa941b94 balrog
    qemu_put_be32s(f, &s->ssto);
836 aa941b94 balrog
    qemu_put_be32s(f, &s->ssitr);
837 aa941b94 balrog
    qemu_put_be32s(f, &s->sssr);
838 aa941b94 balrog
    qemu_put_8s(f, &s->sstsa);
839 aa941b94 balrog
    qemu_put_8s(f, &s->ssrsa);
840 aa941b94 balrog
    qemu_put_8s(f, &s->ssacd);
841 aa941b94 balrog
842 aa941b94 balrog
    qemu_put_byte(f, s->rx_level);
843 aa941b94 balrog
    for (i = 0; i < s->rx_level; i ++)
844 aa941b94 balrog
        qemu_put_byte(f, s->rx_fifo[(s->rx_start + i) & 0xf]);
845 aa941b94 balrog
}
846 aa941b94 balrog
847 aa941b94 balrog
static int pxa2xx_ssp_load(QEMUFile *f, void *opaque, int version_id)
848 aa941b94 balrog
{
849 aa941b94 balrog
    struct pxa2xx_ssp_s *s = (struct pxa2xx_ssp_s *) opaque;
850 aa941b94 balrog
    int i;
851 aa941b94 balrog
852 aa941b94 balrog
    s->enable = qemu_get_be32(f);
853 aa941b94 balrog
854 aa941b94 balrog
    qemu_get_be32s(f, &s->sscr[0]);
855 aa941b94 balrog
    qemu_get_be32s(f, &s->sscr[1]);
856 aa941b94 balrog
    qemu_get_be32s(f, &s->sspsp);
857 aa941b94 balrog
    qemu_get_be32s(f, &s->ssto);
858 aa941b94 balrog
    qemu_get_be32s(f, &s->ssitr);
859 aa941b94 balrog
    qemu_get_be32s(f, &s->sssr);
860 aa941b94 balrog
    qemu_get_8s(f, &s->sstsa);
861 aa941b94 balrog
    qemu_get_8s(f, &s->ssrsa);
862 aa941b94 balrog
    qemu_get_8s(f, &s->ssacd);
863 aa941b94 balrog
864 aa941b94 balrog
    s->rx_level = qemu_get_byte(f);
865 aa941b94 balrog
    s->rx_start = 0;
866 aa941b94 balrog
    for (i = 0; i < s->rx_level; i ++)
867 aa941b94 balrog
        s->rx_fifo[i] = qemu_get_byte(f);
868 aa941b94 balrog
869 aa941b94 balrog
    return 0;
870 aa941b94 balrog
}
871 aa941b94 balrog
872 c1713132 balrog
/* Real-Time Clock */
873 c1713132 balrog
#define RCNR                0x00        /* RTC Counter register */
874 c1713132 balrog
#define RTAR                0x04        /* RTC Alarm register */
875 c1713132 balrog
#define RTSR                0x08        /* RTC Status register */
876 c1713132 balrog
#define RTTR                0x0c        /* RTC Timer Trim register */
877 c1713132 balrog
#define RDCR                0x10        /* RTC Day Counter register */
878 c1713132 balrog
#define RYCR                0x14        /* RTC Year Counter register */
879 c1713132 balrog
#define RDAR1                0x18        /* RTC Wristwatch Day Alarm register 1 */
880 c1713132 balrog
#define RYAR1                0x1c        /* RTC Wristwatch Year Alarm register 1 */
881 c1713132 balrog
#define RDAR2                0x20        /* RTC Wristwatch Day Alarm register 2 */
882 c1713132 balrog
#define RYAR2                0x24        /* RTC Wristwatch Year Alarm register 2 */
883 c1713132 balrog
#define SWCR                0x28        /* RTC Stopwatch Counter register */
884 c1713132 balrog
#define SWAR1                0x2c        /* RTC Stopwatch Alarm register 1 */
885 c1713132 balrog
#define SWAR2                0x30        /* RTC Stopwatch Alarm register 2 */
886 c1713132 balrog
#define RTCPICR                0x34        /* RTC Periodic Interrupt Counter register */
887 c1713132 balrog
#define PIAR                0x38        /* RTC Periodic Interrupt Alarm register */
888 c1713132 balrog
889 c1713132 balrog
static inline void pxa2xx_rtc_int_update(struct pxa2xx_state_s *s)
890 c1713132 balrog
{
891 c1713132 balrog
    qemu_set_irq(s->pic[PXA2XX_PIC_RTCALARM], !!(s->rtsr & 0x2553));
892 c1713132 balrog
}
893 c1713132 balrog
894 c1713132 balrog
static void pxa2xx_rtc_hzupdate(struct pxa2xx_state_s *s)
895 c1713132 balrog
{
896 c1713132 balrog
    int64_t rt = qemu_get_clock(rt_clock);
897 c1713132 balrog
    s->last_rcnr += ((rt - s->last_hz) << 15) /
898 c1713132 balrog
            (1000 * ((s->rttr & 0xffff) + 1));
899 c1713132 balrog
    s->last_rdcr += ((rt - s->last_hz) << 15) /
900 c1713132 balrog
            (1000 * ((s->rttr & 0xffff) + 1));
901 c1713132 balrog
    s->last_hz = rt;
902 c1713132 balrog
}
903 c1713132 balrog
904 c1713132 balrog
static void pxa2xx_rtc_swupdate(struct pxa2xx_state_s *s)
905 c1713132 balrog
{
906 c1713132 balrog
    int64_t rt = qemu_get_clock(rt_clock);
907 c1713132 balrog
    if (s->rtsr & (1 << 12))
908 c1713132 balrog
        s->last_swcr += (rt - s->last_sw) / 10;
909 c1713132 balrog
    s->last_sw = rt;
910 c1713132 balrog
}
911 c1713132 balrog
912 c1713132 balrog
static void pxa2xx_rtc_piupdate(struct pxa2xx_state_s *s)
913 c1713132 balrog
{
914 c1713132 balrog
    int64_t rt = qemu_get_clock(rt_clock);
915 c1713132 balrog
    if (s->rtsr & (1 << 15))
916 c1713132 balrog
        s->last_swcr += rt - s->last_pi;
917 c1713132 balrog
    s->last_pi = rt;
918 c1713132 balrog
}
919 c1713132 balrog
920 c1713132 balrog
static inline void pxa2xx_rtc_alarm_update(struct pxa2xx_state_s *s,
921 c1713132 balrog
                uint32_t rtsr)
922 c1713132 balrog
{
923 c1713132 balrog
    if ((rtsr & (1 << 2)) && !(rtsr & (1 << 0)))
924 c1713132 balrog
        qemu_mod_timer(s->rtc_hz, s->last_hz +
925 c1713132 balrog
                (((s->rtar - s->last_rcnr) * 1000 *
926 c1713132 balrog
                  ((s->rttr & 0xffff) + 1)) >> 15));
927 c1713132 balrog
    else
928 c1713132 balrog
        qemu_del_timer(s->rtc_hz);
929 c1713132 balrog
930 c1713132 balrog
    if ((rtsr & (1 << 5)) && !(rtsr & (1 << 4)))
931 c1713132 balrog
        qemu_mod_timer(s->rtc_rdal1, s->last_hz +
932 c1713132 balrog
                (((s->rdar1 - s->last_rdcr) * 1000 *
933 c1713132 balrog
                  ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
934 c1713132 balrog
    else
935 c1713132 balrog
        qemu_del_timer(s->rtc_rdal1);
936 c1713132 balrog
937 c1713132 balrog
    if ((rtsr & (1 << 7)) && !(rtsr & (1 << 6)))
938 c1713132 balrog
        qemu_mod_timer(s->rtc_rdal2, s->last_hz +
939 c1713132 balrog
                (((s->rdar2 - s->last_rdcr) * 1000 *
940 c1713132 balrog
                  ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
941 c1713132 balrog
    else
942 c1713132 balrog
        qemu_del_timer(s->rtc_rdal2);
943 c1713132 balrog
944 c1713132 balrog
    if ((rtsr & 0x1200) == 0x1200 && !(rtsr & (1 << 8)))
945 c1713132 balrog
        qemu_mod_timer(s->rtc_swal1, s->last_sw +
946 c1713132 balrog
                        (s->swar1 - s->last_swcr) * 10); /* TODO: fixup */
947 c1713132 balrog
    else
948 c1713132 balrog
        qemu_del_timer(s->rtc_swal1);
949 c1713132 balrog
950 c1713132 balrog
    if ((rtsr & 0x1800) == 0x1800 && !(rtsr & (1 << 10)))
951 c1713132 balrog
        qemu_mod_timer(s->rtc_swal2, s->last_sw +
952 c1713132 balrog
                        (s->swar2 - s->last_swcr) * 10); /* TODO: fixup */
953 c1713132 balrog
    else
954 c1713132 balrog
        qemu_del_timer(s->rtc_swal2);
955 c1713132 balrog
956 c1713132 balrog
    if ((rtsr & 0xc000) == 0xc000 && !(rtsr & (1 << 13)))
957 c1713132 balrog
        qemu_mod_timer(s->rtc_pi, s->last_pi +
958 c1713132 balrog
                        (s->piar & 0xffff) - s->last_rtcpicr);
959 c1713132 balrog
    else
960 c1713132 balrog
        qemu_del_timer(s->rtc_pi);
961 c1713132 balrog
}
962 c1713132 balrog
963 c1713132 balrog
static inline void pxa2xx_rtc_hz_tick(void *opaque)
964 c1713132 balrog
{
965 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
966 c1713132 balrog
    s->rtsr |= (1 << 0);
967 c1713132 balrog
    pxa2xx_rtc_alarm_update(s, s->rtsr);
968 c1713132 balrog
    pxa2xx_rtc_int_update(s);
969 c1713132 balrog
}
970 c1713132 balrog
971 c1713132 balrog
static inline void pxa2xx_rtc_rdal1_tick(void *opaque)
972 c1713132 balrog
{
973 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
974 c1713132 balrog
    s->rtsr |= (1 << 4);
975 c1713132 balrog
    pxa2xx_rtc_alarm_update(s, s->rtsr);
976 c1713132 balrog
    pxa2xx_rtc_int_update(s);
977 c1713132 balrog
}
978 c1713132 balrog
979 c1713132 balrog
static inline void pxa2xx_rtc_rdal2_tick(void *opaque)
980 c1713132 balrog
{
981 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
982 c1713132 balrog
    s->rtsr |= (1 << 6);
983 c1713132 balrog
    pxa2xx_rtc_alarm_update(s, s->rtsr);
984 c1713132 balrog
    pxa2xx_rtc_int_update(s);
985 c1713132 balrog
}
986 c1713132 balrog
987 c1713132 balrog
static inline void pxa2xx_rtc_swal1_tick(void *opaque)
988 c1713132 balrog
{
989 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
990 c1713132 balrog
    s->rtsr |= (1 << 8);
991 c1713132 balrog
    pxa2xx_rtc_alarm_update(s, s->rtsr);
992 c1713132 balrog
    pxa2xx_rtc_int_update(s);
993 c1713132 balrog
}
994 c1713132 balrog
995 c1713132 balrog
static inline void pxa2xx_rtc_swal2_tick(void *opaque)
996 c1713132 balrog
{
997 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
998 c1713132 balrog
    s->rtsr |= (1 << 10);
999 c1713132 balrog
    pxa2xx_rtc_alarm_update(s, s->rtsr);
1000 c1713132 balrog
    pxa2xx_rtc_int_update(s);
1001 c1713132 balrog
}
1002 c1713132 balrog
1003 c1713132 balrog
static inline void pxa2xx_rtc_pi_tick(void *opaque)
1004 c1713132 balrog
{
1005 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
1006 c1713132 balrog
    s->rtsr |= (1 << 13);
1007 c1713132 balrog
    pxa2xx_rtc_piupdate(s);
1008 c1713132 balrog
    s->last_rtcpicr = 0;
1009 c1713132 balrog
    pxa2xx_rtc_alarm_update(s, s->rtsr);
1010 c1713132 balrog
    pxa2xx_rtc_int_update(s);
1011 c1713132 balrog
}
1012 c1713132 balrog
1013 c1713132 balrog
static uint32_t pxa2xx_rtc_read(void *opaque, target_phys_addr_t addr)
1014 c1713132 balrog
{
1015 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
1016 c1713132 balrog
1017 c1713132 balrog
    switch (addr) {
1018 c1713132 balrog
    case RTTR:
1019 c1713132 balrog
        return s->rttr;
1020 c1713132 balrog
    case RTSR:
1021 c1713132 balrog
        return s->rtsr;
1022 c1713132 balrog
    case RTAR:
1023 c1713132 balrog
        return s->rtar;
1024 c1713132 balrog
    case RDAR1:
1025 c1713132 balrog
        return s->rdar1;
1026 c1713132 balrog
    case RDAR2:
1027 c1713132 balrog
        return s->rdar2;
1028 c1713132 balrog
    case RYAR1:
1029 c1713132 balrog
        return s->ryar1;
1030 c1713132 balrog
    case RYAR2:
1031 c1713132 balrog
        return s->ryar2;
1032 c1713132 balrog
    case SWAR1:
1033 c1713132 balrog
        return s->swar1;
1034 c1713132 balrog
    case SWAR2:
1035 c1713132 balrog
        return s->swar2;
1036 c1713132 balrog
    case PIAR:
1037 c1713132 balrog
        return s->piar;
1038 c1713132 balrog
    case RCNR:
1039 c1713132 balrog
        return s->last_rcnr + ((qemu_get_clock(rt_clock) - s->last_hz) << 15) /
1040 c1713132 balrog
                (1000 * ((s->rttr & 0xffff) + 1));
1041 c1713132 balrog
    case RDCR:
1042 c1713132 balrog
        return s->last_rdcr + ((qemu_get_clock(rt_clock) - s->last_hz) << 15) /
1043 c1713132 balrog
                (1000 * ((s->rttr & 0xffff) + 1));
1044 c1713132 balrog
    case RYCR:
1045 c1713132 balrog
        return s->last_rycr;
1046 c1713132 balrog
    case SWCR:
1047 c1713132 balrog
        if (s->rtsr & (1 << 12))
1048 c1713132 balrog
            return s->last_swcr + (qemu_get_clock(rt_clock) - s->last_sw) / 10;
1049 c1713132 balrog
        else
1050 c1713132 balrog
            return s->last_swcr;
1051 c1713132 balrog
    default:
1052 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1053 c1713132 balrog
        break;
1054 c1713132 balrog
    }
1055 c1713132 balrog
    return 0;
1056 c1713132 balrog
}
1057 c1713132 balrog
1058 c1713132 balrog
static void pxa2xx_rtc_write(void *opaque, target_phys_addr_t addr,
1059 c1713132 balrog
                uint32_t value)
1060 c1713132 balrog
{
1061 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
1062 c1713132 balrog
1063 c1713132 balrog
    switch (addr) {
1064 c1713132 balrog
    case RTTR:
1065 c1713132 balrog
        if (!(s->rttr & (1 << 31))) {
1066 c1713132 balrog
            pxa2xx_rtc_hzupdate(s);
1067 c1713132 balrog
            s->rttr = value;
1068 c1713132 balrog
            pxa2xx_rtc_alarm_update(s, s->rtsr);
1069 c1713132 balrog
        }
1070 c1713132 balrog
        break;
1071 c1713132 balrog
1072 c1713132 balrog
    case RTSR:
1073 c1713132 balrog
        if ((s->rtsr ^ value) & (1 << 15))
1074 c1713132 balrog
            pxa2xx_rtc_piupdate(s);
1075 c1713132 balrog
1076 c1713132 balrog
        if ((s->rtsr ^ value) & (1 << 12))
1077 c1713132 balrog
            pxa2xx_rtc_swupdate(s);
1078 c1713132 balrog
1079 c1713132 balrog
        if (((s->rtsr ^ value) & 0x4aac) | (value & ~0xdaac))
1080 c1713132 balrog
            pxa2xx_rtc_alarm_update(s, value);
1081 c1713132 balrog
1082 c1713132 balrog
        s->rtsr = (value & 0xdaac) | (s->rtsr & ~(value & ~0xdaac));
1083 c1713132 balrog
        pxa2xx_rtc_int_update(s);
1084 c1713132 balrog
        break;
1085 c1713132 balrog
1086 c1713132 balrog
    case RTAR:
1087 c1713132 balrog
        s->rtar = value;
1088 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1089 c1713132 balrog
        break;
1090 c1713132 balrog
1091 c1713132 balrog
    case RDAR1:
1092 c1713132 balrog
        s->rdar1 = value;
1093 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1094 c1713132 balrog
        break;
1095 c1713132 balrog
1096 c1713132 balrog
    case RDAR2:
1097 c1713132 balrog
        s->rdar2 = value;
1098 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1099 c1713132 balrog
        break;
1100 c1713132 balrog
1101 c1713132 balrog
    case RYAR1:
1102 c1713132 balrog
        s->ryar1 = value;
1103 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1104 c1713132 balrog
        break;
1105 c1713132 balrog
1106 c1713132 balrog
    case RYAR2:
1107 c1713132 balrog
        s->ryar2 = value;
1108 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1109 c1713132 balrog
        break;
1110 c1713132 balrog
1111 c1713132 balrog
    case SWAR1:
1112 c1713132 balrog
        pxa2xx_rtc_swupdate(s);
1113 c1713132 balrog
        s->swar1 = value;
1114 c1713132 balrog
        s->last_swcr = 0;
1115 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1116 c1713132 balrog
        break;
1117 c1713132 balrog
1118 c1713132 balrog
    case SWAR2:
1119 c1713132 balrog
        s->swar2 = value;
1120 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1121 c1713132 balrog
        break;
1122 c1713132 balrog
1123 c1713132 balrog
    case PIAR:
1124 c1713132 balrog
        s->piar = value;
1125 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1126 c1713132 balrog
        break;
1127 c1713132 balrog
1128 c1713132 balrog
    case RCNR:
1129 c1713132 balrog
        pxa2xx_rtc_hzupdate(s);
1130 c1713132 balrog
        s->last_rcnr = value;
1131 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1132 c1713132 balrog
        break;
1133 c1713132 balrog
1134 c1713132 balrog
    case RDCR:
1135 c1713132 balrog
        pxa2xx_rtc_hzupdate(s);
1136 c1713132 balrog
        s->last_rdcr = value;
1137 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1138 c1713132 balrog
        break;
1139 c1713132 balrog
1140 c1713132 balrog
    case RYCR:
1141 c1713132 balrog
        s->last_rycr = value;
1142 c1713132 balrog
        break;
1143 c1713132 balrog
1144 c1713132 balrog
    case SWCR:
1145 c1713132 balrog
        pxa2xx_rtc_swupdate(s);
1146 c1713132 balrog
        s->last_swcr = value;
1147 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1148 c1713132 balrog
        break;
1149 c1713132 balrog
1150 c1713132 balrog
    case RTCPICR:
1151 c1713132 balrog
        pxa2xx_rtc_piupdate(s);
1152 c1713132 balrog
        s->last_rtcpicr = value & 0xffff;
1153 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1154 c1713132 balrog
        break;
1155 c1713132 balrog
1156 c1713132 balrog
    default:
1157 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1158 c1713132 balrog
    }
1159 c1713132 balrog
}
1160 c1713132 balrog
1161 aa941b94 balrog
static CPUReadMemoryFunc *pxa2xx_rtc_readfn[] = {
1162 aa941b94 balrog
    pxa2xx_rtc_read,
1163 aa941b94 balrog
    pxa2xx_rtc_read,
1164 aa941b94 balrog
    pxa2xx_rtc_read,
1165 aa941b94 balrog
};
1166 aa941b94 balrog
1167 aa941b94 balrog
static CPUWriteMemoryFunc *pxa2xx_rtc_writefn[] = {
1168 aa941b94 balrog
    pxa2xx_rtc_write,
1169 aa941b94 balrog
    pxa2xx_rtc_write,
1170 aa941b94 balrog
    pxa2xx_rtc_write,
1171 aa941b94 balrog
};
1172 aa941b94 balrog
1173 aa941b94 balrog
static void pxa2xx_rtc_init(struct pxa2xx_state_s *s)
1174 c1713132 balrog
{
1175 f6503059 balrog
    struct tm tm;
1176 c1713132 balrog
    int wom;
1177 c1713132 balrog
1178 c1713132 balrog
    s->rttr = 0x7fff;
1179 c1713132 balrog
    s->rtsr = 0;
1180 c1713132 balrog
1181 f6503059 balrog
    qemu_get_timedate(&tm, 0);
1182 f6503059 balrog
    wom = ((tm.tm_mday - 1) / 7) + 1;
1183 f6503059 balrog
1184 0cd2df75 aurel32
    s->last_rcnr = (uint32_t) mktimegm(&tm);
1185 f6503059 balrog
    s->last_rdcr = (wom << 20) | ((tm.tm_wday + 1) << 17) |
1186 f6503059 balrog
            (tm.tm_hour << 12) | (tm.tm_min << 6) | tm.tm_sec;
1187 f6503059 balrog
    s->last_rycr = ((tm.tm_year + 1900) << 9) |
1188 f6503059 balrog
            ((tm.tm_mon + 1) << 5) | tm.tm_mday;
1189 f6503059 balrog
    s->last_swcr = (tm.tm_hour << 19) |
1190 f6503059 balrog
            (tm.tm_min << 13) | (tm.tm_sec << 7);
1191 c1713132 balrog
    s->last_rtcpicr = 0;
1192 c1713132 balrog
    s->last_hz = s->last_sw = s->last_pi = qemu_get_clock(rt_clock);
1193 c1713132 balrog
1194 c1713132 balrog
    s->rtc_hz    = qemu_new_timer(rt_clock, pxa2xx_rtc_hz_tick,    s);
1195 c1713132 balrog
    s->rtc_rdal1 = qemu_new_timer(rt_clock, pxa2xx_rtc_rdal1_tick, s);
1196 c1713132 balrog
    s->rtc_rdal2 = qemu_new_timer(rt_clock, pxa2xx_rtc_rdal2_tick, s);
1197 c1713132 balrog
    s->rtc_swal1 = qemu_new_timer(rt_clock, pxa2xx_rtc_swal1_tick, s);
1198 c1713132 balrog
    s->rtc_swal2 = qemu_new_timer(rt_clock, pxa2xx_rtc_swal2_tick, s);
1199 c1713132 balrog
    s->rtc_pi    = qemu_new_timer(rt_clock, pxa2xx_rtc_pi_tick,    s);
1200 c1713132 balrog
}
1201 c1713132 balrog
1202 aa941b94 balrog
static void pxa2xx_rtc_save(QEMUFile *f, void *opaque)
1203 aa941b94 balrog
{
1204 aa941b94 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
1205 c1713132 balrog
1206 aa941b94 balrog
    pxa2xx_rtc_hzupdate(s);
1207 aa941b94 balrog
    pxa2xx_rtc_piupdate(s);
1208 aa941b94 balrog
    pxa2xx_rtc_swupdate(s);
1209 aa941b94 balrog
1210 aa941b94 balrog
    qemu_put_be32s(f, &s->rttr);
1211 aa941b94 balrog
    qemu_put_be32s(f, &s->rtsr);
1212 aa941b94 balrog
    qemu_put_be32s(f, &s->rtar);
1213 aa941b94 balrog
    qemu_put_be32s(f, &s->rdar1);
1214 aa941b94 balrog
    qemu_put_be32s(f, &s->rdar2);
1215 aa941b94 balrog
    qemu_put_be32s(f, &s->ryar1);
1216 aa941b94 balrog
    qemu_put_be32s(f, &s->ryar2);
1217 aa941b94 balrog
    qemu_put_be32s(f, &s->swar1);
1218 aa941b94 balrog
    qemu_put_be32s(f, &s->swar2);
1219 aa941b94 balrog
    qemu_put_be32s(f, &s->piar);
1220 aa941b94 balrog
    qemu_put_be32s(f, &s->last_rcnr);
1221 aa941b94 balrog
    qemu_put_be32s(f, &s->last_rdcr);
1222 aa941b94 balrog
    qemu_put_be32s(f, &s->last_rycr);
1223 aa941b94 balrog
    qemu_put_be32s(f, &s->last_swcr);
1224 aa941b94 balrog
    qemu_put_be32s(f, &s->last_rtcpicr);
1225 b6c4f71f blueswir1
    qemu_put_sbe64s(f, &s->last_hz);
1226 b6c4f71f blueswir1
    qemu_put_sbe64s(f, &s->last_sw);
1227 b6c4f71f blueswir1
    qemu_put_sbe64s(f, &s->last_pi);
1228 aa941b94 balrog
}
1229 aa941b94 balrog
1230 aa941b94 balrog
static int pxa2xx_rtc_load(QEMUFile *f, void *opaque, int version_id)
1231 aa941b94 balrog
{
1232 aa941b94 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
1233 aa941b94 balrog
1234 aa941b94 balrog
    qemu_get_be32s(f, &s->rttr);
1235 aa941b94 balrog
    qemu_get_be32s(f, &s->rtsr);
1236 aa941b94 balrog
    qemu_get_be32s(f, &s->rtar);
1237 aa941b94 balrog
    qemu_get_be32s(f, &s->rdar1);
1238 aa941b94 balrog
    qemu_get_be32s(f, &s->rdar2);
1239 aa941b94 balrog
    qemu_get_be32s(f, &s->ryar1);
1240 aa941b94 balrog
    qemu_get_be32s(f, &s->ryar2);
1241 aa941b94 balrog
    qemu_get_be32s(f, &s->swar1);
1242 aa941b94 balrog
    qemu_get_be32s(f, &s->swar2);
1243 aa941b94 balrog
    qemu_get_be32s(f, &s->piar);
1244 aa941b94 balrog
    qemu_get_be32s(f, &s->last_rcnr);
1245 aa941b94 balrog
    qemu_get_be32s(f, &s->last_rdcr);
1246 aa941b94 balrog
    qemu_get_be32s(f, &s->last_rycr);
1247 aa941b94 balrog
    qemu_get_be32s(f, &s->last_swcr);
1248 aa941b94 balrog
    qemu_get_be32s(f, &s->last_rtcpicr);
1249 b6c4f71f blueswir1
    qemu_get_sbe64s(f, &s->last_hz);
1250 b6c4f71f blueswir1
    qemu_get_sbe64s(f, &s->last_sw);
1251 b6c4f71f blueswir1
    qemu_get_sbe64s(f, &s->last_pi);
1252 aa941b94 balrog
1253 aa941b94 balrog
    pxa2xx_rtc_alarm_update(s, s->rtsr);
1254 aa941b94 balrog
1255 aa941b94 balrog
    return 0;
1256 aa941b94 balrog
}
1257 c1713132 balrog
1258 3f582262 balrog
/* I2C Interface */
1259 3f582262 balrog
struct pxa2xx_i2c_s {
1260 3f582262 balrog
    i2c_slave slave;
1261 3f582262 balrog
    i2c_bus *bus;
1262 3f582262 balrog
    qemu_irq irq;
1263 ed005253 balrog
    target_phys_addr_t offset;
1264 3f582262 balrog
1265 3f582262 balrog
    uint16_t control;
1266 3f582262 balrog
    uint16_t status;
1267 3f582262 balrog
    uint8_t ibmr;
1268 3f582262 balrog
    uint8_t data;
1269 3f582262 balrog
};
1270 3f582262 balrog
1271 3f582262 balrog
#define IBMR        0x80        /* I2C Bus Monitor register */
1272 3f582262 balrog
#define IDBR        0x88        /* I2C Data Buffer register */
1273 3f582262 balrog
#define ICR        0x90        /* I2C Control register */
1274 3f582262 balrog
#define ISR        0x98        /* I2C Status register */
1275 3f582262 balrog
#define ISAR        0xa0        /* I2C Slave Address register */
1276 3f582262 balrog
1277 3f582262 balrog
static void pxa2xx_i2c_update(struct pxa2xx_i2c_s *s)
1278 3f582262 balrog
{
1279 3f582262 balrog
    uint16_t level = 0;
1280 3f582262 balrog
    level |= s->status & s->control & (1 << 10);                /* BED */
1281 3f582262 balrog
    level |= (s->status & (1 << 7)) && (s->control & (1 << 9));        /* IRF */
1282 3f582262 balrog
    level |= (s->status & (1 << 6)) && (s->control & (1 << 8));        /* ITE */
1283 3f582262 balrog
    level |= s->status & (1 << 9);                                /* SAD */
1284 3f582262 balrog
    qemu_set_irq(s->irq, !!level);
1285 3f582262 balrog
}
1286 3f582262 balrog
1287 3f582262 balrog
/* These are only stubs now.  */
1288 3f582262 balrog
static void pxa2xx_i2c_event(i2c_slave *i2c, enum i2c_event event)
1289 3f582262 balrog
{
1290 3f582262 balrog
    struct pxa2xx_i2c_s *s = (struct pxa2xx_i2c_s *) i2c;
1291 3f582262 balrog
1292 3f582262 balrog
    switch (event) {
1293 3f582262 balrog
    case I2C_START_SEND:
1294 3f582262 balrog
        s->status |= (1 << 9);                                /* set SAD */
1295 3f582262 balrog
        s->status &= ~(1 << 0);                                /* clear RWM */
1296 3f582262 balrog
        break;
1297 3f582262 balrog
    case I2C_START_RECV:
1298 3f582262 balrog
        s->status |= (1 << 9);                                /* set SAD */
1299 3f582262 balrog
        s->status |= 1 << 0;                                /* set RWM */
1300 3f582262 balrog
        break;
1301 3f582262 balrog
    case I2C_FINISH:
1302 3f582262 balrog
        s->status |= (1 << 4);                                /* set SSD */
1303 3f582262 balrog
        break;
1304 3f582262 balrog
    case I2C_NACK:
1305 3f582262 balrog
        s->status |= 1 << 1;                                /* set ACKNAK */
1306 3f582262 balrog
        break;
1307 3f582262 balrog
    }
1308 3f582262 balrog
    pxa2xx_i2c_update(s);
1309 3f582262 balrog
}
1310 3f582262 balrog
1311 3f582262 balrog
static int pxa2xx_i2c_rx(i2c_slave *i2c)
1312 3f582262 balrog
{
1313 3f582262 balrog
    struct pxa2xx_i2c_s *s = (struct pxa2xx_i2c_s *) i2c;
1314 3f582262 balrog
    if ((s->control & (1 << 14)) || !(s->control & (1 << 6)))
1315 3f582262 balrog
        return 0;
1316 3f582262 balrog
1317 3f582262 balrog
    if (s->status & (1 << 0)) {                        /* RWM */
1318 3f582262 balrog
        s->status |= 1 << 6;                        /* set ITE */
1319 3f582262 balrog
    }
1320 3f582262 balrog
    pxa2xx_i2c_update(s);
1321 3f582262 balrog
1322 3f582262 balrog
    return s->data;
1323 3f582262 balrog
}
1324 3f582262 balrog
1325 3f582262 balrog
static int pxa2xx_i2c_tx(i2c_slave *i2c, uint8_t data)
1326 3f582262 balrog
{
1327 3f582262 balrog
    struct pxa2xx_i2c_s *s = (struct pxa2xx_i2c_s *) i2c;
1328 3f582262 balrog
    if ((s->control & (1 << 14)) || !(s->control & (1 << 6)))
1329 3f582262 balrog
        return 1;
1330 3f582262 balrog
1331 3f582262 balrog
    if (!(s->status & (1 << 0))) {                /* RWM */
1332 3f582262 balrog
        s->status |= 1 << 7;                        /* set IRF */
1333 3f582262 balrog
        s->data = data;
1334 3f582262 balrog
    }
1335 3f582262 balrog
    pxa2xx_i2c_update(s);
1336 3f582262 balrog
1337 3f582262 balrog
    return 1;
1338 3f582262 balrog
}
1339 3f582262 balrog
1340 3f582262 balrog
static uint32_t pxa2xx_i2c_read(void *opaque, target_phys_addr_t addr)
1341 3f582262 balrog
{
1342 3f582262 balrog
    struct pxa2xx_i2c_s *s = (struct pxa2xx_i2c_s *) opaque;
1343 3f582262 balrog
1344 ed005253 balrog
    addr -= s->offset;
1345 3f582262 balrog
    switch (addr) {
1346 3f582262 balrog
    case ICR:
1347 3f582262 balrog
        return s->control;
1348 3f582262 balrog
    case ISR:
1349 3f582262 balrog
        return s->status | (i2c_bus_busy(s->bus) << 2);
1350 3f582262 balrog
    case ISAR:
1351 3f582262 balrog
        return s->slave.address;
1352 3f582262 balrog
    case IDBR:
1353 3f582262 balrog
        return s->data;
1354 3f582262 balrog
    case IBMR:
1355 3f582262 balrog
        if (s->status & (1 << 2))
1356 3f582262 balrog
            s->ibmr ^= 3;        /* Fake SCL and SDA pin changes */
1357 3f582262 balrog
        else
1358 3f582262 balrog
            s->ibmr = 0;
1359 3f582262 balrog
        return s->ibmr;
1360 3f582262 balrog
    default:
1361 3f582262 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1362 3f582262 balrog
        break;
1363 3f582262 balrog
    }
1364 3f582262 balrog
    return 0;
1365 3f582262 balrog
}
1366 3f582262 balrog
1367 3f582262 balrog
static void pxa2xx_i2c_write(void *opaque, target_phys_addr_t addr,
1368 3f582262 balrog
                uint32_t value)
1369 3f582262 balrog
{
1370 3f582262 balrog
    struct pxa2xx_i2c_s *s = (struct pxa2xx_i2c_s *) opaque;
1371 3f582262 balrog
    int ack;
1372 3f582262 balrog
1373 ed005253 balrog
    addr -= s->offset;
1374 3f582262 balrog
    switch (addr) {
1375 3f582262 balrog
    case ICR:
1376 3f582262 balrog
        s->control = value & 0xfff7;
1377 3f582262 balrog
        if ((value & (1 << 3)) && (value & (1 << 6))) {        /* TB and IUE */
1378 3f582262 balrog
            /* TODO: slave mode */
1379 3f582262 balrog
            if (value & (1 << 0)) {                        /* START condition */
1380 3f582262 balrog
                if (s->data & 1)
1381 3f582262 balrog
                    s->status |= 1 << 0;                /* set RWM */
1382 3f582262 balrog
                else
1383 3f582262 balrog
                    s->status &= ~(1 << 0);                /* clear RWM */
1384 3f582262 balrog
                ack = !i2c_start_transfer(s->bus, s->data >> 1, s->data & 1);
1385 3f582262 balrog
            } else {
1386 3f582262 balrog
                if (s->status & (1 << 0)) {                /* RWM */
1387 3f582262 balrog
                    s->data = i2c_recv(s->bus);
1388 3f582262 balrog
                    if (value & (1 << 2))                /* ACKNAK */
1389 3f582262 balrog
                        i2c_nack(s->bus);
1390 3f582262 balrog
                    ack = 1;
1391 3f582262 balrog
                } else
1392 3f582262 balrog
                    ack = !i2c_send(s->bus, s->data);
1393 3f582262 balrog
            }
1394 3f582262 balrog
1395 3f582262 balrog
            if (value & (1 << 1))                        /* STOP condition */
1396 3f582262 balrog
                i2c_end_transfer(s->bus);
1397 3f582262 balrog
1398 3f582262 balrog
            if (ack) {
1399 3f582262 balrog
                if (value & (1 << 0))                        /* START condition */
1400 3f582262 balrog
                    s->status |= 1 << 6;                /* set ITE */
1401 3f582262 balrog
                else
1402 3f582262 balrog
                    if (s->status & (1 << 0))                /* RWM */
1403 3f582262 balrog
                        s->status |= 1 << 7;                /* set IRF */
1404 3f582262 balrog
                    else
1405 3f582262 balrog
                        s->status |= 1 << 6;                /* set ITE */
1406 3f582262 balrog
                s->status &= ~(1 << 1);                        /* clear ACKNAK */
1407 3f582262 balrog
            } else {
1408 3f582262 balrog
                s->status |= 1 << 6;                        /* set ITE */
1409 3f582262 balrog
                s->status |= 1 << 10;                        /* set BED */
1410 3f582262 balrog
                s->status |= 1 << 1;                        /* set ACKNAK */
1411 3f582262 balrog
            }
1412 3f582262 balrog
        }
1413 3f582262 balrog
        if (!(value & (1 << 3)) && (value & (1 << 6)))        /* !TB and IUE */
1414 3f582262 balrog
            if (value & (1 << 4))                        /* MA */
1415 3f582262 balrog
                i2c_end_transfer(s->bus);
1416 3f582262 balrog
        pxa2xx_i2c_update(s);
1417 3f582262 balrog
        break;
1418 3f582262 balrog
1419 3f582262 balrog
    case ISR:
1420 3f582262 balrog
        s->status &= ~(value & 0x07f0);
1421 3f582262 balrog
        pxa2xx_i2c_update(s);
1422 3f582262 balrog
        break;
1423 3f582262 balrog
1424 3f582262 balrog
    case ISAR:
1425 3f582262 balrog
        i2c_set_slave_address(&s->slave, value & 0x7f);
1426 3f582262 balrog
        break;
1427 3f582262 balrog
1428 3f582262 balrog
    case IDBR:
1429 3f582262 balrog
        s->data = value & 0xff;
1430 3f582262 balrog
        break;
1431 3f582262 balrog
1432 3f582262 balrog
    default:
1433 3f582262 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1434 3f582262 balrog
    }
1435 3f582262 balrog
}
1436 3f582262 balrog
1437 3f582262 balrog
static CPUReadMemoryFunc *pxa2xx_i2c_readfn[] = {
1438 3f582262 balrog
    pxa2xx_i2c_read,
1439 3f582262 balrog
    pxa2xx_i2c_read,
1440 3f582262 balrog
    pxa2xx_i2c_read,
1441 3f582262 balrog
};
1442 3f582262 balrog
1443 3f582262 balrog
static CPUWriteMemoryFunc *pxa2xx_i2c_writefn[] = {
1444 3f582262 balrog
    pxa2xx_i2c_write,
1445 3f582262 balrog
    pxa2xx_i2c_write,
1446 3f582262 balrog
    pxa2xx_i2c_write,
1447 3f582262 balrog
};
1448 3f582262 balrog
1449 aa941b94 balrog
static void pxa2xx_i2c_save(QEMUFile *f, void *opaque)
1450 aa941b94 balrog
{
1451 aa941b94 balrog
    struct pxa2xx_i2c_s *s = (struct pxa2xx_i2c_s *) opaque;
1452 aa941b94 balrog
1453 aa941b94 balrog
    qemu_put_be16s(f, &s->control);
1454 aa941b94 balrog
    qemu_put_be16s(f, &s->status);
1455 aa941b94 balrog
    qemu_put_8s(f, &s->ibmr);
1456 aa941b94 balrog
    qemu_put_8s(f, &s->data);
1457 aa941b94 balrog
1458 aa941b94 balrog
    i2c_slave_save(f, &s->slave);
1459 aa941b94 balrog
}
1460 aa941b94 balrog
1461 aa941b94 balrog
static int pxa2xx_i2c_load(QEMUFile *f, void *opaque, int version_id)
1462 aa941b94 balrog
{
1463 aa941b94 balrog
    struct pxa2xx_i2c_s *s = (struct pxa2xx_i2c_s *) opaque;
1464 aa941b94 balrog
1465 c701b35b pbrook
    if (version_id != 1)
1466 c701b35b pbrook
        return -EINVAL;
1467 c701b35b pbrook
1468 aa941b94 balrog
    qemu_get_be16s(f, &s->control);
1469 aa941b94 balrog
    qemu_get_be16s(f, &s->status);
1470 aa941b94 balrog
    qemu_get_8s(f, &s->ibmr);
1471 aa941b94 balrog
    qemu_get_8s(f, &s->data);
1472 aa941b94 balrog
1473 aa941b94 balrog
    i2c_slave_load(f, &s->slave);
1474 aa941b94 balrog
    return 0;
1475 aa941b94 balrog
}
1476 aa941b94 balrog
1477 3f582262 balrog
struct pxa2xx_i2c_s *pxa2xx_i2c_init(target_phys_addr_t base,
1478 ed005253 balrog
                qemu_irq irq, uint32_t region_size)
1479 3f582262 balrog
{
1480 3f582262 balrog
    int iomemtype;
1481 c701b35b pbrook
    /* FIXME: Should the slave device really be on a separate bus?  */
1482 3f582262 balrog
    struct pxa2xx_i2c_s *s = (struct pxa2xx_i2c_s *)
1483 3f6c925f balrog
            i2c_slave_init(i2c_init_bus(), 0, sizeof(struct pxa2xx_i2c_s));
1484 3f582262 balrog
1485 3f582262 balrog
    s->irq = irq;
1486 3f582262 balrog
    s->slave.event = pxa2xx_i2c_event;
1487 3f582262 balrog
    s->slave.recv = pxa2xx_i2c_rx;
1488 3f582262 balrog
    s->slave.send = pxa2xx_i2c_tx;
1489 3f582262 balrog
    s->bus = i2c_init_bus();
1490 dc23e260 balrog
    s->offset = base - (base & (~region_size) & TARGET_PAGE_MASK);
1491 3f582262 balrog
1492 2a163929 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_i2c_readfn,
1493 2a163929 balrog
                    pxa2xx_i2c_writefn, s);
1494 ed005253 balrog
    cpu_register_physical_memory(base & ~region_size,
1495 ed005253 balrog
                    region_size + 1, iomemtype);
1496 3f582262 balrog
1497 c701b35b pbrook
    register_savevm("pxa2xx_i2c", base, 1,
1498 aa941b94 balrog
                    pxa2xx_i2c_save, pxa2xx_i2c_load, s);
1499 aa941b94 balrog
1500 3f582262 balrog
    return s;
1501 3f582262 balrog
}
1502 3f582262 balrog
1503 3f582262 balrog
i2c_bus *pxa2xx_i2c_bus(struct pxa2xx_i2c_s *s)
1504 3f582262 balrog
{
1505 3f582262 balrog
    return s->bus;
1506 3f582262 balrog
}
1507 3f582262 balrog
1508 c1713132 balrog
/* PXA Inter-IC Sound Controller */
1509 c1713132 balrog
static void pxa2xx_i2s_reset(struct pxa2xx_i2s_s *i2s)
1510 c1713132 balrog
{
1511 c1713132 balrog
    i2s->rx_len = 0;
1512 c1713132 balrog
    i2s->tx_len = 0;
1513 c1713132 balrog
    i2s->fifo_len = 0;
1514 c1713132 balrog
    i2s->clk = 0x1a;
1515 c1713132 balrog
    i2s->control[0] = 0x00;
1516 c1713132 balrog
    i2s->control[1] = 0x00;
1517 c1713132 balrog
    i2s->status = 0x00;
1518 c1713132 balrog
    i2s->mask = 0x00;
1519 c1713132 balrog
}
1520 c1713132 balrog
1521 c1713132 balrog
#define SACR_TFTH(val)        ((val >> 8) & 0xf)
1522 c1713132 balrog
#define SACR_RFTH(val)        ((val >> 12) & 0xf)
1523 c1713132 balrog
#define SACR_DREC(val)        (val & (1 << 3))
1524 c1713132 balrog
#define SACR_DPRL(val)        (val & (1 << 4))
1525 c1713132 balrog
1526 c1713132 balrog
static inline void pxa2xx_i2s_update(struct pxa2xx_i2s_s *i2s)
1527 c1713132 balrog
{
1528 c1713132 balrog
    int rfs, tfs;
1529 c1713132 balrog
    rfs = SACR_RFTH(i2s->control[0]) < i2s->rx_len &&
1530 c1713132 balrog
            !SACR_DREC(i2s->control[1]);
1531 c1713132 balrog
    tfs = (i2s->tx_len || i2s->fifo_len < SACR_TFTH(i2s->control[0])) &&
1532 c1713132 balrog
            i2s->enable && !SACR_DPRL(i2s->control[1]);
1533 c1713132 balrog
1534 c1713132 balrog
    pxa2xx_dma_request(i2s->dma, PXA2XX_RX_RQ_I2S, rfs);
1535 c1713132 balrog
    pxa2xx_dma_request(i2s->dma, PXA2XX_TX_RQ_I2S, tfs);
1536 c1713132 balrog
1537 c1713132 balrog
    i2s->status &= 0xe0;
1538 59c0149b balrog
    if (i2s->fifo_len < 16 || !i2s->enable)
1539 59c0149b balrog
        i2s->status |= 1 << 0;                        /* TNF */
1540 c1713132 balrog
    if (i2s->rx_len)
1541 c1713132 balrog
        i2s->status |= 1 << 1;                        /* RNE */
1542 c1713132 balrog
    if (i2s->enable)
1543 c1713132 balrog
        i2s->status |= 1 << 2;                        /* BSY */
1544 c1713132 balrog
    if (tfs)
1545 c1713132 balrog
        i2s->status |= 1 << 3;                        /* TFS */
1546 c1713132 balrog
    if (rfs)
1547 c1713132 balrog
        i2s->status |= 1 << 4;                        /* RFS */
1548 c1713132 balrog
    if (!(i2s->tx_len && i2s->enable))
1549 c1713132 balrog
        i2s->status |= i2s->fifo_len << 8;        /* TFL */
1550 c1713132 balrog
    i2s->status |= MAX(i2s->rx_len, 0xf) << 12;        /* RFL */
1551 c1713132 balrog
1552 c1713132 balrog
    qemu_set_irq(i2s->irq, i2s->status & i2s->mask);
1553 c1713132 balrog
}
1554 c1713132 balrog
1555 c1713132 balrog
#define SACR0        0x00        /* Serial Audio Global Control register */
1556 c1713132 balrog
#define SACR1        0x04        /* Serial Audio I2S/MSB-Justified Control register */
1557 c1713132 balrog
#define SASR0        0x0c        /* Serial Audio Interface and FIFO Status register */
1558 c1713132 balrog
#define SAIMR        0x14        /* Serial Audio Interrupt Mask register */
1559 c1713132 balrog
#define SAICR        0x18        /* Serial Audio Interrupt Clear register */
1560 c1713132 balrog
#define SADIV        0x60        /* Serial Audio Clock Divider register */
1561 c1713132 balrog
#define SADR        0x80        /* Serial Audio Data register */
1562 c1713132 balrog
1563 c1713132 balrog
static uint32_t pxa2xx_i2s_read(void *opaque, target_phys_addr_t addr)
1564 c1713132 balrog
{
1565 c1713132 balrog
    struct pxa2xx_i2s_s *s = (struct pxa2xx_i2s_s *) opaque;
1566 c1713132 balrog
1567 c1713132 balrog
    switch (addr) {
1568 c1713132 balrog
    case SACR0:
1569 c1713132 balrog
        return s->control[0];
1570 c1713132 balrog
    case SACR1:
1571 c1713132 balrog
        return s->control[1];
1572 c1713132 balrog
    case SASR0:
1573 c1713132 balrog
        return s->status;
1574 c1713132 balrog
    case SAIMR:
1575 c1713132 balrog
        return s->mask;
1576 c1713132 balrog
    case SAICR:
1577 c1713132 balrog
        return 0;
1578 c1713132 balrog
    case SADIV:
1579 c1713132 balrog
        return s->clk;
1580 c1713132 balrog
    case SADR:
1581 c1713132 balrog
        if (s->rx_len > 0) {
1582 c1713132 balrog
            s->rx_len --;
1583 c1713132 balrog
            pxa2xx_i2s_update(s);
1584 c1713132 balrog
            return s->codec_in(s->opaque);
1585 c1713132 balrog
        }
1586 c1713132 balrog
        return 0;
1587 c1713132 balrog
    default:
1588 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1589 c1713132 balrog
        break;
1590 c1713132 balrog
    }
1591 c1713132 balrog
    return 0;
1592 c1713132 balrog
}
1593 c1713132 balrog
1594 c1713132 balrog
static void pxa2xx_i2s_write(void *opaque, target_phys_addr_t addr,
1595 c1713132 balrog
                uint32_t value)
1596 c1713132 balrog
{
1597 c1713132 balrog
    struct pxa2xx_i2s_s *s = (struct pxa2xx_i2s_s *) opaque;
1598 c1713132 balrog
    uint32_t *sample;
1599 c1713132 balrog
1600 c1713132 balrog
    switch (addr) {
1601 c1713132 balrog
    case SACR0:
1602 c1713132 balrog
        if (value & (1 << 3))                                /* RST */
1603 c1713132 balrog
            pxa2xx_i2s_reset(s);
1604 c1713132 balrog
        s->control[0] = value & 0xff3d;
1605 c1713132 balrog
        if (!s->enable && (value & 1) && s->tx_len) {        /* ENB */
1606 c1713132 balrog
            for (sample = s->fifo; s->fifo_len > 0; s->fifo_len --, sample ++)
1607 c1713132 balrog
                s->codec_out(s->opaque, *sample);
1608 c1713132 balrog
            s->status &= ~(1 << 7);                        /* I2SOFF */
1609 c1713132 balrog
        }
1610 c1713132 balrog
        if (value & (1 << 4))                                /* EFWR */
1611 c1713132 balrog
            printf("%s: Attempt to use special function\n", __FUNCTION__);
1612 c1713132 balrog
        s->enable = ((value ^ 4) & 5) == 5;                /* ENB && !RST*/
1613 c1713132 balrog
        pxa2xx_i2s_update(s);
1614 c1713132 balrog
        break;
1615 c1713132 balrog
    case SACR1:
1616 c1713132 balrog
        s->control[1] = value & 0x0039;
1617 c1713132 balrog
        if (value & (1 << 5))                                /* ENLBF */
1618 c1713132 balrog
            printf("%s: Attempt to use loopback function\n", __FUNCTION__);
1619 c1713132 balrog
        if (value & (1 << 4))                                /* DPRL */
1620 c1713132 balrog
            s->fifo_len = 0;
1621 c1713132 balrog
        pxa2xx_i2s_update(s);
1622 c1713132 balrog
        break;
1623 c1713132 balrog
    case SAIMR:
1624 c1713132 balrog
        s->mask = value & 0x0078;
1625 c1713132 balrog
        pxa2xx_i2s_update(s);
1626 c1713132 balrog
        break;
1627 c1713132 balrog
    case SAICR:
1628 c1713132 balrog
        s->status &= ~(value & (3 << 5));
1629 c1713132 balrog
        pxa2xx_i2s_update(s);
1630 c1713132 balrog
        break;
1631 c1713132 balrog
    case SADIV:
1632 c1713132 balrog
        s->clk = value & 0x007f;
1633 c1713132 balrog
        break;
1634 c1713132 balrog
    case SADR:
1635 c1713132 balrog
        if (s->tx_len && s->enable) {
1636 c1713132 balrog
            s->tx_len --;
1637 c1713132 balrog
            pxa2xx_i2s_update(s);
1638 c1713132 balrog
            s->codec_out(s->opaque, value);
1639 c1713132 balrog
        } else if (s->fifo_len < 16) {
1640 c1713132 balrog
            s->fifo[s->fifo_len ++] = value;
1641 c1713132 balrog
            pxa2xx_i2s_update(s);
1642 c1713132 balrog
        }
1643 c1713132 balrog
        break;
1644 c1713132 balrog
    default:
1645 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1646 c1713132 balrog
    }
1647 c1713132 balrog
}
1648 c1713132 balrog
1649 c1713132 balrog
static CPUReadMemoryFunc *pxa2xx_i2s_readfn[] = {
1650 c1713132 balrog
    pxa2xx_i2s_read,
1651 c1713132 balrog
    pxa2xx_i2s_read,
1652 c1713132 balrog
    pxa2xx_i2s_read,
1653 c1713132 balrog
};
1654 c1713132 balrog
1655 c1713132 balrog
static CPUWriteMemoryFunc *pxa2xx_i2s_writefn[] = {
1656 c1713132 balrog
    pxa2xx_i2s_write,
1657 c1713132 balrog
    pxa2xx_i2s_write,
1658 c1713132 balrog
    pxa2xx_i2s_write,
1659 c1713132 balrog
};
1660 c1713132 balrog
1661 aa941b94 balrog
static void pxa2xx_i2s_save(QEMUFile *f, void *opaque)
1662 aa941b94 balrog
{
1663 aa941b94 balrog
    struct pxa2xx_i2s_s *s = (struct pxa2xx_i2s_s *) opaque;
1664 aa941b94 balrog
1665 aa941b94 balrog
    qemu_put_be32s(f, &s->control[0]);
1666 aa941b94 balrog
    qemu_put_be32s(f, &s->control[1]);
1667 aa941b94 balrog
    qemu_put_be32s(f, &s->status);
1668 aa941b94 balrog
    qemu_put_be32s(f, &s->mask);
1669 aa941b94 balrog
    qemu_put_be32s(f, &s->clk);
1670 aa941b94 balrog
1671 aa941b94 balrog
    qemu_put_be32(f, s->enable);
1672 aa941b94 balrog
    qemu_put_be32(f, s->rx_len);
1673 aa941b94 balrog
    qemu_put_be32(f, s->tx_len);
1674 aa941b94 balrog
    qemu_put_be32(f, s->fifo_len);
1675 aa941b94 balrog
}
1676 aa941b94 balrog
1677 aa941b94 balrog
static int pxa2xx_i2s_load(QEMUFile *f, void *opaque, int version_id)
1678 aa941b94 balrog
{
1679 aa941b94 balrog
    struct pxa2xx_i2s_s *s = (struct pxa2xx_i2s_s *) opaque;
1680 aa941b94 balrog
1681 aa941b94 balrog
    qemu_get_be32s(f, &s->control[0]);
1682 aa941b94 balrog
    qemu_get_be32s(f, &s->control[1]);
1683 aa941b94 balrog
    qemu_get_be32s(f, &s->status);
1684 aa941b94 balrog
    qemu_get_be32s(f, &s->mask);
1685 aa941b94 balrog
    qemu_get_be32s(f, &s->clk);
1686 aa941b94 balrog
1687 aa941b94 balrog
    s->enable = qemu_get_be32(f);
1688 aa941b94 balrog
    s->rx_len = qemu_get_be32(f);
1689 aa941b94 balrog
    s->tx_len = qemu_get_be32(f);
1690 aa941b94 balrog
    s->fifo_len = qemu_get_be32(f);
1691 aa941b94 balrog
1692 aa941b94 balrog
    return 0;
1693 aa941b94 balrog
}
1694 aa941b94 balrog
1695 c1713132 balrog
static void pxa2xx_i2s_data_req(void *opaque, int tx, int rx)
1696 c1713132 balrog
{
1697 c1713132 balrog
    struct pxa2xx_i2s_s *s = (struct pxa2xx_i2s_s *) opaque;
1698 c1713132 balrog
    uint32_t *sample;
1699 c1713132 balrog
1700 c1713132 balrog
    /* Signal FIFO errors */
1701 c1713132 balrog
    if (s->enable && s->tx_len)
1702 c1713132 balrog
        s->status |= 1 << 5;                /* TUR */
1703 c1713132 balrog
    if (s->enable && s->rx_len)
1704 c1713132 balrog
        s->status |= 1 << 6;                /* ROR */
1705 c1713132 balrog
1706 c1713132 balrog
    /* Should be tx - MIN(tx, s->fifo_len) but we don't really need to
1707 c1713132 balrog
     * handle the cases where it makes a difference.  */
1708 c1713132 balrog
    s->tx_len = tx - s->fifo_len;
1709 c1713132 balrog
    s->rx_len = rx;
1710 c1713132 balrog
    /* Note that is s->codec_out wasn't set, we wouldn't get called.  */
1711 c1713132 balrog
    if (s->enable)
1712 c1713132 balrog
        for (sample = s->fifo; s->fifo_len; s->fifo_len --, sample ++)
1713 c1713132 balrog
            s->codec_out(s->opaque, *sample);
1714 c1713132 balrog
    pxa2xx_i2s_update(s);
1715 c1713132 balrog
}
1716 c1713132 balrog
1717 c1713132 balrog
static struct pxa2xx_i2s_s *pxa2xx_i2s_init(target_phys_addr_t base,
1718 c1713132 balrog
                qemu_irq irq, struct pxa2xx_dma_state_s *dma)
1719 c1713132 balrog
{
1720 c1713132 balrog
    int iomemtype;
1721 c1713132 balrog
    struct pxa2xx_i2s_s *s = (struct pxa2xx_i2s_s *)
1722 c1713132 balrog
            qemu_mallocz(sizeof(struct pxa2xx_i2s_s));
1723 c1713132 balrog
1724 c1713132 balrog
    s->irq = irq;
1725 c1713132 balrog
    s->dma = dma;
1726 c1713132 balrog
    s->data_req = pxa2xx_i2s_data_req;
1727 c1713132 balrog
1728 c1713132 balrog
    pxa2xx_i2s_reset(s);
1729 c1713132 balrog
1730 c1713132 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_i2s_readfn,
1731 c1713132 balrog
                    pxa2xx_i2s_writefn, s);
1732 8da3ff18 pbrook
    cpu_register_physical_memory(base, 0x100000, iomemtype);
1733 c1713132 balrog
1734 aa941b94 balrog
    register_savevm("pxa2xx_i2s", base, 0,
1735 aa941b94 balrog
                    pxa2xx_i2s_save, pxa2xx_i2s_load, s);
1736 aa941b94 balrog
1737 c1713132 balrog
    return s;
1738 c1713132 balrog
}
1739 c1713132 balrog
1740 c1713132 balrog
/* PXA Fast Infra-red Communications Port */
1741 c1713132 balrog
struct pxa2xx_fir_s {
1742 c1713132 balrog
    qemu_irq irq;
1743 c1713132 balrog
    struct pxa2xx_dma_state_s *dma;
1744 c1713132 balrog
    int enable;
1745 c1713132 balrog
    CharDriverState *chr;
1746 c1713132 balrog
1747 c1713132 balrog
    uint8_t control[3];
1748 c1713132 balrog
    uint8_t status[2];
1749 c1713132 balrog
1750 c1713132 balrog
    int rx_len;
1751 c1713132 balrog
    int rx_start;
1752 c1713132 balrog
    uint8_t rx_fifo[64];
1753 c1713132 balrog
};
1754 c1713132 balrog
1755 c1713132 balrog
static void pxa2xx_fir_reset(struct pxa2xx_fir_s *s)
1756 c1713132 balrog
{
1757 c1713132 balrog
    s->control[0] = 0x00;
1758 c1713132 balrog
    s->control[1] = 0x00;
1759 c1713132 balrog
    s->control[2] = 0x00;
1760 c1713132 balrog
    s->status[0] = 0x00;
1761 c1713132 balrog
    s->status[1] = 0x00;
1762 c1713132 balrog
    s->enable = 0;
1763 c1713132 balrog
}
1764 c1713132 balrog
1765 c1713132 balrog
static inline void pxa2xx_fir_update(struct pxa2xx_fir_s *s)
1766 c1713132 balrog
{
1767 c1713132 balrog
    static const int tresh[4] = { 8, 16, 32, 0 };
1768 c1713132 balrog
    int intr = 0;
1769 c1713132 balrog
    if ((s->control[0] & (1 << 4)) &&                        /* RXE */
1770 c1713132 balrog
                    s->rx_len >= tresh[s->control[2] & 3])        /* TRIG */
1771 c1713132 balrog
        s->status[0] |= 1 << 4;                                /* RFS */
1772 c1713132 balrog
    else
1773 c1713132 balrog
        s->status[0] &= ~(1 << 4);                        /* RFS */
1774 c1713132 balrog
    if (s->control[0] & (1 << 3))                        /* TXE */
1775 c1713132 balrog
        s->status[0] |= 1 << 3;                                /* TFS */
1776 c1713132 balrog
    else
1777 c1713132 balrog
        s->status[0] &= ~(1 << 3);                        /* TFS */
1778 c1713132 balrog
    if (s->rx_len)
1779 c1713132 balrog
        s->status[1] |= 1 << 2;                                /* RNE */
1780 c1713132 balrog
    else
1781 c1713132 balrog
        s->status[1] &= ~(1 << 2);                        /* RNE */
1782 c1713132 balrog
    if (s->control[0] & (1 << 4))                        /* RXE */
1783 c1713132 balrog
        s->status[1] |= 1 << 0;                                /* RSY */
1784 c1713132 balrog
    else
1785 c1713132 balrog
        s->status[1] &= ~(1 << 0);                        /* RSY */
1786 c1713132 balrog
1787 c1713132 balrog
    intr |= (s->control[0] & (1 << 5)) &&                /* RIE */
1788 c1713132 balrog
            (s->status[0] & (1 << 4));                        /* RFS */
1789 c1713132 balrog
    intr |= (s->control[0] & (1 << 6)) &&                /* TIE */
1790 c1713132 balrog
            (s->status[0] & (1 << 3));                        /* TFS */
1791 c1713132 balrog
    intr |= (s->control[2] & (1 << 4)) &&                /* TRAIL */
1792 c1713132 balrog
            (s->status[0] & (1 << 6));                        /* EOC */
1793 c1713132 balrog
    intr |= (s->control[0] & (1 << 2)) &&                /* TUS */
1794 c1713132 balrog
            (s->status[0] & (1 << 1));                        /* TUR */
1795 c1713132 balrog
    intr |= s->status[0] & 0x25;                        /* FRE, RAB, EIF */
1796 c1713132 balrog
1797 c1713132 balrog
    pxa2xx_dma_request(s->dma, PXA2XX_RX_RQ_ICP, (s->status[0] >> 4) & 1);
1798 c1713132 balrog
    pxa2xx_dma_request(s->dma, PXA2XX_TX_RQ_ICP, (s->status[0] >> 3) & 1);
1799 c1713132 balrog
1800 c1713132 balrog
    qemu_set_irq(s->irq, intr && s->enable);
1801 c1713132 balrog
}
1802 c1713132 balrog
1803 c1713132 balrog
#define ICCR0        0x00        /* FICP Control register 0 */
1804 c1713132 balrog
#define ICCR1        0x04        /* FICP Control register 1 */
1805 c1713132 balrog
#define ICCR2        0x08        /* FICP Control register 2 */
1806 c1713132 balrog
#define ICDR        0x0c        /* FICP Data register */
1807 c1713132 balrog
#define ICSR0        0x14        /* FICP Status register 0 */
1808 c1713132 balrog
#define ICSR1        0x18        /* FICP Status register 1 */
1809 c1713132 balrog
#define ICFOR        0x1c        /* FICP FIFO Occupancy Status register */
1810 c1713132 balrog
1811 c1713132 balrog
static uint32_t pxa2xx_fir_read(void *opaque, target_phys_addr_t addr)
1812 c1713132 balrog
{
1813 c1713132 balrog
    struct pxa2xx_fir_s *s = (struct pxa2xx_fir_s *) opaque;
1814 c1713132 balrog
    uint8_t ret;
1815 c1713132 balrog
1816 c1713132 balrog
    switch (addr) {
1817 c1713132 balrog
    case ICCR0:
1818 c1713132 balrog
        return s->control[0];
1819 c1713132 balrog
    case ICCR1:
1820 c1713132 balrog
        return s->control[1];
1821 c1713132 balrog
    case ICCR2:
1822 c1713132 balrog
        return s->control[2];
1823 c1713132 balrog
    case ICDR:
1824 c1713132 balrog
        s->status[0] &= ~0x01;
1825 c1713132 balrog
        s->status[1] &= ~0x72;
1826 c1713132 balrog
        if (s->rx_len) {
1827 c1713132 balrog
            s->rx_len --;
1828 c1713132 balrog
            ret = s->rx_fifo[s->rx_start ++];
1829 c1713132 balrog
            s->rx_start &= 63;
1830 c1713132 balrog
            pxa2xx_fir_update(s);
1831 c1713132 balrog
            return ret;
1832 c1713132 balrog
        }
1833 c1713132 balrog
        printf("%s: Rx FIFO underrun.\n", __FUNCTION__);
1834 c1713132 balrog
        break;
1835 c1713132 balrog
    case ICSR0:
1836 c1713132 balrog
        return s->status[0];
1837 c1713132 balrog
    case ICSR1:
1838 c1713132 balrog
        return s->status[1] | (1 << 3);                        /* TNF */
1839 c1713132 balrog
    case ICFOR:
1840 c1713132 balrog
        return s->rx_len;
1841 c1713132 balrog
    default:
1842 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1843 c1713132 balrog
        break;
1844 c1713132 balrog
    }
1845 c1713132 balrog
    return 0;
1846 c1713132 balrog
}
1847 c1713132 balrog
1848 c1713132 balrog
static void pxa2xx_fir_write(void *opaque, target_phys_addr_t addr,
1849 c1713132 balrog
                uint32_t value)
1850 c1713132 balrog
{
1851 c1713132 balrog
    struct pxa2xx_fir_s *s = (struct pxa2xx_fir_s *) opaque;
1852 c1713132 balrog
    uint8_t ch;
1853 c1713132 balrog
1854 c1713132 balrog
    switch (addr) {
1855 c1713132 balrog
    case ICCR0:
1856 c1713132 balrog
        s->control[0] = value;
1857 c1713132 balrog
        if (!(value & (1 << 4)))                        /* RXE */
1858 c1713132 balrog
            s->rx_len = s->rx_start = 0;
1859 c1713132 balrog
        if (!(value & (1 << 3)))                        /* TXE */
1860 c1713132 balrog
            /* Nop */;
1861 c1713132 balrog
        s->enable = value & 1;                                /* ITR */
1862 c1713132 balrog
        if (!s->enable)
1863 c1713132 balrog
            s->status[0] = 0;
1864 c1713132 balrog
        pxa2xx_fir_update(s);
1865 c1713132 balrog
        break;
1866 c1713132 balrog
    case ICCR1:
1867 c1713132 balrog
        s->control[1] = value;
1868 c1713132 balrog
        break;
1869 c1713132 balrog
    case ICCR2:
1870 c1713132 balrog
        s->control[2] = value & 0x3f;
1871 c1713132 balrog
        pxa2xx_fir_update(s);
1872 c1713132 balrog
        break;
1873 c1713132 balrog
    case ICDR:
1874 c1713132 balrog
        if (s->control[2] & (1 << 2))                        /* TXP */
1875 c1713132 balrog
            ch = value;
1876 c1713132 balrog
        else
1877 c1713132 balrog
            ch = ~value;
1878 c1713132 balrog
        if (s->chr && s->enable && (s->control[0] & (1 << 3)))        /* TXE */
1879 c1713132 balrog
            qemu_chr_write(s->chr, &ch, 1);
1880 c1713132 balrog
        break;
1881 c1713132 balrog
    case ICSR0:
1882 c1713132 balrog
        s->status[0] &= ~(value & 0x66);
1883 c1713132 balrog
        pxa2xx_fir_update(s);
1884 c1713132 balrog
        break;
1885 c1713132 balrog
    case ICFOR:
1886 c1713132 balrog
        break;
1887 c1713132 balrog
    default:
1888 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1889 c1713132 balrog
    }
1890 c1713132 balrog
}
1891 c1713132 balrog
1892 c1713132 balrog
static CPUReadMemoryFunc *pxa2xx_fir_readfn[] = {
1893 c1713132 balrog
    pxa2xx_fir_read,
1894 c1713132 balrog
    pxa2xx_fir_read,
1895 c1713132 balrog
    pxa2xx_fir_read,
1896 c1713132 balrog
};
1897 c1713132 balrog
1898 c1713132 balrog
static CPUWriteMemoryFunc *pxa2xx_fir_writefn[] = {
1899 c1713132 balrog
    pxa2xx_fir_write,
1900 c1713132 balrog
    pxa2xx_fir_write,
1901 c1713132 balrog
    pxa2xx_fir_write,
1902 c1713132 balrog
};
1903 c1713132 balrog
1904 c1713132 balrog
static int pxa2xx_fir_is_empty(void *opaque)
1905 c1713132 balrog
{
1906 c1713132 balrog
    struct pxa2xx_fir_s *s = (struct pxa2xx_fir_s *) opaque;
1907 c1713132 balrog
    return (s->rx_len < 64);
1908 c1713132 balrog
}
1909 c1713132 balrog
1910 c1713132 balrog
static void pxa2xx_fir_rx(void *opaque, const uint8_t *buf, int size)
1911 c1713132 balrog
{
1912 c1713132 balrog
    struct pxa2xx_fir_s *s = (struct pxa2xx_fir_s *) opaque;
1913 c1713132 balrog
    if (!(s->control[0] & (1 << 4)))                        /* RXE */
1914 c1713132 balrog
        return;
1915 c1713132 balrog
1916 c1713132 balrog
    while (size --) {
1917 c1713132 balrog
        s->status[1] |= 1 << 4;                                /* EOF */
1918 c1713132 balrog
        if (s->rx_len >= 64) {
1919 c1713132 balrog
            s->status[1] |= 1 << 6;                        /* ROR */
1920 c1713132 balrog
            break;
1921 c1713132 balrog
        }
1922 c1713132 balrog
1923 c1713132 balrog
        if (s->control[2] & (1 << 3))                        /* RXP */
1924 c1713132 balrog
            s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = *(buf ++);
1925 c1713132 balrog
        else
1926 c1713132 balrog
            s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = ~*(buf ++);
1927 c1713132 balrog
    }
1928 c1713132 balrog
1929 c1713132 balrog
    pxa2xx_fir_update(s);
1930 c1713132 balrog
}
1931 c1713132 balrog
1932 c1713132 balrog
static void pxa2xx_fir_event(void *opaque, int event)
1933 c1713132 balrog
{
1934 c1713132 balrog
}
1935 c1713132 balrog
1936 aa941b94 balrog
static void pxa2xx_fir_save(QEMUFile *f, void *opaque)
1937 aa941b94 balrog
{
1938 aa941b94 balrog
    struct pxa2xx_fir_s *s = (struct pxa2xx_fir_s *) opaque;
1939 aa941b94 balrog
    int i;
1940 aa941b94 balrog
1941 aa941b94 balrog
    qemu_put_be32(f, s->enable);
1942 aa941b94 balrog
1943 aa941b94 balrog
    qemu_put_8s(f, &s->control[0]);
1944 aa941b94 balrog
    qemu_put_8s(f, &s->control[1]);
1945 aa941b94 balrog
    qemu_put_8s(f, &s->control[2]);
1946 aa941b94 balrog
    qemu_put_8s(f, &s->status[0]);
1947 aa941b94 balrog
    qemu_put_8s(f, &s->status[1]);
1948 aa941b94 balrog
1949 aa941b94 balrog
    qemu_put_byte(f, s->rx_len);
1950 aa941b94 balrog
    for (i = 0; i < s->rx_len; i ++)
1951 aa941b94 balrog
        qemu_put_byte(f, s->rx_fifo[(s->rx_start + i) & 63]);
1952 aa941b94 balrog
}
1953 aa941b94 balrog
1954 aa941b94 balrog
static int pxa2xx_fir_load(QEMUFile *f, void *opaque, int version_id)
1955 aa941b94 balrog
{
1956 aa941b94 balrog
    struct pxa2xx_fir_s *s = (struct pxa2xx_fir_s *) opaque;
1957 aa941b94 balrog
    int i;
1958 aa941b94 balrog
1959 aa941b94 balrog
    s->enable = qemu_get_be32(f);
1960 aa941b94 balrog
1961 aa941b94 balrog
    qemu_get_8s(f, &s->control[0]);
1962 aa941b94 balrog
    qemu_get_8s(f, &s->control[1]);
1963 aa941b94 balrog
    qemu_get_8s(f, &s->control[2]);
1964 aa941b94 balrog
    qemu_get_8s(f, &s->status[0]);
1965 aa941b94 balrog
    qemu_get_8s(f, &s->status[1]);
1966 aa941b94 balrog
1967 aa941b94 balrog
    s->rx_len = qemu_get_byte(f);
1968 aa941b94 balrog
    s->rx_start = 0;
1969 aa941b94 balrog
    for (i = 0; i < s->rx_len; i ++)
1970 aa941b94 balrog
        s->rx_fifo[i] = qemu_get_byte(f);
1971 aa941b94 balrog
1972 aa941b94 balrog
    return 0;
1973 aa941b94 balrog
}
1974 aa941b94 balrog
1975 c1713132 balrog
static struct pxa2xx_fir_s *pxa2xx_fir_init(target_phys_addr_t base,
1976 c1713132 balrog
                qemu_irq irq, struct pxa2xx_dma_state_s *dma,
1977 c1713132 balrog
                CharDriverState *chr)
1978 c1713132 balrog
{
1979 c1713132 balrog
    int iomemtype;
1980 c1713132 balrog
    struct pxa2xx_fir_s *s = (struct pxa2xx_fir_s *)
1981 c1713132 balrog
            qemu_mallocz(sizeof(struct pxa2xx_fir_s));
1982 c1713132 balrog
1983 c1713132 balrog
    s->irq = irq;
1984 c1713132 balrog
    s->dma = dma;
1985 c1713132 balrog
    s->chr = chr;
1986 c1713132 balrog
1987 c1713132 balrog
    pxa2xx_fir_reset(s);
1988 c1713132 balrog
1989 c1713132 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_fir_readfn,
1990 c1713132 balrog
                    pxa2xx_fir_writefn, s);
1991 8da3ff18 pbrook
    cpu_register_physical_memory(base, 0x1000, iomemtype);
1992 c1713132 balrog
1993 c1713132 balrog
    if (chr)
1994 c1713132 balrog
        qemu_chr_add_handlers(chr, pxa2xx_fir_is_empty,
1995 c1713132 balrog
                        pxa2xx_fir_rx, pxa2xx_fir_event, s);
1996 c1713132 balrog
1997 aa941b94 balrog
    register_savevm("pxa2xx_fir", 0, 0, pxa2xx_fir_save, pxa2xx_fir_load, s);
1998 aa941b94 balrog
1999 c1713132 balrog
    return s;
2000 c1713132 balrog
}
2001 c1713132 balrog
2002 38641a52 balrog
static void pxa2xx_reset(void *opaque, int line, int level)
2003 c1713132 balrog
{
2004 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
2005 38641a52 balrog
2006 c1713132 balrog
    if (level && (s->pm_regs[PCFR >> 2] & 0x10)) {        /* GPR_EN */
2007 c1713132 balrog
        cpu_reset(s->env);
2008 c1713132 balrog
        /* TODO: reset peripherals */
2009 c1713132 balrog
    }
2010 c1713132 balrog
}
2011 c1713132 balrog
2012 c1713132 balrog
/* Initialise a PXA270 integrated chip (ARM based core).  */
2013 3023f332 aliguori
struct pxa2xx_state_s *pxa270_init(unsigned int sdram_size, const char *revision)
2014 c1713132 balrog
{
2015 c1713132 balrog
    struct pxa2xx_state_s *s;
2016 c1713132 balrog
    struct pxa2xx_ssp_s *ssp;
2017 c1713132 balrog
    int iomemtype, i;
2018 e4bcb14c ths
    int index;
2019 c1713132 balrog
    s = (struct pxa2xx_state_s *) qemu_mallocz(sizeof(struct pxa2xx_state_s));
2020 c1713132 balrog
2021 4207117c balrog
    if (revision && strncmp(revision, "pxa27", 5)) {
2022 4207117c balrog
        fprintf(stderr, "Machine requires a PXA27x processor.\n");
2023 4207117c balrog
        exit(1);
2024 4207117c balrog
    }
2025 aaed909a bellard
    if (!revision)
2026 aaed909a bellard
        revision = "pxa270";
2027 aaed909a bellard
    
2028 aaed909a bellard
    s->env = cpu_init(revision);
2029 aaed909a bellard
    if (!s->env) {
2030 aaed909a bellard
        fprintf(stderr, "Unable to find CPU definition\n");
2031 aaed909a bellard
        exit(1);
2032 aaed909a bellard
    }
2033 38641a52 balrog
    s->reset = qemu_allocate_irqs(pxa2xx_reset, s, 1)[0];
2034 38641a52 balrog
2035 d95b2f8d balrog
    /* SDRAM & Internal Memory Storage */
2036 d95b2f8d balrog
    cpu_register_physical_memory(PXA2XX_SDRAM_BASE,
2037 d95b2f8d balrog
                    sdram_size, qemu_ram_alloc(sdram_size) | IO_MEM_RAM);
2038 d95b2f8d balrog
    cpu_register_physical_memory(PXA2XX_INTERNAL_BASE,
2039 d95b2f8d balrog
                    0x40000, qemu_ram_alloc(0x40000) | IO_MEM_RAM);
2040 d95b2f8d balrog
2041 c1713132 balrog
    s->pic = pxa2xx_pic_init(0x40d00000, s->env);
2042 c1713132 balrog
2043 c1713132 balrog
    s->dma = pxa27x_dma_init(0x40000000, s->pic[PXA2XX_PIC_DMA]);
2044 c1713132 balrog
2045 a171fe39 balrog
    pxa27x_timer_init(0x40a00000, &s->pic[PXA2XX_PIC_OST_0],
2046 3f582262 balrog
                    s->pic[PXA27X_PIC_OST_4_11]);
2047 a171fe39 balrog
2048 c1713132 balrog
    s->gpio = pxa2xx_gpio_init(0x40e00000, s->env, s->pic, 121);
2049 c1713132 balrog
2050 e4bcb14c ths
    index = drive_get_index(IF_SD, 0, 0);
2051 e4bcb14c ths
    if (index == -1) {
2052 e4bcb14c ths
        fprintf(stderr, "qemu: missing SecureDigital device\n");
2053 e4bcb14c ths
        exit(1);
2054 e4bcb14c ths
    }
2055 e4bcb14c ths
    s->mmc = pxa2xx_mmci_init(0x41100000, drives_table[index].bdrv,
2056 e4bcb14c ths
                              s->pic[PXA2XX_PIC_MMC], s->dma);
2057 a171fe39 balrog
2058 c1713132 balrog
    for (i = 0; pxa270_serial[i].io_base; i ++)
2059 c1713132 balrog
        if (serial_hds[i])
2060 c1713132 balrog
            serial_mm_init(pxa270_serial[i].io_base, 2,
2061 b6cd0ea1 aurel32
                           s->pic[pxa270_serial[i].irqn], 14857000/16,
2062 b6cd0ea1 aurel32
                           serial_hds[i], 1);
2063 c1713132 balrog
        else
2064 c1713132 balrog
            break;
2065 c1713132 balrog
    if (serial_hds[i])
2066 c1713132 balrog
        s->fir = pxa2xx_fir_init(0x40800000, s->pic[PXA2XX_PIC_ICP],
2067 c1713132 balrog
                        s->dma, serial_hds[i]);
2068 c1713132 balrog
2069 3023f332 aliguori
    s->lcd = pxa2xx_lcdc_init(0x44000000, s->pic[PXA2XX_PIC_LCD]);
2070 a171fe39 balrog
2071 c1713132 balrog
    s->cm_base = 0x41300000;
2072 82d17978 balrog
    s->cm_regs[CCCR >> 2] = 0x02000210;        /* 416.0 MHz */
2073 c1713132 balrog
    s->clkcfg = 0x00000009;                /* Turbo mode active */
2074 c1713132 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_cm_readfn,
2075 c1713132 balrog
                    pxa2xx_cm_writefn, s);
2076 187337f8 pbrook
    cpu_register_physical_memory(s->cm_base, 0x1000, iomemtype);
2077 aa941b94 balrog
    register_savevm("pxa2xx_cm", 0, 0, pxa2xx_cm_save, pxa2xx_cm_load, s);
2078 c1713132 balrog
2079 c1713132 balrog
    cpu_arm_set_cp_io(s->env, 14, pxa2xx_cp14_read, pxa2xx_cp14_write, s);
2080 c1713132 balrog
2081 c1713132 balrog
    s->mm_base = 0x48000000;
2082 c1713132 balrog
    s->mm_regs[MDMRS >> 2] = 0x00020002;
2083 c1713132 balrog
    s->mm_regs[MDREFR >> 2] = 0x03ca4000;
2084 c1713132 balrog
    s->mm_regs[MECR >> 2] = 0x00000001;        /* Two PC Card sockets */
2085 c1713132 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_mm_readfn,
2086 c1713132 balrog
                    pxa2xx_mm_writefn, s);
2087 187337f8 pbrook
    cpu_register_physical_memory(s->mm_base, 0x1000, iomemtype);
2088 aa941b94 balrog
    register_savevm("pxa2xx_mm", 0, 0, pxa2xx_mm_save, pxa2xx_mm_load, s);
2089 c1713132 balrog
2090 2a163929 balrog
    s->pm_base = 0x40f00000;
2091 2a163929 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_pm_readfn,
2092 2a163929 balrog
                    pxa2xx_pm_writefn, s);
2093 187337f8 pbrook
    cpu_register_physical_memory(s->pm_base, 0x100, iomemtype);
2094 2a163929 balrog
    register_savevm("pxa2xx_pm", 0, 0, pxa2xx_pm_save, pxa2xx_pm_load, s);
2095 2a163929 balrog
2096 c1713132 balrog
    for (i = 0; pxa27x_ssp[i].io_base; i ++);
2097 c1713132 balrog
    s->ssp = (struct pxa2xx_ssp_s **)
2098 c1713132 balrog
            qemu_mallocz(sizeof(struct pxa2xx_ssp_s *) * i);
2099 c1713132 balrog
    ssp = (struct pxa2xx_ssp_s *)
2100 c1713132 balrog
            qemu_mallocz(sizeof(struct pxa2xx_ssp_s) * i);
2101 c1713132 balrog
    for (i = 0; pxa27x_ssp[i].io_base; i ++) {
2102 8da3ff18 pbrook
        target_phys_addr_t ssp_base;
2103 c1713132 balrog
        s->ssp[i] = &ssp[i];
2104 8da3ff18 pbrook
        ssp_base = pxa27x_ssp[i].io_base;
2105 c1713132 balrog
        ssp[i].irq = s->pic[pxa27x_ssp[i].irqn];
2106 c1713132 balrog
2107 c1713132 balrog
        iomemtype = cpu_register_io_memory(0, pxa2xx_ssp_readfn,
2108 c1713132 balrog
                        pxa2xx_ssp_writefn, &ssp[i]);
2109 8da3ff18 pbrook
        cpu_register_physical_memory(ssp_base, 0x1000, iomemtype);
2110 aa941b94 balrog
        register_savevm("pxa2xx_ssp", i, 0,
2111 aa941b94 balrog
                        pxa2xx_ssp_save, pxa2xx_ssp_load, s);
2112 c1713132 balrog
    }
2113 c1713132 balrog
2114 a171fe39 balrog
    if (usb_enabled) {
2115 a171fe39 balrog
        usb_ohci_init_pxa(0x4c000000, 3, -1, s->pic[PXA2XX_PIC_USBH1]);
2116 a171fe39 balrog
    }
2117 a171fe39 balrog
2118 a171fe39 balrog
    s->pcmcia[0] = pxa2xx_pcmcia_init(0x20000000);
2119 a171fe39 balrog
    s->pcmcia[1] = pxa2xx_pcmcia_init(0x30000000);
2120 a171fe39 balrog
2121 c1713132 balrog
    s->rtc_base = 0x40900000;
2122 c1713132 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_rtc_readfn,
2123 c1713132 balrog
                    pxa2xx_rtc_writefn, s);
2124 187337f8 pbrook
    cpu_register_physical_memory(s->rtc_base, 0x1000, iomemtype);
2125 aa941b94 balrog
    pxa2xx_rtc_init(s);
2126 aa941b94 balrog
    register_savevm("pxa2xx_rtc", 0, 0, pxa2xx_rtc_save, pxa2xx_rtc_load, s);
2127 c1713132 balrog
2128 2a163929 balrog
    s->i2c[0] = pxa2xx_i2c_init(0x40301600, s->pic[PXA2XX_PIC_I2C], 0xffff);
2129 2a163929 balrog
    s->i2c[1] = pxa2xx_i2c_init(0x40f00100, s->pic[PXA2XX_PIC_PWRI2C], 0xff);
2130 c1713132 balrog
2131 c1713132 balrog
    s->i2s = pxa2xx_i2s_init(0x40400000, s->pic[PXA2XX_PIC_I2S], s->dma);
2132 c1713132 balrog
2133 31b87f2e balrog
    s->kp = pxa27x_keypad_init(0x41500000, s->pic[PXA2XX_PIC_KEYPAD]);
2134 31b87f2e balrog
2135 c1713132 balrog
    /* GPIO1 resets the processor */
2136 fe8f096b ths
    /* The handler can be overridden by board-specific code */
2137 38641a52 balrog
    pxa2xx_gpio_out_set(s->gpio, 1, s->reset);
2138 c1713132 balrog
    return s;
2139 c1713132 balrog
}
2140 c1713132 balrog
2141 c1713132 balrog
/* Initialise a PXA255 integrated chip (ARM based core).  */
2142 3023f332 aliguori
struct pxa2xx_state_s *pxa255_init(unsigned int sdram_size)
2143 c1713132 balrog
{
2144 c1713132 balrog
    struct pxa2xx_state_s *s;
2145 c1713132 balrog
    struct pxa2xx_ssp_s *ssp;
2146 c1713132 balrog
    int iomemtype, i;
2147 e4bcb14c ths
    int index;
2148 aaed909a bellard
2149 c1713132 balrog
    s = (struct pxa2xx_state_s *) qemu_mallocz(sizeof(struct pxa2xx_state_s));
2150 c1713132 balrog
2151 aaed909a bellard
    s->env = cpu_init("pxa255");
2152 aaed909a bellard
    if (!s->env) {
2153 aaed909a bellard
        fprintf(stderr, "Unable to find CPU definition\n");
2154 aaed909a bellard
        exit(1);
2155 aaed909a bellard
    }
2156 38641a52 balrog
    s->reset = qemu_allocate_irqs(pxa2xx_reset, s, 1)[0];
2157 38641a52 balrog
2158 d95b2f8d balrog
    /* SDRAM & Internal Memory Storage */
2159 a07dec22 balrog
    cpu_register_physical_memory(PXA2XX_SDRAM_BASE, sdram_size,
2160 a07dec22 balrog
                    qemu_ram_alloc(sdram_size) | IO_MEM_RAM);
2161 a07dec22 balrog
    cpu_register_physical_memory(PXA2XX_INTERNAL_BASE, PXA2XX_INTERNAL_SIZE,
2162 a07dec22 balrog
                    qemu_ram_alloc(PXA2XX_INTERNAL_SIZE) | IO_MEM_RAM);
2163 d95b2f8d balrog
2164 c1713132 balrog
    s->pic = pxa2xx_pic_init(0x40d00000, s->env);
2165 c1713132 balrog
2166 c1713132 balrog
    s->dma = pxa255_dma_init(0x40000000, s->pic[PXA2XX_PIC_DMA]);
2167 c1713132 balrog
2168 3f582262 balrog
    pxa25x_timer_init(0x40a00000, &s->pic[PXA2XX_PIC_OST_0]);
2169 a171fe39 balrog
2170 3bdd58a4 balrog
    s->gpio = pxa2xx_gpio_init(0x40e00000, s->env, s->pic, 85);
2171 c1713132 balrog
2172 e4bcb14c ths
    index = drive_get_index(IF_SD, 0, 0);
2173 e4bcb14c ths
    if (index == -1) {
2174 e4bcb14c ths
        fprintf(stderr, "qemu: missing SecureDigital device\n");
2175 e4bcb14c ths
        exit(1);
2176 e4bcb14c ths
    }
2177 e4bcb14c ths
    s->mmc = pxa2xx_mmci_init(0x41100000, drives_table[index].bdrv,
2178 e4bcb14c ths
                              s->pic[PXA2XX_PIC_MMC], s->dma);
2179 a171fe39 balrog
2180 c1713132 balrog
    for (i = 0; pxa255_serial[i].io_base; i ++)
2181 c1713132 balrog
        if (serial_hds[i])
2182 c1713132 balrog
            serial_mm_init(pxa255_serial[i].io_base, 2,
2183 b6cd0ea1 aurel32
                           s->pic[pxa255_serial[i].irqn], 14745600/16,
2184 b6cd0ea1 aurel32
                           serial_hds[i], 1);
2185 c1713132 balrog
        else
2186 c1713132 balrog
            break;
2187 c1713132 balrog
    if (serial_hds[i])
2188 c1713132 balrog
        s->fir = pxa2xx_fir_init(0x40800000, s->pic[PXA2XX_PIC_ICP],
2189 c1713132 balrog
                        s->dma, serial_hds[i]);
2190 c1713132 balrog
2191 3023f332 aliguori
    s->lcd = pxa2xx_lcdc_init(0x44000000, s->pic[PXA2XX_PIC_LCD]);
2192 a171fe39 balrog
2193 c1713132 balrog
    s->cm_base = 0x41300000;
2194 82d17978 balrog
    s->cm_regs[CCCR >> 2] = 0x02000210;        /* 416.0 MHz */
2195 c1713132 balrog
    s->clkcfg = 0x00000009;                /* Turbo mode active */
2196 c1713132 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_cm_readfn,
2197 c1713132 balrog
                    pxa2xx_cm_writefn, s);
2198 187337f8 pbrook
    cpu_register_physical_memory(s->cm_base, 0x1000, iomemtype);
2199 aa941b94 balrog
    register_savevm("pxa2xx_cm", 0, 0, pxa2xx_cm_save, pxa2xx_cm_load, s);
2200 c1713132 balrog
2201 c1713132 balrog
    cpu_arm_set_cp_io(s->env, 14, pxa2xx_cp14_read, pxa2xx_cp14_write, s);
2202 c1713132 balrog
2203 c1713132 balrog
    s->mm_base = 0x48000000;
2204 c1713132 balrog
    s->mm_regs[MDMRS >> 2] = 0x00020002;
2205 c1713132 balrog
    s->mm_regs[MDREFR >> 2] = 0x03ca4000;
2206 c1713132 balrog
    s->mm_regs[MECR >> 2] = 0x00000001;        /* Two PC Card sockets */
2207 c1713132 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_mm_readfn,
2208 c1713132 balrog
                    pxa2xx_mm_writefn, s);
2209 187337f8 pbrook
    cpu_register_physical_memory(s->mm_base, 0x1000, iomemtype);
2210 aa941b94 balrog
    register_savevm("pxa2xx_mm", 0, 0, pxa2xx_mm_save, pxa2xx_mm_load, s);
2211 c1713132 balrog
2212 2a163929 balrog
    s->pm_base = 0x40f00000;
2213 2a163929 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_pm_readfn,
2214 2a163929 balrog
                    pxa2xx_pm_writefn, s);
2215 187337f8 pbrook
    cpu_register_physical_memory(s->pm_base, 0x100, iomemtype);
2216 2a163929 balrog
    register_savevm("pxa2xx_pm", 0, 0, pxa2xx_pm_save, pxa2xx_pm_load, s);
2217 2a163929 balrog
2218 c1713132 balrog
    for (i = 0; pxa255_ssp[i].io_base; i ++);
2219 c1713132 balrog
    s->ssp = (struct pxa2xx_ssp_s **)
2220 c1713132 balrog
            qemu_mallocz(sizeof(struct pxa2xx_ssp_s *) * i);
2221 c1713132 balrog
    ssp = (struct pxa2xx_ssp_s *)
2222 c1713132 balrog
            qemu_mallocz(sizeof(struct pxa2xx_ssp_s) * i);
2223 c1713132 balrog
    for (i = 0; pxa255_ssp[i].io_base; i ++) {
2224 8da3ff18 pbrook
        target_phys_addr_t ssp_base;
2225 c1713132 balrog
        s->ssp[i] = &ssp[i];
2226 8da3ff18 pbrook
        ssp_base = pxa255_ssp[i].io_base;
2227 c1713132 balrog
        ssp[i].irq = s->pic[pxa255_ssp[i].irqn];
2228 c1713132 balrog
2229 c1713132 balrog
        iomemtype = cpu_register_io_memory(0, pxa2xx_ssp_readfn,
2230 c1713132 balrog
                        pxa2xx_ssp_writefn, &ssp[i]);
2231 8da3ff18 pbrook
        cpu_register_physical_memory(ssp_base, 0x1000, iomemtype);
2232 aa941b94 balrog
        register_savevm("pxa2xx_ssp", i, 0,
2233 aa941b94 balrog
                        pxa2xx_ssp_save, pxa2xx_ssp_load, s);
2234 c1713132 balrog
    }
2235 c1713132 balrog
2236 a171fe39 balrog
    if (usb_enabled) {
2237 a171fe39 balrog
        usb_ohci_init_pxa(0x4c000000, 3, -1, s->pic[PXA2XX_PIC_USBH1]);
2238 a171fe39 balrog
    }
2239 a171fe39 balrog
2240 a171fe39 balrog
    s->pcmcia[0] = pxa2xx_pcmcia_init(0x20000000);
2241 a171fe39 balrog
    s->pcmcia[1] = pxa2xx_pcmcia_init(0x30000000);
2242 a171fe39 balrog
2243 c1713132 balrog
    s->rtc_base = 0x40900000;
2244 c1713132 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_rtc_readfn,
2245 c1713132 balrog
                    pxa2xx_rtc_writefn, s);
2246 187337f8 pbrook
    cpu_register_physical_memory(s->rtc_base, 0x1000, iomemtype);
2247 aa941b94 balrog
    pxa2xx_rtc_init(s);
2248 aa941b94 balrog
    register_savevm("pxa2xx_rtc", 0, 0, pxa2xx_rtc_save, pxa2xx_rtc_load, s);
2249 c1713132 balrog
2250 2a163929 balrog
    s->i2c[0] = pxa2xx_i2c_init(0x40301600, s->pic[PXA2XX_PIC_I2C], 0xffff);
2251 2a163929 balrog
    s->i2c[1] = pxa2xx_i2c_init(0x40f00100, s->pic[PXA2XX_PIC_PWRI2C], 0xff);
2252 c1713132 balrog
2253 c1713132 balrog
    s->i2s = pxa2xx_i2s_init(0x40400000, s->pic[PXA2XX_PIC_I2S], s->dma);
2254 c1713132 balrog
2255 c1713132 balrog
    /* GPIO1 resets the processor */
2256 fe8f096b ths
    /* The handler can be overridden by board-specific code */
2257 38641a52 balrog
    pxa2xx_gpio_out_set(s->gpio, 1, s->reset);
2258 c1713132 balrog
    return s;
2259 c1713132 balrog
}