Statistics
| Branch: | Revision:

root / hw / highbank.c @ d8c6d07f

History | View | Annotate | Download (10.5 kB)

1 2488514c Rob Herring
/*
2 2488514c Rob Herring
 * Calxeda Highbank SoC emulation
3 2488514c Rob Herring
 *
4 2488514c Rob Herring
 * Copyright (c) 2010-2012 Calxeda
5 2488514c Rob Herring
 *
6 2488514c Rob Herring
 * This program is free software; you can redistribute it and/or modify it
7 2488514c Rob Herring
 * under the terms and conditions of the GNU General Public License,
8 2488514c Rob Herring
 * version 2 or later, as published by the Free Software Foundation.
9 2488514c Rob Herring
 *
10 2488514c Rob Herring
 * This program is distributed in the hope it will be useful, but WITHOUT
11 2488514c Rob Herring
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 2488514c Rob Herring
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13 2488514c Rob Herring
 * more details.
14 2488514c Rob Herring
 *
15 2488514c Rob Herring
 * You should have received a copy of the GNU General Public License along with
16 2488514c Rob Herring
 * this program.  If not, see <http://www.gnu.org/licenses/>.
17 2488514c Rob Herring
 *
18 2488514c Rob Herring
 */
19 2488514c Rob Herring
20 2488514c Rob Herring
#include "sysbus.h"
21 2488514c Rob Herring
#include "arm-misc.h"
22 2488514c Rob Herring
#include "devices.h"
23 2488514c Rob Herring
#include "loader.h"
24 1422e32d Paolo Bonzini
#include "net/net.h"
25 9c17d615 Paolo Bonzini
#include "sysemu/sysemu.h"
26 2488514c Rob Herring
#include "boards.h"
27 2488514c Rob Herring
#include "sysbus.h"
28 9c17d615 Paolo Bonzini
#include "sysemu/blockdev.h"
29 022c62cb Paolo Bonzini
#include "exec/address-spaces.h"
30 2488514c Rob Herring
31 2488514c Rob Herring
#define SMP_BOOT_ADDR 0x100
32 2488514c Rob Herring
#define SMP_BOOT_REG  0x40
33 2488514c Rob Herring
#define GIC_BASE_ADDR 0xfff10000
34 2488514c Rob Herring
35 2488514c Rob Herring
#define NIRQ_GIC      160
36 2488514c Rob Herring
37 2488514c Rob Herring
/* Board init.  */
38 2488514c Rob Herring
39 9543b0cd Andreas Färber
static void hb_write_secondary(ARMCPU *cpu, const struct arm_boot_info *info)
40 2488514c Rob Herring
{
41 2488514c Rob Herring
    int n;
42 2488514c Rob Herring
    uint32_t smpboot[] = {
43 2488514c Rob Herring
        0xee100fb0, /* mrc p15, 0, r0, c0, c0, 5 - read current core id */
44 2488514c Rob Herring
        0xe210000f, /* ands r0, r0, #0x0f */
45 2488514c Rob Herring
        0xe3a03040, /* mov r3, #0x40 - jump address is 0x40 + 0x10 * core id */
46 2488514c Rob Herring
        0xe0830200, /* add r0, r3, r0, lsl #4 */
47 bf471f79 Peter Maydell
        0xe59f2024, /* ldr r2, privbase */
48 2488514c Rob Herring
        0xe3a01001, /* mov r1, #1 */
49 bf471f79 Peter Maydell
        0xe5821100, /* str r1, [r2, #256] - set GICC_CTLR.Enable */
50 bf471f79 Peter Maydell
        0xe3a010ff, /* mov r1, #0xff */
51 bf471f79 Peter Maydell
        0xe5821104, /* str r1, [r2, #260] - set GICC_PMR.Priority to 0xff */
52 bf471f79 Peter Maydell
        0xf57ff04f, /* dsb */
53 2488514c Rob Herring
        0xe320f003, /* wfi */
54 2488514c Rob Herring
        0xe5901000, /* ldr     r1, [r0] */
55 2488514c Rob Herring
        0xe1110001, /* tst     r1, r1 */
56 2488514c Rob Herring
        0x0afffffb, /* beq     <wfi> */
57 2488514c Rob Herring
        0xe12fff11, /* bx      r1 */
58 2488514c Rob Herring
        GIC_BASE_ADDR      /* privbase: gic address.  */
59 2488514c Rob Herring
    };
60 2488514c Rob Herring
    for (n = 0; n < ARRAY_SIZE(smpboot); n++) {
61 2488514c Rob Herring
        smpboot[n] = tswap32(smpboot[n]);
62 2488514c Rob Herring
    }
63 2488514c Rob Herring
    rom_add_blob_fixed("smpboot", smpboot, sizeof(smpboot), SMP_BOOT_ADDR);
64 2488514c Rob Herring
}
65 2488514c Rob Herring
66 5d309320 Andreas Färber
static void hb_reset_secondary(ARMCPU *cpu, const struct arm_boot_info *info)
67 2488514c Rob Herring
{
68 5d309320 Andreas Färber
    CPUARMState *env = &cpu->env;
69 5d309320 Andreas Färber
70 2488514c Rob Herring
    switch (info->nb_cpus) {
71 2488514c Rob Herring
    case 4:
72 2488514c Rob Herring
        stl_phys_notdirty(SMP_BOOT_REG + 0x30, 0);
73 2488514c Rob Herring
    case 3:
74 2488514c Rob Herring
        stl_phys_notdirty(SMP_BOOT_REG + 0x20, 0);
75 2488514c Rob Herring
    case 2:
76 2488514c Rob Herring
        stl_phys_notdirty(SMP_BOOT_REG + 0x10, 0);
77 2488514c Rob Herring
        env->regs[15] = SMP_BOOT_ADDR;
78 2488514c Rob Herring
        break;
79 2488514c Rob Herring
    default:
80 2488514c Rob Herring
        break;
81 2488514c Rob Herring
    }
82 2488514c Rob Herring
}
83 2488514c Rob Herring
84 2488514c Rob Herring
#define NUM_REGS      0x200
85 a8170e5e Avi Kivity
static void hb_regs_write(void *opaque, hwaddr offset,
86 2488514c Rob Herring
                          uint64_t value, unsigned size)
87 2488514c Rob Herring
{
88 2488514c Rob Herring
    uint32_t *regs = opaque;
89 2488514c Rob Herring
90 2488514c Rob Herring
    if (offset == 0xf00) {
91 2488514c Rob Herring
        if (value == 1 || value == 2) {
92 2488514c Rob Herring
            qemu_system_reset_request();
93 2488514c Rob Herring
        } else if (value == 3) {
94 2488514c Rob Herring
            qemu_system_shutdown_request();
95 2488514c Rob Herring
        }
96 2488514c Rob Herring
    }
97 2488514c Rob Herring
98 2488514c Rob Herring
    regs[offset/4] = value;
99 2488514c Rob Herring
}
100 2488514c Rob Herring
101 a8170e5e Avi Kivity
static uint64_t hb_regs_read(void *opaque, hwaddr offset,
102 2488514c Rob Herring
                             unsigned size)
103 2488514c Rob Herring
{
104 2488514c Rob Herring
    uint32_t *regs = opaque;
105 2488514c Rob Herring
    uint32_t value = regs[offset/4];
106 2488514c Rob Herring
107 2488514c Rob Herring
    if ((offset == 0x100) || (offset == 0x108) || (offset == 0x10C)) {
108 2488514c Rob Herring
        value |= 0x30000000;
109 2488514c Rob Herring
    }
110 2488514c Rob Herring
111 2488514c Rob Herring
    return value;
112 2488514c Rob Herring
}
113 2488514c Rob Herring
114 2488514c Rob Herring
static const MemoryRegionOps hb_mem_ops = {
115 2488514c Rob Herring
    .read = hb_regs_read,
116 2488514c Rob Herring
    .write = hb_regs_write,
117 2488514c Rob Herring
    .endianness = DEVICE_NATIVE_ENDIAN,
118 2488514c Rob Herring
};
119 2488514c Rob Herring
120 2488514c Rob Herring
typedef struct {
121 2488514c Rob Herring
    SysBusDevice busdev;
122 2488514c Rob Herring
    MemoryRegion *iomem;
123 2488514c Rob Herring
    uint32_t regs[NUM_REGS];
124 2488514c Rob Herring
} HighbankRegsState;
125 2488514c Rob Herring
126 2488514c Rob Herring
static VMStateDescription vmstate_highbank_regs = {
127 2488514c Rob Herring
    .name = "highbank-regs",
128 2488514c Rob Herring
    .version_id = 0,
129 2488514c Rob Herring
    .minimum_version_id = 0,
130 2488514c Rob Herring
    .minimum_version_id_old = 0,
131 2488514c Rob Herring
    .fields = (VMStateField[]) {
132 2488514c Rob Herring
        VMSTATE_UINT32_ARRAY(regs, HighbankRegsState, NUM_REGS),
133 2488514c Rob Herring
        VMSTATE_END_OF_LIST(),
134 2488514c Rob Herring
    },
135 2488514c Rob Herring
};
136 2488514c Rob Herring
137 2488514c Rob Herring
static void highbank_regs_reset(DeviceState *dev)
138 2488514c Rob Herring
{
139 1356b98d Andreas Färber
    SysBusDevice *sys_dev = SYS_BUS_DEVICE(dev);
140 2488514c Rob Herring
    HighbankRegsState *s = FROM_SYSBUS(HighbankRegsState, sys_dev);
141 2488514c Rob Herring
142 2488514c Rob Herring
    s->regs[0x40] = 0x05F20121;
143 2488514c Rob Herring
    s->regs[0x41] = 0x2;
144 2488514c Rob Herring
    s->regs[0x42] = 0x05F30121;
145 2488514c Rob Herring
    s->regs[0x43] = 0x05F40121;
146 2488514c Rob Herring
}
147 2488514c Rob Herring
148 2488514c Rob Herring
static int highbank_regs_init(SysBusDevice *dev)
149 2488514c Rob Herring
{
150 2488514c Rob Herring
    HighbankRegsState *s = FROM_SYSBUS(HighbankRegsState, dev);
151 2488514c Rob Herring
152 2488514c Rob Herring
    s->iomem = g_new(MemoryRegion, 1);
153 2488514c Rob Herring
    memory_region_init_io(s->iomem, &hb_mem_ops, s->regs, "highbank_regs",
154 2488514c Rob Herring
                          0x1000);
155 2488514c Rob Herring
    sysbus_init_mmio(dev, s->iomem);
156 2488514c Rob Herring
157 2488514c Rob Herring
    return 0;
158 2488514c Rob Herring
}
159 2488514c Rob Herring
160 999e12bb Anthony Liguori
static void highbank_regs_class_init(ObjectClass *klass, void *data)
161 999e12bb Anthony Liguori
{
162 999e12bb Anthony Liguori
    SysBusDeviceClass *sbc = SYS_BUS_DEVICE_CLASS(klass);
163 39bffca2 Anthony Liguori
    DeviceClass *dc = DEVICE_CLASS(klass);
164 999e12bb Anthony Liguori
165 999e12bb Anthony Liguori
    sbc->init = highbank_regs_init;
166 39bffca2 Anthony Liguori
    dc->desc = "Calxeda Highbank registers";
167 39bffca2 Anthony Liguori
    dc->vmsd = &vmstate_highbank_regs;
168 39bffca2 Anthony Liguori
    dc->reset = highbank_regs_reset;
169 999e12bb Anthony Liguori
}
170 999e12bb Anthony Liguori
171 8c43a6f0 Andreas Färber
static const TypeInfo highbank_regs_info = {
172 39bffca2 Anthony Liguori
    .name          = "highbank-regs",
173 39bffca2 Anthony Liguori
    .parent        = TYPE_SYS_BUS_DEVICE,
174 39bffca2 Anthony Liguori
    .instance_size = sizeof(HighbankRegsState),
175 39bffca2 Anthony Liguori
    .class_init    = highbank_regs_class_init,
176 2488514c Rob Herring
};
177 2488514c Rob Herring
178 83f7d43a Andreas Färber
static void highbank_regs_register_types(void)
179 2488514c Rob Herring
{
180 39bffca2 Anthony Liguori
    type_register_static(&highbank_regs_info);
181 2488514c Rob Herring
}
182 2488514c Rob Herring
183 83f7d43a Andreas Färber
type_init(highbank_regs_register_types)
184 2488514c Rob Herring
185 2488514c Rob Herring
static struct arm_boot_info highbank_binfo;
186 2488514c Rob Herring
187 2488514c Rob Herring
/* ram_size must be set to match the upper bound of memory in the
188 2488514c Rob Herring
 * device tree (linux/arch/arm/boot/dts/highbank.dts), which is
189 2488514c Rob Herring
 * normally 0xff900000 or -m 4089. When running this board on a
190 2488514c Rob Herring
 * 32-bit host, set the reg value of memory to 0xf7ff00000 in the
191 2488514c Rob Herring
 * device tree and pass -m 2047 to QEMU.
192 2488514c Rob Herring
 */
193 5f072e1f Eduardo Habkost
static void highbank_init(QEMUMachineInitArgs *args)
194 2488514c Rob Herring
{
195 5f072e1f Eduardo Habkost
    ram_addr_t ram_size = args->ram_size;
196 5f072e1f Eduardo Habkost
    const char *cpu_model = args->cpu_model;
197 5f072e1f Eduardo Habkost
    const char *kernel_filename = args->kernel_filename;
198 5f072e1f Eduardo Habkost
    const char *kernel_cmdline = args->kernel_cmdline;
199 5f072e1f Eduardo Habkost
    const char *initrd_filename = args->initrd_filename;
200 2488514c Rob Herring
    DeviceState *dev;
201 2488514c Rob Herring
    SysBusDevice *busdev;
202 2488514c Rob Herring
    qemu_irq *irqp;
203 2488514c Rob Herring
    qemu_irq pic[128];
204 2488514c Rob Herring
    int n;
205 2488514c Rob Herring
    qemu_irq cpu_irq[4];
206 2488514c Rob Herring
    MemoryRegion *sysram;
207 2488514c Rob Herring
    MemoryRegion *dram;
208 2488514c Rob Herring
    MemoryRegion *sysmem;
209 2488514c Rob Herring
    char *sysboot_filename;
210 2488514c Rob Herring
211 2488514c Rob Herring
    if (!cpu_model) {
212 2488514c Rob Herring
        cpu_model = "cortex-a9";
213 2488514c Rob Herring
    }
214 2488514c Rob Herring
215 2488514c Rob Herring
    for (n = 0; n < smp_cpus; n++) {
216 c5fad12f Peter Maydell
        ARMCPU *cpu;
217 c5fad12f Peter Maydell
        cpu = cpu_arm_init(cpu_model);
218 c5fad12f Peter Maydell
        if (cpu == NULL) {
219 2488514c Rob Herring
            fprintf(stderr, "Unable to find CPU definition\n");
220 2488514c Rob Herring
            exit(1);
221 2488514c Rob Herring
        }
222 4bd74661 Andreas Färber
223 c5fad12f Peter Maydell
        /* This will become a QOM property eventually */
224 c5fad12f Peter Maydell
        cpu->reset_cbar = GIC_BASE_ADDR;
225 4bd74661 Andreas Färber
        irqp = arm_pic_init_cpu(cpu);
226 2488514c Rob Herring
        cpu_irq[n] = irqp[ARM_PIC_CPU_IRQ];
227 2488514c Rob Herring
    }
228 2488514c Rob Herring
229 2488514c Rob Herring
    sysmem = get_system_memory();
230 2488514c Rob Herring
    dram = g_new(MemoryRegion, 1);
231 2488514c Rob Herring
    memory_region_init_ram(dram, "highbank.dram", ram_size);
232 2488514c Rob Herring
    /* SDRAM at address zero.  */
233 2488514c Rob Herring
    memory_region_add_subregion(sysmem, 0, dram);
234 2488514c Rob Herring
235 2488514c Rob Herring
    sysram = g_new(MemoryRegion, 1);
236 2488514c Rob Herring
    memory_region_init_ram(sysram, "highbank.sysram", 0x8000);
237 2488514c Rob Herring
    memory_region_add_subregion(sysmem, 0xfff88000, sysram);
238 2488514c Rob Herring
    if (bios_name != NULL) {
239 2488514c Rob Herring
        sysboot_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
240 2488514c Rob Herring
        if (sysboot_filename != NULL) {
241 2488514c Rob Herring
            uint32_t filesize = get_image_size(sysboot_filename);
242 2488514c Rob Herring
            if (load_image_targphys("sysram.bin", 0xfff88000, filesize) < 0) {
243 2488514c Rob Herring
                hw_error("Unable to load %s\n", bios_name);
244 2488514c Rob Herring
            }
245 2488514c Rob Herring
        } else {
246 2488514c Rob Herring
           hw_error("Unable to find %s\n", bios_name);
247 2488514c Rob Herring
        }
248 2488514c Rob Herring
    }
249 2488514c Rob Herring
250 2488514c Rob Herring
    dev = qdev_create(NULL, "a9mpcore_priv");
251 2488514c Rob Herring
    qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
252 2488514c Rob Herring
    qdev_prop_set_uint32(dev, "num-irq", NIRQ_GIC);
253 2488514c Rob Herring
    qdev_init_nofail(dev);
254 1356b98d Andreas Färber
    busdev = SYS_BUS_DEVICE(dev);
255 2488514c Rob Herring
    sysbus_mmio_map(busdev, 0, GIC_BASE_ADDR);
256 2488514c Rob Herring
    for (n = 0; n < smp_cpus; n++) {
257 2488514c Rob Herring
        sysbus_connect_irq(busdev, n, cpu_irq[n]);
258 2488514c Rob Herring
    }
259 2488514c Rob Herring
260 2488514c Rob Herring
    for (n = 0; n < 128; n++) {
261 2488514c Rob Herring
        pic[n] = qdev_get_gpio_in(dev, n);
262 2488514c Rob Herring
    }
263 2488514c Rob Herring
264 2488514c Rob Herring
    dev = qdev_create(NULL, "l2x0");
265 2488514c Rob Herring
    qdev_init_nofail(dev);
266 1356b98d Andreas Färber
    busdev = SYS_BUS_DEVICE(dev);
267 2488514c Rob Herring
    sysbus_mmio_map(busdev, 0, 0xfff12000);
268 2488514c Rob Herring
269 2488514c Rob Herring
    dev = qdev_create(NULL, "sp804");
270 2488514c Rob Herring
    qdev_prop_set_uint32(dev, "freq0", 150000000);
271 2488514c Rob Herring
    qdev_prop_set_uint32(dev, "freq1", 150000000);
272 2488514c Rob Herring
    qdev_init_nofail(dev);
273 1356b98d Andreas Färber
    busdev = SYS_BUS_DEVICE(dev);
274 2488514c Rob Herring
    sysbus_mmio_map(busdev, 0, 0xfff34000);
275 2488514c Rob Herring
    sysbus_connect_irq(busdev, 0, pic[18]);
276 2488514c Rob Herring
    sysbus_create_simple("pl011", 0xfff36000, pic[20]);
277 2488514c Rob Herring
278 2488514c Rob Herring
    dev = qdev_create(NULL, "highbank-regs");
279 2488514c Rob Herring
    qdev_init_nofail(dev);
280 1356b98d Andreas Färber
    busdev = SYS_BUS_DEVICE(dev);
281 2488514c Rob Herring
    sysbus_mmio_map(busdev, 0, 0xfff3c000);
282 2488514c Rob Herring
283 2488514c Rob Herring
    sysbus_create_simple("pl061", 0xfff30000, pic[14]);
284 2488514c Rob Herring
    sysbus_create_simple("pl061", 0xfff31000, pic[15]);
285 2488514c Rob Herring
    sysbus_create_simple("pl061", 0xfff32000, pic[16]);
286 2488514c Rob Herring
    sysbus_create_simple("pl061", 0xfff33000, pic[17]);
287 2488514c Rob Herring
    sysbus_create_simple("pl031", 0xfff35000, pic[19]);
288 2488514c Rob Herring
    sysbus_create_simple("pl022", 0xfff39000, pic[23]);
289 2488514c Rob Herring
290 2488514c Rob Herring
    sysbus_create_simple("sysbus-ahci", 0xffe08000, pic[83]);
291 2488514c Rob Herring
292 a005d073 Stefan Hajnoczi
    if (nd_table[0].used) {
293 2488514c Rob Herring
        qemu_check_nic_model(&nd_table[0], "xgmac");
294 2488514c Rob Herring
        dev = qdev_create(NULL, "xgmac");
295 2488514c Rob Herring
        qdev_set_nic_properties(dev, &nd_table[0]);
296 2488514c Rob Herring
        qdev_init_nofail(dev);
297 1356b98d Andreas Färber
        sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff50000);
298 1356b98d Andreas Färber
        sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[77]);
299 1356b98d Andreas Färber
        sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[78]);
300 1356b98d Andreas Färber
        sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[79]);
301 2488514c Rob Herring
302 2488514c Rob Herring
        qemu_check_nic_model(&nd_table[1], "xgmac");
303 2488514c Rob Herring
        dev = qdev_create(NULL, "xgmac");
304 2488514c Rob Herring
        qdev_set_nic_properties(dev, &nd_table[1]);
305 2488514c Rob Herring
        qdev_init_nofail(dev);
306 1356b98d Andreas Färber
        sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff51000);
307 1356b98d Andreas Färber
        sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[80]);
308 1356b98d Andreas Färber
        sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[81]);
309 1356b98d Andreas Färber
        sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[82]);
310 2488514c Rob Herring
    }
311 2488514c Rob Herring
312 2488514c Rob Herring
    highbank_binfo.ram_size = ram_size;
313 2488514c Rob Herring
    highbank_binfo.kernel_filename = kernel_filename;
314 2488514c Rob Herring
    highbank_binfo.kernel_cmdline = kernel_cmdline;
315 2488514c Rob Herring
    highbank_binfo.initrd_filename = initrd_filename;
316 2488514c Rob Herring
    /* highbank requires a dtb in order to boot, and the dtb will override
317 2488514c Rob Herring
     * the board ID. The following value is ignored, so set it to -1 to be
318 2488514c Rob Herring
     * clear that the value is meaningless.
319 2488514c Rob Herring
     */
320 2488514c Rob Herring
    highbank_binfo.board_id = -1;
321 2488514c Rob Herring
    highbank_binfo.nb_cpus = smp_cpus;
322 2488514c Rob Herring
    highbank_binfo.loader_start = 0;
323 2488514c Rob Herring
    highbank_binfo.write_secondary_boot = hb_write_secondary;
324 2488514c Rob Herring
    highbank_binfo.secondary_cpu_reset_hook = hb_reset_secondary;
325 3aaa8dfa Andreas Färber
    arm_load_kernel(arm_env_get_cpu(first_cpu), &highbank_binfo);
326 2488514c Rob Herring
}
327 2488514c Rob Herring
328 2488514c Rob Herring
static QEMUMachine highbank_machine = {
329 2488514c Rob Herring
    .name = "highbank",
330 2488514c Rob Herring
    .desc = "Calxeda Highbank (ECX-1000)",
331 2488514c Rob Herring
    .init = highbank_init,
332 2d0d2837 Christian Borntraeger
    .block_default_type = IF_SCSI,
333 2488514c Rob Herring
    .max_cpus = 4,
334 e4ada29e Avik Sil
    DEFAULT_MACHINE_OPTIONS,
335 2488514c Rob Herring
};
336 2488514c Rob Herring
337 2488514c Rob Herring
static void highbank_machine_init(void)
338 2488514c Rob Herring
{
339 2488514c Rob Herring
    qemu_register_machine(&highbank_machine);
340 2488514c Rob Herring
}
341 2488514c Rob Herring
342 2488514c Rob Herring
machine_init(highbank_machine_init);