Statistics
| Branch: | Revision:

root / hw / ppc405_uc.c @ d9346e81

History | View | Annotate | Download (65.5 kB)

1 8ecc7913 j_mayer
/*
2 8ecc7913 j_mayer
 * QEMU PowerPC 405 embedded processors emulation
3 5fafdf24 ths
 *
4 8ecc7913 j_mayer
 * Copyright (c) 2007 Jocelyn Mayer
5 5fafdf24 ths
 *
6 8ecc7913 j_mayer
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 8ecc7913 j_mayer
 * of this software and associated documentation files (the "Software"), to deal
8 8ecc7913 j_mayer
 * in the Software without restriction, including without limitation the rights
9 8ecc7913 j_mayer
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 8ecc7913 j_mayer
 * copies of the Software, and to permit persons to whom the Software is
11 8ecc7913 j_mayer
 * furnished to do so, subject to the following conditions:
12 8ecc7913 j_mayer
 *
13 8ecc7913 j_mayer
 * The above copyright notice and this permission notice shall be included in
14 8ecc7913 j_mayer
 * all copies or substantial portions of the Software.
15 8ecc7913 j_mayer
 *
16 8ecc7913 j_mayer
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 8ecc7913 j_mayer
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 8ecc7913 j_mayer
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 8ecc7913 j_mayer
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 8ecc7913 j_mayer
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 8ecc7913 j_mayer
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 8ecc7913 j_mayer
 * THE SOFTWARE.
23 8ecc7913 j_mayer
 */
24 87ecb68b pbrook
#include "hw.h"
25 87ecb68b pbrook
#include "ppc.h"
26 04f20795 j_mayer
#include "ppc405.h"
27 87ecb68b pbrook
#include "pc.h"
28 87ecb68b pbrook
#include "qemu-timer.h"
29 87ecb68b pbrook
#include "sysemu.h"
30 3b3fb322 blueswir1
#include "qemu-log.h"
31 8ecc7913 j_mayer
32 8ecc7913 j_mayer
#define DEBUG_OPBA
33 8ecc7913 j_mayer
#define DEBUG_SDRAM
34 8ecc7913 j_mayer
#define DEBUG_GPIO
35 8ecc7913 j_mayer
#define DEBUG_SERIAL
36 8ecc7913 j_mayer
#define DEBUG_OCM
37 9c02f1a2 j_mayer
//#define DEBUG_I2C
38 9c02f1a2 j_mayer
#define DEBUG_GPT
39 9c02f1a2 j_mayer
#define DEBUG_MAL
40 8ecc7913 j_mayer
#define DEBUG_CLOCKS
41 aae9366a j_mayer
//#define DEBUG_CLOCKS_LL
42 8ecc7913 j_mayer
43 c227f099 Anthony Liguori
ram_addr_t ppc405_set_bootinfo (CPUState *env, ppc4xx_bd_info_t *bd,
44 b8d3f5d1 j_mayer
                                uint32_t flags)
45 04f20795 j_mayer
{
46 c227f099 Anthony Liguori
    ram_addr_t bdloc;
47 04f20795 j_mayer
    int i, n;
48 04f20795 j_mayer
49 04f20795 j_mayer
    /* We put the bd structure at the top of memory */
50 be58fc7c j_mayer
    if (bd->bi_memsize >= 0x01000000UL)
51 c227f099 Anthony Liguori
        bdloc = 0x01000000UL - sizeof(struct ppc4xx_bd_info_t);
52 be58fc7c j_mayer
    else
53 c227f099 Anthony Liguori
        bdloc = bd->bi_memsize - sizeof(struct ppc4xx_bd_info_t);
54 5c130f65 pbrook
    stl_phys(bdloc + 0x00, bd->bi_memstart);
55 5c130f65 pbrook
    stl_phys(bdloc + 0x04, bd->bi_memsize);
56 5c130f65 pbrook
    stl_phys(bdloc + 0x08, bd->bi_flashstart);
57 5c130f65 pbrook
    stl_phys(bdloc + 0x0C, bd->bi_flashsize);
58 5c130f65 pbrook
    stl_phys(bdloc + 0x10, bd->bi_flashoffset);
59 5c130f65 pbrook
    stl_phys(bdloc + 0x14, bd->bi_sramstart);
60 5c130f65 pbrook
    stl_phys(bdloc + 0x18, bd->bi_sramsize);
61 5c130f65 pbrook
    stl_phys(bdloc + 0x1C, bd->bi_bootflags);
62 5c130f65 pbrook
    stl_phys(bdloc + 0x20, bd->bi_ipaddr);
63 04f20795 j_mayer
    for (i = 0; i < 6; i++)
64 5c130f65 pbrook
        stb_phys(bdloc + 0x24 + i, bd->bi_enetaddr[i]);
65 5c130f65 pbrook
    stw_phys(bdloc + 0x2A, bd->bi_ethspeed);
66 5c130f65 pbrook
    stl_phys(bdloc + 0x2C, bd->bi_intfreq);
67 5c130f65 pbrook
    stl_phys(bdloc + 0x30, bd->bi_busfreq);
68 5c130f65 pbrook
    stl_phys(bdloc + 0x34, bd->bi_baudrate);
69 04f20795 j_mayer
    for (i = 0; i < 4; i++)
70 5c130f65 pbrook
        stb_phys(bdloc + 0x38 + i, bd->bi_s_version[i]);
71 04f20795 j_mayer
    for (i = 0; i < 32; i++)
72 5c130f65 pbrook
        stb_phys(bdloc + 0x3C + i, bd->bi_s_version[i]);
73 5c130f65 pbrook
    stl_phys(bdloc + 0x5C, bd->bi_plb_busfreq);
74 5c130f65 pbrook
    stl_phys(bdloc + 0x60, bd->bi_pci_busfreq);
75 04f20795 j_mayer
    for (i = 0; i < 6; i++)
76 5c130f65 pbrook
        stb_phys(bdloc + 0x64 + i, bd->bi_pci_enetaddr[i]);
77 04f20795 j_mayer
    n = 0x6A;
78 b8d3f5d1 j_mayer
    if (flags & 0x00000001) {
79 04f20795 j_mayer
        for (i = 0; i < 6; i++)
80 5c130f65 pbrook
            stb_phys(bdloc + n++, bd->bi_pci_enetaddr2[i]);
81 04f20795 j_mayer
    }
82 5c130f65 pbrook
    stl_phys(bdloc + n, bd->bi_opbfreq);
83 04f20795 j_mayer
    n += 4;
84 04f20795 j_mayer
    for (i = 0; i < 2; i++) {
85 5c130f65 pbrook
        stl_phys(bdloc + n, bd->bi_iic_fast[i]);
86 04f20795 j_mayer
        n += 4;
87 04f20795 j_mayer
    }
88 04f20795 j_mayer
89 04f20795 j_mayer
    return bdloc;
90 04f20795 j_mayer
}
91 04f20795 j_mayer
92 8ecc7913 j_mayer
/*****************************************************************************/
93 8ecc7913 j_mayer
/* Shared peripherals */
94 8ecc7913 j_mayer
95 8ecc7913 j_mayer
/*****************************************************************************/
96 8ecc7913 j_mayer
/* Peripheral local bus arbitrer */
97 8ecc7913 j_mayer
enum {
98 8ecc7913 j_mayer
    PLB0_BESR = 0x084,
99 8ecc7913 j_mayer
    PLB0_BEAR = 0x086,
100 8ecc7913 j_mayer
    PLB0_ACR  = 0x087,
101 8ecc7913 j_mayer
};
102 8ecc7913 j_mayer
103 c227f099 Anthony Liguori
typedef struct ppc4xx_plb_t ppc4xx_plb_t;
104 c227f099 Anthony Liguori
struct ppc4xx_plb_t {
105 8ecc7913 j_mayer
    uint32_t acr;
106 8ecc7913 j_mayer
    uint32_t bear;
107 8ecc7913 j_mayer
    uint32_t besr;
108 8ecc7913 j_mayer
};
109 8ecc7913 j_mayer
110 73b01960 Alexander Graf
static uint32_t dcr_read_plb (void *opaque, int dcrn)
111 8ecc7913 j_mayer
{
112 c227f099 Anthony Liguori
    ppc4xx_plb_t *plb;
113 73b01960 Alexander Graf
    uint32_t ret;
114 8ecc7913 j_mayer
115 8ecc7913 j_mayer
    plb = opaque;
116 8ecc7913 j_mayer
    switch (dcrn) {
117 8ecc7913 j_mayer
    case PLB0_ACR:
118 8ecc7913 j_mayer
        ret = plb->acr;
119 8ecc7913 j_mayer
        break;
120 8ecc7913 j_mayer
    case PLB0_BEAR:
121 8ecc7913 j_mayer
        ret = plb->bear;
122 8ecc7913 j_mayer
        break;
123 8ecc7913 j_mayer
    case PLB0_BESR:
124 8ecc7913 j_mayer
        ret = plb->besr;
125 8ecc7913 j_mayer
        break;
126 8ecc7913 j_mayer
    default:
127 8ecc7913 j_mayer
        /* Avoid gcc warning */
128 8ecc7913 j_mayer
        ret = 0;
129 8ecc7913 j_mayer
        break;
130 8ecc7913 j_mayer
    }
131 8ecc7913 j_mayer
132 8ecc7913 j_mayer
    return ret;
133 8ecc7913 j_mayer
}
134 8ecc7913 j_mayer
135 73b01960 Alexander Graf
static void dcr_write_plb (void *opaque, int dcrn, uint32_t val)
136 8ecc7913 j_mayer
{
137 c227f099 Anthony Liguori
    ppc4xx_plb_t *plb;
138 8ecc7913 j_mayer
139 8ecc7913 j_mayer
    plb = opaque;
140 8ecc7913 j_mayer
    switch (dcrn) {
141 8ecc7913 j_mayer
    case PLB0_ACR:
142 9c02f1a2 j_mayer
        /* We don't care about the actual parameters written as
143 9c02f1a2 j_mayer
         * we don't manage any priorities on the bus
144 9c02f1a2 j_mayer
         */
145 9c02f1a2 j_mayer
        plb->acr = val & 0xF8000000;
146 8ecc7913 j_mayer
        break;
147 8ecc7913 j_mayer
    case PLB0_BEAR:
148 8ecc7913 j_mayer
        /* Read only */
149 8ecc7913 j_mayer
        break;
150 8ecc7913 j_mayer
    case PLB0_BESR:
151 8ecc7913 j_mayer
        /* Write-clear */
152 8ecc7913 j_mayer
        plb->besr &= ~val;
153 8ecc7913 j_mayer
        break;
154 8ecc7913 j_mayer
    }
155 8ecc7913 j_mayer
}
156 8ecc7913 j_mayer
157 8ecc7913 j_mayer
static void ppc4xx_plb_reset (void *opaque)
158 8ecc7913 j_mayer
{
159 c227f099 Anthony Liguori
    ppc4xx_plb_t *plb;
160 8ecc7913 j_mayer
161 8ecc7913 j_mayer
    plb = opaque;
162 8ecc7913 j_mayer
    plb->acr = 0x00000000;
163 8ecc7913 j_mayer
    plb->bear = 0x00000000;
164 8ecc7913 j_mayer
    plb->besr = 0x00000000;
165 8ecc7913 j_mayer
}
166 8ecc7913 j_mayer
167 802670e6 Blue Swirl
static void ppc4xx_plb_init(CPUState *env)
168 8ecc7913 j_mayer
{
169 c227f099 Anthony Liguori
    ppc4xx_plb_t *plb;
170 8ecc7913 j_mayer
171 c227f099 Anthony Liguori
    plb = qemu_mallocz(sizeof(ppc4xx_plb_t));
172 487414f1 aliguori
    ppc_dcr_register(env, PLB0_ACR, plb, &dcr_read_plb, &dcr_write_plb);
173 487414f1 aliguori
    ppc_dcr_register(env, PLB0_BEAR, plb, &dcr_read_plb, &dcr_write_plb);
174 487414f1 aliguori
    ppc_dcr_register(env, PLB0_BESR, plb, &dcr_read_plb, &dcr_write_plb);
175 a08d4367 Jan Kiszka
    qemu_register_reset(ppc4xx_plb_reset, plb);
176 8ecc7913 j_mayer
}
177 8ecc7913 j_mayer
178 8ecc7913 j_mayer
/*****************************************************************************/
179 8ecc7913 j_mayer
/* PLB to OPB bridge */
180 8ecc7913 j_mayer
enum {
181 8ecc7913 j_mayer
    POB0_BESR0 = 0x0A0,
182 8ecc7913 j_mayer
    POB0_BESR1 = 0x0A2,
183 8ecc7913 j_mayer
    POB0_BEAR  = 0x0A4,
184 8ecc7913 j_mayer
};
185 8ecc7913 j_mayer
186 c227f099 Anthony Liguori
typedef struct ppc4xx_pob_t ppc4xx_pob_t;
187 c227f099 Anthony Liguori
struct ppc4xx_pob_t {
188 8ecc7913 j_mayer
    uint32_t bear;
189 8ecc7913 j_mayer
    uint32_t besr[2];
190 8ecc7913 j_mayer
};
191 8ecc7913 j_mayer
192 73b01960 Alexander Graf
static uint32_t dcr_read_pob (void *opaque, int dcrn)
193 8ecc7913 j_mayer
{
194 c227f099 Anthony Liguori
    ppc4xx_pob_t *pob;
195 73b01960 Alexander Graf
    uint32_t ret;
196 8ecc7913 j_mayer
197 8ecc7913 j_mayer
    pob = opaque;
198 8ecc7913 j_mayer
    switch (dcrn) {
199 8ecc7913 j_mayer
    case POB0_BEAR:
200 8ecc7913 j_mayer
        ret = pob->bear;
201 8ecc7913 j_mayer
        break;
202 8ecc7913 j_mayer
    case POB0_BESR0:
203 8ecc7913 j_mayer
    case POB0_BESR1:
204 8ecc7913 j_mayer
        ret = pob->besr[dcrn - POB0_BESR0];
205 8ecc7913 j_mayer
        break;
206 8ecc7913 j_mayer
    default:
207 8ecc7913 j_mayer
        /* Avoid gcc warning */
208 8ecc7913 j_mayer
        ret = 0;
209 8ecc7913 j_mayer
        break;
210 8ecc7913 j_mayer
    }
211 8ecc7913 j_mayer
212 8ecc7913 j_mayer
    return ret;
213 8ecc7913 j_mayer
}
214 8ecc7913 j_mayer
215 73b01960 Alexander Graf
static void dcr_write_pob (void *opaque, int dcrn, uint32_t val)
216 8ecc7913 j_mayer
{
217 c227f099 Anthony Liguori
    ppc4xx_pob_t *pob;
218 8ecc7913 j_mayer
219 8ecc7913 j_mayer
    pob = opaque;
220 8ecc7913 j_mayer
    switch (dcrn) {
221 8ecc7913 j_mayer
    case POB0_BEAR:
222 8ecc7913 j_mayer
        /* Read only */
223 8ecc7913 j_mayer
        break;
224 8ecc7913 j_mayer
    case POB0_BESR0:
225 8ecc7913 j_mayer
    case POB0_BESR1:
226 8ecc7913 j_mayer
        /* Write-clear */
227 8ecc7913 j_mayer
        pob->besr[dcrn - POB0_BESR0] &= ~val;
228 8ecc7913 j_mayer
        break;
229 8ecc7913 j_mayer
    }
230 8ecc7913 j_mayer
}
231 8ecc7913 j_mayer
232 8ecc7913 j_mayer
static void ppc4xx_pob_reset (void *opaque)
233 8ecc7913 j_mayer
{
234 c227f099 Anthony Liguori
    ppc4xx_pob_t *pob;
235 8ecc7913 j_mayer
236 8ecc7913 j_mayer
    pob = opaque;
237 8ecc7913 j_mayer
    /* No error */
238 8ecc7913 j_mayer
    pob->bear = 0x00000000;
239 8ecc7913 j_mayer
    pob->besr[0] = 0x0000000;
240 8ecc7913 j_mayer
    pob->besr[1] = 0x0000000;
241 8ecc7913 j_mayer
}
242 8ecc7913 j_mayer
243 802670e6 Blue Swirl
static void ppc4xx_pob_init(CPUState *env)
244 8ecc7913 j_mayer
{
245 c227f099 Anthony Liguori
    ppc4xx_pob_t *pob;
246 8ecc7913 j_mayer
247 c227f099 Anthony Liguori
    pob = qemu_mallocz(sizeof(ppc4xx_pob_t));
248 487414f1 aliguori
    ppc_dcr_register(env, POB0_BEAR, pob, &dcr_read_pob, &dcr_write_pob);
249 487414f1 aliguori
    ppc_dcr_register(env, POB0_BESR0, pob, &dcr_read_pob, &dcr_write_pob);
250 487414f1 aliguori
    ppc_dcr_register(env, POB0_BESR1, pob, &dcr_read_pob, &dcr_write_pob);
251 a08d4367 Jan Kiszka
    qemu_register_reset(ppc4xx_pob_reset, pob);
252 8ecc7913 j_mayer
}
253 8ecc7913 j_mayer
254 8ecc7913 j_mayer
/*****************************************************************************/
255 8ecc7913 j_mayer
/* OPB arbitrer */
256 c227f099 Anthony Liguori
typedef struct ppc4xx_opba_t ppc4xx_opba_t;
257 c227f099 Anthony Liguori
struct ppc4xx_opba_t {
258 8ecc7913 j_mayer
    uint8_t cr;
259 8ecc7913 j_mayer
    uint8_t pr;
260 8ecc7913 j_mayer
};
261 8ecc7913 j_mayer
262 c227f099 Anthony Liguori
static uint32_t opba_readb (void *opaque, target_phys_addr_t addr)
263 8ecc7913 j_mayer
{
264 c227f099 Anthony Liguori
    ppc4xx_opba_t *opba;
265 8ecc7913 j_mayer
    uint32_t ret;
266 8ecc7913 j_mayer
267 8ecc7913 j_mayer
#ifdef DEBUG_OPBA
268 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
269 8ecc7913 j_mayer
#endif
270 8ecc7913 j_mayer
    opba = opaque;
271 802670e6 Blue Swirl
    switch (addr) {
272 8ecc7913 j_mayer
    case 0x00:
273 8ecc7913 j_mayer
        ret = opba->cr;
274 8ecc7913 j_mayer
        break;
275 8ecc7913 j_mayer
    case 0x01:
276 8ecc7913 j_mayer
        ret = opba->pr;
277 8ecc7913 j_mayer
        break;
278 8ecc7913 j_mayer
    default:
279 8ecc7913 j_mayer
        ret = 0x00;
280 8ecc7913 j_mayer
        break;
281 8ecc7913 j_mayer
    }
282 8ecc7913 j_mayer
283 8ecc7913 j_mayer
    return ret;
284 8ecc7913 j_mayer
}
285 8ecc7913 j_mayer
286 8ecc7913 j_mayer
static void opba_writeb (void *opaque,
287 c227f099 Anthony Liguori
                         target_phys_addr_t addr, uint32_t value)
288 8ecc7913 j_mayer
{
289 c227f099 Anthony Liguori
    ppc4xx_opba_t *opba;
290 8ecc7913 j_mayer
291 8ecc7913 j_mayer
#ifdef DEBUG_OPBA
292 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr,
293 90e189ec Blue Swirl
           value);
294 8ecc7913 j_mayer
#endif
295 8ecc7913 j_mayer
    opba = opaque;
296 802670e6 Blue Swirl
    switch (addr) {
297 8ecc7913 j_mayer
    case 0x00:
298 8ecc7913 j_mayer
        opba->cr = value & 0xF8;
299 8ecc7913 j_mayer
        break;
300 8ecc7913 j_mayer
    case 0x01:
301 8ecc7913 j_mayer
        opba->pr = value & 0xFF;
302 8ecc7913 j_mayer
        break;
303 8ecc7913 j_mayer
    default:
304 8ecc7913 j_mayer
        break;
305 8ecc7913 j_mayer
    }
306 8ecc7913 j_mayer
}
307 8ecc7913 j_mayer
308 c227f099 Anthony Liguori
static uint32_t opba_readw (void *opaque, target_phys_addr_t addr)
309 8ecc7913 j_mayer
{
310 8ecc7913 j_mayer
    uint32_t ret;
311 8ecc7913 j_mayer
312 8ecc7913 j_mayer
#ifdef DEBUG_OPBA
313 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
314 8ecc7913 j_mayer
#endif
315 8ecc7913 j_mayer
    ret = opba_readb(opaque, addr) << 8;
316 8ecc7913 j_mayer
    ret |= opba_readb(opaque, addr + 1);
317 8ecc7913 j_mayer
318 8ecc7913 j_mayer
    return ret;
319 8ecc7913 j_mayer
}
320 8ecc7913 j_mayer
321 8ecc7913 j_mayer
static void opba_writew (void *opaque,
322 c227f099 Anthony Liguori
                         target_phys_addr_t addr, uint32_t value)
323 8ecc7913 j_mayer
{
324 8ecc7913 j_mayer
#ifdef DEBUG_OPBA
325 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr,
326 90e189ec Blue Swirl
           value);
327 8ecc7913 j_mayer
#endif
328 8ecc7913 j_mayer
    opba_writeb(opaque, addr, value >> 8);
329 8ecc7913 j_mayer
    opba_writeb(opaque, addr + 1, value);
330 8ecc7913 j_mayer
}
331 8ecc7913 j_mayer
332 c227f099 Anthony Liguori
static uint32_t opba_readl (void *opaque, target_phys_addr_t addr)
333 8ecc7913 j_mayer
{
334 8ecc7913 j_mayer
    uint32_t ret;
335 8ecc7913 j_mayer
336 8ecc7913 j_mayer
#ifdef DEBUG_OPBA
337 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
338 8ecc7913 j_mayer
#endif
339 8ecc7913 j_mayer
    ret = opba_readb(opaque, addr) << 24;
340 8ecc7913 j_mayer
    ret |= opba_readb(opaque, addr + 1) << 16;
341 8ecc7913 j_mayer
342 8ecc7913 j_mayer
    return ret;
343 8ecc7913 j_mayer
}
344 8ecc7913 j_mayer
345 8ecc7913 j_mayer
static void opba_writel (void *opaque,
346 c227f099 Anthony Liguori
                         target_phys_addr_t addr, uint32_t value)
347 8ecc7913 j_mayer
{
348 8ecc7913 j_mayer
#ifdef DEBUG_OPBA
349 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr,
350 90e189ec Blue Swirl
           value);
351 8ecc7913 j_mayer
#endif
352 8ecc7913 j_mayer
    opba_writeb(opaque, addr, value >> 24);
353 8ecc7913 j_mayer
    opba_writeb(opaque, addr + 1, value >> 16);
354 8ecc7913 j_mayer
}
355 8ecc7913 j_mayer
356 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const opba_read[] = {
357 8ecc7913 j_mayer
    &opba_readb,
358 8ecc7913 j_mayer
    &opba_readw,
359 8ecc7913 j_mayer
    &opba_readl,
360 8ecc7913 j_mayer
};
361 8ecc7913 j_mayer
362 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const opba_write[] = {
363 8ecc7913 j_mayer
    &opba_writeb,
364 8ecc7913 j_mayer
    &opba_writew,
365 8ecc7913 j_mayer
    &opba_writel,
366 8ecc7913 j_mayer
};
367 8ecc7913 j_mayer
368 8ecc7913 j_mayer
static void ppc4xx_opba_reset (void *opaque)
369 8ecc7913 j_mayer
{
370 c227f099 Anthony Liguori
    ppc4xx_opba_t *opba;
371 8ecc7913 j_mayer
372 8ecc7913 j_mayer
    opba = opaque;
373 8ecc7913 j_mayer
    opba->cr = 0x00; /* No dynamic priorities - park disabled */
374 8ecc7913 j_mayer
    opba->pr = 0x11;
375 8ecc7913 j_mayer
}
376 8ecc7913 j_mayer
377 c227f099 Anthony Liguori
static void ppc4xx_opba_init(target_phys_addr_t base)
378 8ecc7913 j_mayer
{
379 c227f099 Anthony Liguori
    ppc4xx_opba_t *opba;
380 802670e6 Blue Swirl
    int io;
381 8ecc7913 j_mayer
382 c227f099 Anthony Liguori
    opba = qemu_mallocz(sizeof(ppc4xx_opba_t));
383 8ecc7913 j_mayer
#ifdef DEBUG_OPBA
384 90e189ec Blue Swirl
    printf("%s: offset " TARGET_FMT_plx "\n", __func__, base);
385 8ecc7913 j_mayer
#endif
386 802670e6 Blue Swirl
    io = cpu_register_io_memory(opba_read, opba_write, opba);
387 802670e6 Blue Swirl
    cpu_register_physical_memory(base, 0x002, io);
388 802670e6 Blue Swirl
    qemu_register_reset(ppc4xx_opba_reset, opba);
389 8ecc7913 j_mayer
}
390 8ecc7913 j_mayer
391 8ecc7913 j_mayer
/*****************************************************************************/
392 8ecc7913 j_mayer
/* Code decompression controller */
393 8ecc7913 j_mayer
/* XXX: TODO */
394 8ecc7913 j_mayer
395 8ecc7913 j_mayer
/*****************************************************************************/
396 8ecc7913 j_mayer
/* Peripheral controller */
397 c227f099 Anthony Liguori
typedef struct ppc4xx_ebc_t ppc4xx_ebc_t;
398 c227f099 Anthony Liguori
struct ppc4xx_ebc_t {
399 8ecc7913 j_mayer
    uint32_t addr;
400 8ecc7913 j_mayer
    uint32_t bcr[8];
401 8ecc7913 j_mayer
    uint32_t bap[8];
402 8ecc7913 j_mayer
    uint32_t bear;
403 8ecc7913 j_mayer
    uint32_t besr0;
404 8ecc7913 j_mayer
    uint32_t besr1;
405 8ecc7913 j_mayer
    uint32_t cfg;
406 8ecc7913 j_mayer
};
407 8ecc7913 j_mayer
408 8ecc7913 j_mayer
enum {
409 8ecc7913 j_mayer
    EBC0_CFGADDR = 0x012,
410 8ecc7913 j_mayer
    EBC0_CFGDATA = 0x013,
411 8ecc7913 j_mayer
};
412 8ecc7913 j_mayer
413 73b01960 Alexander Graf
static uint32_t dcr_read_ebc (void *opaque, int dcrn)
414 8ecc7913 j_mayer
{
415 c227f099 Anthony Liguori
    ppc4xx_ebc_t *ebc;
416 73b01960 Alexander Graf
    uint32_t ret;
417 8ecc7913 j_mayer
418 8ecc7913 j_mayer
    ebc = opaque;
419 8ecc7913 j_mayer
    switch (dcrn) {
420 8ecc7913 j_mayer
    case EBC0_CFGADDR:
421 8ecc7913 j_mayer
        ret = ebc->addr;
422 8ecc7913 j_mayer
        break;
423 8ecc7913 j_mayer
    case EBC0_CFGDATA:
424 8ecc7913 j_mayer
        switch (ebc->addr) {
425 8ecc7913 j_mayer
        case 0x00: /* B0CR */
426 8ecc7913 j_mayer
            ret = ebc->bcr[0];
427 8ecc7913 j_mayer
            break;
428 8ecc7913 j_mayer
        case 0x01: /* B1CR */
429 8ecc7913 j_mayer
            ret = ebc->bcr[1];
430 8ecc7913 j_mayer
            break;
431 8ecc7913 j_mayer
        case 0x02: /* B2CR */
432 8ecc7913 j_mayer
            ret = ebc->bcr[2];
433 8ecc7913 j_mayer
            break;
434 8ecc7913 j_mayer
        case 0x03: /* B3CR */
435 8ecc7913 j_mayer
            ret = ebc->bcr[3];
436 8ecc7913 j_mayer
            break;
437 8ecc7913 j_mayer
        case 0x04: /* B4CR */
438 8ecc7913 j_mayer
            ret = ebc->bcr[4];
439 8ecc7913 j_mayer
            break;
440 8ecc7913 j_mayer
        case 0x05: /* B5CR */
441 8ecc7913 j_mayer
            ret = ebc->bcr[5];
442 8ecc7913 j_mayer
            break;
443 8ecc7913 j_mayer
        case 0x06: /* B6CR */
444 8ecc7913 j_mayer
            ret = ebc->bcr[6];
445 8ecc7913 j_mayer
            break;
446 8ecc7913 j_mayer
        case 0x07: /* B7CR */
447 8ecc7913 j_mayer
            ret = ebc->bcr[7];
448 8ecc7913 j_mayer
            break;
449 8ecc7913 j_mayer
        case 0x10: /* B0AP */
450 8ecc7913 j_mayer
            ret = ebc->bap[0];
451 8ecc7913 j_mayer
            break;
452 8ecc7913 j_mayer
        case 0x11: /* B1AP */
453 8ecc7913 j_mayer
            ret = ebc->bap[1];
454 8ecc7913 j_mayer
            break;
455 8ecc7913 j_mayer
        case 0x12: /* B2AP */
456 8ecc7913 j_mayer
            ret = ebc->bap[2];
457 8ecc7913 j_mayer
            break;
458 8ecc7913 j_mayer
        case 0x13: /* B3AP */
459 8ecc7913 j_mayer
            ret = ebc->bap[3];
460 8ecc7913 j_mayer
            break;
461 8ecc7913 j_mayer
        case 0x14: /* B4AP */
462 8ecc7913 j_mayer
            ret = ebc->bap[4];
463 8ecc7913 j_mayer
            break;
464 8ecc7913 j_mayer
        case 0x15: /* B5AP */
465 8ecc7913 j_mayer
            ret = ebc->bap[5];
466 8ecc7913 j_mayer
            break;
467 8ecc7913 j_mayer
        case 0x16: /* B6AP */
468 8ecc7913 j_mayer
            ret = ebc->bap[6];
469 8ecc7913 j_mayer
            break;
470 8ecc7913 j_mayer
        case 0x17: /* B7AP */
471 8ecc7913 j_mayer
            ret = ebc->bap[7];
472 8ecc7913 j_mayer
            break;
473 8ecc7913 j_mayer
        case 0x20: /* BEAR */
474 8ecc7913 j_mayer
            ret = ebc->bear;
475 8ecc7913 j_mayer
            break;
476 8ecc7913 j_mayer
        case 0x21: /* BESR0 */
477 8ecc7913 j_mayer
            ret = ebc->besr0;
478 8ecc7913 j_mayer
            break;
479 8ecc7913 j_mayer
        case 0x22: /* BESR1 */
480 8ecc7913 j_mayer
            ret = ebc->besr1;
481 8ecc7913 j_mayer
            break;
482 8ecc7913 j_mayer
        case 0x23: /* CFG */
483 8ecc7913 j_mayer
            ret = ebc->cfg;
484 8ecc7913 j_mayer
            break;
485 8ecc7913 j_mayer
        default:
486 8ecc7913 j_mayer
            ret = 0x00000000;
487 8ecc7913 j_mayer
            break;
488 8ecc7913 j_mayer
        }
489 8ecc7913 j_mayer
    default:
490 8ecc7913 j_mayer
        ret = 0x00000000;
491 8ecc7913 j_mayer
        break;
492 8ecc7913 j_mayer
    }
493 8ecc7913 j_mayer
494 8ecc7913 j_mayer
    return ret;
495 8ecc7913 j_mayer
}
496 8ecc7913 j_mayer
497 73b01960 Alexander Graf
static void dcr_write_ebc (void *opaque, int dcrn, uint32_t val)
498 8ecc7913 j_mayer
{
499 c227f099 Anthony Liguori
    ppc4xx_ebc_t *ebc;
500 8ecc7913 j_mayer
501 8ecc7913 j_mayer
    ebc = opaque;
502 8ecc7913 j_mayer
    switch (dcrn) {
503 8ecc7913 j_mayer
    case EBC0_CFGADDR:
504 8ecc7913 j_mayer
        ebc->addr = val;
505 8ecc7913 j_mayer
        break;
506 8ecc7913 j_mayer
    case EBC0_CFGDATA:
507 8ecc7913 j_mayer
        switch (ebc->addr) {
508 8ecc7913 j_mayer
        case 0x00: /* B0CR */
509 8ecc7913 j_mayer
            break;
510 8ecc7913 j_mayer
        case 0x01: /* B1CR */
511 8ecc7913 j_mayer
            break;
512 8ecc7913 j_mayer
        case 0x02: /* B2CR */
513 8ecc7913 j_mayer
            break;
514 8ecc7913 j_mayer
        case 0x03: /* B3CR */
515 8ecc7913 j_mayer
            break;
516 8ecc7913 j_mayer
        case 0x04: /* B4CR */
517 8ecc7913 j_mayer
            break;
518 8ecc7913 j_mayer
        case 0x05: /* B5CR */
519 8ecc7913 j_mayer
            break;
520 8ecc7913 j_mayer
        case 0x06: /* B6CR */
521 8ecc7913 j_mayer
            break;
522 8ecc7913 j_mayer
        case 0x07: /* B7CR */
523 8ecc7913 j_mayer
            break;
524 8ecc7913 j_mayer
        case 0x10: /* B0AP */
525 8ecc7913 j_mayer
            break;
526 8ecc7913 j_mayer
        case 0x11: /* B1AP */
527 8ecc7913 j_mayer
            break;
528 8ecc7913 j_mayer
        case 0x12: /* B2AP */
529 8ecc7913 j_mayer
            break;
530 8ecc7913 j_mayer
        case 0x13: /* B3AP */
531 8ecc7913 j_mayer
            break;
532 8ecc7913 j_mayer
        case 0x14: /* B4AP */
533 8ecc7913 j_mayer
            break;
534 8ecc7913 j_mayer
        case 0x15: /* B5AP */
535 8ecc7913 j_mayer
            break;
536 8ecc7913 j_mayer
        case 0x16: /* B6AP */
537 8ecc7913 j_mayer
            break;
538 8ecc7913 j_mayer
        case 0x17: /* B7AP */
539 8ecc7913 j_mayer
            break;
540 8ecc7913 j_mayer
        case 0x20: /* BEAR */
541 8ecc7913 j_mayer
            break;
542 8ecc7913 j_mayer
        case 0x21: /* BESR0 */
543 8ecc7913 j_mayer
            break;
544 8ecc7913 j_mayer
        case 0x22: /* BESR1 */
545 8ecc7913 j_mayer
            break;
546 8ecc7913 j_mayer
        case 0x23: /* CFG */
547 8ecc7913 j_mayer
            break;
548 8ecc7913 j_mayer
        default:
549 8ecc7913 j_mayer
            break;
550 8ecc7913 j_mayer
        }
551 8ecc7913 j_mayer
        break;
552 8ecc7913 j_mayer
    default:
553 8ecc7913 j_mayer
        break;
554 8ecc7913 j_mayer
    }
555 8ecc7913 j_mayer
}
556 8ecc7913 j_mayer
557 8ecc7913 j_mayer
static void ebc_reset (void *opaque)
558 8ecc7913 j_mayer
{
559 c227f099 Anthony Liguori
    ppc4xx_ebc_t *ebc;
560 8ecc7913 j_mayer
    int i;
561 8ecc7913 j_mayer
562 8ecc7913 j_mayer
    ebc = opaque;
563 8ecc7913 j_mayer
    ebc->addr = 0x00000000;
564 8ecc7913 j_mayer
    ebc->bap[0] = 0x7F8FFE80;
565 8ecc7913 j_mayer
    ebc->bcr[0] = 0xFFE28000;
566 8ecc7913 j_mayer
    for (i = 0; i < 8; i++) {
567 8ecc7913 j_mayer
        ebc->bap[i] = 0x00000000;
568 8ecc7913 j_mayer
        ebc->bcr[i] = 0x00000000;
569 8ecc7913 j_mayer
    }
570 8ecc7913 j_mayer
    ebc->besr0 = 0x00000000;
571 8ecc7913 j_mayer
    ebc->besr1 = 0x00000000;
572 9c02f1a2 j_mayer
    ebc->cfg = 0x80400000;
573 8ecc7913 j_mayer
}
574 8ecc7913 j_mayer
575 802670e6 Blue Swirl
static void ppc405_ebc_init(CPUState *env)
576 8ecc7913 j_mayer
{
577 c227f099 Anthony Liguori
    ppc4xx_ebc_t *ebc;
578 8ecc7913 j_mayer
579 c227f099 Anthony Liguori
    ebc = qemu_mallocz(sizeof(ppc4xx_ebc_t));
580 a08d4367 Jan Kiszka
    qemu_register_reset(&ebc_reset, ebc);
581 487414f1 aliguori
    ppc_dcr_register(env, EBC0_CFGADDR,
582 487414f1 aliguori
                     ebc, &dcr_read_ebc, &dcr_write_ebc);
583 487414f1 aliguori
    ppc_dcr_register(env, EBC0_CFGDATA,
584 487414f1 aliguori
                     ebc, &dcr_read_ebc, &dcr_write_ebc);
585 8ecc7913 j_mayer
}
586 8ecc7913 j_mayer
587 8ecc7913 j_mayer
/*****************************************************************************/
588 8ecc7913 j_mayer
/* DMA controller */
589 8ecc7913 j_mayer
enum {
590 8ecc7913 j_mayer
    DMA0_CR0 = 0x100,
591 8ecc7913 j_mayer
    DMA0_CT0 = 0x101,
592 8ecc7913 j_mayer
    DMA0_DA0 = 0x102,
593 8ecc7913 j_mayer
    DMA0_SA0 = 0x103,
594 8ecc7913 j_mayer
    DMA0_SG0 = 0x104,
595 8ecc7913 j_mayer
    DMA0_CR1 = 0x108,
596 8ecc7913 j_mayer
    DMA0_CT1 = 0x109,
597 8ecc7913 j_mayer
    DMA0_DA1 = 0x10A,
598 8ecc7913 j_mayer
    DMA0_SA1 = 0x10B,
599 8ecc7913 j_mayer
    DMA0_SG1 = 0x10C,
600 8ecc7913 j_mayer
    DMA0_CR2 = 0x110,
601 8ecc7913 j_mayer
    DMA0_CT2 = 0x111,
602 8ecc7913 j_mayer
    DMA0_DA2 = 0x112,
603 8ecc7913 j_mayer
    DMA0_SA2 = 0x113,
604 8ecc7913 j_mayer
    DMA0_SG2 = 0x114,
605 8ecc7913 j_mayer
    DMA0_CR3 = 0x118,
606 8ecc7913 j_mayer
    DMA0_CT3 = 0x119,
607 8ecc7913 j_mayer
    DMA0_DA3 = 0x11A,
608 8ecc7913 j_mayer
    DMA0_SA3 = 0x11B,
609 8ecc7913 j_mayer
    DMA0_SG3 = 0x11C,
610 8ecc7913 j_mayer
    DMA0_SR  = 0x120,
611 8ecc7913 j_mayer
    DMA0_SGC = 0x123,
612 8ecc7913 j_mayer
    DMA0_SLP = 0x125,
613 8ecc7913 j_mayer
    DMA0_POL = 0x126,
614 8ecc7913 j_mayer
};
615 8ecc7913 j_mayer
616 c227f099 Anthony Liguori
typedef struct ppc405_dma_t ppc405_dma_t;
617 c227f099 Anthony Liguori
struct ppc405_dma_t {
618 8ecc7913 j_mayer
    qemu_irq irqs[4];
619 8ecc7913 j_mayer
    uint32_t cr[4];
620 8ecc7913 j_mayer
    uint32_t ct[4];
621 8ecc7913 j_mayer
    uint32_t da[4];
622 8ecc7913 j_mayer
    uint32_t sa[4];
623 8ecc7913 j_mayer
    uint32_t sg[4];
624 8ecc7913 j_mayer
    uint32_t sr;
625 8ecc7913 j_mayer
    uint32_t sgc;
626 8ecc7913 j_mayer
    uint32_t slp;
627 8ecc7913 j_mayer
    uint32_t pol;
628 8ecc7913 j_mayer
};
629 8ecc7913 j_mayer
630 73b01960 Alexander Graf
static uint32_t dcr_read_dma (void *opaque, int dcrn)
631 8ecc7913 j_mayer
{
632 c227f099 Anthony Liguori
    ppc405_dma_t *dma;
633 8ecc7913 j_mayer
634 8ecc7913 j_mayer
    dma = opaque;
635 8ecc7913 j_mayer
636 8ecc7913 j_mayer
    return 0;
637 8ecc7913 j_mayer
}
638 8ecc7913 j_mayer
639 73b01960 Alexander Graf
static void dcr_write_dma (void *opaque, int dcrn, uint32_t val)
640 8ecc7913 j_mayer
{
641 c227f099 Anthony Liguori
    ppc405_dma_t *dma;
642 8ecc7913 j_mayer
643 8ecc7913 j_mayer
    dma = opaque;
644 8ecc7913 j_mayer
}
645 8ecc7913 j_mayer
646 8ecc7913 j_mayer
static void ppc405_dma_reset (void *opaque)
647 8ecc7913 j_mayer
{
648 c227f099 Anthony Liguori
    ppc405_dma_t *dma;
649 8ecc7913 j_mayer
    int i;
650 8ecc7913 j_mayer
651 8ecc7913 j_mayer
    dma = opaque;
652 8ecc7913 j_mayer
    for (i = 0; i < 4; i++) {
653 8ecc7913 j_mayer
        dma->cr[i] = 0x00000000;
654 8ecc7913 j_mayer
        dma->ct[i] = 0x00000000;
655 8ecc7913 j_mayer
        dma->da[i] = 0x00000000;
656 8ecc7913 j_mayer
        dma->sa[i] = 0x00000000;
657 8ecc7913 j_mayer
        dma->sg[i] = 0x00000000;
658 8ecc7913 j_mayer
    }
659 8ecc7913 j_mayer
    dma->sr = 0x00000000;
660 8ecc7913 j_mayer
    dma->sgc = 0x00000000;
661 8ecc7913 j_mayer
    dma->slp = 0x7C000000;
662 8ecc7913 j_mayer
    dma->pol = 0x00000000;
663 8ecc7913 j_mayer
}
664 8ecc7913 j_mayer
665 802670e6 Blue Swirl
static void ppc405_dma_init(CPUState *env, qemu_irq irqs[4])
666 8ecc7913 j_mayer
{
667 c227f099 Anthony Liguori
    ppc405_dma_t *dma;
668 8ecc7913 j_mayer
669 c227f099 Anthony Liguori
    dma = qemu_mallocz(sizeof(ppc405_dma_t));
670 487414f1 aliguori
    memcpy(dma->irqs, irqs, 4 * sizeof(qemu_irq));
671 a08d4367 Jan Kiszka
    qemu_register_reset(&ppc405_dma_reset, dma);
672 487414f1 aliguori
    ppc_dcr_register(env, DMA0_CR0,
673 487414f1 aliguori
                     dma, &dcr_read_dma, &dcr_write_dma);
674 487414f1 aliguori
    ppc_dcr_register(env, DMA0_CT0,
675 487414f1 aliguori
                     dma, &dcr_read_dma, &dcr_write_dma);
676 487414f1 aliguori
    ppc_dcr_register(env, DMA0_DA0,
677 487414f1 aliguori
                     dma, &dcr_read_dma, &dcr_write_dma);
678 487414f1 aliguori
    ppc_dcr_register(env, DMA0_SA0,
679 487414f1 aliguori
                     dma, &dcr_read_dma, &dcr_write_dma);
680 487414f1 aliguori
    ppc_dcr_register(env, DMA0_SG0,
681 487414f1 aliguori
                     dma, &dcr_read_dma, &dcr_write_dma);
682 487414f1 aliguori
    ppc_dcr_register(env, DMA0_CR1,
683 487414f1 aliguori
                     dma, &dcr_read_dma, &dcr_write_dma);
684 487414f1 aliguori
    ppc_dcr_register(env, DMA0_CT1,
685 487414f1 aliguori
                     dma, &dcr_read_dma, &dcr_write_dma);
686 487414f1 aliguori
    ppc_dcr_register(env, DMA0_DA1,
687 487414f1 aliguori
                     dma, &dcr_read_dma, &dcr_write_dma);
688 487414f1 aliguori
    ppc_dcr_register(env, DMA0_SA1,
689 487414f1 aliguori
                     dma, &dcr_read_dma, &dcr_write_dma);
690 487414f1 aliguori
    ppc_dcr_register(env, DMA0_SG1,
691 487414f1 aliguori
                     dma, &dcr_read_dma, &dcr_write_dma);
692 487414f1 aliguori
    ppc_dcr_register(env, DMA0_CR2,
693 487414f1 aliguori
                     dma, &dcr_read_dma, &dcr_write_dma);
694 487414f1 aliguori
    ppc_dcr_register(env, DMA0_CT2,
695 487414f1 aliguori
                     dma, &dcr_read_dma, &dcr_write_dma);
696 487414f1 aliguori
    ppc_dcr_register(env, DMA0_DA2,
697 487414f1 aliguori
                     dma, &dcr_read_dma, &dcr_write_dma);
698 487414f1 aliguori
    ppc_dcr_register(env, DMA0_SA2,
699 487414f1 aliguori
                     dma, &dcr_read_dma, &dcr_write_dma);
700 487414f1 aliguori
    ppc_dcr_register(env, DMA0_SG2,
701 487414f1 aliguori
                     dma, &dcr_read_dma, &dcr_write_dma);
702 487414f1 aliguori
    ppc_dcr_register(env, DMA0_CR3,
703 487414f1 aliguori
                     dma, &dcr_read_dma, &dcr_write_dma);
704 487414f1 aliguori
    ppc_dcr_register(env, DMA0_CT3,
705 487414f1 aliguori
                     dma, &dcr_read_dma, &dcr_write_dma);
706 487414f1 aliguori
    ppc_dcr_register(env, DMA0_DA3,
707 487414f1 aliguori
                     dma, &dcr_read_dma, &dcr_write_dma);
708 487414f1 aliguori
    ppc_dcr_register(env, DMA0_SA3,
709 487414f1 aliguori
                     dma, &dcr_read_dma, &dcr_write_dma);
710 487414f1 aliguori
    ppc_dcr_register(env, DMA0_SG3,
711 487414f1 aliguori
                     dma, &dcr_read_dma, &dcr_write_dma);
712 487414f1 aliguori
    ppc_dcr_register(env, DMA0_SR,
713 487414f1 aliguori
                     dma, &dcr_read_dma, &dcr_write_dma);
714 487414f1 aliguori
    ppc_dcr_register(env, DMA0_SGC,
715 487414f1 aliguori
                     dma, &dcr_read_dma, &dcr_write_dma);
716 487414f1 aliguori
    ppc_dcr_register(env, DMA0_SLP,
717 487414f1 aliguori
                     dma, &dcr_read_dma, &dcr_write_dma);
718 487414f1 aliguori
    ppc_dcr_register(env, DMA0_POL,
719 487414f1 aliguori
                     dma, &dcr_read_dma, &dcr_write_dma);
720 8ecc7913 j_mayer
}
721 8ecc7913 j_mayer
722 8ecc7913 j_mayer
/*****************************************************************************/
723 8ecc7913 j_mayer
/* GPIO */
724 c227f099 Anthony Liguori
typedef struct ppc405_gpio_t ppc405_gpio_t;
725 c227f099 Anthony Liguori
struct ppc405_gpio_t {
726 8ecc7913 j_mayer
    uint32_t or;
727 8ecc7913 j_mayer
    uint32_t tcr;
728 8ecc7913 j_mayer
    uint32_t osrh;
729 8ecc7913 j_mayer
    uint32_t osrl;
730 8ecc7913 j_mayer
    uint32_t tsrh;
731 8ecc7913 j_mayer
    uint32_t tsrl;
732 8ecc7913 j_mayer
    uint32_t odr;
733 8ecc7913 j_mayer
    uint32_t ir;
734 8ecc7913 j_mayer
    uint32_t rr1;
735 8ecc7913 j_mayer
    uint32_t isr1h;
736 8ecc7913 j_mayer
    uint32_t isr1l;
737 8ecc7913 j_mayer
};
738 8ecc7913 j_mayer
739 c227f099 Anthony Liguori
static uint32_t ppc405_gpio_readb (void *opaque, target_phys_addr_t addr)
740 8ecc7913 j_mayer
{
741 c227f099 Anthony Liguori
    ppc405_gpio_t *gpio;
742 8ecc7913 j_mayer
743 8ecc7913 j_mayer
    gpio = opaque;
744 8ecc7913 j_mayer
#ifdef DEBUG_GPIO
745 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
746 8ecc7913 j_mayer
#endif
747 8ecc7913 j_mayer
748 8ecc7913 j_mayer
    return 0;
749 8ecc7913 j_mayer
}
750 8ecc7913 j_mayer
751 8ecc7913 j_mayer
static void ppc405_gpio_writeb (void *opaque,
752 c227f099 Anthony Liguori
                                target_phys_addr_t addr, uint32_t value)
753 8ecc7913 j_mayer
{
754 c227f099 Anthony Liguori
    ppc405_gpio_t *gpio;
755 8ecc7913 j_mayer
756 8ecc7913 j_mayer
    gpio = opaque;
757 8ecc7913 j_mayer
#ifdef DEBUG_GPIO
758 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr,
759 90e189ec Blue Swirl
           value);
760 8ecc7913 j_mayer
#endif
761 8ecc7913 j_mayer
}
762 8ecc7913 j_mayer
763 c227f099 Anthony Liguori
static uint32_t ppc405_gpio_readw (void *opaque, target_phys_addr_t addr)
764 8ecc7913 j_mayer
{
765 c227f099 Anthony Liguori
    ppc405_gpio_t *gpio;
766 8ecc7913 j_mayer
767 8ecc7913 j_mayer
    gpio = opaque;
768 8ecc7913 j_mayer
#ifdef DEBUG_GPIO
769 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
770 8ecc7913 j_mayer
#endif
771 8ecc7913 j_mayer
772 8ecc7913 j_mayer
    return 0;
773 8ecc7913 j_mayer
}
774 8ecc7913 j_mayer
775 8ecc7913 j_mayer
static void ppc405_gpio_writew (void *opaque,
776 c227f099 Anthony Liguori
                                target_phys_addr_t addr, uint32_t value)
777 8ecc7913 j_mayer
{
778 c227f099 Anthony Liguori
    ppc405_gpio_t *gpio;
779 8ecc7913 j_mayer
780 8ecc7913 j_mayer
    gpio = opaque;
781 8ecc7913 j_mayer
#ifdef DEBUG_GPIO
782 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr,
783 90e189ec Blue Swirl
           value);
784 8ecc7913 j_mayer
#endif
785 8ecc7913 j_mayer
}
786 8ecc7913 j_mayer
787 c227f099 Anthony Liguori
static uint32_t ppc405_gpio_readl (void *opaque, target_phys_addr_t addr)
788 8ecc7913 j_mayer
{
789 c227f099 Anthony Liguori
    ppc405_gpio_t *gpio;
790 8ecc7913 j_mayer
791 8ecc7913 j_mayer
    gpio = opaque;
792 8ecc7913 j_mayer
#ifdef DEBUG_GPIO
793 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
794 8ecc7913 j_mayer
#endif
795 8ecc7913 j_mayer
796 8ecc7913 j_mayer
    return 0;
797 8ecc7913 j_mayer
}
798 8ecc7913 j_mayer
799 8ecc7913 j_mayer
static void ppc405_gpio_writel (void *opaque,
800 c227f099 Anthony Liguori
                                target_phys_addr_t addr, uint32_t value)
801 8ecc7913 j_mayer
{
802 c227f099 Anthony Liguori
    ppc405_gpio_t *gpio;
803 8ecc7913 j_mayer
804 8ecc7913 j_mayer
    gpio = opaque;
805 8ecc7913 j_mayer
#ifdef DEBUG_GPIO
806 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr,
807 90e189ec Blue Swirl
           value);
808 8ecc7913 j_mayer
#endif
809 8ecc7913 j_mayer
}
810 8ecc7913 j_mayer
811 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const ppc405_gpio_read[] = {
812 8ecc7913 j_mayer
    &ppc405_gpio_readb,
813 8ecc7913 j_mayer
    &ppc405_gpio_readw,
814 8ecc7913 j_mayer
    &ppc405_gpio_readl,
815 8ecc7913 j_mayer
};
816 8ecc7913 j_mayer
817 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const ppc405_gpio_write[] = {
818 8ecc7913 j_mayer
    &ppc405_gpio_writeb,
819 8ecc7913 j_mayer
    &ppc405_gpio_writew,
820 8ecc7913 j_mayer
    &ppc405_gpio_writel,
821 8ecc7913 j_mayer
};
822 8ecc7913 j_mayer
823 8ecc7913 j_mayer
static void ppc405_gpio_reset (void *opaque)
824 8ecc7913 j_mayer
{
825 c227f099 Anthony Liguori
    ppc405_gpio_t *gpio;
826 8ecc7913 j_mayer
827 8ecc7913 j_mayer
    gpio = opaque;
828 8ecc7913 j_mayer
}
829 8ecc7913 j_mayer
830 c227f099 Anthony Liguori
static void ppc405_gpio_init(target_phys_addr_t base)
831 8ecc7913 j_mayer
{
832 c227f099 Anthony Liguori
    ppc405_gpio_t *gpio;
833 802670e6 Blue Swirl
    int io;
834 8ecc7913 j_mayer
835 c227f099 Anthony Liguori
    gpio = qemu_mallocz(sizeof(ppc405_gpio_t));
836 8ecc7913 j_mayer
#ifdef DEBUG_GPIO
837 90e189ec Blue Swirl
    printf("%s: offset " TARGET_FMT_plx "\n", __func__, base);
838 8ecc7913 j_mayer
#endif
839 802670e6 Blue Swirl
    io = cpu_register_io_memory(ppc405_gpio_read, ppc405_gpio_write, gpio);
840 802670e6 Blue Swirl
    cpu_register_physical_memory(base, 0x038, io);
841 802670e6 Blue Swirl
    qemu_register_reset(&ppc405_gpio_reset, gpio);
842 8ecc7913 j_mayer
}
843 8ecc7913 j_mayer
844 8ecc7913 j_mayer
/*****************************************************************************/
845 8ecc7913 j_mayer
/* On Chip Memory */
846 8ecc7913 j_mayer
enum {
847 8ecc7913 j_mayer
    OCM0_ISARC   = 0x018,
848 8ecc7913 j_mayer
    OCM0_ISACNTL = 0x019,
849 8ecc7913 j_mayer
    OCM0_DSARC   = 0x01A,
850 8ecc7913 j_mayer
    OCM0_DSACNTL = 0x01B,
851 8ecc7913 j_mayer
};
852 8ecc7913 j_mayer
853 c227f099 Anthony Liguori
typedef struct ppc405_ocm_t ppc405_ocm_t;
854 c227f099 Anthony Liguori
struct ppc405_ocm_t {
855 8ecc7913 j_mayer
    target_ulong offset;
856 8ecc7913 j_mayer
    uint32_t isarc;
857 8ecc7913 j_mayer
    uint32_t isacntl;
858 8ecc7913 j_mayer
    uint32_t dsarc;
859 8ecc7913 j_mayer
    uint32_t dsacntl;
860 8ecc7913 j_mayer
};
861 8ecc7913 j_mayer
862 c227f099 Anthony Liguori
static void ocm_update_mappings (ppc405_ocm_t *ocm,
863 8ecc7913 j_mayer
                                 uint32_t isarc, uint32_t isacntl,
864 8ecc7913 j_mayer
                                 uint32_t dsarc, uint32_t dsacntl)
865 8ecc7913 j_mayer
{
866 8ecc7913 j_mayer
#ifdef DEBUG_OCM
867 aae9366a j_mayer
    printf("OCM update ISA %08" PRIx32 " %08" PRIx32 " (%08" PRIx32
868 aae9366a j_mayer
           " %08" PRIx32 ") DSA %08" PRIx32 " %08" PRIx32
869 aae9366a j_mayer
           " (%08" PRIx32 " %08" PRIx32 ")\n",
870 8ecc7913 j_mayer
           isarc, isacntl, dsarc, dsacntl,
871 8ecc7913 j_mayer
           ocm->isarc, ocm->isacntl, ocm->dsarc, ocm->dsacntl);
872 8ecc7913 j_mayer
#endif
873 8ecc7913 j_mayer
    if (ocm->isarc != isarc ||
874 8ecc7913 j_mayer
        (ocm->isacntl & 0x80000000) != (isacntl & 0x80000000)) {
875 8ecc7913 j_mayer
        if (ocm->isacntl & 0x80000000) {
876 8ecc7913 j_mayer
            /* Unmap previously assigned memory region */
877 aae9366a j_mayer
            printf("OCM unmap ISA %08" PRIx32 "\n", ocm->isarc);
878 8ecc7913 j_mayer
            cpu_register_physical_memory(ocm->isarc, 0x04000000,
879 8ecc7913 j_mayer
                                         IO_MEM_UNASSIGNED);
880 8ecc7913 j_mayer
        }
881 8ecc7913 j_mayer
        if (isacntl & 0x80000000) {
882 8ecc7913 j_mayer
            /* Map new instruction memory region */
883 8ecc7913 j_mayer
#ifdef DEBUG_OCM
884 aae9366a j_mayer
            printf("OCM map ISA %08" PRIx32 "\n", isarc);
885 8ecc7913 j_mayer
#endif
886 8ecc7913 j_mayer
            cpu_register_physical_memory(isarc, 0x04000000,
887 8ecc7913 j_mayer
                                         ocm->offset | IO_MEM_RAM);
888 8ecc7913 j_mayer
        }
889 8ecc7913 j_mayer
    }
890 8ecc7913 j_mayer
    if (ocm->dsarc != dsarc ||
891 8ecc7913 j_mayer
        (ocm->dsacntl & 0x80000000) != (dsacntl & 0x80000000)) {
892 8ecc7913 j_mayer
        if (ocm->dsacntl & 0x80000000) {
893 8ecc7913 j_mayer
            /* Beware not to unmap the region we just mapped */
894 8ecc7913 j_mayer
            if (!(isacntl & 0x80000000) || ocm->dsarc != isarc) {
895 8ecc7913 j_mayer
                /* Unmap previously assigned memory region */
896 8ecc7913 j_mayer
#ifdef DEBUG_OCM
897 aae9366a j_mayer
                printf("OCM unmap DSA %08" PRIx32 "\n", ocm->dsarc);
898 8ecc7913 j_mayer
#endif
899 8ecc7913 j_mayer
                cpu_register_physical_memory(ocm->dsarc, 0x04000000,
900 8ecc7913 j_mayer
                                             IO_MEM_UNASSIGNED);
901 8ecc7913 j_mayer
            }
902 8ecc7913 j_mayer
        }
903 8ecc7913 j_mayer
        if (dsacntl & 0x80000000) {
904 8ecc7913 j_mayer
            /* Beware not to remap the region we just mapped */
905 8ecc7913 j_mayer
            if (!(isacntl & 0x80000000) || dsarc != isarc) {
906 8ecc7913 j_mayer
                /* Map new data memory region */
907 8ecc7913 j_mayer
#ifdef DEBUG_OCM
908 aae9366a j_mayer
                printf("OCM map DSA %08" PRIx32 "\n", dsarc);
909 8ecc7913 j_mayer
#endif
910 8ecc7913 j_mayer
                cpu_register_physical_memory(dsarc, 0x04000000,
911 8ecc7913 j_mayer
                                             ocm->offset | IO_MEM_RAM);
912 8ecc7913 j_mayer
            }
913 8ecc7913 j_mayer
        }
914 8ecc7913 j_mayer
    }
915 8ecc7913 j_mayer
}
916 8ecc7913 j_mayer
917 73b01960 Alexander Graf
static uint32_t dcr_read_ocm (void *opaque, int dcrn)
918 8ecc7913 j_mayer
{
919 c227f099 Anthony Liguori
    ppc405_ocm_t *ocm;
920 73b01960 Alexander Graf
    uint32_t ret;
921 8ecc7913 j_mayer
922 8ecc7913 j_mayer
    ocm = opaque;
923 8ecc7913 j_mayer
    switch (dcrn) {
924 8ecc7913 j_mayer
    case OCM0_ISARC:
925 8ecc7913 j_mayer
        ret = ocm->isarc;
926 8ecc7913 j_mayer
        break;
927 8ecc7913 j_mayer
    case OCM0_ISACNTL:
928 8ecc7913 j_mayer
        ret = ocm->isacntl;
929 8ecc7913 j_mayer
        break;
930 8ecc7913 j_mayer
    case OCM0_DSARC:
931 8ecc7913 j_mayer
        ret = ocm->dsarc;
932 8ecc7913 j_mayer
        break;
933 8ecc7913 j_mayer
    case OCM0_DSACNTL:
934 8ecc7913 j_mayer
        ret = ocm->dsacntl;
935 8ecc7913 j_mayer
        break;
936 8ecc7913 j_mayer
    default:
937 8ecc7913 j_mayer
        ret = 0;
938 8ecc7913 j_mayer
        break;
939 8ecc7913 j_mayer
    }
940 8ecc7913 j_mayer
941 8ecc7913 j_mayer
    return ret;
942 8ecc7913 j_mayer
}
943 8ecc7913 j_mayer
944 73b01960 Alexander Graf
static void dcr_write_ocm (void *opaque, int dcrn, uint32_t val)
945 8ecc7913 j_mayer
{
946 c227f099 Anthony Liguori
    ppc405_ocm_t *ocm;
947 8ecc7913 j_mayer
    uint32_t isarc, dsarc, isacntl, dsacntl;
948 8ecc7913 j_mayer
949 8ecc7913 j_mayer
    ocm = opaque;
950 8ecc7913 j_mayer
    isarc = ocm->isarc;
951 8ecc7913 j_mayer
    dsarc = ocm->dsarc;
952 8ecc7913 j_mayer
    isacntl = ocm->isacntl;
953 8ecc7913 j_mayer
    dsacntl = ocm->dsacntl;
954 8ecc7913 j_mayer
    switch (dcrn) {
955 8ecc7913 j_mayer
    case OCM0_ISARC:
956 8ecc7913 j_mayer
        isarc = val & 0xFC000000;
957 8ecc7913 j_mayer
        break;
958 8ecc7913 j_mayer
    case OCM0_ISACNTL:
959 8ecc7913 j_mayer
        isacntl = val & 0xC0000000;
960 8ecc7913 j_mayer
        break;
961 8ecc7913 j_mayer
    case OCM0_DSARC:
962 8ecc7913 j_mayer
        isarc = val & 0xFC000000;
963 8ecc7913 j_mayer
        break;
964 8ecc7913 j_mayer
    case OCM0_DSACNTL:
965 8ecc7913 j_mayer
        isacntl = val & 0xC0000000;
966 8ecc7913 j_mayer
        break;
967 8ecc7913 j_mayer
    }
968 8ecc7913 j_mayer
    ocm_update_mappings(ocm, isarc, isacntl, dsarc, dsacntl);
969 8ecc7913 j_mayer
    ocm->isarc = isarc;
970 8ecc7913 j_mayer
    ocm->dsarc = dsarc;
971 8ecc7913 j_mayer
    ocm->isacntl = isacntl;
972 8ecc7913 j_mayer
    ocm->dsacntl = dsacntl;
973 8ecc7913 j_mayer
}
974 8ecc7913 j_mayer
975 8ecc7913 j_mayer
static void ocm_reset (void *opaque)
976 8ecc7913 j_mayer
{
977 c227f099 Anthony Liguori
    ppc405_ocm_t *ocm;
978 8ecc7913 j_mayer
    uint32_t isarc, dsarc, isacntl, dsacntl;
979 8ecc7913 j_mayer
980 8ecc7913 j_mayer
    ocm = opaque;
981 8ecc7913 j_mayer
    isarc = 0x00000000;
982 8ecc7913 j_mayer
    isacntl = 0x00000000;
983 8ecc7913 j_mayer
    dsarc = 0x00000000;
984 8ecc7913 j_mayer
    dsacntl = 0x00000000;
985 8ecc7913 j_mayer
    ocm_update_mappings(ocm, isarc, isacntl, dsarc, dsacntl);
986 8ecc7913 j_mayer
    ocm->isarc = isarc;
987 8ecc7913 j_mayer
    ocm->dsarc = dsarc;
988 8ecc7913 j_mayer
    ocm->isacntl = isacntl;
989 8ecc7913 j_mayer
    ocm->dsacntl = dsacntl;
990 8ecc7913 j_mayer
}
991 8ecc7913 j_mayer
992 802670e6 Blue Swirl
static void ppc405_ocm_init(CPUState *env)
993 8ecc7913 j_mayer
{
994 c227f099 Anthony Liguori
    ppc405_ocm_t *ocm;
995 8ecc7913 j_mayer
996 c227f099 Anthony Liguori
    ocm = qemu_mallocz(sizeof(ppc405_ocm_t));
997 5c130f65 pbrook
    ocm->offset = qemu_ram_alloc(4096);
998 a08d4367 Jan Kiszka
    qemu_register_reset(&ocm_reset, ocm);
999 487414f1 aliguori
    ppc_dcr_register(env, OCM0_ISARC,
1000 487414f1 aliguori
                     ocm, &dcr_read_ocm, &dcr_write_ocm);
1001 487414f1 aliguori
    ppc_dcr_register(env, OCM0_ISACNTL,
1002 487414f1 aliguori
                     ocm, &dcr_read_ocm, &dcr_write_ocm);
1003 487414f1 aliguori
    ppc_dcr_register(env, OCM0_DSARC,
1004 487414f1 aliguori
                     ocm, &dcr_read_ocm, &dcr_write_ocm);
1005 487414f1 aliguori
    ppc_dcr_register(env, OCM0_DSACNTL,
1006 487414f1 aliguori
                     ocm, &dcr_read_ocm, &dcr_write_ocm);
1007 8ecc7913 j_mayer
}
1008 8ecc7913 j_mayer
1009 8ecc7913 j_mayer
/*****************************************************************************/
1010 8ecc7913 j_mayer
/* I2C controller */
1011 c227f099 Anthony Liguori
typedef struct ppc4xx_i2c_t ppc4xx_i2c_t;
1012 c227f099 Anthony Liguori
struct ppc4xx_i2c_t {
1013 9c02f1a2 j_mayer
    qemu_irq irq;
1014 8ecc7913 j_mayer
    uint8_t mdata;
1015 8ecc7913 j_mayer
    uint8_t lmadr;
1016 8ecc7913 j_mayer
    uint8_t hmadr;
1017 8ecc7913 j_mayer
    uint8_t cntl;
1018 8ecc7913 j_mayer
    uint8_t mdcntl;
1019 8ecc7913 j_mayer
    uint8_t sts;
1020 8ecc7913 j_mayer
    uint8_t extsts;
1021 8ecc7913 j_mayer
    uint8_t sdata;
1022 8ecc7913 j_mayer
    uint8_t lsadr;
1023 8ecc7913 j_mayer
    uint8_t hsadr;
1024 8ecc7913 j_mayer
    uint8_t clkdiv;
1025 8ecc7913 j_mayer
    uint8_t intrmsk;
1026 8ecc7913 j_mayer
    uint8_t xfrcnt;
1027 8ecc7913 j_mayer
    uint8_t xtcntlss;
1028 8ecc7913 j_mayer
    uint8_t directcntl;
1029 8ecc7913 j_mayer
};
1030 8ecc7913 j_mayer
1031 c227f099 Anthony Liguori
static uint32_t ppc4xx_i2c_readb (void *opaque, target_phys_addr_t addr)
1032 8ecc7913 j_mayer
{
1033 c227f099 Anthony Liguori
    ppc4xx_i2c_t *i2c;
1034 8ecc7913 j_mayer
    uint32_t ret;
1035 8ecc7913 j_mayer
1036 8ecc7913 j_mayer
#ifdef DEBUG_I2C
1037 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
1038 8ecc7913 j_mayer
#endif
1039 8ecc7913 j_mayer
    i2c = opaque;
1040 802670e6 Blue Swirl
    switch (addr) {
1041 8ecc7913 j_mayer
    case 0x00:
1042 8ecc7913 j_mayer
        //        i2c_readbyte(&i2c->mdata);
1043 8ecc7913 j_mayer
        ret = i2c->mdata;
1044 8ecc7913 j_mayer
        break;
1045 8ecc7913 j_mayer
    case 0x02:
1046 8ecc7913 j_mayer
        ret = i2c->sdata;
1047 8ecc7913 j_mayer
        break;
1048 8ecc7913 j_mayer
    case 0x04:
1049 8ecc7913 j_mayer
        ret = i2c->lmadr;
1050 8ecc7913 j_mayer
        break;
1051 8ecc7913 j_mayer
    case 0x05:
1052 8ecc7913 j_mayer
        ret = i2c->hmadr;
1053 8ecc7913 j_mayer
        break;
1054 8ecc7913 j_mayer
    case 0x06:
1055 8ecc7913 j_mayer
        ret = i2c->cntl;
1056 8ecc7913 j_mayer
        break;
1057 8ecc7913 j_mayer
    case 0x07:
1058 8ecc7913 j_mayer
        ret = i2c->mdcntl;
1059 8ecc7913 j_mayer
        break;
1060 8ecc7913 j_mayer
    case 0x08:
1061 8ecc7913 j_mayer
        ret = i2c->sts;
1062 8ecc7913 j_mayer
        break;
1063 8ecc7913 j_mayer
    case 0x09:
1064 8ecc7913 j_mayer
        ret = i2c->extsts;
1065 8ecc7913 j_mayer
        break;
1066 8ecc7913 j_mayer
    case 0x0A:
1067 8ecc7913 j_mayer
        ret = i2c->lsadr;
1068 8ecc7913 j_mayer
        break;
1069 8ecc7913 j_mayer
    case 0x0B:
1070 8ecc7913 j_mayer
        ret = i2c->hsadr;
1071 8ecc7913 j_mayer
        break;
1072 8ecc7913 j_mayer
    case 0x0C:
1073 8ecc7913 j_mayer
        ret = i2c->clkdiv;
1074 8ecc7913 j_mayer
        break;
1075 8ecc7913 j_mayer
    case 0x0D:
1076 8ecc7913 j_mayer
        ret = i2c->intrmsk;
1077 8ecc7913 j_mayer
        break;
1078 8ecc7913 j_mayer
    case 0x0E:
1079 8ecc7913 j_mayer
        ret = i2c->xfrcnt;
1080 8ecc7913 j_mayer
        break;
1081 8ecc7913 j_mayer
    case 0x0F:
1082 8ecc7913 j_mayer
        ret = i2c->xtcntlss;
1083 8ecc7913 j_mayer
        break;
1084 8ecc7913 j_mayer
    case 0x10:
1085 8ecc7913 j_mayer
        ret = i2c->directcntl;
1086 8ecc7913 j_mayer
        break;
1087 8ecc7913 j_mayer
    default:
1088 8ecc7913 j_mayer
        ret = 0x00;
1089 8ecc7913 j_mayer
        break;
1090 8ecc7913 j_mayer
    }
1091 8ecc7913 j_mayer
#ifdef DEBUG_I2C
1092 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx " %02" PRIx32 "\n", __func__, addr, ret);
1093 8ecc7913 j_mayer
#endif
1094 8ecc7913 j_mayer
1095 8ecc7913 j_mayer
    return ret;
1096 8ecc7913 j_mayer
}
1097 8ecc7913 j_mayer
1098 8ecc7913 j_mayer
static void ppc4xx_i2c_writeb (void *opaque,
1099 c227f099 Anthony Liguori
                               target_phys_addr_t addr, uint32_t value)
1100 8ecc7913 j_mayer
{
1101 c227f099 Anthony Liguori
    ppc4xx_i2c_t *i2c;
1102 8ecc7913 j_mayer
1103 8ecc7913 j_mayer
#ifdef DEBUG_I2C
1104 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr,
1105 90e189ec Blue Swirl
           value);
1106 8ecc7913 j_mayer
#endif
1107 8ecc7913 j_mayer
    i2c = opaque;
1108 802670e6 Blue Swirl
    switch (addr) {
1109 8ecc7913 j_mayer
    case 0x00:
1110 8ecc7913 j_mayer
        i2c->mdata = value;
1111 8ecc7913 j_mayer
        //        i2c_sendbyte(&i2c->mdata);
1112 8ecc7913 j_mayer
        break;
1113 8ecc7913 j_mayer
    case 0x02:
1114 8ecc7913 j_mayer
        i2c->sdata = value;
1115 8ecc7913 j_mayer
        break;
1116 8ecc7913 j_mayer
    case 0x04:
1117 8ecc7913 j_mayer
        i2c->lmadr = value;
1118 8ecc7913 j_mayer
        break;
1119 8ecc7913 j_mayer
    case 0x05:
1120 8ecc7913 j_mayer
        i2c->hmadr = value;
1121 8ecc7913 j_mayer
        break;
1122 8ecc7913 j_mayer
    case 0x06:
1123 8ecc7913 j_mayer
        i2c->cntl = value;
1124 8ecc7913 j_mayer
        break;
1125 8ecc7913 j_mayer
    case 0x07:
1126 8ecc7913 j_mayer
        i2c->mdcntl = value & 0xDF;
1127 8ecc7913 j_mayer
        break;
1128 8ecc7913 j_mayer
    case 0x08:
1129 8ecc7913 j_mayer
        i2c->sts &= ~(value & 0x0A);
1130 8ecc7913 j_mayer
        break;
1131 8ecc7913 j_mayer
    case 0x09:
1132 8ecc7913 j_mayer
        i2c->extsts &= ~(value & 0x8F);
1133 8ecc7913 j_mayer
        break;
1134 8ecc7913 j_mayer
    case 0x0A:
1135 8ecc7913 j_mayer
        i2c->lsadr = value;
1136 8ecc7913 j_mayer
        break;
1137 8ecc7913 j_mayer
    case 0x0B:
1138 8ecc7913 j_mayer
        i2c->hsadr = value;
1139 8ecc7913 j_mayer
        break;
1140 8ecc7913 j_mayer
    case 0x0C:
1141 8ecc7913 j_mayer
        i2c->clkdiv = value;
1142 8ecc7913 j_mayer
        break;
1143 8ecc7913 j_mayer
    case 0x0D:
1144 8ecc7913 j_mayer
        i2c->intrmsk = value;
1145 8ecc7913 j_mayer
        break;
1146 8ecc7913 j_mayer
    case 0x0E:
1147 8ecc7913 j_mayer
        i2c->xfrcnt = value & 0x77;
1148 8ecc7913 j_mayer
        break;
1149 8ecc7913 j_mayer
    case 0x0F:
1150 8ecc7913 j_mayer
        i2c->xtcntlss = value;
1151 8ecc7913 j_mayer
        break;
1152 8ecc7913 j_mayer
    case 0x10:
1153 8ecc7913 j_mayer
        i2c->directcntl = value & 0x7;
1154 8ecc7913 j_mayer
        break;
1155 8ecc7913 j_mayer
    }
1156 8ecc7913 j_mayer
}
1157 8ecc7913 j_mayer
1158 c227f099 Anthony Liguori
static uint32_t ppc4xx_i2c_readw (void *opaque, target_phys_addr_t addr)
1159 8ecc7913 j_mayer
{
1160 8ecc7913 j_mayer
    uint32_t ret;
1161 8ecc7913 j_mayer
1162 8ecc7913 j_mayer
#ifdef DEBUG_I2C
1163 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
1164 8ecc7913 j_mayer
#endif
1165 8ecc7913 j_mayer
    ret = ppc4xx_i2c_readb(opaque, addr) << 8;
1166 8ecc7913 j_mayer
    ret |= ppc4xx_i2c_readb(opaque, addr + 1);
1167 8ecc7913 j_mayer
1168 8ecc7913 j_mayer
    return ret;
1169 8ecc7913 j_mayer
}
1170 8ecc7913 j_mayer
1171 8ecc7913 j_mayer
static void ppc4xx_i2c_writew (void *opaque,
1172 c227f099 Anthony Liguori
                               target_phys_addr_t addr, uint32_t value)
1173 8ecc7913 j_mayer
{
1174 8ecc7913 j_mayer
#ifdef DEBUG_I2C
1175 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr,
1176 90e189ec Blue Swirl
           value);
1177 8ecc7913 j_mayer
#endif
1178 8ecc7913 j_mayer
    ppc4xx_i2c_writeb(opaque, addr, value >> 8);
1179 8ecc7913 j_mayer
    ppc4xx_i2c_writeb(opaque, addr + 1, value);
1180 8ecc7913 j_mayer
}
1181 8ecc7913 j_mayer
1182 c227f099 Anthony Liguori
static uint32_t ppc4xx_i2c_readl (void *opaque, target_phys_addr_t addr)
1183 8ecc7913 j_mayer
{
1184 8ecc7913 j_mayer
    uint32_t ret;
1185 8ecc7913 j_mayer
1186 8ecc7913 j_mayer
#ifdef DEBUG_I2C
1187 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
1188 8ecc7913 j_mayer
#endif
1189 8ecc7913 j_mayer
    ret = ppc4xx_i2c_readb(opaque, addr) << 24;
1190 8ecc7913 j_mayer
    ret |= ppc4xx_i2c_readb(opaque, addr + 1) << 16;
1191 8ecc7913 j_mayer
    ret |= ppc4xx_i2c_readb(opaque, addr + 2) << 8;
1192 8ecc7913 j_mayer
    ret |= ppc4xx_i2c_readb(opaque, addr + 3);
1193 8ecc7913 j_mayer
1194 8ecc7913 j_mayer
    return ret;
1195 8ecc7913 j_mayer
}
1196 8ecc7913 j_mayer
1197 8ecc7913 j_mayer
static void ppc4xx_i2c_writel (void *opaque,
1198 c227f099 Anthony Liguori
                               target_phys_addr_t addr, uint32_t value)
1199 8ecc7913 j_mayer
{
1200 8ecc7913 j_mayer
#ifdef DEBUG_I2C
1201 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr,
1202 90e189ec Blue Swirl
           value);
1203 8ecc7913 j_mayer
#endif
1204 8ecc7913 j_mayer
    ppc4xx_i2c_writeb(opaque, addr, value >> 24);
1205 8ecc7913 j_mayer
    ppc4xx_i2c_writeb(opaque, addr + 1, value >> 16);
1206 8ecc7913 j_mayer
    ppc4xx_i2c_writeb(opaque, addr + 2, value >> 8);
1207 8ecc7913 j_mayer
    ppc4xx_i2c_writeb(opaque, addr + 3, value);
1208 8ecc7913 j_mayer
}
1209 8ecc7913 j_mayer
1210 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const i2c_read[] = {
1211 8ecc7913 j_mayer
    &ppc4xx_i2c_readb,
1212 8ecc7913 j_mayer
    &ppc4xx_i2c_readw,
1213 8ecc7913 j_mayer
    &ppc4xx_i2c_readl,
1214 8ecc7913 j_mayer
};
1215 8ecc7913 j_mayer
1216 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const i2c_write[] = {
1217 8ecc7913 j_mayer
    &ppc4xx_i2c_writeb,
1218 8ecc7913 j_mayer
    &ppc4xx_i2c_writew,
1219 8ecc7913 j_mayer
    &ppc4xx_i2c_writel,
1220 8ecc7913 j_mayer
};
1221 8ecc7913 j_mayer
1222 8ecc7913 j_mayer
static void ppc4xx_i2c_reset (void *opaque)
1223 8ecc7913 j_mayer
{
1224 c227f099 Anthony Liguori
    ppc4xx_i2c_t *i2c;
1225 8ecc7913 j_mayer
1226 8ecc7913 j_mayer
    i2c = opaque;
1227 8ecc7913 j_mayer
    i2c->mdata = 0x00;
1228 8ecc7913 j_mayer
    i2c->sdata = 0x00;
1229 8ecc7913 j_mayer
    i2c->cntl = 0x00;
1230 8ecc7913 j_mayer
    i2c->mdcntl = 0x00;
1231 8ecc7913 j_mayer
    i2c->sts = 0x00;
1232 8ecc7913 j_mayer
    i2c->extsts = 0x00;
1233 8ecc7913 j_mayer
    i2c->clkdiv = 0x00;
1234 8ecc7913 j_mayer
    i2c->xfrcnt = 0x00;
1235 8ecc7913 j_mayer
    i2c->directcntl = 0x0F;
1236 8ecc7913 j_mayer
}
1237 8ecc7913 j_mayer
1238 c227f099 Anthony Liguori
static void ppc405_i2c_init(target_phys_addr_t base, qemu_irq irq)
1239 8ecc7913 j_mayer
{
1240 c227f099 Anthony Liguori
    ppc4xx_i2c_t *i2c;
1241 802670e6 Blue Swirl
    int io;
1242 8ecc7913 j_mayer
1243 c227f099 Anthony Liguori
    i2c = qemu_mallocz(sizeof(ppc4xx_i2c_t));
1244 487414f1 aliguori
    i2c->irq = irq;
1245 8ecc7913 j_mayer
#ifdef DEBUG_I2C
1246 90e189ec Blue Swirl
    printf("%s: offset " TARGET_FMT_plx "\n", __func__, base);
1247 8ecc7913 j_mayer
#endif
1248 802670e6 Blue Swirl
    io = cpu_register_io_memory(i2c_read, i2c_write, i2c);
1249 802670e6 Blue Swirl
    cpu_register_physical_memory(base, 0x011, io);
1250 a08d4367 Jan Kiszka
    qemu_register_reset(ppc4xx_i2c_reset, i2c);
1251 8ecc7913 j_mayer
}
1252 8ecc7913 j_mayer
1253 8ecc7913 j_mayer
/*****************************************************************************/
1254 9c02f1a2 j_mayer
/* General purpose timers */
1255 c227f099 Anthony Liguori
typedef struct ppc4xx_gpt_t ppc4xx_gpt_t;
1256 c227f099 Anthony Liguori
struct ppc4xx_gpt_t {
1257 9c02f1a2 j_mayer
    int64_t tb_offset;
1258 9c02f1a2 j_mayer
    uint32_t tb_freq;
1259 9c02f1a2 j_mayer
    struct QEMUTimer *timer;
1260 9c02f1a2 j_mayer
    qemu_irq irqs[5];
1261 9c02f1a2 j_mayer
    uint32_t oe;
1262 9c02f1a2 j_mayer
    uint32_t ol;
1263 9c02f1a2 j_mayer
    uint32_t im;
1264 9c02f1a2 j_mayer
    uint32_t is;
1265 9c02f1a2 j_mayer
    uint32_t ie;
1266 9c02f1a2 j_mayer
    uint32_t comp[5];
1267 9c02f1a2 j_mayer
    uint32_t mask[5];
1268 9c02f1a2 j_mayer
};
1269 9c02f1a2 j_mayer
1270 c227f099 Anthony Liguori
static uint32_t ppc4xx_gpt_readb (void *opaque, target_phys_addr_t addr)
1271 9c02f1a2 j_mayer
{
1272 9c02f1a2 j_mayer
#ifdef DEBUG_GPT
1273 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
1274 9c02f1a2 j_mayer
#endif
1275 9c02f1a2 j_mayer
    /* XXX: generate a bus fault */
1276 9c02f1a2 j_mayer
    return -1;
1277 9c02f1a2 j_mayer
}
1278 9c02f1a2 j_mayer
1279 9c02f1a2 j_mayer
static void ppc4xx_gpt_writeb (void *opaque,
1280 c227f099 Anthony Liguori
                               target_phys_addr_t addr, uint32_t value)
1281 9c02f1a2 j_mayer
{
1282 9c02f1a2 j_mayer
#ifdef DEBUG_I2C
1283 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr,
1284 90e189ec Blue Swirl
           value);
1285 9c02f1a2 j_mayer
#endif
1286 9c02f1a2 j_mayer
    /* XXX: generate a bus fault */
1287 9c02f1a2 j_mayer
}
1288 9c02f1a2 j_mayer
1289 c227f099 Anthony Liguori
static uint32_t ppc4xx_gpt_readw (void *opaque, target_phys_addr_t addr)
1290 9c02f1a2 j_mayer
{
1291 9c02f1a2 j_mayer
#ifdef DEBUG_GPT
1292 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
1293 9c02f1a2 j_mayer
#endif
1294 9c02f1a2 j_mayer
    /* XXX: generate a bus fault */
1295 9c02f1a2 j_mayer
    return -1;
1296 9c02f1a2 j_mayer
}
1297 9c02f1a2 j_mayer
1298 9c02f1a2 j_mayer
static void ppc4xx_gpt_writew (void *opaque,
1299 c227f099 Anthony Liguori
                               target_phys_addr_t addr, uint32_t value)
1300 9c02f1a2 j_mayer
{
1301 9c02f1a2 j_mayer
#ifdef DEBUG_I2C
1302 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr,
1303 90e189ec Blue Swirl
           value);
1304 9c02f1a2 j_mayer
#endif
1305 9c02f1a2 j_mayer
    /* XXX: generate a bus fault */
1306 9c02f1a2 j_mayer
}
1307 9c02f1a2 j_mayer
1308 c227f099 Anthony Liguori
static int ppc4xx_gpt_compare (ppc4xx_gpt_t *gpt, int n)
1309 9c02f1a2 j_mayer
{
1310 9c02f1a2 j_mayer
    /* XXX: TODO */
1311 9c02f1a2 j_mayer
    return 0;
1312 9c02f1a2 j_mayer
}
1313 9c02f1a2 j_mayer
1314 c227f099 Anthony Liguori
static void ppc4xx_gpt_set_output (ppc4xx_gpt_t *gpt, int n, int level)
1315 9c02f1a2 j_mayer
{
1316 9c02f1a2 j_mayer
    /* XXX: TODO */
1317 9c02f1a2 j_mayer
}
1318 9c02f1a2 j_mayer
1319 c227f099 Anthony Liguori
static void ppc4xx_gpt_set_outputs (ppc4xx_gpt_t *gpt)
1320 9c02f1a2 j_mayer
{
1321 9c02f1a2 j_mayer
    uint32_t mask;
1322 9c02f1a2 j_mayer
    int i;
1323 9c02f1a2 j_mayer
1324 9c02f1a2 j_mayer
    mask = 0x80000000;
1325 9c02f1a2 j_mayer
    for (i = 0; i < 5; i++) {
1326 9c02f1a2 j_mayer
        if (gpt->oe & mask) {
1327 9c02f1a2 j_mayer
            /* Output is enabled */
1328 9c02f1a2 j_mayer
            if (ppc4xx_gpt_compare(gpt, i)) {
1329 9c02f1a2 j_mayer
                /* Comparison is OK */
1330 9c02f1a2 j_mayer
                ppc4xx_gpt_set_output(gpt, i, gpt->ol & mask);
1331 9c02f1a2 j_mayer
            } else {
1332 9c02f1a2 j_mayer
                /* Comparison is KO */
1333 9c02f1a2 j_mayer
                ppc4xx_gpt_set_output(gpt, i, gpt->ol & mask ? 0 : 1);
1334 9c02f1a2 j_mayer
            }
1335 9c02f1a2 j_mayer
        }
1336 9c02f1a2 j_mayer
        mask = mask >> 1;
1337 9c02f1a2 j_mayer
    }
1338 9c02f1a2 j_mayer
}
1339 9c02f1a2 j_mayer
1340 c227f099 Anthony Liguori
static void ppc4xx_gpt_set_irqs (ppc4xx_gpt_t *gpt)
1341 9c02f1a2 j_mayer
{
1342 9c02f1a2 j_mayer
    uint32_t mask;
1343 9c02f1a2 j_mayer
    int i;
1344 9c02f1a2 j_mayer
1345 9c02f1a2 j_mayer
    mask = 0x00008000;
1346 9c02f1a2 j_mayer
    for (i = 0; i < 5; i++) {
1347 9c02f1a2 j_mayer
        if (gpt->is & gpt->im & mask)
1348 9c02f1a2 j_mayer
            qemu_irq_raise(gpt->irqs[i]);
1349 9c02f1a2 j_mayer
        else
1350 9c02f1a2 j_mayer
            qemu_irq_lower(gpt->irqs[i]);
1351 9c02f1a2 j_mayer
        mask = mask >> 1;
1352 9c02f1a2 j_mayer
    }
1353 9c02f1a2 j_mayer
}
1354 9c02f1a2 j_mayer
1355 c227f099 Anthony Liguori
static void ppc4xx_gpt_compute_timer (ppc4xx_gpt_t *gpt)
1356 9c02f1a2 j_mayer
{
1357 9c02f1a2 j_mayer
    /* XXX: TODO */
1358 9c02f1a2 j_mayer
}
1359 9c02f1a2 j_mayer
1360 c227f099 Anthony Liguori
static uint32_t ppc4xx_gpt_readl (void *opaque, target_phys_addr_t addr)
1361 9c02f1a2 j_mayer
{
1362 c227f099 Anthony Liguori
    ppc4xx_gpt_t *gpt;
1363 9c02f1a2 j_mayer
    uint32_t ret;
1364 9c02f1a2 j_mayer
    int idx;
1365 9c02f1a2 j_mayer
1366 9c02f1a2 j_mayer
#ifdef DEBUG_GPT
1367 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
1368 9c02f1a2 j_mayer
#endif
1369 9c02f1a2 j_mayer
    gpt = opaque;
1370 802670e6 Blue Swirl
    switch (addr) {
1371 9c02f1a2 j_mayer
    case 0x00:
1372 9c02f1a2 j_mayer
        /* Time base counter */
1373 9c02f1a2 j_mayer
        ret = muldiv64(qemu_get_clock(vm_clock) + gpt->tb_offset,
1374 6ee093c9 Juan Quintela
                       gpt->tb_freq, get_ticks_per_sec());
1375 9c02f1a2 j_mayer
        break;
1376 9c02f1a2 j_mayer
    case 0x10:
1377 9c02f1a2 j_mayer
        /* Output enable */
1378 9c02f1a2 j_mayer
        ret = gpt->oe;
1379 9c02f1a2 j_mayer
        break;
1380 9c02f1a2 j_mayer
    case 0x14:
1381 9c02f1a2 j_mayer
        /* Output level */
1382 9c02f1a2 j_mayer
        ret = gpt->ol;
1383 9c02f1a2 j_mayer
        break;
1384 9c02f1a2 j_mayer
    case 0x18:
1385 9c02f1a2 j_mayer
        /* Interrupt mask */
1386 9c02f1a2 j_mayer
        ret = gpt->im;
1387 9c02f1a2 j_mayer
        break;
1388 9c02f1a2 j_mayer
    case 0x1C:
1389 9c02f1a2 j_mayer
    case 0x20:
1390 9c02f1a2 j_mayer
        /* Interrupt status */
1391 9c02f1a2 j_mayer
        ret = gpt->is;
1392 9c02f1a2 j_mayer
        break;
1393 9c02f1a2 j_mayer
    case 0x24:
1394 9c02f1a2 j_mayer
        /* Interrupt enable */
1395 9c02f1a2 j_mayer
        ret = gpt->ie;
1396 9c02f1a2 j_mayer
        break;
1397 9c02f1a2 j_mayer
    case 0x80 ... 0x90:
1398 9c02f1a2 j_mayer
        /* Compare timer */
1399 802670e6 Blue Swirl
        idx = (addr - 0x80) >> 2;
1400 9c02f1a2 j_mayer
        ret = gpt->comp[idx];
1401 9c02f1a2 j_mayer
        break;
1402 9c02f1a2 j_mayer
    case 0xC0 ... 0xD0:
1403 9c02f1a2 j_mayer
        /* Compare mask */
1404 802670e6 Blue Swirl
        idx = (addr - 0xC0) >> 2;
1405 9c02f1a2 j_mayer
        ret = gpt->mask[idx];
1406 9c02f1a2 j_mayer
        break;
1407 9c02f1a2 j_mayer
    default:
1408 9c02f1a2 j_mayer
        ret = -1;
1409 9c02f1a2 j_mayer
        break;
1410 9c02f1a2 j_mayer
    }
1411 9c02f1a2 j_mayer
1412 9c02f1a2 j_mayer
    return ret;
1413 9c02f1a2 j_mayer
}
1414 9c02f1a2 j_mayer
1415 9c02f1a2 j_mayer
static void ppc4xx_gpt_writel (void *opaque,
1416 c227f099 Anthony Liguori
                               target_phys_addr_t addr, uint32_t value)
1417 9c02f1a2 j_mayer
{
1418 c227f099 Anthony Liguori
    ppc4xx_gpt_t *gpt;
1419 9c02f1a2 j_mayer
    int idx;
1420 9c02f1a2 j_mayer
1421 9c02f1a2 j_mayer
#ifdef DEBUG_I2C
1422 90e189ec Blue Swirl
    printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr,
1423 90e189ec Blue Swirl
           value);
1424 9c02f1a2 j_mayer
#endif
1425 9c02f1a2 j_mayer
    gpt = opaque;
1426 802670e6 Blue Swirl
    switch (addr) {
1427 9c02f1a2 j_mayer
    case 0x00:
1428 9c02f1a2 j_mayer
        /* Time base counter */
1429 6ee093c9 Juan Quintela
        gpt->tb_offset = muldiv64(value, get_ticks_per_sec(), gpt->tb_freq)
1430 9c02f1a2 j_mayer
            - qemu_get_clock(vm_clock);
1431 9c02f1a2 j_mayer
        ppc4xx_gpt_compute_timer(gpt);
1432 9c02f1a2 j_mayer
        break;
1433 9c02f1a2 j_mayer
    case 0x10:
1434 9c02f1a2 j_mayer
        /* Output enable */
1435 9c02f1a2 j_mayer
        gpt->oe = value & 0xF8000000;
1436 9c02f1a2 j_mayer
        ppc4xx_gpt_set_outputs(gpt);
1437 9c02f1a2 j_mayer
        break;
1438 9c02f1a2 j_mayer
    case 0x14:
1439 9c02f1a2 j_mayer
        /* Output level */
1440 9c02f1a2 j_mayer
        gpt->ol = value & 0xF8000000;
1441 9c02f1a2 j_mayer
        ppc4xx_gpt_set_outputs(gpt);
1442 9c02f1a2 j_mayer
        break;
1443 9c02f1a2 j_mayer
    case 0x18:
1444 9c02f1a2 j_mayer
        /* Interrupt mask */
1445 9c02f1a2 j_mayer
        gpt->im = value & 0x0000F800;
1446 9c02f1a2 j_mayer
        break;
1447 9c02f1a2 j_mayer
    case 0x1C:
1448 9c02f1a2 j_mayer
        /* Interrupt status set */
1449 9c02f1a2 j_mayer
        gpt->is |= value & 0x0000F800;
1450 9c02f1a2 j_mayer
        ppc4xx_gpt_set_irqs(gpt);
1451 9c02f1a2 j_mayer
        break;
1452 9c02f1a2 j_mayer
    case 0x20:
1453 9c02f1a2 j_mayer
        /* Interrupt status clear */
1454 9c02f1a2 j_mayer
        gpt->is &= ~(value & 0x0000F800);
1455 9c02f1a2 j_mayer
        ppc4xx_gpt_set_irqs(gpt);
1456 9c02f1a2 j_mayer
        break;
1457 9c02f1a2 j_mayer
    case 0x24:
1458 9c02f1a2 j_mayer
        /* Interrupt enable */
1459 9c02f1a2 j_mayer
        gpt->ie = value & 0x0000F800;
1460 9c02f1a2 j_mayer
        ppc4xx_gpt_set_irqs(gpt);
1461 9c02f1a2 j_mayer
        break;
1462 9c02f1a2 j_mayer
    case 0x80 ... 0x90:
1463 9c02f1a2 j_mayer
        /* Compare timer */
1464 802670e6 Blue Swirl
        idx = (addr - 0x80) >> 2;
1465 9c02f1a2 j_mayer
        gpt->comp[idx] = value & 0xF8000000;
1466 9c02f1a2 j_mayer
        ppc4xx_gpt_compute_timer(gpt);
1467 9c02f1a2 j_mayer
        break;
1468 9c02f1a2 j_mayer
    case 0xC0 ... 0xD0:
1469 9c02f1a2 j_mayer
        /* Compare mask */
1470 802670e6 Blue Swirl
        idx = (addr - 0xC0) >> 2;
1471 9c02f1a2 j_mayer
        gpt->mask[idx] = value & 0xF8000000;
1472 9c02f1a2 j_mayer
        ppc4xx_gpt_compute_timer(gpt);
1473 9c02f1a2 j_mayer
        break;
1474 9c02f1a2 j_mayer
    }
1475 9c02f1a2 j_mayer
}
1476 9c02f1a2 j_mayer
1477 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const gpt_read[] = {
1478 9c02f1a2 j_mayer
    &ppc4xx_gpt_readb,
1479 9c02f1a2 j_mayer
    &ppc4xx_gpt_readw,
1480 9c02f1a2 j_mayer
    &ppc4xx_gpt_readl,
1481 9c02f1a2 j_mayer
};
1482 9c02f1a2 j_mayer
1483 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const gpt_write[] = {
1484 9c02f1a2 j_mayer
    &ppc4xx_gpt_writeb,
1485 9c02f1a2 j_mayer
    &ppc4xx_gpt_writew,
1486 9c02f1a2 j_mayer
    &ppc4xx_gpt_writel,
1487 9c02f1a2 j_mayer
};
1488 9c02f1a2 j_mayer
1489 9c02f1a2 j_mayer
static void ppc4xx_gpt_cb (void *opaque)
1490 9c02f1a2 j_mayer
{
1491 c227f099 Anthony Liguori
    ppc4xx_gpt_t *gpt;
1492 9c02f1a2 j_mayer
1493 9c02f1a2 j_mayer
    gpt = opaque;
1494 9c02f1a2 j_mayer
    ppc4xx_gpt_set_irqs(gpt);
1495 9c02f1a2 j_mayer
    ppc4xx_gpt_set_outputs(gpt);
1496 9c02f1a2 j_mayer
    ppc4xx_gpt_compute_timer(gpt);
1497 9c02f1a2 j_mayer
}
1498 9c02f1a2 j_mayer
1499 9c02f1a2 j_mayer
static void ppc4xx_gpt_reset (void *opaque)
1500 9c02f1a2 j_mayer
{
1501 c227f099 Anthony Liguori
    ppc4xx_gpt_t *gpt;
1502 9c02f1a2 j_mayer
    int i;
1503 9c02f1a2 j_mayer
1504 9c02f1a2 j_mayer
    gpt = opaque;
1505 9c02f1a2 j_mayer
    qemu_del_timer(gpt->timer);
1506 9c02f1a2 j_mayer
    gpt->oe = 0x00000000;
1507 9c02f1a2 j_mayer
    gpt->ol = 0x00000000;
1508 9c02f1a2 j_mayer
    gpt->im = 0x00000000;
1509 9c02f1a2 j_mayer
    gpt->is = 0x00000000;
1510 9c02f1a2 j_mayer
    gpt->ie = 0x00000000;
1511 9c02f1a2 j_mayer
    for (i = 0; i < 5; i++) {
1512 9c02f1a2 j_mayer
        gpt->comp[i] = 0x00000000;
1513 9c02f1a2 j_mayer
        gpt->mask[i] = 0x00000000;
1514 9c02f1a2 j_mayer
    }
1515 9c02f1a2 j_mayer
}
1516 9c02f1a2 j_mayer
1517 c227f099 Anthony Liguori
static void ppc4xx_gpt_init(target_phys_addr_t base, qemu_irq irqs[5])
1518 9c02f1a2 j_mayer
{
1519 c227f099 Anthony Liguori
    ppc4xx_gpt_t *gpt;
1520 9c02f1a2 j_mayer
    int i;
1521 802670e6 Blue Swirl
    int io;
1522 9c02f1a2 j_mayer
1523 c227f099 Anthony Liguori
    gpt = qemu_mallocz(sizeof(ppc4xx_gpt_t));
1524 802670e6 Blue Swirl
    for (i = 0; i < 5; i++) {
1525 487414f1 aliguori
        gpt->irqs[i] = irqs[i];
1526 802670e6 Blue Swirl
    }
1527 487414f1 aliguori
    gpt->timer = qemu_new_timer(vm_clock, &ppc4xx_gpt_cb, gpt);
1528 9c02f1a2 j_mayer
#ifdef DEBUG_GPT
1529 90e189ec Blue Swirl
    printf("%s: offset " TARGET_FMT_plx "\n", __func__, base);
1530 9c02f1a2 j_mayer
#endif
1531 802670e6 Blue Swirl
    io = cpu_register_io_memory(gpt_read, gpt_write, gpt);
1532 802670e6 Blue Swirl
    cpu_register_physical_memory(base, 0x0d4, io);
1533 a08d4367 Jan Kiszka
    qemu_register_reset(ppc4xx_gpt_reset, gpt);
1534 9c02f1a2 j_mayer
}
1535 9c02f1a2 j_mayer
1536 9c02f1a2 j_mayer
/*****************************************************************************/
1537 9c02f1a2 j_mayer
/* MAL */
1538 9c02f1a2 j_mayer
enum {
1539 9c02f1a2 j_mayer
    MAL0_CFG      = 0x180,
1540 9c02f1a2 j_mayer
    MAL0_ESR      = 0x181,
1541 9c02f1a2 j_mayer
    MAL0_IER      = 0x182,
1542 9c02f1a2 j_mayer
    MAL0_TXCASR   = 0x184,
1543 9c02f1a2 j_mayer
    MAL0_TXCARR   = 0x185,
1544 9c02f1a2 j_mayer
    MAL0_TXEOBISR = 0x186,
1545 9c02f1a2 j_mayer
    MAL0_TXDEIR   = 0x187,
1546 9c02f1a2 j_mayer
    MAL0_RXCASR   = 0x190,
1547 9c02f1a2 j_mayer
    MAL0_RXCARR   = 0x191,
1548 9c02f1a2 j_mayer
    MAL0_RXEOBISR = 0x192,
1549 9c02f1a2 j_mayer
    MAL0_RXDEIR   = 0x193,
1550 9c02f1a2 j_mayer
    MAL0_TXCTP0R  = 0x1A0,
1551 9c02f1a2 j_mayer
    MAL0_TXCTP1R  = 0x1A1,
1552 9c02f1a2 j_mayer
    MAL0_TXCTP2R  = 0x1A2,
1553 9c02f1a2 j_mayer
    MAL0_TXCTP3R  = 0x1A3,
1554 9c02f1a2 j_mayer
    MAL0_RXCTP0R  = 0x1C0,
1555 9c02f1a2 j_mayer
    MAL0_RXCTP1R  = 0x1C1,
1556 9c02f1a2 j_mayer
    MAL0_RCBS0    = 0x1E0,
1557 9c02f1a2 j_mayer
    MAL0_RCBS1    = 0x1E1,
1558 9c02f1a2 j_mayer
};
1559 9c02f1a2 j_mayer
1560 c227f099 Anthony Liguori
typedef struct ppc40x_mal_t ppc40x_mal_t;
1561 c227f099 Anthony Liguori
struct ppc40x_mal_t {
1562 9c02f1a2 j_mayer
    qemu_irq irqs[4];
1563 9c02f1a2 j_mayer
    uint32_t cfg;
1564 9c02f1a2 j_mayer
    uint32_t esr;
1565 9c02f1a2 j_mayer
    uint32_t ier;
1566 9c02f1a2 j_mayer
    uint32_t txcasr;
1567 9c02f1a2 j_mayer
    uint32_t txcarr;
1568 9c02f1a2 j_mayer
    uint32_t txeobisr;
1569 9c02f1a2 j_mayer
    uint32_t txdeir;
1570 9c02f1a2 j_mayer
    uint32_t rxcasr;
1571 9c02f1a2 j_mayer
    uint32_t rxcarr;
1572 9c02f1a2 j_mayer
    uint32_t rxeobisr;
1573 9c02f1a2 j_mayer
    uint32_t rxdeir;
1574 9c02f1a2 j_mayer
    uint32_t txctpr[4];
1575 9c02f1a2 j_mayer
    uint32_t rxctpr[2];
1576 9c02f1a2 j_mayer
    uint32_t rcbs[2];
1577 9c02f1a2 j_mayer
};
1578 9c02f1a2 j_mayer
1579 9c02f1a2 j_mayer
static void ppc40x_mal_reset (void *opaque);
1580 9c02f1a2 j_mayer
1581 73b01960 Alexander Graf
static uint32_t dcr_read_mal (void *opaque, int dcrn)
1582 9c02f1a2 j_mayer
{
1583 c227f099 Anthony Liguori
    ppc40x_mal_t *mal;
1584 73b01960 Alexander Graf
    uint32_t ret;
1585 9c02f1a2 j_mayer
1586 9c02f1a2 j_mayer
    mal = opaque;
1587 9c02f1a2 j_mayer
    switch (dcrn) {
1588 9c02f1a2 j_mayer
    case MAL0_CFG:
1589 9c02f1a2 j_mayer
        ret = mal->cfg;
1590 9c02f1a2 j_mayer
        break;
1591 9c02f1a2 j_mayer
    case MAL0_ESR:
1592 9c02f1a2 j_mayer
        ret = mal->esr;
1593 9c02f1a2 j_mayer
        break;
1594 9c02f1a2 j_mayer
    case MAL0_IER:
1595 9c02f1a2 j_mayer
        ret = mal->ier;
1596 9c02f1a2 j_mayer
        break;
1597 9c02f1a2 j_mayer
    case MAL0_TXCASR:
1598 9c02f1a2 j_mayer
        ret = mal->txcasr;
1599 9c02f1a2 j_mayer
        break;
1600 9c02f1a2 j_mayer
    case MAL0_TXCARR:
1601 9c02f1a2 j_mayer
        ret = mal->txcarr;
1602 9c02f1a2 j_mayer
        break;
1603 9c02f1a2 j_mayer
    case MAL0_TXEOBISR:
1604 9c02f1a2 j_mayer
        ret = mal->txeobisr;
1605 9c02f1a2 j_mayer
        break;
1606 9c02f1a2 j_mayer
    case MAL0_TXDEIR:
1607 9c02f1a2 j_mayer
        ret = mal->txdeir;
1608 9c02f1a2 j_mayer
        break;
1609 9c02f1a2 j_mayer
    case MAL0_RXCASR:
1610 9c02f1a2 j_mayer
        ret = mal->rxcasr;
1611 9c02f1a2 j_mayer
        break;
1612 9c02f1a2 j_mayer
    case MAL0_RXCARR:
1613 9c02f1a2 j_mayer
        ret = mal->rxcarr;
1614 9c02f1a2 j_mayer
        break;
1615 9c02f1a2 j_mayer
    case MAL0_RXEOBISR:
1616 9c02f1a2 j_mayer
        ret = mal->rxeobisr;
1617 9c02f1a2 j_mayer
        break;
1618 9c02f1a2 j_mayer
    case MAL0_RXDEIR:
1619 9c02f1a2 j_mayer
        ret = mal->rxdeir;
1620 9c02f1a2 j_mayer
        break;
1621 9c02f1a2 j_mayer
    case MAL0_TXCTP0R:
1622 9c02f1a2 j_mayer
        ret = mal->txctpr[0];
1623 9c02f1a2 j_mayer
        break;
1624 9c02f1a2 j_mayer
    case MAL0_TXCTP1R:
1625 9c02f1a2 j_mayer
        ret = mal->txctpr[1];
1626 9c02f1a2 j_mayer
        break;
1627 9c02f1a2 j_mayer
    case MAL0_TXCTP2R:
1628 9c02f1a2 j_mayer
        ret = mal->txctpr[2];
1629 9c02f1a2 j_mayer
        break;
1630 9c02f1a2 j_mayer
    case MAL0_TXCTP3R:
1631 9c02f1a2 j_mayer
        ret = mal->txctpr[3];
1632 9c02f1a2 j_mayer
        break;
1633 9c02f1a2 j_mayer
    case MAL0_RXCTP0R:
1634 9c02f1a2 j_mayer
        ret = mal->rxctpr[0];
1635 9c02f1a2 j_mayer
        break;
1636 9c02f1a2 j_mayer
    case MAL0_RXCTP1R:
1637 9c02f1a2 j_mayer
        ret = mal->rxctpr[1];
1638 9c02f1a2 j_mayer
        break;
1639 9c02f1a2 j_mayer
    case MAL0_RCBS0:
1640 9c02f1a2 j_mayer
        ret = mal->rcbs[0];
1641 9c02f1a2 j_mayer
        break;
1642 9c02f1a2 j_mayer
    case MAL0_RCBS1:
1643 9c02f1a2 j_mayer
        ret = mal->rcbs[1];
1644 9c02f1a2 j_mayer
        break;
1645 9c02f1a2 j_mayer
    default:
1646 9c02f1a2 j_mayer
        ret = 0;
1647 9c02f1a2 j_mayer
        break;
1648 9c02f1a2 j_mayer
    }
1649 9c02f1a2 j_mayer
1650 9c02f1a2 j_mayer
    return ret;
1651 9c02f1a2 j_mayer
}
1652 9c02f1a2 j_mayer
1653 73b01960 Alexander Graf
static void dcr_write_mal (void *opaque, int dcrn, uint32_t val)
1654 9c02f1a2 j_mayer
{
1655 c227f099 Anthony Liguori
    ppc40x_mal_t *mal;
1656 9c02f1a2 j_mayer
    int idx;
1657 9c02f1a2 j_mayer
1658 9c02f1a2 j_mayer
    mal = opaque;
1659 9c02f1a2 j_mayer
    switch (dcrn) {
1660 9c02f1a2 j_mayer
    case MAL0_CFG:
1661 9c02f1a2 j_mayer
        if (val & 0x80000000)
1662 9c02f1a2 j_mayer
            ppc40x_mal_reset(mal);
1663 9c02f1a2 j_mayer
        mal->cfg = val & 0x00FFC087;
1664 9c02f1a2 j_mayer
        break;
1665 9c02f1a2 j_mayer
    case MAL0_ESR:
1666 9c02f1a2 j_mayer
        /* Read/clear */
1667 9c02f1a2 j_mayer
        mal->esr &= ~val;
1668 9c02f1a2 j_mayer
        break;
1669 9c02f1a2 j_mayer
    case MAL0_IER:
1670 9c02f1a2 j_mayer
        mal->ier = val & 0x0000001F;
1671 9c02f1a2 j_mayer
        break;
1672 9c02f1a2 j_mayer
    case MAL0_TXCASR:
1673 9c02f1a2 j_mayer
        mal->txcasr = val & 0xF0000000;
1674 9c02f1a2 j_mayer
        break;
1675 9c02f1a2 j_mayer
    case MAL0_TXCARR:
1676 9c02f1a2 j_mayer
        mal->txcarr = val & 0xF0000000;
1677 9c02f1a2 j_mayer
        break;
1678 9c02f1a2 j_mayer
    case MAL0_TXEOBISR:
1679 9c02f1a2 j_mayer
        /* Read/clear */
1680 9c02f1a2 j_mayer
        mal->txeobisr &= ~val;
1681 9c02f1a2 j_mayer
        break;
1682 9c02f1a2 j_mayer
    case MAL0_TXDEIR:
1683 9c02f1a2 j_mayer
        /* Read/clear */
1684 9c02f1a2 j_mayer
        mal->txdeir &= ~val;
1685 9c02f1a2 j_mayer
        break;
1686 9c02f1a2 j_mayer
    case MAL0_RXCASR:
1687 9c02f1a2 j_mayer
        mal->rxcasr = val & 0xC0000000;
1688 9c02f1a2 j_mayer
        break;
1689 9c02f1a2 j_mayer
    case MAL0_RXCARR:
1690 9c02f1a2 j_mayer
        mal->rxcarr = val & 0xC0000000;
1691 9c02f1a2 j_mayer
        break;
1692 9c02f1a2 j_mayer
    case MAL0_RXEOBISR:
1693 9c02f1a2 j_mayer
        /* Read/clear */
1694 9c02f1a2 j_mayer
        mal->rxeobisr &= ~val;
1695 9c02f1a2 j_mayer
        break;
1696 9c02f1a2 j_mayer
    case MAL0_RXDEIR:
1697 9c02f1a2 j_mayer
        /* Read/clear */
1698 9c02f1a2 j_mayer
        mal->rxdeir &= ~val;
1699 9c02f1a2 j_mayer
        break;
1700 9c02f1a2 j_mayer
    case MAL0_TXCTP0R:
1701 9c02f1a2 j_mayer
        idx = 0;
1702 9c02f1a2 j_mayer
        goto update_tx_ptr;
1703 9c02f1a2 j_mayer
    case MAL0_TXCTP1R:
1704 9c02f1a2 j_mayer
        idx = 1;
1705 9c02f1a2 j_mayer
        goto update_tx_ptr;
1706 9c02f1a2 j_mayer
    case MAL0_TXCTP2R:
1707 9c02f1a2 j_mayer
        idx = 2;
1708 9c02f1a2 j_mayer
        goto update_tx_ptr;
1709 9c02f1a2 j_mayer
    case MAL0_TXCTP3R:
1710 9c02f1a2 j_mayer
        idx = 3;
1711 9c02f1a2 j_mayer
    update_tx_ptr:
1712 9c02f1a2 j_mayer
        mal->txctpr[idx] = val;
1713 9c02f1a2 j_mayer
        break;
1714 9c02f1a2 j_mayer
    case MAL0_RXCTP0R:
1715 9c02f1a2 j_mayer
        idx = 0;
1716 9c02f1a2 j_mayer
        goto update_rx_ptr;
1717 9c02f1a2 j_mayer
    case MAL0_RXCTP1R:
1718 9c02f1a2 j_mayer
        idx = 1;
1719 9c02f1a2 j_mayer
    update_rx_ptr:
1720 9c02f1a2 j_mayer
        mal->rxctpr[idx] = val;
1721 9c02f1a2 j_mayer
        break;
1722 9c02f1a2 j_mayer
    case MAL0_RCBS0:
1723 9c02f1a2 j_mayer
        idx = 0;
1724 9c02f1a2 j_mayer
        goto update_rx_size;
1725 9c02f1a2 j_mayer
    case MAL0_RCBS1:
1726 9c02f1a2 j_mayer
        idx = 1;
1727 9c02f1a2 j_mayer
    update_rx_size:
1728 9c02f1a2 j_mayer
        mal->rcbs[idx] = val & 0x000000FF;
1729 9c02f1a2 j_mayer
        break;
1730 9c02f1a2 j_mayer
    }
1731 9c02f1a2 j_mayer
}
1732 9c02f1a2 j_mayer
1733 9c02f1a2 j_mayer
static void ppc40x_mal_reset (void *opaque)
1734 9c02f1a2 j_mayer
{
1735 c227f099 Anthony Liguori
    ppc40x_mal_t *mal;
1736 9c02f1a2 j_mayer
1737 9c02f1a2 j_mayer
    mal = opaque;
1738 9c02f1a2 j_mayer
    mal->cfg = 0x0007C000;
1739 9c02f1a2 j_mayer
    mal->esr = 0x00000000;
1740 9c02f1a2 j_mayer
    mal->ier = 0x00000000;
1741 9c02f1a2 j_mayer
    mal->rxcasr = 0x00000000;
1742 9c02f1a2 j_mayer
    mal->rxdeir = 0x00000000;
1743 9c02f1a2 j_mayer
    mal->rxeobisr = 0x00000000;
1744 9c02f1a2 j_mayer
    mal->txcasr = 0x00000000;
1745 9c02f1a2 j_mayer
    mal->txdeir = 0x00000000;
1746 9c02f1a2 j_mayer
    mal->txeobisr = 0x00000000;
1747 9c02f1a2 j_mayer
}
1748 9c02f1a2 j_mayer
1749 802670e6 Blue Swirl
static void ppc405_mal_init(CPUState *env, qemu_irq irqs[4])
1750 9c02f1a2 j_mayer
{
1751 c227f099 Anthony Liguori
    ppc40x_mal_t *mal;
1752 9c02f1a2 j_mayer
    int i;
1753 9c02f1a2 j_mayer
1754 c227f099 Anthony Liguori
    mal = qemu_mallocz(sizeof(ppc40x_mal_t));
1755 487414f1 aliguori
    for (i = 0; i < 4; i++)
1756 487414f1 aliguori
        mal->irqs[i] = irqs[i];
1757 a08d4367 Jan Kiszka
    qemu_register_reset(&ppc40x_mal_reset, mal);
1758 487414f1 aliguori
    ppc_dcr_register(env, MAL0_CFG,
1759 487414f1 aliguori
                     mal, &dcr_read_mal, &dcr_write_mal);
1760 487414f1 aliguori
    ppc_dcr_register(env, MAL0_ESR,
1761 487414f1 aliguori
                     mal, &dcr_read_mal, &dcr_write_mal);
1762 487414f1 aliguori
    ppc_dcr_register(env, MAL0_IER,
1763 487414f1 aliguori
                     mal, &dcr_read_mal, &dcr_write_mal);
1764 487414f1 aliguori
    ppc_dcr_register(env, MAL0_TXCASR,
1765 487414f1 aliguori
                     mal, &dcr_read_mal, &dcr_write_mal);
1766 487414f1 aliguori
    ppc_dcr_register(env, MAL0_TXCARR,
1767 487414f1 aliguori
                     mal, &dcr_read_mal, &dcr_write_mal);
1768 487414f1 aliguori
    ppc_dcr_register(env, MAL0_TXEOBISR,
1769 487414f1 aliguori
                     mal, &dcr_read_mal, &dcr_write_mal);
1770 487414f1 aliguori
    ppc_dcr_register(env, MAL0_TXDEIR,
1771 487414f1 aliguori
                     mal, &dcr_read_mal, &dcr_write_mal);
1772 487414f1 aliguori
    ppc_dcr_register(env, MAL0_RXCASR,
1773 487414f1 aliguori
                     mal, &dcr_read_mal, &dcr_write_mal);
1774 487414f1 aliguori
    ppc_dcr_register(env, MAL0_RXCARR,
1775 487414f1 aliguori
                     mal, &dcr_read_mal, &dcr_write_mal);
1776 487414f1 aliguori
    ppc_dcr_register(env, MAL0_RXEOBISR,
1777 487414f1 aliguori
                     mal, &dcr_read_mal, &dcr_write_mal);
1778 487414f1 aliguori
    ppc_dcr_register(env, MAL0_RXDEIR,
1779 487414f1 aliguori
                     mal, &dcr_read_mal, &dcr_write_mal);
1780 487414f1 aliguori
    ppc_dcr_register(env, MAL0_TXCTP0R,
1781 487414f1 aliguori
                     mal, &dcr_read_mal, &dcr_write_mal);
1782 487414f1 aliguori
    ppc_dcr_register(env, MAL0_TXCTP1R,
1783 487414f1 aliguori
                     mal, &dcr_read_mal, &dcr_write_mal);
1784 487414f1 aliguori
    ppc_dcr_register(env, MAL0_TXCTP2R,
1785 487414f1 aliguori
                     mal, &dcr_read_mal, &dcr_write_mal);
1786 487414f1 aliguori
    ppc_dcr_register(env, MAL0_TXCTP3R,
1787 487414f1 aliguori
                     mal, &dcr_read_mal, &dcr_write_mal);
1788 487414f1 aliguori
    ppc_dcr_register(env, MAL0_RXCTP0R,
1789 487414f1 aliguori
                     mal, &dcr_read_mal, &dcr_write_mal);
1790 487414f1 aliguori
    ppc_dcr_register(env, MAL0_RXCTP1R,
1791 487414f1 aliguori
                     mal, &dcr_read_mal, &dcr_write_mal);
1792 487414f1 aliguori
    ppc_dcr_register(env, MAL0_RCBS0,
1793 487414f1 aliguori
                     mal, &dcr_read_mal, &dcr_write_mal);
1794 487414f1 aliguori
    ppc_dcr_register(env, MAL0_RCBS1,
1795 487414f1 aliguori
                     mal, &dcr_read_mal, &dcr_write_mal);
1796 9c02f1a2 j_mayer
}
1797 9c02f1a2 j_mayer
1798 9c02f1a2 j_mayer
/*****************************************************************************/
1799 8ecc7913 j_mayer
/* SPR */
1800 8ecc7913 j_mayer
void ppc40x_core_reset (CPUState *env)
1801 8ecc7913 j_mayer
{
1802 8ecc7913 j_mayer
    target_ulong dbsr;
1803 8ecc7913 j_mayer
1804 8ecc7913 j_mayer
    printf("Reset PowerPC core\n");
1805 ef397e88 j_mayer
    env->interrupt_request |= CPU_INTERRUPT_EXITTB;
1806 ef397e88 j_mayer
    /* XXX: TOFIX */
1807 ef397e88 j_mayer
#if 0
1808 d84bda46 Blue Swirl
    cpu_reset(env);
1809 ef397e88 j_mayer
#else
1810 ef397e88 j_mayer
    qemu_system_reset_request();
1811 ef397e88 j_mayer
#endif
1812 8ecc7913 j_mayer
    dbsr = env->spr[SPR_40x_DBSR];
1813 8ecc7913 j_mayer
    dbsr &= ~0x00000300;
1814 8ecc7913 j_mayer
    dbsr |= 0x00000100;
1815 8ecc7913 j_mayer
    env->spr[SPR_40x_DBSR] = dbsr;
1816 8ecc7913 j_mayer
}
1817 8ecc7913 j_mayer
1818 8ecc7913 j_mayer
void ppc40x_chip_reset (CPUState *env)
1819 8ecc7913 j_mayer
{
1820 8ecc7913 j_mayer
    target_ulong dbsr;
1821 8ecc7913 j_mayer
1822 8ecc7913 j_mayer
    printf("Reset PowerPC chip\n");
1823 ef397e88 j_mayer
    env->interrupt_request |= CPU_INTERRUPT_EXITTB;
1824 ef397e88 j_mayer
    /* XXX: TOFIX */
1825 ef397e88 j_mayer
#if 0
1826 d84bda46 Blue Swirl
    cpu_reset(env);
1827 ef397e88 j_mayer
#else
1828 ef397e88 j_mayer
    qemu_system_reset_request();
1829 ef397e88 j_mayer
#endif
1830 8ecc7913 j_mayer
    /* XXX: TODO reset all internal peripherals */
1831 8ecc7913 j_mayer
    dbsr = env->spr[SPR_40x_DBSR];
1832 8ecc7913 j_mayer
    dbsr &= ~0x00000300;
1833 04f20795 j_mayer
    dbsr |= 0x00000200;
1834 8ecc7913 j_mayer
    env->spr[SPR_40x_DBSR] = dbsr;
1835 8ecc7913 j_mayer
}
1836 8ecc7913 j_mayer
1837 8ecc7913 j_mayer
void ppc40x_system_reset (CPUState *env)
1838 8ecc7913 j_mayer
{
1839 8ecc7913 j_mayer
    printf("Reset PowerPC system\n");
1840 8ecc7913 j_mayer
    qemu_system_reset_request();
1841 8ecc7913 j_mayer
}
1842 8ecc7913 j_mayer
1843 8ecc7913 j_mayer
void store_40x_dbcr0 (CPUState *env, uint32_t val)
1844 8ecc7913 j_mayer
{
1845 8ecc7913 j_mayer
    switch ((val >> 28) & 0x3) {
1846 8ecc7913 j_mayer
    case 0x0:
1847 8ecc7913 j_mayer
        /* No action */
1848 8ecc7913 j_mayer
        break;
1849 8ecc7913 j_mayer
    case 0x1:
1850 8ecc7913 j_mayer
        /* Core reset */
1851 8ecc7913 j_mayer
        ppc40x_core_reset(env);
1852 8ecc7913 j_mayer
        break;
1853 8ecc7913 j_mayer
    case 0x2:
1854 8ecc7913 j_mayer
        /* Chip reset */
1855 8ecc7913 j_mayer
        ppc40x_chip_reset(env);
1856 8ecc7913 j_mayer
        break;
1857 8ecc7913 j_mayer
    case 0x3:
1858 8ecc7913 j_mayer
        /* System reset */
1859 8ecc7913 j_mayer
        ppc40x_system_reset(env);
1860 8ecc7913 j_mayer
        break;
1861 8ecc7913 j_mayer
    }
1862 8ecc7913 j_mayer
}
1863 8ecc7913 j_mayer
1864 8ecc7913 j_mayer
/*****************************************************************************/
1865 8ecc7913 j_mayer
/* PowerPC 405CR */
1866 8ecc7913 j_mayer
enum {
1867 8ecc7913 j_mayer
    PPC405CR_CPC0_PLLMR  = 0x0B0,
1868 8ecc7913 j_mayer
    PPC405CR_CPC0_CR0    = 0x0B1,
1869 8ecc7913 j_mayer
    PPC405CR_CPC0_CR1    = 0x0B2,
1870 8ecc7913 j_mayer
    PPC405CR_CPC0_PSR    = 0x0B4,
1871 8ecc7913 j_mayer
    PPC405CR_CPC0_JTAGID = 0x0B5,
1872 8ecc7913 j_mayer
    PPC405CR_CPC0_ER     = 0x0B9,
1873 8ecc7913 j_mayer
    PPC405CR_CPC0_FR     = 0x0BA,
1874 8ecc7913 j_mayer
    PPC405CR_CPC0_SR     = 0x0BB,
1875 8ecc7913 j_mayer
};
1876 8ecc7913 j_mayer
1877 04f20795 j_mayer
enum {
1878 04f20795 j_mayer
    PPC405CR_CPU_CLK   = 0,
1879 04f20795 j_mayer
    PPC405CR_TMR_CLK   = 1,
1880 04f20795 j_mayer
    PPC405CR_PLB_CLK   = 2,
1881 04f20795 j_mayer
    PPC405CR_SDRAM_CLK = 3,
1882 04f20795 j_mayer
    PPC405CR_OPB_CLK   = 4,
1883 04f20795 j_mayer
    PPC405CR_EXT_CLK   = 5,
1884 04f20795 j_mayer
    PPC405CR_UART_CLK  = 6,
1885 04f20795 j_mayer
    PPC405CR_CLK_NB    = 7,
1886 04f20795 j_mayer
};
1887 04f20795 j_mayer
1888 c227f099 Anthony Liguori
typedef struct ppc405cr_cpc_t ppc405cr_cpc_t;
1889 c227f099 Anthony Liguori
struct ppc405cr_cpc_t {
1890 c227f099 Anthony Liguori
    clk_setup_t clk_setup[PPC405CR_CLK_NB];
1891 8ecc7913 j_mayer
    uint32_t sysclk;
1892 8ecc7913 j_mayer
    uint32_t psr;
1893 8ecc7913 j_mayer
    uint32_t cr0;
1894 8ecc7913 j_mayer
    uint32_t cr1;
1895 8ecc7913 j_mayer
    uint32_t jtagid;
1896 8ecc7913 j_mayer
    uint32_t pllmr;
1897 8ecc7913 j_mayer
    uint32_t er;
1898 8ecc7913 j_mayer
    uint32_t fr;
1899 8ecc7913 j_mayer
};
1900 8ecc7913 j_mayer
1901 c227f099 Anthony Liguori
static void ppc405cr_clk_setup (ppc405cr_cpc_t *cpc)
1902 8ecc7913 j_mayer
{
1903 8ecc7913 j_mayer
    uint64_t VCO_out, PLL_out;
1904 8ecc7913 j_mayer
    uint32_t CPU_clk, TMR_clk, SDRAM_clk, PLB_clk, OPB_clk, EXT_clk, UART_clk;
1905 8ecc7913 j_mayer
    int M, D0, D1, D2;
1906 8ecc7913 j_mayer
1907 8ecc7913 j_mayer
    D0 = ((cpc->pllmr >> 26) & 0x3) + 1; /* CBDV */
1908 8ecc7913 j_mayer
    if (cpc->pllmr & 0x80000000) {
1909 8ecc7913 j_mayer
        D1 = (((cpc->pllmr >> 20) - 1) & 0xF) + 1; /* FBDV */
1910 8ecc7913 j_mayer
        D2 = 8 - ((cpc->pllmr >> 16) & 0x7); /* FWDVA */
1911 8ecc7913 j_mayer
        M = D0 * D1 * D2;
1912 8ecc7913 j_mayer
        VCO_out = cpc->sysclk * M;
1913 8ecc7913 j_mayer
        if (VCO_out < 400000000 || VCO_out > 800000000) {
1914 8ecc7913 j_mayer
            /* PLL cannot lock */
1915 8ecc7913 j_mayer
            cpc->pllmr &= ~0x80000000;
1916 8ecc7913 j_mayer
            goto bypass_pll;
1917 8ecc7913 j_mayer
        }
1918 8ecc7913 j_mayer
        PLL_out = VCO_out / D2;
1919 8ecc7913 j_mayer
    } else {
1920 8ecc7913 j_mayer
        /* Bypass PLL */
1921 8ecc7913 j_mayer
    bypass_pll:
1922 8ecc7913 j_mayer
        M = D0;
1923 8ecc7913 j_mayer
        PLL_out = cpc->sysclk * M;
1924 8ecc7913 j_mayer
    }
1925 8ecc7913 j_mayer
    CPU_clk = PLL_out;
1926 8ecc7913 j_mayer
    if (cpc->cr1 & 0x00800000)
1927 8ecc7913 j_mayer
        TMR_clk = cpc->sysclk; /* Should have a separate clock */
1928 8ecc7913 j_mayer
    else
1929 8ecc7913 j_mayer
        TMR_clk = CPU_clk;
1930 8ecc7913 j_mayer
    PLB_clk = CPU_clk / D0;
1931 8ecc7913 j_mayer
    SDRAM_clk = PLB_clk;
1932 8ecc7913 j_mayer
    D0 = ((cpc->pllmr >> 10) & 0x3) + 1;
1933 8ecc7913 j_mayer
    OPB_clk = PLB_clk / D0;
1934 8ecc7913 j_mayer
    D0 = ((cpc->pllmr >> 24) & 0x3) + 2;
1935 8ecc7913 j_mayer
    EXT_clk = PLB_clk / D0;
1936 8ecc7913 j_mayer
    D0 = ((cpc->cr0 >> 1) & 0x1F) + 1;
1937 8ecc7913 j_mayer
    UART_clk = CPU_clk / D0;
1938 8ecc7913 j_mayer
    /* Setup CPU clocks */
1939 04f20795 j_mayer
    clk_setup(&cpc->clk_setup[PPC405CR_CPU_CLK], CPU_clk);
1940 8ecc7913 j_mayer
    /* Setup time-base clock */
1941 04f20795 j_mayer
    clk_setup(&cpc->clk_setup[PPC405CR_TMR_CLK], TMR_clk);
1942 8ecc7913 j_mayer
    /* Setup PLB clock */
1943 04f20795 j_mayer
    clk_setup(&cpc->clk_setup[PPC405CR_PLB_CLK], PLB_clk);
1944 8ecc7913 j_mayer
    /* Setup SDRAM clock */
1945 04f20795 j_mayer
    clk_setup(&cpc->clk_setup[PPC405CR_SDRAM_CLK], SDRAM_clk);
1946 8ecc7913 j_mayer
    /* Setup OPB clock */
1947 04f20795 j_mayer
    clk_setup(&cpc->clk_setup[PPC405CR_OPB_CLK], OPB_clk);
1948 8ecc7913 j_mayer
    /* Setup external clock */
1949 04f20795 j_mayer
    clk_setup(&cpc->clk_setup[PPC405CR_EXT_CLK], EXT_clk);
1950 8ecc7913 j_mayer
    /* Setup UART clock */
1951 04f20795 j_mayer
    clk_setup(&cpc->clk_setup[PPC405CR_UART_CLK], UART_clk);
1952 8ecc7913 j_mayer
}
1953 8ecc7913 j_mayer
1954 73b01960 Alexander Graf
static uint32_t dcr_read_crcpc (void *opaque, int dcrn)
1955 8ecc7913 j_mayer
{
1956 c227f099 Anthony Liguori
    ppc405cr_cpc_t *cpc;
1957 73b01960 Alexander Graf
    uint32_t ret;
1958 8ecc7913 j_mayer
1959 8ecc7913 j_mayer
    cpc = opaque;
1960 8ecc7913 j_mayer
    switch (dcrn) {
1961 8ecc7913 j_mayer
    case PPC405CR_CPC0_PLLMR:
1962 8ecc7913 j_mayer
        ret = cpc->pllmr;
1963 8ecc7913 j_mayer
        break;
1964 8ecc7913 j_mayer
    case PPC405CR_CPC0_CR0:
1965 8ecc7913 j_mayer
        ret = cpc->cr0;
1966 8ecc7913 j_mayer
        break;
1967 8ecc7913 j_mayer
    case PPC405CR_CPC0_CR1:
1968 8ecc7913 j_mayer
        ret = cpc->cr1;
1969 8ecc7913 j_mayer
        break;
1970 8ecc7913 j_mayer
    case PPC405CR_CPC0_PSR:
1971 8ecc7913 j_mayer
        ret = cpc->psr;
1972 8ecc7913 j_mayer
        break;
1973 8ecc7913 j_mayer
    case PPC405CR_CPC0_JTAGID:
1974 8ecc7913 j_mayer
        ret = cpc->jtagid;
1975 8ecc7913 j_mayer
        break;
1976 8ecc7913 j_mayer
    case PPC405CR_CPC0_ER:
1977 8ecc7913 j_mayer
        ret = cpc->er;
1978 8ecc7913 j_mayer
        break;
1979 8ecc7913 j_mayer
    case PPC405CR_CPC0_FR:
1980 8ecc7913 j_mayer
        ret = cpc->fr;
1981 8ecc7913 j_mayer
        break;
1982 8ecc7913 j_mayer
    case PPC405CR_CPC0_SR:
1983 8ecc7913 j_mayer
        ret = ~(cpc->er | cpc->fr) & 0xFFFF0000;
1984 8ecc7913 j_mayer
        break;
1985 8ecc7913 j_mayer
    default:
1986 8ecc7913 j_mayer
        /* Avoid gcc warning */
1987 8ecc7913 j_mayer
        ret = 0;
1988 8ecc7913 j_mayer
        break;
1989 8ecc7913 j_mayer
    }
1990 8ecc7913 j_mayer
1991 8ecc7913 j_mayer
    return ret;
1992 8ecc7913 j_mayer
}
1993 8ecc7913 j_mayer
1994 73b01960 Alexander Graf
static void dcr_write_crcpc (void *opaque, int dcrn, uint32_t val)
1995 8ecc7913 j_mayer
{
1996 c227f099 Anthony Liguori
    ppc405cr_cpc_t *cpc;
1997 8ecc7913 j_mayer
1998 8ecc7913 j_mayer
    cpc = opaque;
1999 8ecc7913 j_mayer
    switch (dcrn) {
2000 8ecc7913 j_mayer
    case PPC405CR_CPC0_PLLMR:
2001 8ecc7913 j_mayer
        cpc->pllmr = val & 0xFFF77C3F;
2002 8ecc7913 j_mayer
        break;
2003 8ecc7913 j_mayer
    case PPC405CR_CPC0_CR0:
2004 8ecc7913 j_mayer
        cpc->cr0 = val & 0x0FFFFFFE;
2005 8ecc7913 j_mayer
        break;
2006 8ecc7913 j_mayer
    case PPC405CR_CPC0_CR1:
2007 8ecc7913 j_mayer
        cpc->cr1 = val & 0x00800000;
2008 8ecc7913 j_mayer
        break;
2009 8ecc7913 j_mayer
    case PPC405CR_CPC0_PSR:
2010 8ecc7913 j_mayer
        /* Read-only */
2011 8ecc7913 j_mayer
        break;
2012 8ecc7913 j_mayer
    case PPC405CR_CPC0_JTAGID:
2013 8ecc7913 j_mayer
        /* Read-only */
2014 8ecc7913 j_mayer
        break;
2015 8ecc7913 j_mayer
    case PPC405CR_CPC0_ER:
2016 8ecc7913 j_mayer
        cpc->er = val & 0xBFFC0000;
2017 8ecc7913 j_mayer
        break;
2018 8ecc7913 j_mayer
    case PPC405CR_CPC0_FR:
2019 8ecc7913 j_mayer
        cpc->fr = val & 0xBFFC0000;
2020 8ecc7913 j_mayer
        break;
2021 8ecc7913 j_mayer
    case PPC405CR_CPC0_SR:
2022 8ecc7913 j_mayer
        /* Read-only */
2023 8ecc7913 j_mayer
        break;
2024 8ecc7913 j_mayer
    }
2025 8ecc7913 j_mayer
}
2026 8ecc7913 j_mayer
2027 8ecc7913 j_mayer
static void ppc405cr_cpc_reset (void *opaque)
2028 8ecc7913 j_mayer
{
2029 c227f099 Anthony Liguori
    ppc405cr_cpc_t *cpc;
2030 8ecc7913 j_mayer
    int D;
2031 8ecc7913 j_mayer
2032 8ecc7913 j_mayer
    cpc = opaque;
2033 8ecc7913 j_mayer
    /* Compute PLLMR value from PSR settings */
2034 8ecc7913 j_mayer
    cpc->pllmr = 0x80000000;
2035 8ecc7913 j_mayer
    /* PFWD */
2036 8ecc7913 j_mayer
    switch ((cpc->psr >> 30) & 3) {
2037 8ecc7913 j_mayer
    case 0:
2038 8ecc7913 j_mayer
        /* Bypass */
2039 8ecc7913 j_mayer
        cpc->pllmr &= ~0x80000000;
2040 8ecc7913 j_mayer
        break;
2041 8ecc7913 j_mayer
    case 1:
2042 8ecc7913 j_mayer
        /* Divide by 3 */
2043 8ecc7913 j_mayer
        cpc->pllmr |= 5 << 16;
2044 8ecc7913 j_mayer
        break;
2045 8ecc7913 j_mayer
    case 2:
2046 8ecc7913 j_mayer
        /* Divide by 4 */
2047 8ecc7913 j_mayer
        cpc->pllmr |= 4 << 16;
2048 8ecc7913 j_mayer
        break;
2049 8ecc7913 j_mayer
    case 3:
2050 8ecc7913 j_mayer
        /* Divide by 6 */
2051 8ecc7913 j_mayer
        cpc->pllmr |= 2 << 16;
2052 8ecc7913 j_mayer
        break;
2053 8ecc7913 j_mayer
    }
2054 8ecc7913 j_mayer
    /* PFBD */
2055 8ecc7913 j_mayer
    D = (cpc->psr >> 28) & 3;
2056 8ecc7913 j_mayer
    cpc->pllmr |= (D + 1) << 20;
2057 8ecc7913 j_mayer
    /* PT   */
2058 8ecc7913 j_mayer
    D = (cpc->psr >> 25) & 7;
2059 8ecc7913 j_mayer
    switch (D) {
2060 8ecc7913 j_mayer
    case 0x2:
2061 8ecc7913 j_mayer
        cpc->pllmr |= 0x13;
2062 8ecc7913 j_mayer
        break;
2063 8ecc7913 j_mayer
    case 0x4:
2064 8ecc7913 j_mayer
        cpc->pllmr |= 0x15;
2065 8ecc7913 j_mayer
        break;
2066 8ecc7913 j_mayer
    case 0x5:
2067 8ecc7913 j_mayer
        cpc->pllmr |= 0x16;
2068 8ecc7913 j_mayer
        break;
2069 8ecc7913 j_mayer
    default:
2070 8ecc7913 j_mayer
        break;
2071 8ecc7913 j_mayer
    }
2072 8ecc7913 j_mayer
    /* PDC  */
2073 8ecc7913 j_mayer
    D = (cpc->psr >> 23) & 3;
2074 8ecc7913 j_mayer
    cpc->pllmr |= D << 26;
2075 8ecc7913 j_mayer
    /* ODP  */
2076 8ecc7913 j_mayer
    D = (cpc->psr >> 21) & 3;
2077 8ecc7913 j_mayer
    cpc->pllmr |= D << 10;
2078 8ecc7913 j_mayer
    /* EBPD */
2079 8ecc7913 j_mayer
    D = (cpc->psr >> 17) & 3;
2080 8ecc7913 j_mayer
    cpc->pllmr |= D << 24;
2081 8ecc7913 j_mayer
    cpc->cr0 = 0x0000003C;
2082 8ecc7913 j_mayer
    cpc->cr1 = 0x2B0D8800;
2083 8ecc7913 j_mayer
    cpc->er = 0x00000000;
2084 8ecc7913 j_mayer
    cpc->fr = 0x00000000;
2085 8ecc7913 j_mayer
    ppc405cr_clk_setup(cpc);
2086 8ecc7913 j_mayer
}
2087 8ecc7913 j_mayer
2088 c227f099 Anthony Liguori
static void ppc405cr_clk_init (ppc405cr_cpc_t *cpc)
2089 8ecc7913 j_mayer
{
2090 8ecc7913 j_mayer
    int D;
2091 8ecc7913 j_mayer
2092 8ecc7913 j_mayer
    /* XXX: this should be read from IO pins */
2093 8ecc7913 j_mayer
    cpc->psr = 0x00000000; /* 8 bits ROM */
2094 8ecc7913 j_mayer
    /* PFWD */
2095 8ecc7913 j_mayer
    D = 0x2; /* Divide by 4 */
2096 8ecc7913 j_mayer
    cpc->psr |= D << 30;
2097 8ecc7913 j_mayer
    /* PFBD */
2098 8ecc7913 j_mayer
    D = 0x1; /* Divide by 2 */
2099 8ecc7913 j_mayer
    cpc->psr |= D << 28;
2100 8ecc7913 j_mayer
    /* PDC */
2101 8ecc7913 j_mayer
    D = 0x1; /* Divide by 2 */
2102 8ecc7913 j_mayer
    cpc->psr |= D << 23;
2103 8ecc7913 j_mayer
    /* PT */
2104 8ecc7913 j_mayer
    D = 0x5; /* M = 16 */
2105 8ecc7913 j_mayer
    cpc->psr |= D << 25;
2106 8ecc7913 j_mayer
    /* ODP */
2107 8ecc7913 j_mayer
    D = 0x1; /* Divide by 2 */
2108 8ecc7913 j_mayer
    cpc->psr |= D << 21;
2109 8ecc7913 j_mayer
    /* EBDP */
2110 8ecc7913 j_mayer
    D = 0x2; /* Divide by 4 */
2111 8ecc7913 j_mayer
    cpc->psr |= D << 17;
2112 8ecc7913 j_mayer
}
2113 8ecc7913 j_mayer
2114 c227f099 Anthony Liguori
static void ppc405cr_cpc_init (CPUState *env, clk_setup_t clk_setup[7],
2115 8ecc7913 j_mayer
                               uint32_t sysclk)
2116 8ecc7913 j_mayer
{
2117 c227f099 Anthony Liguori
    ppc405cr_cpc_t *cpc;
2118 8ecc7913 j_mayer
2119 c227f099 Anthony Liguori
    cpc = qemu_mallocz(sizeof(ppc405cr_cpc_t));
2120 487414f1 aliguori
    memcpy(cpc->clk_setup, clk_setup,
2121 c227f099 Anthony Liguori
           PPC405CR_CLK_NB * sizeof(clk_setup_t));
2122 487414f1 aliguori
    cpc->sysclk = sysclk;
2123 487414f1 aliguori
    cpc->jtagid = 0x42051049;
2124 487414f1 aliguori
    ppc_dcr_register(env, PPC405CR_CPC0_PSR, cpc,
2125 487414f1 aliguori
                     &dcr_read_crcpc, &dcr_write_crcpc);
2126 487414f1 aliguori
    ppc_dcr_register(env, PPC405CR_CPC0_CR0, cpc,
2127 487414f1 aliguori
                     &dcr_read_crcpc, &dcr_write_crcpc);
2128 487414f1 aliguori
    ppc_dcr_register(env, PPC405CR_CPC0_CR1, cpc,
2129 487414f1 aliguori
                     &dcr_read_crcpc, &dcr_write_crcpc);
2130 487414f1 aliguori
    ppc_dcr_register(env, PPC405CR_CPC0_JTAGID, cpc,
2131 487414f1 aliguori
                     &dcr_read_crcpc, &dcr_write_crcpc);
2132 487414f1 aliguori
    ppc_dcr_register(env, PPC405CR_CPC0_PLLMR, cpc,
2133 487414f1 aliguori
                     &dcr_read_crcpc, &dcr_write_crcpc);
2134 487414f1 aliguori
    ppc_dcr_register(env, PPC405CR_CPC0_ER, cpc,
2135 487414f1 aliguori
                     &dcr_read_crcpc, &dcr_write_crcpc);
2136 487414f1 aliguori
    ppc_dcr_register(env, PPC405CR_CPC0_FR, cpc,
2137 487414f1 aliguori
                     &dcr_read_crcpc, &dcr_write_crcpc);
2138 487414f1 aliguori
    ppc_dcr_register(env, PPC405CR_CPC0_SR, cpc,
2139 487414f1 aliguori
                     &dcr_read_crcpc, &dcr_write_crcpc);
2140 487414f1 aliguori
    ppc405cr_clk_init(cpc);
2141 a08d4367 Jan Kiszka
    qemu_register_reset(ppc405cr_cpc_reset, cpc);
2142 8ecc7913 j_mayer
}
2143 8ecc7913 j_mayer
2144 c227f099 Anthony Liguori
CPUState *ppc405cr_init (target_phys_addr_t ram_bases[4],
2145 c227f099 Anthony Liguori
                         target_phys_addr_t ram_sizes[4],
2146 8ecc7913 j_mayer
                         uint32_t sysclk, qemu_irq **picp,
2147 5c130f65 pbrook
                         int do_init)
2148 8ecc7913 j_mayer
{
2149 c227f099 Anthony Liguori
    clk_setup_t clk_setup[PPC405CR_CLK_NB];
2150 8ecc7913 j_mayer
    qemu_irq dma_irqs[4];
2151 8ecc7913 j_mayer
    CPUState *env;
2152 8ecc7913 j_mayer
    qemu_irq *pic, *irqs;
2153 8ecc7913 j_mayer
2154 8ecc7913 j_mayer
    memset(clk_setup, 0, sizeof(clk_setup));
2155 008ff9d7 j_mayer
    env = ppc4xx_init("405cr", &clk_setup[PPC405CR_CPU_CLK],
2156 04f20795 j_mayer
                      &clk_setup[PPC405CR_TMR_CLK], sysclk);
2157 8ecc7913 j_mayer
    /* Memory mapped devices registers */
2158 8ecc7913 j_mayer
    /* PLB arbitrer */
2159 8ecc7913 j_mayer
    ppc4xx_plb_init(env);
2160 8ecc7913 j_mayer
    /* PLB to OPB bridge */
2161 8ecc7913 j_mayer
    ppc4xx_pob_init(env);
2162 8ecc7913 j_mayer
    /* OBP arbitrer */
2163 802670e6 Blue Swirl
    ppc4xx_opba_init(0xef600600);
2164 8ecc7913 j_mayer
    /* Universal interrupt controller */
2165 8ecc7913 j_mayer
    irqs = qemu_mallocz(sizeof(qemu_irq) * PPCUIC_OUTPUT_NB);
2166 8ecc7913 j_mayer
    irqs[PPCUIC_OUTPUT_INT] =
2167 b48d7d69 j_mayer
        ((qemu_irq *)env->irq_inputs)[PPC40x_INPUT_INT];
2168 8ecc7913 j_mayer
    irqs[PPCUIC_OUTPUT_CINT] =
2169 b48d7d69 j_mayer
        ((qemu_irq *)env->irq_inputs)[PPC40x_INPUT_CINT];
2170 8ecc7913 j_mayer
    pic = ppcuic_init(env, irqs, 0x0C0, 0, 1);
2171 8ecc7913 j_mayer
    *picp = pic;
2172 8ecc7913 j_mayer
    /* SDRAM controller */
2173 80e8bd2b aurel32
    ppc4xx_sdram_init(env, pic[14], 1, ram_bases, ram_sizes, do_init);
2174 8ecc7913 j_mayer
    /* External bus controller */
2175 8ecc7913 j_mayer
    ppc405_ebc_init(env);
2176 8ecc7913 j_mayer
    /* DMA controller */
2177 04f20795 j_mayer
    dma_irqs[0] = pic[26];
2178 04f20795 j_mayer
    dma_irqs[1] = pic[25];
2179 04f20795 j_mayer
    dma_irqs[2] = pic[24];
2180 04f20795 j_mayer
    dma_irqs[3] = pic[23];
2181 8ecc7913 j_mayer
    ppc405_dma_init(env, dma_irqs);
2182 8ecc7913 j_mayer
    /* Serial ports */
2183 8ecc7913 j_mayer
    if (serial_hds[0] != NULL) {
2184 802670e6 Blue Swirl
        serial_mm_init(0xef600300, 0, pic[0], PPC_SERIAL_MM_BAUDBASE,
2185 802670e6 Blue Swirl
                       serial_hds[0], 1);
2186 8ecc7913 j_mayer
    }
2187 8ecc7913 j_mayer
    if (serial_hds[1] != NULL) {
2188 802670e6 Blue Swirl
        serial_mm_init(0xef600400, 0, pic[1], PPC_SERIAL_MM_BAUDBASE,
2189 802670e6 Blue Swirl
                       serial_hds[1], 1);
2190 8ecc7913 j_mayer
    }
2191 8ecc7913 j_mayer
    /* IIC controller */
2192 802670e6 Blue Swirl
    ppc405_i2c_init(0xef600500, pic[2]);
2193 8ecc7913 j_mayer
    /* GPIO */
2194 802670e6 Blue Swirl
    ppc405_gpio_init(0xef600700);
2195 8ecc7913 j_mayer
    /* CPU control */
2196 8ecc7913 j_mayer
    ppc405cr_cpc_init(env, clk_setup, sysclk);
2197 8ecc7913 j_mayer
2198 8ecc7913 j_mayer
    return env;
2199 8ecc7913 j_mayer
}
2200 8ecc7913 j_mayer
2201 8ecc7913 j_mayer
/*****************************************************************************/
2202 8ecc7913 j_mayer
/* PowerPC 405EP */
2203 8ecc7913 j_mayer
/* CPU control */
2204 8ecc7913 j_mayer
enum {
2205 8ecc7913 j_mayer
    PPC405EP_CPC0_PLLMR0 = 0x0F0,
2206 8ecc7913 j_mayer
    PPC405EP_CPC0_BOOT   = 0x0F1,
2207 8ecc7913 j_mayer
    PPC405EP_CPC0_EPCTL  = 0x0F3,
2208 8ecc7913 j_mayer
    PPC405EP_CPC0_PLLMR1 = 0x0F4,
2209 8ecc7913 j_mayer
    PPC405EP_CPC0_UCR    = 0x0F5,
2210 8ecc7913 j_mayer
    PPC405EP_CPC0_SRR    = 0x0F6,
2211 8ecc7913 j_mayer
    PPC405EP_CPC0_JTAGID = 0x0F7,
2212 8ecc7913 j_mayer
    PPC405EP_CPC0_PCI    = 0x0F9,
2213 9c02f1a2 j_mayer
#if 0
2214 9c02f1a2 j_mayer
    PPC405EP_CPC0_ER     = xxx,
2215 9c02f1a2 j_mayer
    PPC405EP_CPC0_FR     = xxx,
2216 9c02f1a2 j_mayer
    PPC405EP_CPC0_SR     = xxx,
2217 9c02f1a2 j_mayer
#endif
2218 8ecc7913 j_mayer
};
2219 8ecc7913 j_mayer
2220 04f20795 j_mayer
enum {
2221 04f20795 j_mayer
    PPC405EP_CPU_CLK   = 0,
2222 04f20795 j_mayer
    PPC405EP_PLB_CLK   = 1,
2223 04f20795 j_mayer
    PPC405EP_OPB_CLK   = 2,
2224 04f20795 j_mayer
    PPC405EP_EBC_CLK   = 3,
2225 04f20795 j_mayer
    PPC405EP_MAL_CLK   = 4,
2226 04f20795 j_mayer
    PPC405EP_PCI_CLK   = 5,
2227 04f20795 j_mayer
    PPC405EP_UART0_CLK = 6,
2228 04f20795 j_mayer
    PPC405EP_UART1_CLK = 7,
2229 04f20795 j_mayer
    PPC405EP_CLK_NB    = 8,
2230 04f20795 j_mayer
};
2231 04f20795 j_mayer
2232 c227f099 Anthony Liguori
typedef struct ppc405ep_cpc_t ppc405ep_cpc_t;
2233 c227f099 Anthony Liguori
struct ppc405ep_cpc_t {
2234 8ecc7913 j_mayer
    uint32_t sysclk;
2235 c227f099 Anthony Liguori
    clk_setup_t clk_setup[PPC405EP_CLK_NB];
2236 8ecc7913 j_mayer
    uint32_t boot;
2237 8ecc7913 j_mayer
    uint32_t epctl;
2238 8ecc7913 j_mayer
    uint32_t pllmr[2];
2239 8ecc7913 j_mayer
    uint32_t ucr;
2240 8ecc7913 j_mayer
    uint32_t srr;
2241 8ecc7913 j_mayer
    uint32_t jtagid;
2242 8ecc7913 j_mayer
    uint32_t pci;
2243 9c02f1a2 j_mayer
    /* Clock and power management */
2244 9c02f1a2 j_mayer
    uint32_t er;
2245 9c02f1a2 j_mayer
    uint32_t fr;
2246 9c02f1a2 j_mayer
    uint32_t sr;
2247 8ecc7913 j_mayer
};
2248 8ecc7913 j_mayer
2249 c227f099 Anthony Liguori
static void ppc405ep_compute_clocks (ppc405ep_cpc_t *cpc)
2250 8ecc7913 j_mayer
{
2251 8ecc7913 j_mayer
    uint32_t CPU_clk, PLB_clk, OPB_clk, EBC_clk, MAL_clk, PCI_clk;
2252 8ecc7913 j_mayer
    uint32_t UART0_clk, UART1_clk;
2253 8ecc7913 j_mayer
    uint64_t VCO_out, PLL_out;
2254 8ecc7913 j_mayer
    int M, D;
2255 8ecc7913 j_mayer
2256 8ecc7913 j_mayer
    VCO_out = 0;
2257 8ecc7913 j_mayer
    if ((cpc->pllmr[1] & 0x80000000) && !(cpc->pllmr[1] & 0x40000000)) {
2258 8ecc7913 j_mayer
        M = (((cpc->pllmr[1] >> 20) - 1) & 0xF) + 1; /* FBMUL */
2259 aae9366a j_mayer
#ifdef DEBUG_CLOCKS_LL
2260 aae9366a j_mayer
        printf("FBMUL %01" PRIx32 " %d\n", (cpc->pllmr[1] >> 20) & 0xF, M);
2261 aae9366a j_mayer
#endif
2262 8ecc7913 j_mayer
        D = 8 - ((cpc->pllmr[1] >> 16) & 0x7); /* FWDA */
2263 aae9366a j_mayer
#ifdef DEBUG_CLOCKS_LL
2264 aae9366a j_mayer
        printf("FWDA %01" PRIx32 " %d\n", (cpc->pllmr[1] >> 16) & 0x7, D);
2265 aae9366a j_mayer
#endif
2266 8ecc7913 j_mayer
        VCO_out = cpc->sysclk * M * D;
2267 8ecc7913 j_mayer
        if (VCO_out < 500000000UL || VCO_out > 1000000000UL) {
2268 8ecc7913 j_mayer
            /* Error - unlock the PLL */
2269 8ecc7913 j_mayer
            printf("VCO out of range %" PRIu64 "\n", VCO_out);
2270 8ecc7913 j_mayer
#if 0
2271 8ecc7913 j_mayer
            cpc->pllmr[1] &= ~0x80000000;
2272 8ecc7913 j_mayer
            goto pll_bypass;
2273 8ecc7913 j_mayer
#endif
2274 8ecc7913 j_mayer
        }
2275 8ecc7913 j_mayer
        PLL_out = VCO_out / D;
2276 9c02f1a2 j_mayer
        /* Pretend the PLL is locked */
2277 9c02f1a2 j_mayer
        cpc->boot |= 0x00000001;
2278 8ecc7913 j_mayer
    } else {
2279 8ecc7913 j_mayer
#if 0
2280 8ecc7913 j_mayer
    pll_bypass:
2281 8ecc7913 j_mayer
#endif
2282 8ecc7913 j_mayer
        PLL_out = cpc->sysclk;
2283 9c02f1a2 j_mayer
        if (cpc->pllmr[1] & 0x40000000) {
2284 9c02f1a2 j_mayer
            /* Pretend the PLL is not locked */
2285 9c02f1a2 j_mayer
            cpc->boot &= ~0x00000001;
2286 9c02f1a2 j_mayer
        }
2287 8ecc7913 j_mayer
    }
2288 8ecc7913 j_mayer
    /* Now, compute all other clocks */
2289 8ecc7913 j_mayer
    D = ((cpc->pllmr[0] >> 20) & 0x3) + 1; /* CCDV */
2290 aae9366a j_mayer
#ifdef DEBUG_CLOCKS_LL
2291 aae9366a j_mayer
    printf("CCDV %01" PRIx32 " %d\n", (cpc->pllmr[0] >> 20) & 0x3, D);
2292 8ecc7913 j_mayer
#endif
2293 8ecc7913 j_mayer
    CPU_clk = PLL_out / D;
2294 8ecc7913 j_mayer
    D = ((cpc->pllmr[0] >> 16) & 0x3) + 1; /* CBDV */
2295 aae9366a j_mayer
#ifdef DEBUG_CLOCKS_LL
2296 aae9366a j_mayer
    printf("CBDV %01" PRIx32 " %d\n", (cpc->pllmr[0] >> 16) & 0x3, D);
2297 8ecc7913 j_mayer
#endif
2298 8ecc7913 j_mayer
    PLB_clk = CPU_clk / D;
2299 8ecc7913 j_mayer
    D = ((cpc->pllmr[0] >> 12) & 0x3) + 1; /* OPDV */
2300 aae9366a j_mayer
#ifdef DEBUG_CLOCKS_LL
2301 aae9366a j_mayer
    printf("OPDV %01" PRIx32 " %d\n", (cpc->pllmr[0] >> 12) & 0x3, D);
2302 8ecc7913 j_mayer
#endif
2303 8ecc7913 j_mayer
    OPB_clk = PLB_clk / D;
2304 8ecc7913 j_mayer
    D = ((cpc->pllmr[0] >> 8) & 0x3) + 2; /* EPDV */
2305 aae9366a j_mayer
#ifdef DEBUG_CLOCKS_LL
2306 aae9366a j_mayer
    printf("EPDV %01" PRIx32 " %d\n", (cpc->pllmr[0] >> 8) & 0x3, D);
2307 8ecc7913 j_mayer
#endif
2308 8ecc7913 j_mayer
    EBC_clk = PLB_clk / D;
2309 8ecc7913 j_mayer
    D = ((cpc->pllmr[0] >> 4) & 0x3) + 1; /* MPDV */
2310 aae9366a j_mayer
#ifdef DEBUG_CLOCKS_LL
2311 aae9366a j_mayer
    printf("MPDV %01" PRIx32 " %d\n", (cpc->pllmr[0] >> 4) & 0x3, D);
2312 8ecc7913 j_mayer
#endif
2313 8ecc7913 j_mayer
    MAL_clk = PLB_clk / D;
2314 8ecc7913 j_mayer
    D = (cpc->pllmr[0] & 0x3) + 1; /* PPDV */
2315 aae9366a j_mayer
#ifdef DEBUG_CLOCKS_LL
2316 aae9366a j_mayer
    printf("PPDV %01" PRIx32 " %d\n", cpc->pllmr[0] & 0x3, D);
2317 8ecc7913 j_mayer
#endif
2318 8ecc7913 j_mayer
    PCI_clk = PLB_clk / D;
2319 8ecc7913 j_mayer
    D = ((cpc->ucr - 1) & 0x7F) + 1; /* U0DIV */
2320 aae9366a j_mayer
#ifdef DEBUG_CLOCKS_LL
2321 aae9366a j_mayer
    printf("U0DIV %01" PRIx32 " %d\n", cpc->ucr & 0x7F, D);
2322 8ecc7913 j_mayer
#endif
2323 8ecc7913 j_mayer
    UART0_clk = PLL_out / D;
2324 8ecc7913 j_mayer
    D = (((cpc->ucr >> 8) - 1) & 0x7F) + 1; /* U1DIV */
2325 aae9366a j_mayer
#ifdef DEBUG_CLOCKS_LL
2326 aae9366a j_mayer
    printf("U1DIV %01" PRIx32 " %d\n", (cpc->ucr >> 8) & 0x7F, D);
2327 8ecc7913 j_mayer
#endif
2328 8ecc7913 j_mayer
    UART1_clk = PLL_out / D;
2329 8ecc7913 j_mayer
#ifdef DEBUG_CLOCKS
2330 aae9366a j_mayer
    printf("Setup PPC405EP clocks - sysclk %" PRIu32 " VCO %" PRIu64
2331 8ecc7913 j_mayer
           " PLL out %" PRIu64 " Hz\n", cpc->sysclk, VCO_out, PLL_out);
2332 aae9366a j_mayer
    printf("CPU %" PRIu32 " PLB %" PRIu32 " OPB %" PRIu32 " EBC %" PRIu32
2333 aae9366a j_mayer
           " MAL %" PRIu32 " PCI %" PRIu32 " UART0 %" PRIu32
2334 aae9366a j_mayer
           " UART1 %" PRIu32 "\n",
2335 8ecc7913 j_mayer
           CPU_clk, PLB_clk, OPB_clk, EBC_clk, MAL_clk, PCI_clk,
2336 8ecc7913 j_mayer
           UART0_clk, UART1_clk);
2337 8ecc7913 j_mayer
#endif
2338 8ecc7913 j_mayer
    /* Setup CPU clocks */
2339 04f20795 j_mayer
    clk_setup(&cpc->clk_setup[PPC405EP_CPU_CLK], CPU_clk);
2340 8ecc7913 j_mayer
    /* Setup PLB clock */
2341 04f20795 j_mayer
    clk_setup(&cpc->clk_setup[PPC405EP_PLB_CLK], PLB_clk);
2342 8ecc7913 j_mayer
    /* Setup OPB clock */
2343 04f20795 j_mayer
    clk_setup(&cpc->clk_setup[PPC405EP_OPB_CLK], OPB_clk);
2344 8ecc7913 j_mayer
    /* Setup external clock */
2345 04f20795 j_mayer
    clk_setup(&cpc->clk_setup[PPC405EP_EBC_CLK], EBC_clk);
2346 8ecc7913 j_mayer
    /* Setup MAL clock */
2347 04f20795 j_mayer
    clk_setup(&cpc->clk_setup[PPC405EP_MAL_CLK], MAL_clk);
2348 8ecc7913 j_mayer
    /* Setup PCI clock */
2349 04f20795 j_mayer
    clk_setup(&cpc->clk_setup[PPC405EP_PCI_CLK], PCI_clk);
2350 8ecc7913 j_mayer
    /* Setup UART0 clock */
2351 04f20795 j_mayer
    clk_setup(&cpc->clk_setup[PPC405EP_UART0_CLK], UART0_clk);
2352 8ecc7913 j_mayer
    /* Setup UART1 clock */
2353 04f20795 j_mayer
    clk_setup(&cpc->clk_setup[PPC405EP_UART1_CLK], UART1_clk);
2354 8ecc7913 j_mayer
}
2355 8ecc7913 j_mayer
2356 73b01960 Alexander Graf
static uint32_t dcr_read_epcpc (void *opaque, int dcrn)
2357 8ecc7913 j_mayer
{
2358 c227f099 Anthony Liguori
    ppc405ep_cpc_t *cpc;
2359 73b01960 Alexander Graf
    uint32_t ret;
2360 8ecc7913 j_mayer
2361 8ecc7913 j_mayer
    cpc = opaque;
2362 8ecc7913 j_mayer
    switch (dcrn) {
2363 8ecc7913 j_mayer
    case PPC405EP_CPC0_BOOT:
2364 8ecc7913 j_mayer
        ret = cpc->boot;
2365 8ecc7913 j_mayer
        break;
2366 8ecc7913 j_mayer
    case PPC405EP_CPC0_EPCTL:
2367 8ecc7913 j_mayer
        ret = cpc->epctl;
2368 8ecc7913 j_mayer
        break;
2369 8ecc7913 j_mayer
    case PPC405EP_CPC0_PLLMR0:
2370 8ecc7913 j_mayer
        ret = cpc->pllmr[0];
2371 8ecc7913 j_mayer
        break;
2372 8ecc7913 j_mayer
    case PPC405EP_CPC0_PLLMR1:
2373 8ecc7913 j_mayer
        ret = cpc->pllmr[1];
2374 8ecc7913 j_mayer
        break;
2375 8ecc7913 j_mayer
    case PPC405EP_CPC0_UCR:
2376 8ecc7913 j_mayer
        ret = cpc->ucr;
2377 8ecc7913 j_mayer
        break;
2378 8ecc7913 j_mayer
    case PPC405EP_CPC0_SRR:
2379 8ecc7913 j_mayer
        ret = cpc->srr;
2380 8ecc7913 j_mayer
        break;
2381 8ecc7913 j_mayer
    case PPC405EP_CPC0_JTAGID:
2382 8ecc7913 j_mayer
        ret = cpc->jtagid;
2383 8ecc7913 j_mayer
        break;
2384 8ecc7913 j_mayer
    case PPC405EP_CPC0_PCI:
2385 8ecc7913 j_mayer
        ret = cpc->pci;
2386 8ecc7913 j_mayer
        break;
2387 8ecc7913 j_mayer
    default:
2388 8ecc7913 j_mayer
        /* Avoid gcc warning */
2389 8ecc7913 j_mayer
        ret = 0;
2390 8ecc7913 j_mayer
        break;
2391 8ecc7913 j_mayer
    }
2392 8ecc7913 j_mayer
2393 8ecc7913 j_mayer
    return ret;
2394 8ecc7913 j_mayer
}
2395 8ecc7913 j_mayer
2396 73b01960 Alexander Graf
static void dcr_write_epcpc (void *opaque, int dcrn, uint32_t val)
2397 8ecc7913 j_mayer
{
2398 c227f099 Anthony Liguori
    ppc405ep_cpc_t *cpc;
2399 8ecc7913 j_mayer
2400 8ecc7913 j_mayer
    cpc = opaque;
2401 8ecc7913 j_mayer
    switch (dcrn) {
2402 8ecc7913 j_mayer
    case PPC405EP_CPC0_BOOT:
2403 8ecc7913 j_mayer
        /* Read-only register */
2404 8ecc7913 j_mayer
        break;
2405 8ecc7913 j_mayer
    case PPC405EP_CPC0_EPCTL:
2406 8ecc7913 j_mayer
        /* Don't care for now */
2407 8ecc7913 j_mayer
        cpc->epctl = val & 0xC00000F3;
2408 8ecc7913 j_mayer
        break;
2409 8ecc7913 j_mayer
    case PPC405EP_CPC0_PLLMR0:
2410 8ecc7913 j_mayer
        cpc->pllmr[0] = val & 0x00633333;
2411 8ecc7913 j_mayer
        ppc405ep_compute_clocks(cpc);
2412 8ecc7913 j_mayer
        break;
2413 8ecc7913 j_mayer
    case PPC405EP_CPC0_PLLMR1:
2414 8ecc7913 j_mayer
        cpc->pllmr[1] = val & 0xC0F73FFF;
2415 8ecc7913 j_mayer
        ppc405ep_compute_clocks(cpc);
2416 8ecc7913 j_mayer
        break;
2417 8ecc7913 j_mayer
    case PPC405EP_CPC0_UCR:
2418 8ecc7913 j_mayer
        /* UART control - don't care for now */
2419 8ecc7913 j_mayer
        cpc->ucr = val & 0x003F7F7F;
2420 8ecc7913 j_mayer
        break;
2421 8ecc7913 j_mayer
    case PPC405EP_CPC0_SRR:
2422 8ecc7913 j_mayer
        cpc->srr = val;
2423 8ecc7913 j_mayer
        break;
2424 8ecc7913 j_mayer
    case PPC405EP_CPC0_JTAGID:
2425 8ecc7913 j_mayer
        /* Read-only */
2426 8ecc7913 j_mayer
        break;
2427 8ecc7913 j_mayer
    case PPC405EP_CPC0_PCI:
2428 8ecc7913 j_mayer
        cpc->pci = val;
2429 8ecc7913 j_mayer
        break;
2430 8ecc7913 j_mayer
    }
2431 8ecc7913 j_mayer
}
2432 8ecc7913 j_mayer
2433 8ecc7913 j_mayer
static void ppc405ep_cpc_reset (void *opaque)
2434 8ecc7913 j_mayer
{
2435 c227f099 Anthony Liguori
    ppc405ep_cpc_t *cpc = opaque;
2436 8ecc7913 j_mayer
2437 8ecc7913 j_mayer
    cpc->boot = 0x00000010;     /* Boot from PCI - IIC EEPROM disabled */
2438 8ecc7913 j_mayer
    cpc->epctl = 0x00000000;
2439 8ecc7913 j_mayer
    cpc->pllmr[0] = 0x00011010;
2440 8ecc7913 j_mayer
    cpc->pllmr[1] = 0x40000000;
2441 8ecc7913 j_mayer
    cpc->ucr = 0x00000000;
2442 8ecc7913 j_mayer
    cpc->srr = 0x00040000;
2443 8ecc7913 j_mayer
    cpc->pci = 0x00000000;
2444 9c02f1a2 j_mayer
    cpc->er = 0x00000000;
2445 9c02f1a2 j_mayer
    cpc->fr = 0x00000000;
2446 9c02f1a2 j_mayer
    cpc->sr = 0x00000000;
2447 8ecc7913 j_mayer
    ppc405ep_compute_clocks(cpc);
2448 8ecc7913 j_mayer
}
2449 8ecc7913 j_mayer
2450 8ecc7913 j_mayer
/* XXX: sysclk should be between 25 and 100 MHz */
2451 c227f099 Anthony Liguori
static void ppc405ep_cpc_init (CPUState *env, clk_setup_t clk_setup[8],
2452 8ecc7913 j_mayer
                               uint32_t sysclk)
2453 8ecc7913 j_mayer
{
2454 c227f099 Anthony Liguori
    ppc405ep_cpc_t *cpc;
2455 8ecc7913 j_mayer
2456 c227f099 Anthony Liguori
    cpc = qemu_mallocz(sizeof(ppc405ep_cpc_t));
2457 487414f1 aliguori
    memcpy(cpc->clk_setup, clk_setup,
2458 c227f099 Anthony Liguori
           PPC405EP_CLK_NB * sizeof(clk_setup_t));
2459 487414f1 aliguori
    cpc->jtagid = 0x20267049;
2460 487414f1 aliguori
    cpc->sysclk = sysclk;
2461 a08d4367 Jan Kiszka
    qemu_register_reset(&ppc405ep_cpc_reset, cpc);
2462 487414f1 aliguori
    ppc_dcr_register(env, PPC405EP_CPC0_BOOT, cpc,
2463 487414f1 aliguori
                     &dcr_read_epcpc, &dcr_write_epcpc);
2464 487414f1 aliguori
    ppc_dcr_register(env, PPC405EP_CPC0_EPCTL, cpc,
2465 487414f1 aliguori
                     &dcr_read_epcpc, &dcr_write_epcpc);
2466 487414f1 aliguori
    ppc_dcr_register(env, PPC405EP_CPC0_PLLMR0, cpc,
2467 487414f1 aliguori
                     &dcr_read_epcpc, &dcr_write_epcpc);
2468 487414f1 aliguori
    ppc_dcr_register(env, PPC405EP_CPC0_PLLMR1, cpc,
2469 487414f1 aliguori
                     &dcr_read_epcpc, &dcr_write_epcpc);
2470 487414f1 aliguori
    ppc_dcr_register(env, PPC405EP_CPC0_UCR, cpc,
2471 487414f1 aliguori
                     &dcr_read_epcpc, &dcr_write_epcpc);
2472 487414f1 aliguori
    ppc_dcr_register(env, PPC405EP_CPC0_SRR, cpc,
2473 487414f1 aliguori
                     &dcr_read_epcpc, &dcr_write_epcpc);
2474 487414f1 aliguori
    ppc_dcr_register(env, PPC405EP_CPC0_JTAGID, cpc,
2475 487414f1 aliguori
                     &dcr_read_epcpc, &dcr_write_epcpc);
2476 487414f1 aliguori
    ppc_dcr_register(env, PPC405EP_CPC0_PCI, cpc,
2477 487414f1 aliguori
                     &dcr_read_epcpc, &dcr_write_epcpc);
2478 9c02f1a2 j_mayer
#if 0
2479 487414f1 aliguori
    ppc_dcr_register(env, PPC405EP_CPC0_ER, cpc,
2480 487414f1 aliguori
                     &dcr_read_epcpc, &dcr_write_epcpc);
2481 487414f1 aliguori
    ppc_dcr_register(env, PPC405EP_CPC0_FR, cpc,
2482 487414f1 aliguori
                     &dcr_read_epcpc, &dcr_write_epcpc);
2483 487414f1 aliguori
    ppc_dcr_register(env, PPC405EP_CPC0_SR, cpc,
2484 487414f1 aliguori
                     &dcr_read_epcpc, &dcr_write_epcpc);
2485 9c02f1a2 j_mayer
#endif
2486 8ecc7913 j_mayer
}
2487 8ecc7913 j_mayer
2488 c227f099 Anthony Liguori
CPUState *ppc405ep_init (target_phys_addr_t ram_bases[2],
2489 c227f099 Anthony Liguori
                         target_phys_addr_t ram_sizes[2],
2490 8ecc7913 j_mayer
                         uint32_t sysclk, qemu_irq **picp,
2491 5c130f65 pbrook
                         int do_init)
2492 8ecc7913 j_mayer
{
2493 c227f099 Anthony Liguori
    clk_setup_t clk_setup[PPC405EP_CLK_NB], tlb_clk_setup;
2494 9c02f1a2 j_mayer
    qemu_irq dma_irqs[4], gpt_irqs[5], mal_irqs[4];
2495 8ecc7913 j_mayer
    CPUState *env;
2496 8ecc7913 j_mayer
    qemu_irq *pic, *irqs;
2497 8ecc7913 j_mayer
2498 8ecc7913 j_mayer
    memset(clk_setup, 0, sizeof(clk_setup));
2499 8ecc7913 j_mayer
    /* init CPUs */
2500 008ff9d7 j_mayer
    env = ppc4xx_init("405ep", &clk_setup[PPC405EP_CPU_CLK],
2501 9c02f1a2 j_mayer
                      &tlb_clk_setup, sysclk);
2502 9c02f1a2 j_mayer
    clk_setup[PPC405EP_CPU_CLK].cb = tlb_clk_setup.cb;
2503 9c02f1a2 j_mayer
    clk_setup[PPC405EP_CPU_CLK].opaque = tlb_clk_setup.opaque;
2504 8ecc7913 j_mayer
    /* Internal devices init */
2505 8ecc7913 j_mayer
    /* Memory mapped devices registers */
2506 8ecc7913 j_mayer
    /* PLB arbitrer */
2507 8ecc7913 j_mayer
    ppc4xx_plb_init(env);
2508 8ecc7913 j_mayer
    /* PLB to OPB bridge */
2509 8ecc7913 j_mayer
    ppc4xx_pob_init(env);
2510 8ecc7913 j_mayer
    /* OBP arbitrer */
2511 802670e6 Blue Swirl
    ppc4xx_opba_init(0xef600600);
2512 8ecc7913 j_mayer
    /* Universal interrupt controller */
2513 8ecc7913 j_mayer
    irqs = qemu_mallocz(sizeof(qemu_irq) * PPCUIC_OUTPUT_NB);
2514 8ecc7913 j_mayer
    irqs[PPCUIC_OUTPUT_INT] =
2515 b48d7d69 j_mayer
        ((qemu_irq *)env->irq_inputs)[PPC40x_INPUT_INT];
2516 8ecc7913 j_mayer
    irqs[PPCUIC_OUTPUT_CINT] =
2517 b48d7d69 j_mayer
        ((qemu_irq *)env->irq_inputs)[PPC40x_INPUT_CINT];
2518 8ecc7913 j_mayer
    pic = ppcuic_init(env, irqs, 0x0C0, 0, 1);
2519 8ecc7913 j_mayer
    *picp = pic;
2520 8ecc7913 j_mayer
    /* SDRAM controller */
2521 923e5e33 aurel32
        /* XXX 405EP has no ECC interrupt */
2522 80e8bd2b aurel32
    ppc4xx_sdram_init(env, pic[17], 2, ram_bases, ram_sizes, do_init);
2523 8ecc7913 j_mayer
    /* External bus controller */
2524 8ecc7913 j_mayer
    ppc405_ebc_init(env);
2525 8ecc7913 j_mayer
    /* DMA controller */
2526 923e5e33 aurel32
    dma_irqs[0] = pic[5];
2527 923e5e33 aurel32
    dma_irqs[1] = pic[6];
2528 923e5e33 aurel32
    dma_irqs[2] = pic[7];
2529 923e5e33 aurel32
    dma_irqs[3] = pic[8];
2530 8ecc7913 j_mayer
    ppc405_dma_init(env, dma_irqs);
2531 8ecc7913 j_mayer
    /* IIC controller */
2532 802670e6 Blue Swirl
    ppc405_i2c_init(0xef600500, pic[2]);
2533 8ecc7913 j_mayer
    /* GPIO */
2534 802670e6 Blue Swirl
    ppc405_gpio_init(0xef600700);
2535 8ecc7913 j_mayer
    /* Serial ports */
2536 8ecc7913 j_mayer
    if (serial_hds[0] != NULL) {
2537 802670e6 Blue Swirl
        serial_mm_init(0xef600300, 0, pic[0], PPC_SERIAL_MM_BAUDBASE,
2538 802670e6 Blue Swirl
                       serial_hds[0], 1);
2539 8ecc7913 j_mayer
    }
2540 8ecc7913 j_mayer
    if (serial_hds[1] != NULL) {
2541 802670e6 Blue Swirl
        serial_mm_init(0xef600400, 0, pic[1], PPC_SERIAL_MM_BAUDBASE,
2542 802670e6 Blue Swirl
                       serial_hds[1], 1);
2543 8ecc7913 j_mayer
    }
2544 8ecc7913 j_mayer
    /* OCM */
2545 5c130f65 pbrook
    ppc405_ocm_init(env);
2546 9c02f1a2 j_mayer
    /* GPT */
2547 923e5e33 aurel32
    gpt_irqs[0] = pic[19];
2548 923e5e33 aurel32
    gpt_irqs[1] = pic[20];
2549 923e5e33 aurel32
    gpt_irqs[2] = pic[21];
2550 923e5e33 aurel32
    gpt_irqs[3] = pic[22];
2551 923e5e33 aurel32
    gpt_irqs[4] = pic[23];
2552 802670e6 Blue Swirl
    ppc4xx_gpt_init(0xef600000, gpt_irqs);
2553 8ecc7913 j_mayer
    /* PCI */
2554 923e5e33 aurel32
    /* Uses pic[3], pic[16], pic[18] */
2555 9c02f1a2 j_mayer
    /* MAL */
2556 923e5e33 aurel32
    mal_irqs[0] = pic[11];
2557 923e5e33 aurel32
    mal_irqs[1] = pic[12];
2558 923e5e33 aurel32
    mal_irqs[2] = pic[13];
2559 923e5e33 aurel32
    mal_irqs[3] = pic[14];
2560 9c02f1a2 j_mayer
    ppc405_mal_init(env, mal_irqs);
2561 9c02f1a2 j_mayer
    /* Ethernet */
2562 923e5e33 aurel32
    /* Uses pic[9], pic[15], pic[17] */
2563 8ecc7913 j_mayer
    /* CPU control */
2564 8ecc7913 j_mayer
    ppc405ep_cpc_init(env, clk_setup, sysclk);
2565 8ecc7913 j_mayer
2566 8ecc7913 j_mayer
    return env;
2567 8ecc7913 j_mayer
}