Statistics
| Branch: | Revision:

root / hw / cirrus_vga.c @ dc5d0b3d

History | View | Annotate | Download (84.7 kB)

1 e6e5ad80 bellard
/*
2 aeb3c85f bellard
 * QEMU Cirrus CLGD 54xx VGA Emulator.
3 e6e5ad80 bellard
 * 
4 e6e5ad80 bellard
 * Copyright (c) 2004 Fabrice Bellard
5 aeb3c85f bellard
 * Copyright (c) 2004 Makoto Suzuki (suzu)
6 e6e5ad80 bellard
 * 
7 e6e5ad80 bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 e6e5ad80 bellard
 * of this software and associated documentation files (the "Software"), to deal
9 e6e5ad80 bellard
 * in the Software without restriction, including without limitation the rights
10 e6e5ad80 bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 e6e5ad80 bellard
 * copies of the Software, and to permit persons to whom the Software is
12 e6e5ad80 bellard
 * furnished to do so, subject to the following conditions:
13 e6e5ad80 bellard
 *
14 e6e5ad80 bellard
 * The above copyright notice and this permission notice shall be included in
15 e6e5ad80 bellard
 * all copies or substantial portions of the Software.
16 e6e5ad80 bellard
 *
17 e6e5ad80 bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 e6e5ad80 bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 e6e5ad80 bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 e6e5ad80 bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 e6e5ad80 bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 e6e5ad80 bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 e6e5ad80 bellard
 * THE SOFTWARE.
24 e6e5ad80 bellard
 */
25 aeb3c85f bellard
/*
26 aeb3c85f bellard
 * Reference: Finn Thogersons' VGADOC4b
27 aeb3c85f bellard
 *   available at http://home.worldonline.dk/~finth/
28 aeb3c85f bellard
 */
29 e6e5ad80 bellard
#include "vl.h"
30 e6e5ad80 bellard
#include "vga_int.h"
31 e6e5ad80 bellard
32 a5082316 bellard
/*
33 a5082316 bellard
 * TODO:
34 a5082316 bellard
 *    - add support for WRITEMASK (GR2F)
35 a5082316 bellard
 *    - optimize linear mappings
36 a5082316 bellard
 *    - optimize bitblt functions
37 a5082316 bellard
 */
38 a5082316 bellard
39 e36f36e1 bellard
//#define DEBUG_CIRRUS
40 a21ae81d bellard
//#define DEBUG_BITBLT
41 e36f36e1 bellard
42 e6e5ad80 bellard
/***************************************
43 e6e5ad80 bellard
 *
44 e6e5ad80 bellard
 *  definitions
45 e6e5ad80 bellard
 *
46 e6e5ad80 bellard
 ***************************************/
47 e6e5ad80 bellard
48 e6e5ad80 bellard
#define qemu_MIN(a,b) ((a) < (b) ? (a) : (b))
49 e6e5ad80 bellard
50 e6e5ad80 bellard
// ID
51 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5422  (0x23<<2)
52 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5426  (0x24<<2)
53 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5424  (0x25<<2)
54 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5428  (0x26<<2)
55 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5430  (0x28<<2)
56 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5434  (0x2A<<2)
57 a21ae81d bellard
#define CIRRUS_ID_CLGD5436  (0x2B<<2)
58 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5446  (0x2E<<2)
59 e6e5ad80 bellard
60 e6e5ad80 bellard
// sequencer 0x07
61 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_VGA            0x00
62 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_SVGA           0x01
63 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_MASK           0x0e
64 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_8              0x00
65 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_16_DOUBLEVCLK  0x02
66 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_24             0x04
67 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_16             0x06
68 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_32             0x08
69 e6e5ad80 bellard
#define CIRRUS_SR7_ISAADDR_MASK       0xe0
70 e6e5ad80 bellard
71 e6e5ad80 bellard
// sequencer 0x0f
72 e6e5ad80 bellard
#define CIRRUS_MEMSIZE_512k        0x08
73 e6e5ad80 bellard
#define CIRRUS_MEMSIZE_1M          0x10
74 e6e5ad80 bellard
#define CIRRUS_MEMSIZE_2M          0x18
75 e6e5ad80 bellard
#define CIRRUS_MEMFLAGS_BANKSWITCH 0x80        // bank switching is enabled.
76 e6e5ad80 bellard
77 e6e5ad80 bellard
// sequencer 0x12
78 e6e5ad80 bellard
#define CIRRUS_CURSOR_SHOW         0x01
79 e6e5ad80 bellard
#define CIRRUS_CURSOR_HIDDENPEL    0x02
80 e6e5ad80 bellard
#define CIRRUS_CURSOR_LARGE        0x04        // 64x64 if set, 32x32 if clear
81 e6e5ad80 bellard
82 e6e5ad80 bellard
// sequencer 0x17
83 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_VLBFAST   0x10
84 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_PCI       0x20
85 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_VLBSLOW   0x30
86 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_ISA       0x38
87 e6e5ad80 bellard
#define CIRRUS_MMIO_ENABLE       0x04
88 e6e5ad80 bellard
#define CIRRUS_MMIO_USE_PCIADDR  0x40        // 0xb8000 if cleared.
89 e6e5ad80 bellard
#define CIRRUS_MEMSIZEEXT_DOUBLE 0x80
90 e6e5ad80 bellard
91 e6e5ad80 bellard
// control 0x0b
92 e6e5ad80 bellard
#define CIRRUS_BANKING_DUAL             0x01
93 e6e5ad80 bellard
#define CIRRUS_BANKING_GRANULARITY_16K  0x20        // set:16k, clear:4k
94 e6e5ad80 bellard
95 e6e5ad80 bellard
// control 0x30
96 e6e5ad80 bellard
#define CIRRUS_BLTMODE_BACKWARDS        0x01
97 e6e5ad80 bellard
#define CIRRUS_BLTMODE_MEMSYSDEST       0x02
98 e6e5ad80 bellard
#define CIRRUS_BLTMODE_MEMSYSSRC        0x04
99 e6e5ad80 bellard
#define CIRRUS_BLTMODE_TRANSPARENTCOMP  0x08
100 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PATTERNCOPY      0x40
101 e6e5ad80 bellard
#define CIRRUS_BLTMODE_COLOREXPAND      0x80
102 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTHMASK   0x30
103 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH8      0x00
104 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH16     0x10
105 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH24     0x20
106 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH32     0x30
107 e6e5ad80 bellard
108 e6e5ad80 bellard
// control 0x31
109 e6e5ad80 bellard
#define CIRRUS_BLT_BUSY                 0x01
110 e6e5ad80 bellard
#define CIRRUS_BLT_START                0x02
111 e6e5ad80 bellard
#define CIRRUS_BLT_RESET                0x04
112 e6e5ad80 bellard
#define CIRRUS_BLT_FIFOUSED             0x10
113 a5082316 bellard
#define CIRRUS_BLT_AUTOSTART            0x80
114 e6e5ad80 bellard
115 e6e5ad80 bellard
// control 0x32
116 e6e5ad80 bellard
#define CIRRUS_ROP_0                    0x00
117 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_AND_DST          0x05
118 e6e5ad80 bellard
#define CIRRUS_ROP_NOP                  0x06
119 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_AND_NOTDST       0x09
120 e6e5ad80 bellard
#define CIRRUS_ROP_NOTDST               0x0b
121 e6e5ad80 bellard
#define CIRRUS_ROP_SRC                  0x0d
122 e6e5ad80 bellard
#define CIRRUS_ROP_1                    0x0e
123 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_AND_DST       0x50
124 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_XOR_DST          0x59
125 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_OR_DST           0x6d
126 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_OR_NOTDST     0x90
127 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_NOTXOR_DST       0x95
128 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_OR_NOTDST        0xad
129 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC               0xd0
130 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_OR_DST        0xd6
131 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_AND_NOTDST    0xda
132 e6e5ad80 bellard
133 a5082316 bellard
#define CIRRUS_ROP_NOP_INDEX 2
134 a5082316 bellard
#define CIRRUS_ROP_SRC_INDEX 5
135 a5082316 bellard
136 a21ae81d bellard
// control 0x33
137 a5082316 bellard
#define CIRRUS_BLTMODEEXT_SOLIDFILL        0x04
138 4c8732d7 bellard
#define CIRRUS_BLTMODEEXT_COLOREXPINV      0x02
139 a5082316 bellard
#define CIRRUS_BLTMODEEXT_DWORDGRANULARITY 0x01
140 a21ae81d bellard
141 e6e5ad80 bellard
// memory-mapped IO
142 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTBGCOLOR        0x00        // dword
143 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTFGCOLOR        0x04        // dword
144 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTWIDTH          0x08        // word
145 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTHEIGHT         0x0a        // word
146 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTDESTPITCH      0x0c        // word
147 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTSRCPITCH       0x0e        // word
148 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTDESTADDR       0x10        // dword
149 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTSRCADDR        0x14        // dword
150 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTWRITEMASK      0x17        // byte
151 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTMODE           0x18        // byte
152 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTROP            0x1a        // byte
153 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTMODEEXT        0x1b        // byte
154 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTTRANSPARENTCOLOR 0x1c        // word?
155 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK 0x20        // word?
156 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_START_X 0x24        // word
157 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_START_Y 0x26        // word
158 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_END_X  0x28        // word
159 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_END_Y  0x2a        // word
160 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_INC 0x2c        // byte
161 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ROLLOVER 0x2d        // byte
162 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_MASK 0x2e        // byte
163 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ACCUM 0x2f        // byte
164 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_K1      0x30        // word
165 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_K3      0x32        // word
166 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_ERROR   0x34        // word
167 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_DELTA_MAJOR 0x36        // word
168 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_DIRECTION 0x38        // byte
169 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEDRAW_MODE     0x39        // byte
170 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTSTATUS         0x40        // byte
171 e6e5ad80 bellard
172 e6e5ad80 bellard
// PCI 0x00: vendor, 0x02: device
173 e6e5ad80 bellard
#define PCI_VENDOR_CIRRUS             0x1013
174 e6e5ad80 bellard
#define PCI_DEVICE_CLGD5462           0x00d0
175 e6e5ad80 bellard
#define PCI_DEVICE_CLGD5465           0x00d6
176 a21ae81d bellard
177 e6e5ad80 bellard
// PCI 0x04: command(word), 0x06(word): status
178 e6e5ad80 bellard
#define PCI_COMMAND_IOACCESS                0x0001
179 e6e5ad80 bellard
#define PCI_COMMAND_MEMACCESS               0x0002
180 e6e5ad80 bellard
#define PCI_COMMAND_BUSMASTER               0x0004
181 e6e5ad80 bellard
#define PCI_COMMAND_SPECIALCYCLE            0x0008
182 e6e5ad80 bellard
#define PCI_COMMAND_MEMWRITEINVALID         0x0010
183 e6e5ad80 bellard
#define PCI_COMMAND_PALETTESNOOPING         0x0020
184 e6e5ad80 bellard
#define PCI_COMMAND_PARITYDETECTION         0x0040
185 e6e5ad80 bellard
#define PCI_COMMAND_ADDRESSDATASTEPPING     0x0080
186 e6e5ad80 bellard
#define PCI_COMMAND_SERR                    0x0100
187 e6e5ad80 bellard
#define PCI_COMMAND_BACKTOBACKTRANS         0x0200
188 e6e5ad80 bellard
// PCI 0x08, 0xff000000 (0x09-0x0b:class,0x08:rev)
189 e6e5ad80 bellard
#define PCI_CLASS_BASE_DISPLAY        0x03
190 e6e5ad80 bellard
// PCI 0x08, 0x00ff0000
191 e6e5ad80 bellard
#define PCI_CLASS_SUB_VGA             0x00
192 e6e5ad80 bellard
// PCI 0x0c, 0x00ff0000 (0x0c:cacheline,0x0d:latency,0x0e:headertype,0x0f:Built-in self test)
193 e6e5ad80 bellard
#define PCI_CLASS_HEADERTYPE_00h  0x00
194 e6e5ad80 bellard
// 0x10-0x3f (headertype 00h)
195 e6e5ad80 bellard
// PCI 0x10,0x14,0x18,0x1c,0x20,0x24: base address mapping registers
196 e6e5ad80 bellard
//   0x10: MEMBASE, 0x14: IOBASE(hard-coded in XFree86 3.x)
197 e6e5ad80 bellard
#define PCI_MAP_MEM                 0x0
198 e6e5ad80 bellard
#define PCI_MAP_IO                  0x1
199 e6e5ad80 bellard
#define PCI_MAP_MEM_ADDR_MASK       (~0xf)
200 e6e5ad80 bellard
#define PCI_MAP_IO_ADDR_MASK        (~0x3)
201 e6e5ad80 bellard
#define PCI_MAP_MEMFLAGS_32BIT      0x0
202 e6e5ad80 bellard
#define PCI_MAP_MEMFLAGS_32BIT_1M   0x1
203 e6e5ad80 bellard
#define PCI_MAP_MEMFLAGS_64BIT      0x4
204 e6e5ad80 bellard
#define PCI_MAP_MEMFLAGS_CACHEABLE  0x8
205 e6e5ad80 bellard
// PCI 0x28: cardbus CIS pointer
206 e6e5ad80 bellard
// PCI 0x2c: subsystem vendor id, 0x2e: subsystem id
207 e6e5ad80 bellard
// PCI 0x30: expansion ROM base address
208 e6e5ad80 bellard
#define PCI_ROMBIOS_ENABLED         0x1
209 e6e5ad80 bellard
// PCI 0x34: 0xffffff00=reserved, 0x000000ff=capabilities pointer
210 e6e5ad80 bellard
// PCI 0x38: reserved
211 e6e5ad80 bellard
// PCI 0x3c: 0x3c=int-line, 0x3d=int-pin, 0x3e=min-gnt, 0x3f=maax-lat
212 e6e5ad80 bellard
213 a21ae81d bellard
#define CIRRUS_PNPMMIO_SIZE         0x1000
214 e6e5ad80 bellard
215 e6e5ad80 bellard
216 e6e5ad80 bellard
/* I/O and memory hook */
217 e6e5ad80 bellard
#define CIRRUS_HOOK_NOT_HANDLED 0
218 e6e5ad80 bellard
#define CIRRUS_HOOK_HANDLED 1
219 e6e5ad80 bellard
220 a5082316 bellard
struct CirrusVGAState;
221 a5082316 bellard
typedef void (*cirrus_bitblt_rop_t) (struct CirrusVGAState *s,
222 a5082316 bellard
                                     uint8_t * dst, const uint8_t * src,
223 e6e5ad80 bellard
                                     int dstpitch, int srcpitch,
224 e6e5ad80 bellard
                                     int bltwidth, int bltheight);
225 a5082316 bellard
typedef void (*cirrus_fill_t)(struct CirrusVGAState *s,
226 a5082316 bellard
                              uint8_t *dst, int dst_pitch, int width, int height);
227 e6e5ad80 bellard
228 e6e5ad80 bellard
typedef struct CirrusVGAState {
229 4e3e9d0b bellard
    VGA_STATE_COMMON
230 e6e5ad80 bellard
231 e6e5ad80 bellard
    int cirrus_linear_io_addr;
232 a5082316 bellard
    int cirrus_linear_bitblt_io_addr;
233 e6e5ad80 bellard
    int cirrus_mmio_io_addr;
234 e6e5ad80 bellard
    uint32_t cirrus_addr_mask;
235 78e127ef bellard
    uint32_t linear_mmio_mask;
236 e6e5ad80 bellard
    uint8_t cirrus_shadow_gr0;
237 e6e5ad80 bellard
    uint8_t cirrus_shadow_gr1;
238 e6e5ad80 bellard
    uint8_t cirrus_hidden_dac_lockindex;
239 e6e5ad80 bellard
    uint8_t cirrus_hidden_dac_data;
240 e6e5ad80 bellard
    uint32_t cirrus_bank_base[2];
241 e6e5ad80 bellard
    uint32_t cirrus_bank_limit[2];
242 e6e5ad80 bellard
    uint8_t cirrus_hidden_palette[48];
243 a5082316 bellard
    uint32_t hw_cursor_x;
244 a5082316 bellard
    uint32_t hw_cursor_y;
245 e6e5ad80 bellard
    int cirrus_blt_pixelwidth;
246 e6e5ad80 bellard
    int cirrus_blt_width;
247 e6e5ad80 bellard
    int cirrus_blt_height;
248 e6e5ad80 bellard
    int cirrus_blt_dstpitch;
249 e6e5ad80 bellard
    int cirrus_blt_srcpitch;
250 a5082316 bellard
    uint32_t cirrus_blt_fgcol;
251 a5082316 bellard
    uint32_t cirrus_blt_bgcol;
252 e6e5ad80 bellard
    uint32_t cirrus_blt_dstaddr;
253 e6e5ad80 bellard
    uint32_t cirrus_blt_srcaddr;
254 e6e5ad80 bellard
    uint8_t cirrus_blt_mode;
255 a5082316 bellard
    uint8_t cirrus_blt_modeext;
256 e6e5ad80 bellard
    cirrus_bitblt_rop_t cirrus_rop;
257 a5082316 bellard
#define CIRRUS_BLTBUFSIZE (2048 * 4) /* one line width */
258 e6e5ad80 bellard
    uint8_t cirrus_bltbuf[CIRRUS_BLTBUFSIZE];
259 e6e5ad80 bellard
    uint8_t *cirrus_srcptr;
260 e6e5ad80 bellard
    uint8_t *cirrus_srcptr_end;
261 e6e5ad80 bellard
    uint32_t cirrus_srccounter;
262 e6e5ad80 bellard
    uint8_t *cirrus_dstptr;
263 e6e5ad80 bellard
    uint8_t *cirrus_dstptr_end;
264 e6e5ad80 bellard
    uint32_t cirrus_dstcounter;
265 a5082316 bellard
    /* hwcursor display state */
266 a5082316 bellard
    int last_hw_cursor_size;
267 a5082316 bellard
    int last_hw_cursor_x;
268 a5082316 bellard
    int last_hw_cursor_y;
269 a5082316 bellard
    int last_hw_cursor_y_start;
270 a5082316 bellard
    int last_hw_cursor_y_end;
271 78e127ef bellard
    int real_vram_size; /* XXX: suppress that */
272 e6e5ad80 bellard
} CirrusVGAState;
273 e6e5ad80 bellard
274 e6e5ad80 bellard
typedef struct PCICirrusVGAState {
275 e6e5ad80 bellard
    PCIDevice dev;
276 e6e5ad80 bellard
    CirrusVGAState cirrus_vga;
277 e6e5ad80 bellard
} PCICirrusVGAState;
278 e6e5ad80 bellard
279 a5082316 bellard
static uint8_t rop_to_index[256];
280 a5082316 bellard
    
281 e6e5ad80 bellard
/***************************************
282 e6e5ad80 bellard
 *
283 e6e5ad80 bellard
 *  prototypes.
284 e6e5ad80 bellard
 *
285 e6e5ad80 bellard
 ***************************************/
286 e6e5ad80 bellard
287 e6e5ad80 bellard
288 e6e5ad80 bellard
static void cirrus_bitblt_reset(CirrusVGAState * s);
289 e6e5ad80 bellard
290 e6e5ad80 bellard
/***************************************
291 e6e5ad80 bellard
 *
292 e6e5ad80 bellard
 *  raster operations
293 e6e5ad80 bellard
 *
294 e6e5ad80 bellard
 ***************************************/
295 e6e5ad80 bellard
296 a5082316 bellard
static void cirrus_bitblt_rop_nop(CirrusVGAState *s,
297 a5082316 bellard
                                  uint8_t *dst,const uint8_t *src,
298 a5082316 bellard
                                  int dstpitch,int srcpitch,
299 a5082316 bellard
                                  int bltwidth,int bltheight)
300 a5082316 bellard
{
301 e6e5ad80 bellard
}
302 e6e5ad80 bellard
303 a5082316 bellard
static void cirrus_bitblt_fill_nop(CirrusVGAState *s,
304 a5082316 bellard
                                   uint8_t *dst,
305 a5082316 bellard
                                   int dstpitch, int bltwidth,int bltheight)
306 e6e5ad80 bellard
{
307 a5082316 bellard
}
308 e6e5ad80 bellard
309 a5082316 bellard
#define ROP_NAME 0
310 a5082316 bellard
#define ROP_OP(d, s) d = 0
311 a5082316 bellard
#include "cirrus_vga_rop.h"
312 e6e5ad80 bellard
313 a5082316 bellard
#define ROP_NAME src_and_dst
314 a5082316 bellard
#define ROP_OP(d, s) d = (s) & (d)
315 a5082316 bellard
#include "cirrus_vga_rop.h"
316 e6e5ad80 bellard
317 a5082316 bellard
#define ROP_NAME src_and_notdst
318 a5082316 bellard
#define ROP_OP(d, s) d = (s) & (~(d))
319 a5082316 bellard
#include "cirrus_vga_rop.h"
320 e6e5ad80 bellard
321 a5082316 bellard
#define ROP_NAME notdst
322 a5082316 bellard
#define ROP_OP(d, s) d = ~(d)
323 a5082316 bellard
#include "cirrus_vga_rop.h"
324 e6e5ad80 bellard
325 a5082316 bellard
#define ROP_NAME src
326 a5082316 bellard
#define ROP_OP(d, s) d = s
327 a5082316 bellard
#include "cirrus_vga_rop.h"
328 e6e5ad80 bellard
329 a5082316 bellard
#define ROP_NAME 1
330 4c8732d7 bellard
#define ROP_OP(d, s) d = ~0
331 a5082316 bellard
#include "cirrus_vga_rop.h"
332 a5082316 bellard
333 a5082316 bellard
#define ROP_NAME notsrc_and_dst
334 a5082316 bellard
#define ROP_OP(d, s) d = (~(s)) & (d)
335 a5082316 bellard
#include "cirrus_vga_rop.h"
336 a5082316 bellard
337 a5082316 bellard
#define ROP_NAME src_xor_dst
338 a5082316 bellard
#define ROP_OP(d, s) d = (s) ^ (d)
339 a5082316 bellard
#include "cirrus_vga_rop.h"
340 a5082316 bellard
341 a5082316 bellard
#define ROP_NAME src_or_dst
342 a5082316 bellard
#define ROP_OP(d, s) d = (s) | (d)
343 a5082316 bellard
#include "cirrus_vga_rop.h"
344 a5082316 bellard
345 a5082316 bellard
#define ROP_NAME notsrc_or_notdst
346 a5082316 bellard
#define ROP_OP(d, s) d = (~(s)) | (~(d))
347 a5082316 bellard
#include "cirrus_vga_rop.h"
348 a5082316 bellard
349 a5082316 bellard
#define ROP_NAME src_notxor_dst
350 a5082316 bellard
#define ROP_OP(d, s) d = ~((s) ^ (d))
351 a5082316 bellard
#include "cirrus_vga_rop.h"
352 e6e5ad80 bellard
353 a5082316 bellard
#define ROP_NAME src_or_notdst
354 a5082316 bellard
#define ROP_OP(d, s) d = (s) | (~(d))
355 a5082316 bellard
#include "cirrus_vga_rop.h"
356 a5082316 bellard
357 a5082316 bellard
#define ROP_NAME notsrc
358 a5082316 bellard
#define ROP_OP(d, s) d = (~(s))
359 a5082316 bellard
#include "cirrus_vga_rop.h"
360 a5082316 bellard
361 a5082316 bellard
#define ROP_NAME notsrc_or_dst
362 a5082316 bellard
#define ROP_OP(d, s) d = (~(s)) | (d)
363 a5082316 bellard
#include "cirrus_vga_rop.h"
364 a5082316 bellard
365 a5082316 bellard
#define ROP_NAME notsrc_and_notdst
366 a5082316 bellard
#define ROP_OP(d, s) d = (~(s)) & (~(d))
367 a5082316 bellard
#include "cirrus_vga_rop.h"
368 a5082316 bellard
369 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_fwd_rop[16] = {
370 a5082316 bellard
    cirrus_bitblt_rop_fwd_0,
371 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_and_dst,
372 a5082316 bellard
    cirrus_bitblt_rop_nop,
373 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_and_notdst,
374 a5082316 bellard
    cirrus_bitblt_rop_fwd_notdst,
375 a5082316 bellard
    cirrus_bitblt_rop_fwd_src,
376 a5082316 bellard
    cirrus_bitblt_rop_fwd_1,
377 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_and_dst,
378 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_xor_dst,
379 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_or_dst,
380 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_or_notdst,
381 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_notxor_dst,
382 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_or_notdst,
383 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc,
384 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_or_dst,
385 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_and_notdst,
386 a5082316 bellard
};
387 a5082316 bellard
388 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_bkwd_rop[16] = {
389 a5082316 bellard
    cirrus_bitblt_rop_bkwd_0,
390 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_and_dst,
391 a5082316 bellard
    cirrus_bitblt_rop_nop,
392 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_and_notdst,
393 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notdst,
394 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src,
395 a5082316 bellard
    cirrus_bitblt_rop_bkwd_1,
396 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_and_dst,
397 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_xor_dst,
398 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_or_dst,
399 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_or_notdst,
400 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_notxor_dst,
401 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_or_notdst,
402 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc,
403 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_or_dst,
404 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_and_notdst,
405 a5082316 bellard
};
406 a5082316 bellard
    
407 a5082316 bellard
#define ROP2(name) {\
408 a5082316 bellard
    name ## _8,\
409 a5082316 bellard
    name ## _16,\
410 a5082316 bellard
    name ## _24,\
411 a5082316 bellard
    name ## _32,\
412 a5082316 bellard
        }
413 a5082316 bellard
414 a5082316 bellard
#define ROP_NOP2(func) {\
415 a5082316 bellard
    func,\
416 a5082316 bellard
    func,\
417 a5082316 bellard
    func,\
418 a5082316 bellard
    func,\
419 a5082316 bellard
        }
420 a5082316 bellard
421 e69390ce bellard
static const cirrus_bitblt_rop_t cirrus_patternfill[16][4] = {
422 e69390ce bellard
    ROP2(cirrus_patternfill_0),
423 e69390ce bellard
    ROP2(cirrus_patternfill_src_and_dst),
424 e69390ce bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
425 e69390ce bellard
    ROP2(cirrus_patternfill_src_and_notdst),
426 e69390ce bellard
    ROP2(cirrus_patternfill_notdst),
427 e69390ce bellard
    ROP2(cirrus_patternfill_src),
428 e69390ce bellard
    ROP2(cirrus_patternfill_1),
429 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_and_dst),
430 e69390ce bellard
    ROP2(cirrus_patternfill_src_xor_dst),
431 e69390ce bellard
    ROP2(cirrus_patternfill_src_or_dst),
432 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_or_notdst),
433 e69390ce bellard
    ROP2(cirrus_patternfill_src_notxor_dst),
434 e69390ce bellard
    ROP2(cirrus_patternfill_src_or_notdst),
435 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc),
436 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_or_dst),
437 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_and_notdst),
438 e69390ce bellard
};
439 e69390ce bellard
440 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand_transp[16][4] = {
441 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_0),
442 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_and_dst),
443 a5082316 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
444 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_and_notdst),
445 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notdst),
446 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src),
447 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_1),
448 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_and_dst),
449 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_xor_dst),
450 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_or_dst),
451 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_or_notdst),
452 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_notxor_dst),
453 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_or_notdst),
454 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc),
455 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_or_dst),
456 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_and_notdst),
457 a5082316 bellard
};
458 a5082316 bellard
459 4c8732d7 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand_transp_inv[16][4] = {
460 4c8732d7 bellard
    ROP2(cirrus_colorexpand_transp_inv_0),
461 4c8732d7 bellard
    ROP2(cirrus_colorexpand_transp_inv_src_and_dst),
462 4c8732d7 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
463 4c8732d7 bellard
    ROP2(cirrus_colorexpand_transp_inv_src_and_notdst),
464 4c8732d7 bellard
    ROP2(cirrus_colorexpand_transp_inv_notdst),
465 4c8732d7 bellard
    ROP2(cirrus_colorexpand_transp_inv_src),
466 4c8732d7 bellard
    ROP2(cirrus_colorexpand_transp_inv_1),
467 4c8732d7 bellard
    ROP2(cirrus_colorexpand_transp_inv_notsrc_and_dst),
468 4c8732d7 bellard
    ROP2(cirrus_colorexpand_transp_inv_src_xor_dst),
469 4c8732d7 bellard
    ROP2(cirrus_colorexpand_transp_inv_src_or_dst),
470 4c8732d7 bellard
    ROP2(cirrus_colorexpand_transp_inv_notsrc_or_notdst),
471 4c8732d7 bellard
    ROP2(cirrus_colorexpand_transp_inv_src_notxor_dst),
472 4c8732d7 bellard
    ROP2(cirrus_colorexpand_transp_inv_src_or_notdst),
473 4c8732d7 bellard
    ROP2(cirrus_colorexpand_transp_inv_notsrc),
474 4c8732d7 bellard
    ROP2(cirrus_colorexpand_transp_inv_notsrc_or_dst),
475 4c8732d7 bellard
    ROP2(cirrus_colorexpand_transp_inv_notsrc_and_notdst),
476 4c8732d7 bellard
};
477 4c8732d7 bellard
478 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand[16][4] = {
479 a5082316 bellard
    ROP2(cirrus_colorexpand_0),
480 a5082316 bellard
    ROP2(cirrus_colorexpand_src_and_dst),
481 a5082316 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
482 a5082316 bellard
    ROP2(cirrus_colorexpand_src_and_notdst),
483 a5082316 bellard
    ROP2(cirrus_colorexpand_notdst),
484 a5082316 bellard
    ROP2(cirrus_colorexpand_src),
485 a5082316 bellard
    ROP2(cirrus_colorexpand_1),
486 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_and_dst),
487 a5082316 bellard
    ROP2(cirrus_colorexpand_src_xor_dst),
488 a5082316 bellard
    ROP2(cirrus_colorexpand_src_or_dst),
489 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_or_notdst),
490 a5082316 bellard
    ROP2(cirrus_colorexpand_src_notxor_dst),
491 a5082316 bellard
    ROP2(cirrus_colorexpand_src_or_notdst),
492 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc),
493 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_or_dst),
494 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_and_notdst),
495 a5082316 bellard
};
496 a5082316 bellard
497 a5082316 bellard
static const cirrus_fill_t cirrus_fill[16][4] = {
498 a5082316 bellard
    ROP2(cirrus_fill_0),
499 a5082316 bellard
    ROP2(cirrus_fill_src_and_dst),
500 a5082316 bellard
    ROP_NOP2(cirrus_bitblt_fill_nop),
501 a5082316 bellard
    ROP2(cirrus_fill_src_and_notdst),
502 a5082316 bellard
    ROP2(cirrus_fill_notdst),
503 a5082316 bellard
    ROP2(cirrus_fill_src),
504 a5082316 bellard
    ROP2(cirrus_fill_1),
505 a5082316 bellard
    ROP2(cirrus_fill_notsrc_and_dst),
506 a5082316 bellard
    ROP2(cirrus_fill_src_xor_dst),
507 a5082316 bellard
    ROP2(cirrus_fill_src_or_dst),
508 a5082316 bellard
    ROP2(cirrus_fill_notsrc_or_notdst),
509 a5082316 bellard
    ROP2(cirrus_fill_src_notxor_dst),
510 a5082316 bellard
    ROP2(cirrus_fill_src_or_notdst),
511 a5082316 bellard
    ROP2(cirrus_fill_notsrc),
512 a5082316 bellard
    ROP2(cirrus_fill_notsrc_or_dst),
513 a5082316 bellard
    ROP2(cirrus_fill_notsrc_and_notdst),
514 a5082316 bellard
};
515 a5082316 bellard
516 a5082316 bellard
static inline void cirrus_bitblt_fgcol(CirrusVGAState *s)
517 e6e5ad80 bellard
{
518 a5082316 bellard
    unsigned int color;
519 a5082316 bellard
    switch (s->cirrus_blt_pixelwidth) {
520 a5082316 bellard
    case 1:
521 a5082316 bellard
        s->cirrus_blt_fgcol = s->cirrus_shadow_gr1;
522 a5082316 bellard
        break;
523 a5082316 bellard
    case 2:
524 a5082316 bellard
        color = s->cirrus_shadow_gr1 | (s->gr[0x11] << 8);
525 a5082316 bellard
        s->cirrus_blt_fgcol = le16_to_cpu(color);
526 a5082316 bellard
        break;
527 a5082316 bellard
    case 3:
528 a5082316 bellard
        s->cirrus_blt_fgcol = s->cirrus_shadow_gr1 | 
529 a5082316 bellard
            (s->gr[0x11] << 8) | (s->gr[0x13] << 16);
530 a5082316 bellard
        break;
531 a5082316 bellard
    default:
532 a5082316 bellard
    case 4:
533 a5082316 bellard
        color = s->cirrus_shadow_gr1 | (s->gr[0x11] << 8) |
534 a5082316 bellard
            (s->gr[0x13] << 16) | (s->gr[0x15] << 24);
535 a5082316 bellard
        s->cirrus_blt_fgcol = le32_to_cpu(color);
536 a5082316 bellard
        break;
537 e6e5ad80 bellard
    }
538 e6e5ad80 bellard
}
539 e6e5ad80 bellard
540 a5082316 bellard
static inline void cirrus_bitblt_bgcol(CirrusVGAState *s)
541 e6e5ad80 bellard
{
542 a5082316 bellard
    unsigned int color;
543 e6e5ad80 bellard
    switch (s->cirrus_blt_pixelwidth) {
544 e6e5ad80 bellard
    case 1:
545 a5082316 bellard
        s->cirrus_blt_bgcol = s->cirrus_shadow_gr0;
546 a5082316 bellard
        break;
547 e6e5ad80 bellard
    case 2:
548 a5082316 bellard
        color = s->cirrus_shadow_gr0 | (s->gr[0x10] << 8);
549 a5082316 bellard
        s->cirrus_blt_bgcol = le16_to_cpu(color);
550 a5082316 bellard
        break;
551 e6e5ad80 bellard
    case 3:
552 a5082316 bellard
        s->cirrus_blt_bgcol = s->cirrus_shadow_gr0 | 
553 a5082316 bellard
            (s->gr[0x10] << 8) | (s->gr[0x12] << 16);
554 a5082316 bellard
        break;
555 e6e5ad80 bellard
    default:
556 a5082316 bellard
    case 4:
557 a5082316 bellard
        color = s->cirrus_shadow_gr0 | (s->gr[0x10] << 8) |
558 a5082316 bellard
            (s->gr[0x12] << 16) | (s->gr[0x14] << 24);
559 a5082316 bellard
        s->cirrus_blt_bgcol = le32_to_cpu(color);
560 a5082316 bellard
        break;
561 e6e5ad80 bellard
    }
562 e6e5ad80 bellard
}
563 e6e5ad80 bellard
564 e6e5ad80 bellard
static void cirrus_invalidate_region(CirrusVGAState * s, int off_begin,
565 e6e5ad80 bellard
                                     int off_pitch, int bytesperline,
566 e6e5ad80 bellard
                                     int lines)
567 e6e5ad80 bellard
{
568 e6e5ad80 bellard
    int y;
569 e6e5ad80 bellard
    int off_cur;
570 e6e5ad80 bellard
    int off_cur_end;
571 e6e5ad80 bellard
572 e6e5ad80 bellard
    for (y = 0; y < lines; y++) {
573 e6e5ad80 bellard
        off_cur = off_begin;
574 e6e5ad80 bellard
        off_cur_end = off_cur + bytesperline;
575 e6e5ad80 bellard
        off_cur &= TARGET_PAGE_MASK;
576 e6e5ad80 bellard
        while (off_cur < off_cur_end) {
577 e6e5ad80 bellard
            cpu_physical_memory_set_dirty(s->vram_offset + off_cur);
578 e6e5ad80 bellard
            off_cur += TARGET_PAGE_SIZE;
579 e6e5ad80 bellard
        }
580 e6e5ad80 bellard
        off_begin += off_pitch;
581 e6e5ad80 bellard
    }
582 e6e5ad80 bellard
}
583 e6e5ad80 bellard
584 e6e5ad80 bellard
static int cirrus_bitblt_common_patterncopy(CirrusVGAState * s,
585 e6e5ad80 bellard
                                            const uint8_t * src)
586 e6e5ad80 bellard
{
587 e6e5ad80 bellard
    uint8_t work_colorexp[256];
588 e6e5ad80 bellard
    uint8_t *dst;
589 e6e5ad80 bellard
    int patternbytes = s->cirrus_blt_pixelwidth * 8;
590 e6e5ad80 bellard
591 e6e5ad80 bellard
    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
592 a5082316 bellard
        cirrus_bitblt_rop_t rop_func;
593 a5082316 bellard
        cirrus_bitblt_fgcol(s);
594 a5082316 bellard
        cirrus_bitblt_bgcol(s);
595 a5082316 bellard
        rop_func = cirrus_colorexpand[CIRRUS_ROP_SRC_INDEX][s->cirrus_blt_pixelwidth - 1];
596 a5082316 bellard
        rop_func(s, work_colorexp, src, patternbytes, 1, patternbytes, 8);
597 e6e5ad80 bellard
        src = work_colorexp;
598 e6e5ad80 bellard
        s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_COLOREXPAND;
599 e6e5ad80 bellard
    }
600 e6e5ad80 bellard
    if (s->cirrus_blt_mode & ~CIRRUS_BLTMODE_PATTERNCOPY) {
601 a5082316 bellard
#ifdef DEBUG_BITBLT
602 e6e5ad80 bellard
        printf("cirrus: blt mode %02x (pattercopy) - unimplemented\n",
603 e6e5ad80 bellard
               s->cirrus_blt_mode);
604 e6e5ad80 bellard
#endif
605 e6e5ad80 bellard
        return 0;
606 e6e5ad80 bellard
    }
607 a21ae81d bellard
    
608 e6e5ad80 bellard
    dst = s->vram_ptr + s->cirrus_blt_dstaddr;
609 e69390ce bellard
    (*s->cirrus_rop) (s, dst, src,
610 e69390ce bellard
                      s->cirrus_blt_dstpitch, 0, 
611 e69390ce bellard
                      s->cirrus_blt_width, s->cirrus_blt_height);
612 e6e5ad80 bellard
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
613 e69390ce bellard
                             s->cirrus_blt_dstpitch, s->cirrus_blt_width,
614 e69390ce bellard
                             s->cirrus_blt_height);
615 e6e5ad80 bellard
    return 1;
616 e6e5ad80 bellard
}
617 e6e5ad80 bellard
618 a21ae81d bellard
/* fill */
619 a21ae81d bellard
620 a5082316 bellard
static int cirrus_bitblt_solidfill(CirrusVGAState *s, int blt_rop)
621 a21ae81d bellard
{
622 a5082316 bellard
    cirrus_fill_t rop_func;
623 a21ae81d bellard
624 a5082316 bellard
    rop_func = cirrus_fill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
625 a5082316 bellard
    rop_func(s, s->vram_ptr + s->cirrus_blt_dstaddr, 
626 a5082316 bellard
             s->cirrus_blt_dstpitch,
627 a5082316 bellard
             s->cirrus_blt_width, s->cirrus_blt_height);
628 a21ae81d bellard
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
629 a21ae81d bellard
                             s->cirrus_blt_dstpitch, s->cirrus_blt_width,
630 a21ae81d bellard
                             s->cirrus_blt_height);
631 a21ae81d bellard
    cirrus_bitblt_reset(s);
632 a21ae81d bellard
    return 1;
633 a21ae81d bellard
}
634 a21ae81d bellard
635 e6e5ad80 bellard
/***************************************
636 e6e5ad80 bellard
 *
637 e6e5ad80 bellard
 *  bitblt (video-to-video)
638 e6e5ad80 bellard
 *
639 e6e5ad80 bellard
 ***************************************/
640 e6e5ad80 bellard
641 e6e5ad80 bellard
static int cirrus_bitblt_videotovideo_patterncopy(CirrusVGAState * s)
642 e6e5ad80 bellard
{
643 e6e5ad80 bellard
    return cirrus_bitblt_common_patterncopy(s,
644 e69390ce bellard
                                            s->vram_ptr + 
645 e69390ce bellard
                                            (s->cirrus_blt_srcaddr & ~7));
646 e6e5ad80 bellard
}
647 e6e5ad80 bellard
648 e6e5ad80 bellard
static int cirrus_bitblt_videotovideo_copy(CirrusVGAState * s)
649 e6e5ad80 bellard
{
650 a5082316 bellard
    (*s->cirrus_rop) (s, s->vram_ptr + s->cirrus_blt_dstaddr,
651 e6e5ad80 bellard
                      s->vram_ptr + s->cirrus_blt_srcaddr,
652 e6e5ad80 bellard
                      s->cirrus_blt_dstpitch, s->cirrus_blt_srcpitch,
653 e6e5ad80 bellard
                      s->cirrus_blt_width, s->cirrus_blt_height);
654 e6e5ad80 bellard
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
655 e6e5ad80 bellard
                             s->cirrus_blt_dstpitch, s->cirrus_blt_width,
656 e6e5ad80 bellard
                             s->cirrus_blt_height);
657 e6e5ad80 bellard
    return 1;
658 e6e5ad80 bellard
}
659 e6e5ad80 bellard
660 e6e5ad80 bellard
/***************************************
661 e6e5ad80 bellard
 *
662 e6e5ad80 bellard
 *  bitblt (cpu-to-video)
663 e6e5ad80 bellard
 *
664 e6e5ad80 bellard
 ***************************************/
665 e6e5ad80 bellard
666 e6e5ad80 bellard
static void cirrus_bitblt_cputovideo_next(CirrusVGAState * s)
667 e6e5ad80 bellard
{
668 e6e5ad80 bellard
    int copy_count;
669 a5082316 bellard
    uint8_t *end_ptr;
670 a5082316 bellard
    
671 e6e5ad80 bellard
    if (s->cirrus_srccounter > 0) {
672 a5082316 bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
673 a5082316 bellard
            cirrus_bitblt_common_patterncopy(s, s->cirrus_bltbuf);
674 a5082316 bellard
        the_end:
675 a5082316 bellard
            s->cirrus_srccounter = 0;
676 a5082316 bellard
            cirrus_bitblt_reset(s);
677 a5082316 bellard
        } else {
678 a5082316 bellard
            /* at least one scan line */
679 a5082316 bellard
            do {
680 a5082316 bellard
                (*s->cirrus_rop)(s, s->vram_ptr + s->cirrus_blt_dstaddr,
681 a5082316 bellard
                                 s->cirrus_bltbuf, 0, 0, s->cirrus_blt_width, 1);
682 a5082316 bellard
                cirrus_invalidate_region(s, s->cirrus_blt_dstaddr, 0,
683 a5082316 bellard
                                         s->cirrus_blt_width, 1);
684 a5082316 bellard
                s->cirrus_blt_dstaddr += s->cirrus_blt_dstpitch;
685 a5082316 bellard
                s->cirrus_srccounter -= s->cirrus_blt_srcpitch;
686 a5082316 bellard
                if (s->cirrus_srccounter <= 0)
687 a5082316 bellard
                    goto the_end;
688 a5082316 bellard
                /* more bytes than needed can be transfered because of
689 a5082316 bellard
                   word alignment, so we keep them for the next line */
690 a5082316 bellard
                /* XXX: keep alignment to speed up transfer */
691 a5082316 bellard
                end_ptr = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
692 a5082316 bellard
                copy_count = s->cirrus_srcptr_end - end_ptr;
693 a5082316 bellard
                memmove(s->cirrus_bltbuf, end_ptr, copy_count);
694 a5082316 bellard
                s->cirrus_srcptr = s->cirrus_bltbuf + copy_count;
695 a5082316 bellard
                s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
696 a5082316 bellard
            } while (s->cirrus_srcptr >= s->cirrus_srcptr_end);
697 a5082316 bellard
        }
698 e6e5ad80 bellard
    }
699 e6e5ad80 bellard
}
700 e6e5ad80 bellard
701 e6e5ad80 bellard
/***************************************
702 e6e5ad80 bellard
 *
703 e6e5ad80 bellard
 *  bitblt wrapper
704 e6e5ad80 bellard
 *
705 e6e5ad80 bellard
 ***************************************/
706 e6e5ad80 bellard
707 e6e5ad80 bellard
static void cirrus_bitblt_reset(CirrusVGAState * s)
708 e6e5ad80 bellard
{
709 e6e5ad80 bellard
    s->gr[0x31] &=
710 e6e5ad80 bellard
        ~(CIRRUS_BLT_START | CIRRUS_BLT_BUSY | CIRRUS_BLT_FIFOUSED);
711 e6e5ad80 bellard
    s->cirrus_srcptr = &s->cirrus_bltbuf[0];
712 e6e5ad80 bellard
    s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];
713 e6e5ad80 bellard
    s->cirrus_srccounter = 0;
714 e6e5ad80 bellard
    s->cirrus_dstptr = &s->cirrus_bltbuf[0];
715 e6e5ad80 bellard
    s->cirrus_dstptr_end = &s->cirrus_bltbuf[0];
716 e6e5ad80 bellard
    s->cirrus_dstcounter = 0;
717 e6e5ad80 bellard
}
718 e6e5ad80 bellard
719 e6e5ad80 bellard
static int cirrus_bitblt_cputovideo(CirrusVGAState * s)
720 e6e5ad80 bellard
{
721 a5082316 bellard
    int w;
722 a5082316 bellard
723 e6e5ad80 bellard
    s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_MEMSYSSRC;
724 e6e5ad80 bellard
    s->cirrus_srcptr = &s->cirrus_bltbuf[0];
725 e6e5ad80 bellard
    s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];
726 e6e5ad80 bellard
727 e6e5ad80 bellard
    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
728 e6e5ad80 bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
729 a5082316 bellard
            s->cirrus_blt_srcpitch = 8;
730 e6e5ad80 bellard
        } else {
731 a5082316 bellard
            s->cirrus_blt_srcpitch = 8 * 8 * s->cirrus_blt_pixelwidth;
732 e6e5ad80 bellard
        }
733 a5082316 bellard
        s->cirrus_srccounter = s->cirrus_blt_srcpitch;
734 e6e5ad80 bellard
    } else {
735 e6e5ad80 bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
736 a5082316 bellard
            w = s->cirrus_blt_width / s->cirrus_blt_pixelwidth;
737 a5082316 bellard
            if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_DWORDGRANULARITY) 
738 a5082316 bellard
                s->cirrus_blt_srcpitch = ((w + 31) >> 5);
739 a5082316 bellard
            else
740 a5082316 bellard
                s->cirrus_blt_srcpitch = ((w + 7) >> 3);
741 e6e5ad80 bellard
        } else {
742 e6e5ad80 bellard
            s->cirrus_blt_srcpitch = s->cirrus_blt_width;
743 e6e5ad80 bellard
        }
744 a5082316 bellard
        s->cirrus_srccounter = s->cirrus_blt_srcpitch * s->cirrus_blt_height;
745 e6e5ad80 bellard
    }
746 a5082316 bellard
    s->cirrus_srcptr = s->cirrus_bltbuf;
747 a5082316 bellard
    s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
748 e6e5ad80 bellard
    return 1;
749 e6e5ad80 bellard
}
750 e6e5ad80 bellard
751 e6e5ad80 bellard
static int cirrus_bitblt_videotocpu(CirrusVGAState * s)
752 e6e5ad80 bellard
{
753 e6e5ad80 bellard
    /* XXX */
754 a5082316 bellard
#ifdef DEBUG_BITBLT
755 e6e5ad80 bellard
    printf("cirrus: bitblt (video to cpu) is not implemented yet\n");
756 e6e5ad80 bellard
#endif
757 e6e5ad80 bellard
    return 0;
758 e6e5ad80 bellard
}
759 e6e5ad80 bellard
760 e6e5ad80 bellard
static int cirrus_bitblt_videotovideo(CirrusVGAState * s)
761 e6e5ad80 bellard
{
762 e6e5ad80 bellard
    int ret;
763 e6e5ad80 bellard
764 e6e5ad80 bellard
    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
765 e6e5ad80 bellard
        ret = cirrus_bitblt_videotovideo_patterncopy(s);
766 e6e5ad80 bellard
    } else {
767 e6e5ad80 bellard
        ret = cirrus_bitblt_videotovideo_copy(s);
768 e6e5ad80 bellard
    }
769 e6e5ad80 bellard
    if (ret)
770 e6e5ad80 bellard
        cirrus_bitblt_reset(s);
771 e6e5ad80 bellard
    return ret;
772 e6e5ad80 bellard
}
773 e6e5ad80 bellard
774 e6e5ad80 bellard
static void cirrus_bitblt_start(CirrusVGAState * s)
775 e6e5ad80 bellard
{
776 e6e5ad80 bellard
    uint8_t blt_rop;
777 e6e5ad80 bellard
778 a5082316 bellard
    s->gr[0x31] |= CIRRUS_BLT_BUSY;
779 a5082316 bellard
780 e6e5ad80 bellard
    s->cirrus_blt_width = (s->gr[0x20] | (s->gr[0x21] << 8)) + 1;
781 e6e5ad80 bellard
    s->cirrus_blt_height = (s->gr[0x22] | (s->gr[0x23] << 8)) + 1;
782 e6e5ad80 bellard
    s->cirrus_blt_dstpitch = (s->gr[0x24] | (s->gr[0x25] << 8));
783 e6e5ad80 bellard
    s->cirrus_blt_srcpitch = (s->gr[0x26] | (s->gr[0x27] << 8));
784 e6e5ad80 bellard
    s->cirrus_blt_dstaddr =
785 e6e5ad80 bellard
        (s->gr[0x28] | (s->gr[0x29] << 8) | (s->gr[0x2a] << 16));
786 e6e5ad80 bellard
    s->cirrus_blt_srcaddr =
787 e6e5ad80 bellard
        (s->gr[0x2c] | (s->gr[0x2d] << 8) | (s->gr[0x2e] << 16));
788 e6e5ad80 bellard
    s->cirrus_blt_mode = s->gr[0x30];
789 a5082316 bellard
    s->cirrus_blt_modeext = s->gr[0x33];
790 e6e5ad80 bellard
    blt_rop = s->gr[0x32];
791 e6e5ad80 bellard
792 a21ae81d bellard
#ifdef DEBUG_BITBLT
793 a5082316 bellard
    printf("rop=0x%02x mode=0x%02x modeext=0x%02x w=%d h=%d dpitch=%d spicth=%d daddr=0x%08x saddr=0x%08x writemask=0x%02x\n",
794 a21ae81d bellard
           blt_rop, 
795 a21ae81d bellard
           s->cirrus_blt_mode,
796 a5082316 bellard
           s->cirrus_blt_modeext,
797 a21ae81d bellard
           s->cirrus_blt_width,
798 a21ae81d bellard
           s->cirrus_blt_height,
799 a21ae81d bellard
           s->cirrus_blt_dstpitch,
800 a21ae81d bellard
           s->cirrus_blt_srcpitch,
801 a21ae81d bellard
           s->cirrus_blt_dstaddr,
802 a5082316 bellard
           s->cirrus_blt_srcaddr,
803 a5082316 bellard
           s->sr[0x2f]);
804 a21ae81d bellard
#endif
805 a21ae81d bellard
806 e6e5ad80 bellard
    switch (s->cirrus_blt_mode & CIRRUS_BLTMODE_PIXELWIDTHMASK) {
807 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH8:
808 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 1;
809 e6e5ad80 bellard
        break;
810 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH16:
811 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 2;
812 e6e5ad80 bellard
        break;
813 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH24:
814 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 3;
815 e6e5ad80 bellard
        break;
816 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH32:
817 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 4;
818 e6e5ad80 bellard
        break;
819 e6e5ad80 bellard
    default:
820 a5082316 bellard
#ifdef DEBUG_BITBLT
821 e6e5ad80 bellard
        printf("cirrus: bitblt - pixel width is unknown\n");
822 e6e5ad80 bellard
#endif
823 e6e5ad80 bellard
        goto bitblt_ignore;
824 e6e5ad80 bellard
    }
825 e6e5ad80 bellard
    s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_PIXELWIDTHMASK;
826 e6e5ad80 bellard
827 e6e5ad80 bellard
    if ((s->
828 e6e5ad80 bellard
         cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSSRC |
829 e6e5ad80 bellard
                            CIRRUS_BLTMODE_MEMSYSDEST))
830 e6e5ad80 bellard
        == (CIRRUS_BLTMODE_MEMSYSSRC | CIRRUS_BLTMODE_MEMSYSDEST)) {
831 a5082316 bellard
#ifdef DEBUG_BITBLT
832 e6e5ad80 bellard
        printf("cirrus: bitblt - memory-to-memory copy is requested\n");
833 e6e5ad80 bellard
#endif
834 e6e5ad80 bellard
        goto bitblt_ignore;
835 e6e5ad80 bellard
    }
836 e6e5ad80 bellard
837 a5082316 bellard
    if ((s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_SOLIDFILL) &&
838 a21ae81d bellard
        (s->cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSDEST | 
839 a21ae81d bellard
                               CIRRUS_BLTMODE_TRANSPARENTCOMP |
840 a21ae81d bellard
                               CIRRUS_BLTMODE_PATTERNCOPY | 
841 a21ae81d bellard
                               CIRRUS_BLTMODE_COLOREXPAND)) == 
842 a21ae81d bellard
         (CIRRUS_BLTMODE_PATTERNCOPY | CIRRUS_BLTMODE_COLOREXPAND)) {
843 a5082316 bellard
        cirrus_bitblt_fgcol(s);
844 a5082316 bellard
        cirrus_bitblt_solidfill(s, blt_rop);
845 e6e5ad80 bellard
    } else {
846 a5082316 bellard
        if ((s->cirrus_blt_mode & (CIRRUS_BLTMODE_COLOREXPAND | 
847 a5082316 bellard
                                   CIRRUS_BLTMODE_PATTERNCOPY)) == 
848 a5082316 bellard
            CIRRUS_BLTMODE_COLOREXPAND) {
849 a5082316 bellard
850 a5082316 bellard
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
851 4c8732d7 bellard
                if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV) {
852 4c8732d7 bellard
                    cirrus_bitblt_bgcol(s);
853 4c8732d7 bellard
                    s->cirrus_rop = cirrus_colorexpand_transp_inv[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
854 4c8732d7 bellard
                } else {
855 4c8732d7 bellard
                    cirrus_bitblt_fgcol(s);
856 4c8732d7 bellard
                    s->cirrus_rop = cirrus_colorexpand_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
857 4c8732d7 bellard
                }
858 a5082316 bellard
            } else {
859 a5082316 bellard
                cirrus_bitblt_fgcol(s);
860 a5082316 bellard
                cirrus_bitblt_bgcol(s);
861 a5082316 bellard
                s->cirrus_rop = cirrus_colorexpand[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
862 a5082316 bellard
            }
863 e69390ce bellard
        } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
864 e69390ce bellard
            s->cirrus_rop = cirrus_patternfill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
865 a21ae81d bellard
        } else {
866 a5082316 bellard
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
867 a5082316 bellard
                s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch;
868 a5082316 bellard
                s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch;
869 a5082316 bellard
                s->cirrus_rop = cirrus_bkwd_rop[rop_to_index[blt_rop]];
870 a5082316 bellard
            } else {
871 a5082316 bellard
                s->cirrus_rop = cirrus_fwd_rop[rop_to_index[blt_rop]];
872 a5082316 bellard
            }
873 a21ae81d bellard
        }
874 a21ae81d bellard
        
875 a21ae81d bellard
        // setup bitblt engine.
876 a21ae81d bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSSRC) {
877 a21ae81d bellard
            if (!cirrus_bitblt_cputovideo(s))
878 a21ae81d bellard
                goto bitblt_ignore;
879 a21ae81d bellard
        } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSDEST) {
880 a21ae81d bellard
            if (!cirrus_bitblt_videotocpu(s))
881 a21ae81d bellard
                goto bitblt_ignore;
882 a21ae81d bellard
        } else {
883 a21ae81d bellard
            if (!cirrus_bitblt_videotovideo(s))
884 a21ae81d bellard
                goto bitblt_ignore;
885 a21ae81d bellard
        }
886 e6e5ad80 bellard
    }
887 e6e5ad80 bellard
    return;
888 e6e5ad80 bellard
  bitblt_ignore:;
889 e6e5ad80 bellard
    cirrus_bitblt_reset(s);
890 e6e5ad80 bellard
}
891 e6e5ad80 bellard
892 e6e5ad80 bellard
static void cirrus_write_bitblt(CirrusVGAState * s, unsigned reg_value)
893 e6e5ad80 bellard
{
894 e6e5ad80 bellard
    unsigned old_value;
895 e6e5ad80 bellard
896 e6e5ad80 bellard
    old_value = s->gr[0x31];
897 e6e5ad80 bellard
    s->gr[0x31] = reg_value;
898 e6e5ad80 bellard
899 e6e5ad80 bellard
    if (((old_value & CIRRUS_BLT_RESET) != 0) &&
900 e6e5ad80 bellard
        ((reg_value & CIRRUS_BLT_RESET) == 0)) {
901 e6e5ad80 bellard
        cirrus_bitblt_reset(s);
902 e6e5ad80 bellard
    } else if (((old_value & CIRRUS_BLT_START) == 0) &&
903 e6e5ad80 bellard
               ((reg_value & CIRRUS_BLT_START) != 0)) {
904 e6e5ad80 bellard
        cirrus_bitblt_start(s);
905 e6e5ad80 bellard
    }
906 e6e5ad80 bellard
}
907 e6e5ad80 bellard
908 e6e5ad80 bellard
909 e6e5ad80 bellard
/***************************************
910 e6e5ad80 bellard
 *
911 e6e5ad80 bellard
 *  basic parameters
912 e6e5ad80 bellard
 *
913 e6e5ad80 bellard
 ***************************************/
914 e6e5ad80 bellard
915 e6e5ad80 bellard
static void cirrus_get_offsets(VGAState *s1, 
916 e6e5ad80 bellard
                                   uint32_t *pline_offset,
917 e6e5ad80 bellard
                                   uint32_t *pstart_addr)
918 e6e5ad80 bellard
{
919 e6e5ad80 bellard
    CirrusVGAState * s = (CirrusVGAState *)s1;
920 e6e5ad80 bellard
    uint32_t start_addr;
921 e6e5ad80 bellard
    uint32_t line_offset;
922 e6e5ad80 bellard
923 e6e5ad80 bellard
    line_offset = s->cr[0x13]
924 e36f36e1 bellard
        | ((s->cr[0x1b] & 0x10) << 4);
925 e6e5ad80 bellard
    line_offset <<= 3;
926 e6e5ad80 bellard
    *pline_offset = line_offset;
927 e6e5ad80 bellard
928 e6e5ad80 bellard
    start_addr = (s->cr[0x0c] << 8)
929 e6e5ad80 bellard
        | s->cr[0x0d]
930 e6e5ad80 bellard
        | ((s->cr[0x1b] & 0x01) << 16)
931 e6e5ad80 bellard
        | ((s->cr[0x1b] & 0x0c) << 15)
932 e6e5ad80 bellard
        | ((s->cr[0x1d] & 0x80) << 12);
933 e6e5ad80 bellard
    *pstart_addr = start_addr;
934 e6e5ad80 bellard
}
935 e6e5ad80 bellard
936 e6e5ad80 bellard
static uint32_t cirrus_get_bpp16_depth(CirrusVGAState * s)
937 e6e5ad80 bellard
{
938 e6e5ad80 bellard
    uint32_t ret = 16;
939 e6e5ad80 bellard
940 e6e5ad80 bellard
    switch (s->cirrus_hidden_dac_data & 0xf) {
941 e6e5ad80 bellard
    case 0:
942 e6e5ad80 bellard
        ret = 15;
943 e6e5ad80 bellard
        break;                        /* Sierra HiColor */
944 e6e5ad80 bellard
    case 1:
945 e6e5ad80 bellard
        ret = 16;
946 e6e5ad80 bellard
        break;                        /* XGA HiColor */
947 e6e5ad80 bellard
    default:
948 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
949 e6e5ad80 bellard
        printf("cirrus: invalid DAC value %x in 16bpp\n",
950 e6e5ad80 bellard
               (s->cirrus_hidden_dac_data & 0xf));
951 e6e5ad80 bellard
#endif
952 e6e5ad80 bellard
        ret = 15;                /* XXX */
953 e6e5ad80 bellard
        break;
954 e6e5ad80 bellard
    }
955 e6e5ad80 bellard
    return ret;
956 e6e5ad80 bellard
}
957 e6e5ad80 bellard
958 e6e5ad80 bellard
static int cirrus_get_bpp(VGAState *s1)
959 e6e5ad80 bellard
{
960 e6e5ad80 bellard
    CirrusVGAState * s = (CirrusVGAState *)s1;
961 e6e5ad80 bellard
    uint32_t ret = 8;
962 e6e5ad80 bellard
963 e6e5ad80 bellard
    if ((s->sr[0x07] & 0x01) != 0) {
964 e6e5ad80 bellard
        /* Cirrus SVGA */
965 e6e5ad80 bellard
        switch (s->sr[0x07] & CIRRUS_SR7_BPP_MASK) {
966 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_8:
967 e6e5ad80 bellard
            ret = 8;
968 e6e5ad80 bellard
            break;
969 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_16_DOUBLEVCLK:
970 e6e5ad80 bellard
            ret = cirrus_get_bpp16_depth(s);
971 e6e5ad80 bellard
            break;
972 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_24:
973 e6e5ad80 bellard
            ret = 24;
974 e6e5ad80 bellard
            break;
975 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_16:
976 e6e5ad80 bellard
            ret = cirrus_get_bpp16_depth(s);
977 e6e5ad80 bellard
            break;
978 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_32:
979 e6e5ad80 bellard
            ret = 32;
980 e6e5ad80 bellard
            break;
981 e6e5ad80 bellard
        default:
982 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
983 e6e5ad80 bellard
            printf("cirrus: unknown bpp - sr7=%x\n", s->sr[0x7]);
984 e6e5ad80 bellard
#endif
985 e6e5ad80 bellard
            ret = 8;
986 e6e5ad80 bellard
            break;
987 e6e5ad80 bellard
        }
988 e6e5ad80 bellard
    } else {
989 e6e5ad80 bellard
        /* VGA */
990 aeb3c85f bellard
        ret = 0;
991 e6e5ad80 bellard
    }
992 e6e5ad80 bellard
993 e6e5ad80 bellard
    return ret;
994 e6e5ad80 bellard
}
995 e6e5ad80 bellard
996 78e127ef bellard
static void cirrus_get_resolution(VGAState *s, int *pwidth, int *pheight)
997 78e127ef bellard
{
998 78e127ef bellard
    int width, height;
999 78e127ef bellard
    
1000 78e127ef bellard
    width = (s->cr[0x01] + 1) * 8;
1001 78e127ef bellard
    height = s->cr[0x12] | 
1002 78e127ef bellard
        ((s->cr[0x07] & 0x02) << 7) | 
1003 78e127ef bellard
        ((s->cr[0x07] & 0x40) << 3);
1004 78e127ef bellard
    height = (height + 1);
1005 78e127ef bellard
    /* interlace support */
1006 78e127ef bellard
    if (s->cr[0x1a] & 0x01)
1007 78e127ef bellard
        height = height * 2;
1008 78e127ef bellard
    *pwidth = width;
1009 78e127ef bellard
    *pheight = height;
1010 78e127ef bellard
}
1011 78e127ef bellard
1012 e6e5ad80 bellard
/***************************************
1013 e6e5ad80 bellard
 *
1014 e6e5ad80 bellard
 * bank memory
1015 e6e5ad80 bellard
 *
1016 e6e5ad80 bellard
 ***************************************/
1017 e6e5ad80 bellard
1018 e6e5ad80 bellard
static void cirrus_update_bank_ptr(CirrusVGAState * s, unsigned bank_index)
1019 e6e5ad80 bellard
{
1020 e6e5ad80 bellard
    unsigned offset;
1021 e6e5ad80 bellard
    unsigned limit;
1022 e6e5ad80 bellard
1023 e6e5ad80 bellard
    if ((s->gr[0x0b] & 0x01) != 0)        /* dual bank */
1024 e6e5ad80 bellard
        offset = s->gr[0x09 + bank_index];
1025 e6e5ad80 bellard
    else                        /* single bank */
1026 e6e5ad80 bellard
        offset = s->gr[0x09];
1027 e6e5ad80 bellard
1028 e6e5ad80 bellard
    if ((s->gr[0x0b] & 0x20) != 0)
1029 e6e5ad80 bellard
        offset <<= 14;
1030 e6e5ad80 bellard
    else
1031 e6e5ad80 bellard
        offset <<= 12;
1032 e6e5ad80 bellard
1033 e6e5ad80 bellard
    if (s->vram_size <= offset)
1034 e6e5ad80 bellard
        limit = 0;
1035 e6e5ad80 bellard
    else
1036 e6e5ad80 bellard
        limit = s->vram_size - offset;
1037 e6e5ad80 bellard
1038 e6e5ad80 bellard
    if (((s->gr[0x0b] & 0x01) == 0) && (bank_index != 0)) {
1039 e6e5ad80 bellard
        if (limit > 0x8000) {
1040 e6e5ad80 bellard
            offset += 0x8000;
1041 e6e5ad80 bellard
            limit -= 0x8000;
1042 e6e5ad80 bellard
        } else {
1043 e6e5ad80 bellard
            limit = 0;
1044 e6e5ad80 bellard
        }
1045 e6e5ad80 bellard
    }
1046 e6e5ad80 bellard
1047 e6e5ad80 bellard
    if (limit > 0) {
1048 e6e5ad80 bellard
        s->cirrus_bank_base[bank_index] = offset;
1049 e6e5ad80 bellard
        s->cirrus_bank_limit[bank_index] = limit;
1050 e6e5ad80 bellard
    } else {
1051 e6e5ad80 bellard
        s->cirrus_bank_base[bank_index] = 0;
1052 e6e5ad80 bellard
        s->cirrus_bank_limit[bank_index] = 0;
1053 e6e5ad80 bellard
    }
1054 e6e5ad80 bellard
}
1055 e6e5ad80 bellard
1056 e6e5ad80 bellard
/***************************************
1057 e6e5ad80 bellard
 *
1058 e6e5ad80 bellard
 *  I/O access between 0x3c4-0x3c5
1059 e6e5ad80 bellard
 *
1060 e6e5ad80 bellard
 ***************************************/
1061 e6e5ad80 bellard
1062 e6e5ad80 bellard
static int
1063 e6e5ad80 bellard
cirrus_hook_read_sr(CirrusVGAState * s, unsigned reg_index, int *reg_value)
1064 e6e5ad80 bellard
{
1065 e6e5ad80 bellard
    switch (reg_index) {
1066 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1067 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1068 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1069 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1070 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1071 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1072 e6e5ad80 bellard
    case 0x06:                        // Unlock Cirrus extensions
1073 e6e5ad80 bellard
        *reg_value = s->sr[reg_index];
1074 e6e5ad80 bellard
        break;
1075 e6e5ad80 bellard
    case 0x10:
1076 e6e5ad80 bellard
    case 0x30:
1077 e6e5ad80 bellard
    case 0x50:
1078 e6e5ad80 bellard
    case 0x70:                        // Graphics Cursor X
1079 e6e5ad80 bellard
    case 0x90:
1080 e6e5ad80 bellard
    case 0xb0:
1081 e6e5ad80 bellard
    case 0xd0:
1082 e6e5ad80 bellard
    case 0xf0:                        // Graphics Cursor X
1083 aeb3c85f bellard
        *reg_value = s->sr[0x10];
1084 aeb3c85f bellard
        break;
1085 e6e5ad80 bellard
    case 0x11:
1086 e6e5ad80 bellard
    case 0x31:
1087 e6e5ad80 bellard
    case 0x51:
1088 e6e5ad80 bellard
    case 0x71:                        // Graphics Cursor Y
1089 e6e5ad80 bellard
    case 0x91:
1090 e6e5ad80 bellard
    case 0xb1:
1091 e6e5ad80 bellard
    case 0xd1:
1092 a5082316 bellard
    case 0xf1:                        // Graphics Cursor Y
1093 aeb3c85f bellard
        *reg_value = s->sr[0x11];
1094 aeb3c85f bellard
        break;
1095 aeb3c85f bellard
    case 0x05:                        // ???
1096 aeb3c85f bellard
    case 0x07:                        // Extended Sequencer Mode
1097 aeb3c85f bellard
    case 0x08:                        // EEPROM Control
1098 aeb3c85f bellard
    case 0x09:                        // Scratch Register 0
1099 aeb3c85f bellard
    case 0x0a:                        // Scratch Register 1
1100 aeb3c85f bellard
    case 0x0b:                        // VCLK 0
1101 aeb3c85f bellard
    case 0x0c:                        // VCLK 1
1102 aeb3c85f bellard
    case 0x0d:                        // VCLK 2
1103 aeb3c85f bellard
    case 0x0e:                        // VCLK 3
1104 aeb3c85f bellard
    case 0x0f:                        // DRAM Control
1105 e6e5ad80 bellard
    case 0x12:                        // Graphics Cursor Attribute
1106 e6e5ad80 bellard
    case 0x13:                        // Graphics Cursor Pattern Address
1107 e6e5ad80 bellard
    case 0x14:                        // Scratch Register 2
1108 e6e5ad80 bellard
    case 0x15:                        // Scratch Register 3
1109 e6e5ad80 bellard
    case 0x16:                        // Performance Tuning Register
1110 e6e5ad80 bellard
    case 0x17:                        // Configuration Readback and Extended Control
1111 e6e5ad80 bellard
    case 0x18:                        // Signature Generator Control
1112 e6e5ad80 bellard
    case 0x19:                        // Signal Generator Result
1113 e6e5ad80 bellard
    case 0x1a:                        // Signal Generator Result
1114 e6e5ad80 bellard
    case 0x1b:                        // VCLK 0 Denominator & Post
1115 e6e5ad80 bellard
    case 0x1c:                        // VCLK 1 Denominator & Post
1116 e6e5ad80 bellard
    case 0x1d:                        // VCLK 2 Denominator & Post
1117 e6e5ad80 bellard
    case 0x1e:                        // VCLK 3 Denominator & Post
1118 e6e5ad80 bellard
    case 0x1f:                        // BIOS Write Enable and MCLK select
1119 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1120 e6e5ad80 bellard
        printf("cirrus: handled inport sr_index %02x\n", reg_index);
1121 e6e5ad80 bellard
#endif
1122 e6e5ad80 bellard
        *reg_value = s->sr[reg_index];
1123 e6e5ad80 bellard
        break;
1124 e6e5ad80 bellard
    default:
1125 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1126 e6e5ad80 bellard
        printf("cirrus: inport sr_index %02x\n", reg_index);
1127 e6e5ad80 bellard
#endif
1128 e6e5ad80 bellard
        *reg_value = 0xff;
1129 e6e5ad80 bellard
        break;
1130 e6e5ad80 bellard
    }
1131 e6e5ad80 bellard
1132 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1133 e6e5ad80 bellard
}
1134 e6e5ad80 bellard
1135 e6e5ad80 bellard
static int
1136 e6e5ad80 bellard
cirrus_hook_write_sr(CirrusVGAState * s, unsigned reg_index, int reg_value)
1137 e6e5ad80 bellard
{
1138 e6e5ad80 bellard
    switch (reg_index) {
1139 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1140 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1141 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1142 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1143 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1144 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1145 e6e5ad80 bellard
    case 0x06:                        // Unlock Cirrus extensions
1146 e6e5ad80 bellard
        reg_value &= 0x17;
1147 e6e5ad80 bellard
        if (reg_value == 0x12) {
1148 e6e5ad80 bellard
            s->sr[reg_index] = 0x12;
1149 e6e5ad80 bellard
        } else {
1150 e6e5ad80 bellard
            s->sr[reg_index] = 0x0f;
1151 e6e5ad80 bellard
        }
1152 e6e5ad80 bellard
        break;
1153 e6e5ad80 bellard
    case 0x10:
1154 e6e5ad80 bellard
    case 0x30:
1155 e6e5ad80 bellard
    case 0x50:
1156 e6e5ad80 bellard
    case 0x70:                        // Graphics Cursor X
1157 e6e5ad80 bellard
    case 0x90:
1158 e6e5ad80 bellard
    case 0xb0:
1159 e6e5ad80 bellard
    case 0xd0:
1160 e6e5ad80 bellard
    case 0xf0:                        // Graphics Cursor X
1161 e6e5ad80 bellard
        s->sr[0x10] = reg_value;
1162 a5082316 bellard
        s->hw_cursor_x = (reg_value << 3) | (reg_index >> 5);
1163 e6e5ad80 bellard
        break;
1164 e6e5ad80 bellard
    case 0x11:
1165 e6e5ad80 bellard
    case 0x31:
1166 e6e5ad80 bellard
    case 0x51:
1167 e6e5ad80 bellard
    case 0x71:                        // Graphics Cursor Y
1168 e6e5ad80 bellard
    case 0x91:
1169 e6e5ad80 bellard
    case 0xb1:
1170 e6e5ad80 bellard
    case 0xd1:
1171 e6e5ad80 bellard
    case 0xf1:                        // Graphics Cursor Y
1172 e6e5ad80 bellard
        s->sr[0x11] = reg_value;
1173 a5082316 bellard
        s->hw_cursor_y = (reg_value << 3) | (reg_index >> 5);
1174 e6e5ad80 bellard
        break;
1175 e6e5ad80 bellard
    case 0x07:                        // Extended Sequencer Mode
1176 e6e5ad80 bellard
    case 0x08:                        // EEPROM Control
1177 e6e5ad80 bellard
    case 0x09:                        // Scratch Register 0
1178 e6e5ad80 bellard
    case 0x0a:                        // Scratch Register 1
1179 e6e5ad80 bellard
    case 0x0b:                        // VCLK 0
1180 e6e5ad80 bellard
    case 0x0c:                        // VCLK 1
1181 e6e5ad80 bellard
    case 0x0d:                        // VCLK 2
1182 e6e5ad80 bellard
    case 0x0e:                        // VCLK 3
1183 e6e5ad80 bellard
    case 0x0f:                        // DRAM Control
1184 e6e5ad80 bellard
    case 0x12:                        // Graphics Cursor Attribute
1185 e6e5ad80 bellard
    case 0x13:                        // Graphics Cursor Pattern Address
1186 e6e5ad80 bellard
    case 0x14:                        // Scratch Register 2
1187 e6e5ad80 bellard
    case 0x15:                        // Scratch Register 3
1188 e6e5ad80 bellard
    case 0x16:                        // Performance Tuning Register
1189 e6e5ad80 bellard
    case 0x17:                        // Configuration Readback and Extended Control
1190 e6e5ad80 bellard
    case 0x18:                        // Signature Generator Control
1191 e6e5ad80 bellard
    case 0x19:                        // Signature Generator Result
1192 e6e5ad80 bellard
    case 0x1a:                        // Signature Generator Result
1193 e6e5ad80 bellard
    case 0x1b:                        // VCLK 0 Denominator & Post
1194 e6e5ad80 bellard
    case 0x1c:                        // VCLK 1 Denominator & Post
1195 e6e5ad80 bellard
    case 0x1d:                        // VCLK 2 Denominator & Post
1196 e6e5ad80 bellard
    case 0x1e:                        // VCLK 3 Denominator & Post
1197 e6e5ad80 bellard
    case 0x1f:                        // BIOS Write Enable and MCLK select
1198 e6e5ad80 bellard
        s->sr[reg_index] = reg_value;
1199 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1200 e6e5ad80 bellard
        printf("cirrus: handled outport sr_index %02x, sr_value %02x\n",
1201 e6e5ad80 bellard
               reg_index, reg_value);
1202 e6e5ad80 bellard
#endif
1203 e6e5ad80 bellard
        break;
1204 e6e5ad80 bellard
    default:
1205 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1206 e6e5ad80 bellard
        printf("cirrus: outport sr_index %02x, sr_value %02x\n", reg_index,
1207 e6e5ad80 bellard
               reg_value);
1208 e6e5ad80 bellard
#endif
1209 e6e5ad80 bellard
        break;
1210 e6e5ad80 bellard
    }
1211 e6e5ad80 bellard
1212 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1213 e6e5ad80 bellard
}
1214 e6e5ad80 bellard
1215 e6e5ad80 bellard
/***************************************
1216 e6e5ad80 bellard
 *
1217 e6e5ad80 bellard
 *  I/O access at 0x3c6
1218 e6e5ad80 bellard
 *
1219 e6e5ad80 bellard
 ***************************************/
1220 e6e5ad80 bellard
1221 e6e5ad80 bellard
static void cirrus_read_hidden_dac(CirrusVGAState * s, int *reg_value)
1222 e6e5ad80 bellard
{
1223 e6e5ad80 bellard
    *reg_value = 0xff;
1224 a21ae81d bellard
    if (++s->cirrus_hidden_dac_lockindex == 5) {
1225 a21ae81d bellard
        *reg_value = s->cirrus_hidden_dac_data;
1226 a21ae81d bellard
        s->cirrus_hidden_dac_lockindex = 0;
1227 e6e5ad80 bellard
    }
1228 e6e5ad80 bellard
}
1229 e6e5ad80 bellard
1230 e6e5ad80 bellard
static void cirrus_write_hidden_dac(CirrusVGAState * s, int reg_value)
1231 e6e5ad80 bellard
{
1232 e6e5ad80 bellard
    if (s->cirrus_hidden_dac_lockindex == 4) {
1233 e6e5ad80 bellard
        s->cirrus_hidden_dac_data = reg_value;
1234 a21ae81d bellard
#if defined(DEBUG_CIRRUS)
1235 e6e5ad80 bellard
        printf("cirrus: outport hidden DAC, value %02x\n", reg_value);
1236 e6e5ad80 bellard
#endif
1237 e6e5ad80 bellard
    }
1238 e6e5ad80 bellard
    s->cirrus_hidden_dac_lockindex = 0;
1239 e6e5ad80 bellard
}
1240 e6e5ad80 bellard
1241 e6e5ad80 bellard
/***************************************
1242 e6e5ad80 bellard
 *
1243 e6e5ad80 bellard
 *  I/O access at 0x3c9
1244 e6e5ad80 bellard
 *
1245 e6e5ad80 bellard
 ***************************************/
1246 e6e5ad80 bellard
1247 e6e5ad80 bellard
static int cirrus_hook_read_palette(CirrusVGAState * s, int *reg_value)
1248 e6e5ad80 bellard
{
1249 e6e5ad80 bellard
    if (!(s->sr[0x12] & CIRRUS_CURSOR_HIDDENPEL))
1250 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1251 a5082316 bellard
    *reg_value =
1252 a5082316 bellard
        s->cirrus_hidden_palette[(s->dac_read_index & 0x0f) * 3 +
1253 a5082316 bellard
                                 s->dac_sub_index];
1254 e6e5ad80 bellard
    if (++s->dac_sub_index == 3) {
1255 e6e5ad80 bellard
        s->dac_sub_index = 0;
1256 e6e5ad80 bellard
        s->dac_read_index++;
1257 e6e5ad80 bellard
    }
1258 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1259 e6e5ad80 bellard
}
1260 e6e5ad80 bellard
1261 e6e5ad80 bellard
static int cirrus_hook_write_palette(CirrusVGAState * s, int reg_value)
1262 e6e5ad80 bellard
{
1263 e6e5ad80 bellard
    if (!(s->sr[0x12] & CIRRUS_CURSOR_HIDDENPEL))
1264 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1265 e6e5ad80 bellard
    s->dac_cache[s->dac_sub_index] = reg_value;
1266 e6e5ad80 bellard
    if (++s->dac_sub_index == 3) {
1267 a5082316 bellard
        memcpy(&s->cirrus_hidden_palette[(s->dac_write_index & 0x0f) * 3],
1268 a5082316 bellard
               s->dac_cache, 3);
1269 a5082316 bellard
        /* XXX update cursor */
1270 e6e5ad80 bellard
        s->dac_sub_index = 0;
1271 e6e5ad80 bellard
        s->dac_write_index++;
1272 e6e5ad80 bellard
    }
1273 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1274 e6e5ad80 bellard
}
1275 e6e5ad80 bellard
1276 e6e5ad80 bellard
/***************************************
1277 e6e5ad80 bellard
 *
1278 e6e5ad80 bellard
 *  I/O access between 0x3ce-0x3cf
1279 e6e5ad80 bellard
 *
1280 e6e5ad80 bellard
 ***************************************/
1281 e6e5ad80 bellard
1282 e6e5ad80 bellard
static int
1283 e6e5ad80 bellard
cirrus_hook_read_gr(CirrusVGAState * s, unsigned reg_index, int *reg_value)
1284 e6e5ad80 bellard
{
1285 e6e5ad80 bellard
    switch (reg_index) {
1286 aeb3c85f bellard
    case 0x00: // Standard VGA, BGCOLOR 0x000000ff
1287 aeb3c85f bellard
      *reg_value = s->cirrus_shadow_gr0;
1288 aeb3c85f bellard
      return CIRRUS_HOOK_HANDLED;
1289 aeb3c85f bellard
    case 0x01: // Standard VGA, FGCOLOR 0x000000ff
1290 aeb3c85f bellard
      *reg_value = s->cirrus_shadow_gr1;
1291 aeb3c85f bellard
      return CIRRUS_HOOK_HANDLED;
1292 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1293 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1294 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1295 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1296 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1297 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1298 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1299 e6e5ad80 bellard
    case 0x05:                        // Standard VGA, Cirrus extended mode
1300 e6e5ad80 bellard
    default:
1301 e6e5ad80 bellard
        break;
1302 e6e5ad80 bellard
    }
1303 e6e5ad80 bellard
1304 e6e5ad80 bellard
    if (reg_index < 0x3a) {
1305 e6e5ad80 bellard
        *reg_value = s->gr[reg_index];
1306 e6e5ad80 bellard
    } else {
1307 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1308 e6e5ad80 bellard
        printf("cirrus: inport gr_index %02x\n", reg_index);
1309 e6e5ad80 bellard
#endif
1310 e6e5ad80 bellard
        *reg_value = 0xff;
1311 e6e5ad80 bellard
    }
1312 e6e5ad80 bellard
1313 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1314 e6e5ad80 bellard
}
1315 e6e5ad80 bellard
1316 e6e5ad80 bellard
static int
1317 e6e5ad80 bellard
cirrus_hook_write_gr(CirrusVGAState * s, unsigned reg_index, int reg_value)
1318 e6e5ad80 bellard
{
1319 a5082316 bellard
#if defined(DEBUG_BITBLT) && 0
1320 a5082316 bellard
    printf("gr%02x: %02x\n", reg_index, reg_value);
1321 a5082316 bellard
#endif
1322 e6e5ad80 bellard
    switch (reg_index) {
1323 e6e5ad80 bellard
    case 0x00:                        // Standard VGA, BGCOLOR 0x000000ff
1324 aeb3c85f bellard
        s->cirrus_shadow_gr0 = reg_value;
1325 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1326 e6e5ad80 bellard
    case 0x01:                        // Standard VGA, FGCOLOR 0x000000ff
1327 aeb3c85f bellard
        s->cirrus_shadow_gr1 = reg_value;
1328 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1329 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1330 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1331 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1332 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1333 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1334 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1335 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1336 e6e5ad80 bellard
    case 0x05:                        // Standard VGA, Cirrus extended mode
1337 e6e5ad80 bellard
        s->gr[reg_index] = reg_value & 0x7f;
1338 e6e5ad80 bellard
        break;
1339 e6e5ad80 bellard
    case 0x09:                        // bank offset #0
1340 e6e5ad80 bellard
    case 0x0A:                        // bank offset #1
1341 e6e5ad80 bellard
    case 0x0B:
1342 e6e5ad80 bellard
        s->gr[reg_index] = reg_value;
1343 e6e5ad80 bellard
        cirrus_update_bank_ptr(s, 0);
1344 e6e5ad80 bellard
        cirrus_update_bank_ptr(s, 1);
1345 e6e5ad80 bellard
        break;
1346 e6e5ad80 bellard
    case 0x10:                        // BGCOLOR 0x0000ff00
1347 e6e5ad80 bellard
    case 0x11:                        // FGCOLOR 0x0000ff00
1348 e6e5ad80 bellard
    case 0x12:                        // BGCOLOR 0x00ff0000
1349 e6e5ad80 bellard
    case 0x13:                        // FGCOLOR 0x00ff0000
1350 e6e5ad80 bellard
    case 0x14:                        // BGCOLOR 0xff000000
1351 e6e5ad80 bellard
    case 0x15:                        // FGCOLOR 0xff000000
1352 e6e5ad80 bellard
    case 0x20:                        // BLT WIDTH 0x0000ff
1353 e6e5ad80 bellard
    case 0x22:                        // BLT HEIGHT 0x0000ff
1354 e6e5ad80 bellard
    case 0x24:                        // BLT DEST PITCH 0x0000ff
1355 e6e5ad80 bellard
    case 0x26:                        // BLT SRC PITCH 0x0000ff
1356 e6e5ad80 bellard
    case 0x28:                        // BLT DEST ADDR 0x0000ff
1357 e6e5ad80 bellard
    case 0x29:                        // BLT DEST ADDR 0x00ff00
1358 e6e5ad80 bellard
    case 0x2c:                        // BLT SRC ADDR 0x0000ff
1359 e6e5ad80 bellard
    case 0x2d:                        // BLT SRC ADDR 0x00ff00
1360 a5082316 bellard
    case 0x2f:                  // BLT WRITEMASK
1361 e6e5ad80 bellard
    case 0x30:                        // BLT MODE
1362 e6e5ad80 bellard
    case 0x32:                        // RASTER OP
1363 a21ae81d bellard
    case 0x33:                        // BLT MODEEXT
1364 e6e5ad80 bellard
    case 0x34:                        // BLT TRANSPARENT COLOR 0x00ff
1365 e6e5ad80 bellard
    case 0x35:                        // BLT TRANSPARENT COLOR 0xff00
1366 e6e5ad80 bellard
    case 0x38:                        // BLT TRANSPARENT COLOR MASK 0x00ff
1367 e6e5ad80 bellard
    case 0x39:                        // BLT TRANSPARENT COLOR MASK 0xff00
1368 e6e5ad80 bellard
        s->gr[reg_index] = reg_value;
1369 e6e5ad80 bellard
        break;
1370 e6e5ad80 bellard
    case 0x21:                        // BLT WIDTH 0x001f00
1371 e6e5ad80 bellard
    case 0x23:                        // BLT HEIGHT 0x001f00
1372 e6e5ad80 bellard
    case 0x25:                        // BLT DEST PITCH 0x001f00
1373 e6e5ad80 bellard
    case 0x27:                        // BLT SRC PITCH 0x001f00
1374 e6e5ad80 bellard
        s->gr[reg_index] = reg_value & 0x1f;
1375 e6e5ad80 bellard
        break;
1376 e6e5ad80 bellard
    case 0x2a:                        // BLT DEST ADDR 0x3f0000
1377 a5082316 bellard
        s->gr[reg_index] = reg_value & 0x3f;
1378 a5082316 bellard
        /* if auto start mode, starts bit blt now */
1379 a5082316 bellard
        if (s->gr[0x31] & CIRRUS_BLT_AUTOSTART) {
1380 a5082316 bellard
            cirrus_bitblt_start(s);
1381 a5082316 bellard
        }
1382 a5082316 bellard
        break;
1383 e6e5ad80 bellard
    case 0x2e:                        // BLT SRC ADDR 0x3f0000
1384 e6e5ad80 bellard
        s->gr[reg_index] = reg_value & 0x3f;
1385 e6e5ad80 bellard
        break;
1386 e6e5ad80 bellard
    case 0x31:                        // BLT STATUS/START
1387 e6e5ad80 bellard
        cirrus_write_bitblt(s, reg_value);
1388 e6e5ad80 bellard
        break;
1389 e6e5ad80 bellard
    default:
1390 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1391 e6e5ad80 bellard
        printf("cirrus: outport gr_index %02x, gr_value %02x\n", reg_index,
1392 e6e5ad80 bellard
               reg_value);
1393 e6e5ad80 bellard
#endif
1394 e6e5ad80 bellard
        break;
1395 e6e5ad80 bellard
    }
1396 e6e5ad80 bellard
1397 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1398 e6e5ad80 bellard
}
1399 e6e5ad80 bellard
1400 e6e5ad80 bellard
/***************************************
1401 e6e5ad80 bellard
 *
1402 e6e5ad80 bellard
 *  I/O access between 0x3d4-0x3d5
1403 e6e5ad80 bellard
 *
1404 e6e5ad80 bellard
 ***************************************/
1405 e6e5ad80 bellard
1406 e6e5ad80 bellard
static int
1407 e6e5ad80 bellard
cirrus_hook_read_cr(CirrusVGAState * s, unsigned reg_index, int *reg_value)
1408 e6e5ad80 bellard
{
1409 e6e5ad80 bellard
    switch (reg_index) {
1410 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1411 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1412 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1413 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1414 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1415 e6e5ad80 bellard
    case 0x05:                        // Standard VGA
1416 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1417 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1418 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1419 e6e5ad80 bellard
    case 0x09:                        // Standard VGA
1420 e6e5ad80 bellard
    case 0x0a:                        // Standard VGA
1421 e6e5ad80 bellard
    case 0x0b:                        // Standard VGA
1422 e6e5ad80 bellard
    case 0x0c:                        // Standard VGA
1423 e6e5ad80 bellard
    case 0x0d:                        // Standard VGA
1424 e6e5ad80 bellard
    case 0x0e:                        // Standard VGA
1425 e6e5ad80 bellard
    case 0x0f:                        // Standard VGA
1426 e6e5ad80 bellard
    case 0x10:                        // Standard VGA
1427 e6e5ad80 bellard
    case 0x11:                        // Standard VGA
1428 e6e5ad80 bellard
    case 0x12:                        // Standard VGA
1429 e6e5ad80 bellard
    case 0x13:                        // Standard VGA
1430 e6e5ad80 bellard
    case 0x14:                        // Standard VGA
1431 e6e5ad80 bellard
    case 0x15:                        // Standard VGA
1432 e6e5ad80 bellard
    case 0x16:                        // Standard VGA
1433 e6e5ad80 bellard
    case 0x17:                        // Standard VGA
1434 e6e5ad80 bellard
    case 0x18:                        // Standard VGA
1435 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1436 e6e5ad80 bellard
    case 0x19:                        // Interlace End
1437 e6e5ad80 bellard
    case 0x1a:                        // Miscellaneous Control
1438 e6e5ad80 bellard
    case 0x1b:                        // Extended Display Control
1439 e6e5ad80 bellard
    case 0x1c:                        // Sync Adjust and Genlock
1440 e6e5ad80 bellard
    case 0x1d:                        // Overlay Extended Control
1441 e6e5ad80 bellard
    case 0x22:                        // Graphics Data Latches Readback (R)
1442 e6e5ad80 bellard
    case 0x24:                        // Attribute Controller Toggle Readback (R)
1443 e6e5ad80 bellard
    case 0x25:                        // Part Status
1444 e6e5ad80 bellard
    case 0x27:                        // Part ID (R)
1445 e6e5ad80 bellard
        *reg_value = s->cr[reg_index];
1446 e6e5ad80 bellard
        break;
1447 e6e5ad80 bellard
    case 0x26:                        // Attribute Controller Index Readback (R)
1448 e6e5ad80 bellard
        *reg_value = s->ar_index & 0x3f;
1449 e6e5ad80 bellard
        break;
1450 e6e5ad80 bellard
    default:
1451 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1452 e6e5ad80 bellard
        printf("cirrus: inport cr_index %02x\n", reg_index);
1453 e6e5ad80 bellard
        *reg_value = 0xff;
1454 e6e5ad80 bellard
#endif
1455 e6e5ad80 bellard
        break;
1456 e6e5ad80 bellard
    }
1457 e6e5ad80 bellard
1458 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1459 e6e5ad80 bellard
}
1460 e6e5ad80 bellard
1461 e6e5ad80 bellard
static int
1462 e6e5ad80 bellard
cirrus_hook_write_cr(CirrusVGAState * s, unsigned reg_index, int reg_value)
1463 e6e5ad80 bellard
{
1464 e6e5ad80 bellard
    switch (reg_index) {
1465 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1466 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1467 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1468 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1469 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1470 e6e5ad80 bellard
    case 0x05:                        // Standard VGA
1471 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1472 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1473 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1474 e6e5ad80 bellard
    case 0x09:                        // Standard VGA
1475 e6e5ad80 bellard
    case 0x0a:                        // Standard VGA
1476 e6e5ad80 bellard
    case 0x0b:                        // Standard VGA
1477 e6e5ad80 bellard
    case 0x0c:                        // Standard VGA
1478 e6e5ad80 bellard
    case 0x0d:                        // Standard VGA
1479 e6e5ad80 bellard
    case 0x0e:                        // Standard VGA
1480 e6e5ad80 bellard
    case 0x0f:                        // Standard VGA
1481 e6e5ad80 bellard
    case 0x10:                        // Standard VGA
1482 e6e5ad80 bellard
    case 0x11:                        // Standard VGA
1483 e6e5ad80 bellard
    case 0x12:                        // Standard VGA
1484 e6e5ad80 bellard
    case 0x13:                        // Standard VGA
1485 e6e5ad80 bellard
    case 0x14:                        // Standard VGA
1486 e6e5ad80 bellard
    case 0x15:                        // Standard VGA
1487 e6e5ad80 bellard
    case 0x16:                        // Standard VGA
1488 e6e5ad80 bellard
    case 0x17:                        // Standard VGA
1489 e6e5ad80 bellard
    case 0x18:                        // Standard VGA
1490 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1491 e6e5ad80 bellard
    case 0x19:                        // Interlace End
1492 e6e5ad80 bellard
    case 0x1a:                        // Miscellaneous Control
1493 e6e5ad80 bellard
    case 0x1b:                        // Extended Display Control
1494 e6e5ad80 bellard
    case 0x1c:                        // Sync Adjust and Genlock
1495 e6e5ad80 bellard
        s->cr[reg_index] = reg_value;
1496 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1497 e6e5ad80 bellard
        printf("cirrus: handled outport cr_index %02x, cr_value %02x\n",
1498 e6e5ad80 bellard
               reg_index, reg_value);
1499 e6e5ad80 bellard
#endif
1500 e6e5ad80 bellard
        break;
1501 e6e5ad80 bellard
    case 0x22:                        // Graphics Data Latches Readback (R)
1502 e6e5ad80 bellard
    case 0x24:                        // Attribute Controller Toggle Readback (R)
1503 e6e5ad80 bellard
    case 0x26:                        // Attribute Controller Index Readback (R)
1504 e6e5ad80 bellard
    case 0x27:                        // Part ID (R)
1505 e6e5ad80 bellard
        break;
1506 e6e5ad80 bellard
    case 0x1d:                        // Overlay Extended Control
1507 e6e5ad80 bellard
    case 0x25:                        // Part Status
1508 e6e5ad80 bellard
    default:
1509 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1510 e6e5ad80 bellard
        printf("cirrus: outport cr_index %02x, cr_value %02x\n", reg_index,
1511 e6e5ad80 bellard
               reg_value);
1512 e6e5ad80 bellard
#endif
1513 e6e5ad80 bellard
        break;
1514 e6e5ad80 bellard
    }
1515 e6e5ad80 bellard
1516 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1517 e6e5ad80 bellard
}
1518 e6e5ad80 bellard
1519 e6e5ad80 bellard
/***************************************
1520 e6e5ad80 bellard
 *
1521 e6e5ad80 bellard
 *  memory-mapped I/O (bitblt)
1522 e6e5ad80 bellard
 *
1523 e6e5ad80 bellard
 ***************************************/
1524 e6e5ad80 bellard
1525 e6e5ad80 bellard
static uint8_t cirrus_mmio_blt_read(CirrusVGAState * s, unsigned address)
1526 e6e5ad80 bellard
{
1527 e6e5ad80 bellard
    int value = 0xff;
1528 e6e5ad80 bellard
1529 e6e5ad80 bellard
    switch (address) {
1530 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1531 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x00, &value);
1532 e6e5ad80 bellard
        break;
1533 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1534 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x10, &value);
1535 e6e5ad80 bellard
        break;
1536 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1537 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x12, &value);
1538 e6e5ad80 bellard
        break;
1539 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1540 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x14, &value);
1541 e6e5ad80 bellard
        break;
1542 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1543 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x01, &value);
1544 e6e5ad80 bellard
        break;
1545 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1546 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x11, &value);
1547 e6e5ad80 bellard
        break;
1548 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1549 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x13, &value);
1550 e6e5ad80 bellard
        break;
1551 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1552 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x15, &value);
1553 e6e5ad80 bellard
        break;
1554 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 0):
1555 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x20, &value);
1556 e6e5ad80 bellard
        break;
1557 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 1):
1558 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x21, &value);
1559 e6e5ad80 bellard
        break;
1560 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 0):
1561 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x22, &value);
1562 e6e5ad80 bellard
        break;
1563 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 1):
1564 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x23, &value);
1565 e6e5ad80 bellard
        break;
1566 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1567 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x24, &value);
1568 e6e5ad80 bellard
        break;
1569 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1570 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x25, &value);
1571 e6e5ad80 bellard
        break;
1572 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1573 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x26, &value);
1574 e6e5ad80 bellard
        break;
1575 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1576 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x27, &value);
1577 e6e5ad80 bellard
        break;
1578 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 0):
1579 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x28, &value);
1580 e6e5ad80 bellard
        break;
1581 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 1):
1582 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x29, &value);
1583 e6e5ad80 bellard
        break;
1584 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 2):
1585 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2a, &value);
1586 e6e5ad80 bellard
        break;
1587 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 0):
1588 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2c, &value);
1589 e6e5ad80 bellard
        break;
1590 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 1):
1591 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2d, &value);
1592 e6e5ad80 bellard
        break;
1593 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 2):
1594 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2e, &value);
1595 e6e5ad80 bellard
        break;
1596 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTWRITEMASK:
1597 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2f, &value);
1598 e6e5ad80 bellard
        break;
1599 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTMODE:
1600 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x30, &value);
1601 e6e5ad80 bellard
        break;
1602 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTROP:
1603 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x32, &value);
1604 e6e5ad80 bellard
        break;
1605 a21ae81d bellard
    case CIRRUS_MMIO_BLTMODEEXT:
1606 a21ae81d bellard
        cirrus_hook_read_gr(s, 0x33, &value);
1607 a21ae81d bellard
        break;
1608 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1609 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x34, &value);
1610 e6e5ad80 bellard
        break;
1611 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1612 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x35, &value);
1613 e6e5ad80 bellard
        break;
1614 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1615 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x38, &value);
1616 e6e5ad80 bellard
        break;
1617 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1618 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x39, &value);
1619 e6e5ad80 bellard
        break;
1620 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTSTATUS:
1621 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x31, &value);
1622 e6e5ad80 bellard
        break;
1623 e6e5ad80 bellard
    default:
1624 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1625 e6e5ad80 bellard
        printf("cirrus: mmio read - address 0x%04x\n", address);
1626 e6e5ad80 bellard
#endif
1627 e6e5ad80 bellard
        break;
1628 e6e5ad80 bellard
    }
1629 e6e5ad80 bellard
1630 e6e5ad80 bellard
    return (uint8_t) value;
1631 e6e5ad80 bellard
}
1632 e6e5ad80 bellard
1633 e6e5ad80 bellard
static void cirrus_mmio_blt_write(CirrusVGAState * s, unsigned address,
1634 e6e5ad80 bellard
                                  uint8_t value)
1635 e6e5ad80 bellard
{
1636 e6e5ad80 bellard
    switch (address) {
1637 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1638 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x00, value);
1639 e6e5ad80 bellard
        break;
1640 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1641 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x10, value);
1642 e6e5ad80 bellard
        break;
1643 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1644 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x12, value);
1645 e6e5ad80 bellard
        break;
1646 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1647 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x14, value);
1648 e6e5ad80 bellard
        break;
1649 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1650 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x01, value);
1651 e6e5ad80 bellard
        break;
1652 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1653 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x11, value);
1654 e6e5ad80 bellard
        break;
1655 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1656 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x13, value);
1657 e6e5ad80 bellard
        break;
1658 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1659 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x15, value);
1660 e6e5ad80 bellard
        break;
1661 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 0):
1662 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x20, value);
1663 e6e5ad80 bellard
        break;
1664 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 1):
1665 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x21, value);
1666 e6e5ad80 bellard
        break;
1667 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 0):
1668 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x22, value);
1669 e6e5ad80 bellard
        break;
1670 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 1):
1671 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x23, value);
1672 e6e5ad80 bellard
        break;
1673 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1674 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x24, value);
1675 e6e5ad80 bellard
        break;
1676 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1677 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x25, value);
1678 e6e5ad80 bellard
        break;
1679 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1680 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x26, value);
1681 e6e5ad80 bellard
        break;
1682 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1683 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x27, value);
1684 e6e5ad80 bellard
        break;
1685 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 0):
1686 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x28, value);
1687 e6e5ad80 bellard
        break;
1688 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 1):
1689 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x29, value);
1690 e6e5ad80 bellard
        break;
1691 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 2):
1692 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2a, value);
1693 e6e5ad80 bellard
        break;
1694 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 3):
1695 e6e5ad80 bellard
        /* ignored */
1696 e6e5ad80 bellard
        break;
1697 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 0):
1698 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2c, value);
1699 e6e5ad80 bellard
        break;
1700 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 1):
1701 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2d, value);
1702 e6e5ad80 bellard
        break;
1703 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 2):
1704 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2e, value);
1705 e6e5ad80 bellard
        break;
1706 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTWRITEMASK:
1707 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2f, value);
1708 e6e5ad80 bellard
        break;
1709 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTMODE:
1710 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x30, value);
1711 e6e5ad80 bellard
        break;
1712 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTROP:
1713 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x32, value);
1714 e6e5ad80 bellard
        break;
1715 a21ae81d bellard
    case CIRRUS_MMIO_BLTMODEEXT:
1716 a21ae81d bellard
        cirrus_hook_write_gr(s, 0x33, value);
1717 a21ae81d bellard
        break;
1718 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1719 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x34, value);
1720 e6e5ad80 bellard
        break;
1721 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1722 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x35, value);
1723 e6e5ad80 bellard
        break;
1724 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1725 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x38, value);
1726 e6e5ad80 bellard
        break;
1727 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1728 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x39, value);
1729 e6e5ad80 bellard
        break;
1730 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTSTATUS:
1731 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x31, value);
1732 e6e5ad80 bellard
        break;
1733 e6e5ad80 bellard
    default:
1734 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1735 e6e5ad80 bellard
        printf("cirrus: mmio write - addr 0x%04x val 0x%02x (ignored)\n",
1736 e6e5ad80 bellard
               address, value);
1737 e6e5ad80 bellard
#endif
1738 e6e5ad80 bellard
        break;
1739 e6e5ad80 bellard
    }
1740 e6e5ad80 bellard
}
1741 e6e5ad80 bellard
1742 e6e5ad80 bellard
/***************************************
1743 e6e5ad80 bellard
 *
1744 e6e5ad80 bellard
 *  write mode 4/5
1745 e6e5ad80 bellard
 *
1746 e6e5ad80 bellard
 * assume TARGET_PAGE_SIZE >= 16
1747 e6e5ad80 bellard
 *
1748 e6e5ad80 bellard
 ***************************************/
1749 e6e5ad80 bellard
1750 e6e5ad80 bellard
static void cirrus_mem_writeb_mode4and5_8bpp(CirrusVGAState * s,
1751 e6e5ad80 bellard
                                             unsigned mode,
1752 e6e5ad80 bellard
                                             unsigned offset,
1753 e6e5ad80 bellard
                                             uint32_t mem_value)
1754 e6e5ad80 bellard
{
1755 e6e5ad80 bellard
    int x;
1756 e6e5ad80 bellard
    unsigned val = mem_value;
1757 e6e5ad80 bellard
    uint8_t *dst;
1758 e6e5ad80 bellard
1759 e6e5ad80 bellard
    dst = s->vram_ptr + offset;
1760 e6e5ad80 bellard
    for (x = 0; x < 8; x++) {
1761 e6e5ad80 bellard
        if (val & 0x80) {
1762 aeb3c85f bellard
            *dst++ = s->cirrus_shadow_gr1;
1763 e6e5ad80 bellard
        } else if (mode == 5) {
1764 aeb3c85f bellard
            *dst++ = s->cirrus_shadow_gr0;
1765 e6e5ad80 bellard
        }
1766 e6e5ad80 bellard
        val <<= 1;
1767 e6e5ad80 bellard
    }
1768 e6e5ad80 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + offset);
1769 e6e5ad80 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + offset + 7);
1770 e6e5ad80 bellard
}
1771 e6e5ad80 bellard
1772 e6e5ad80 bellard
static void cirrus_mem_writeb_mode4and5_16bpp(CirrusVGAState * s,
1773 e6e5ad80 bellard
                                              unsigned mode,
1774 e6e5ad80 bellard
                                              unsigned offset,
1775 e6e5ad80 bellard
                                              uint32_t mem_value)
1776 e6e5ad80 bellard
{
1777 e6e5ad80 bellard
    int x;
1778 e6e5ad80 bellard
    unsigned val = mem_value;
1779 e6e5ad80 bellard
    uint8_t *dst;
1780 e6e5ad80 bellard
1781 e6e5ad80 bellard
    dst = s->vram_ptr + offset;
1782 e6e5ad80 bellard
    for (x = 0; x < 8; x++) {
1783 e6e5ad80 bellard
        if (val & 0x80) {
1784 aeb3c85f bellard
            *dst++ = s->cirrus_shadow_gr1;
1785 e6e5ad80 bellard
            *dst++ = s->gr[0x11];
1786 e6e5ad80 bellard
        } else if (mode == 5) {
1787 aeb3c85f bellard
            *dst++ = s->cirrus_shadow_gr0;
1788 e6e5ad80 bellard
            *dst++ = s->gr[0x10];
1789 e6e5ad80 bellard
        }
1790 e6e5ad80 bellard
        val <<= 1;
1791 e6e5ad80 bellard
    }
1792 e6e5ad80 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + offset);
1793 e6e5ad80 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + offset + 15);
1794 e6e5ad80 bellard
}
1795 e6e5ad80 bellard
1796 e6e5ad80 bellard
/***************************************
1797 e6e5ad80 bellard
 *
1798 e6e5ad80 bellard
 *  memory access between 0xa0000-0xbffff
1799 e6e5ad80 bellard
 *
1800 e6e5ad80 bellard
 ***************************************/
1801 e6e5ad80 bellard
1802 e6e5ad80 bellard
static uint32_t cirrus_vga_mem_readb(void *opaque, target_phys_addr_t addr)
1803 e6e5ad80 bellard
{
1804 e6e5ad80 bellard
    CirrusVGAState *s = opaque;
1805 e6e5ad80 bellard
    unsigned bank_index;
1806 e6e5ad80 bellard
    unsigned bank_offset;
1807 e6e5ad80 bellard
    uint32_t val;
1808 e6e5ad80 bellard
1809 e6e5ad80 bellard
    if ((s->sr[0x07] & 0x01) == 0) {
1810 e6e5ad80 bellard
        return vga_mem_readb(s, addr);
1811 e6e5ad80 bellard
    }
1812 e6e5ad80 bellard
1813 aeb3c85f bellard
    addr &= 0x1ffff;
1814 aeb3c85f bellard
1815 e6e5ad80 bellard
    if (addr < 0x10000) {
1816 e6e5ad80 bellard
        /* XXX handle bitblt */
1817 e6e5ad80 bellard
        /* video memory */
1818 e6e5ad80 bellard
        bank_index = addr >> 15;
1819 e6e5ad80 bellard
        bank_offset = addr & 0x7fff;
1820 e6e5ad80 bellard
        if (bank_offset < s->cirrus_bank_limit[bank_index]) {
1821 e6e5ad80 bellard
            bank_offset += s->cirrus_bank_base[bank_index];
1822 e6e5ad80 bellard
            if ((s->gr[0x0B] & 0x14) == 0x14) {
1823 e6e5ad80 bellard
                bank_offset <<= 4;
1824 e6e5ad80 bellard
            } else if (s->gr[0x0B] & 0x02) {
1825 e6e5ad80 bellard
                bank_offset <<= 3;
1826 e6e5ad80 bellard
            }
1827 e6e5ad80 bellard
            bank_offset &= s->cirrus_addr_mask;
1828 e6e5ad80 bellard
            val = *(s->vram_ptr + bank_offset);
1829 e6e5ad80 bellard
        } else
1830 e6e5ad80 bellard
            val = 0xff;
1831 e6e5ad80 bellard
    } else if (addr >= 0x18000 && addr < 0x18100) {
1832 e6e5ad80 bellard
        /* memory-mapped I/O */
1833 e6e5ad80 bellard
        val = 0xff;
1834 e6e5ad80 bellard
        if ((s->sr[0x17] & 0x44) == 0x04) {
1835 e6e5ad80 bellard
            val = cirrus_mmio_blt_read(s, addr & 0xff);
1836 e6e5ad80 bellard
        }
1837 e6e5ad80 bellard
    } else {
1838 e6e5ad80 bellard
        val = 0xff;
1839 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1840 e6e5ad80 bellard
        printf("cirrus: mem_readb %06x\n", addr);
1841 e6e5ad80 bellard
#endif
1842 e6e5ad80 bellard
    }
1843 e6e5ad80 bellard
    return val;
1844 e6e5ad80 bellard
}
1845 e6e5ad80 bellard
1846 e6e5ad80 bellard
static uint32_t cirrus_vga_mem_readw(void *opaque, target_phys_addr_t addr)
1847 e6e5ad80 bellard
{
1848 e6e5ad80 bellard
    uint32_t v;
1849 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
1850 e6e5ad80 bellard
    v = cirrus_vga_mem_readb(opaque, addr) << 8;
1851 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 1);
1852 e6e5ad80 bellard
#else
1853 e6e5ad80 bellard
    v = cirrus_vga_mem_readb(opaque, addr);
1854 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 1) << 8;
1855 e6e5ad80 bellard
#endif
1856 e6e5ad80 bellard
    return v;
1857 e6e5ad80 bellard
}
1858 e6e5ad80 bellard
1859 e6e5ad80 bellard
static uint32_t cirrus_vga_mem_readl(void *opaque, target_phys_addr_t addr)
1860 e6e5ad80 bellard
{
1861 e6e5ad80 bellard
    uint32_t v;
1862 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
1863 e6e5ad80 bellard
    v = cirrus_vga_mem_readb(opaque, addr) << 24;
1864 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 1) << 16;
1865 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 2) << 8;
1866 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 3);
1867 e6e5ad80 bellard
#else
1868 e6e5ad80 bellard
    v = cirrus_vga_mem_readb(opaque, addr);
1869 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 1) << 8;
1870 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 2) << 16;
1871 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 3) << 24;
1872 e6e5ad80 bellard
#endif
1873 e6e5ad80 bellard
    return v;
1874 e6e5ad80 bellard
}
1875 e6e5ad80 bellard
1876 e6e5ad80 bellard
static void cirrus_vga_mem_writeb(void *opaque, target_phys_addr_t addr, 
1877 e6e5ad80 bellard
                                  uint32_t mem_value)
1878 e6e5ad80 bellard
{
1879 e6e5ad80 bellard
    CirrusVGAState *s = opaque;
1880 e6e5ad80 bellard
    unsigned bank_index;
1881 e6e5ad80 bellard
    unsigned bank_offset;
1882 e6e5ad80 bellard
    unsigned mode;
1883 e6e5ad80 bellard
1884 e6e5ad80 bellard
    if ((s->sr[0x07] & 0x01) == 0) {
1885 e6e5ad80 bellard
        vga_mem_writeb(s, addr, mem_value);
1886 e6e5ad80 bellard
        return;
1887 e6e5ad80 bellard
    }
1888 e6e5ad80 bellard
1889 aeb3c85f bellard
    addr &= 0x1ffff;
1890 aeb3c85f bellard
1891 e6e5ad80 bellard
    if (addr < 0x10000) {
1892 e6e5ad80 bellard
        if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
1893 e6e5ad80 bellard
            /* bitblt */
1894 e6e5ad80 bellard
            *s->cirrus_srcptr++ = (uint8_t) mem_value;
1895 a5082316 bellard
            if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
1896 e6e5ad80 bellard
                cirrus_bitblt_cputovideo_next(s);
1897 e6e5ad80 bellard
            }
1898 e6e5ad80 bellard
        } else {
1899 e6e5ad80 bellard
            /* video memory */
1900 e6e5ad80 bellard
            bank_index = addr >> 15;
1901 e6e5ad80 bellard
            bank_offset = addr & 0x7fff;
1902 e6e5ad80 bellard
            if (bank_offset < s->cirrus_bank_limit[bank_index]) {
1903 e6e5ad80 bellard
                bank_offset += s->cirrus_bank_base[bank_index];
1904 e6e5ad80 bellard
                if ((s->gr[0x0B] & 0x14) == 0x14) {
1905 e6e5ad80 bellard
                    bank_offset <<= 4;
1906 e6e5ad80 bellard
                } else if (s->gr[0x0B] & 0x02) {
1907 e6e5ad80 bellard
                    bank_offset <<= 3;
1908 e6e5ad80 bellard
                }
1909 e6e5ad80 bellard
                bank_offset &= s->cirrus_addr_mask;
1910 e6e5ad80 bellard
                mode = s->gr[0x05] & 0x7;
1911 e6e5ad80 bellard
                if (mode < 4 || mode > 5 || ((s->gr[0x0B] & 0x4) == 0)) {
1912 e6e5ad80 bellard
                    *(s->vram_ptr + bank_offset) = mem_value;
1913 e6e5ad80 bellard
                    cpu_physical_memory_set_dirty(s->vram_offset +
1914 e6e5ad80 bellard
                                                  bank_offset);
1915 e6e5ad80 bellard
                } else {
1916 e6e5ad80 bellard
                    if ((s->gr[0x0B] & 0x14) != 0x14) {
1917 e6e5ad80 bellard
                        cirrus_mem_writeb_mode4and5_8bpp(s, mode,
1918 e6e5ad80 bellard
                                                         bank_offset,
1919 e6e5ad80 bellard
                                                         mem_value);
1920 e6e5ad80 bellard
                    } else {
1921 e6e5ad80 bellard
                        cirrus_mem_writeb_mode4and5_16bpp(s, mode,
1922 e6e5ad80 bellard
                                                          bank_offset,
1923 e6e5ad80 bellard
                                                          mem_value);
1924 e6e5ad80 bellard
                    }
1925 e6e5ad80 bellard
                }
1926 e6e5ad80 bellard
            }
1927 e6e5ad80 bellard
        }
1928 e6e5ad80 bellard
    } else if (addr >= 0x18000 && addr < 0x18100) {
1929 e6e5ad80 bellard
        /* memory-mapped I/O */
1930 e6e5ad80 bellard
        if ((s->sr[0x17] & 0x44) == 0x04) {
1931 e6e5ad80 bellard
            cirrus_mmio_blt_write(s, addr & 0xff, mem_value);
1932 e6e5ad80 bellard
        }
1933 e6e5ad80 bellard
    } else {
1934 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1935 e6e5ad80 bellard
        printf("cirrus: mem_writeb %06x value %02x\n", addr, mem_value);
1936 e6e5ad80 bellard
#endif
1937 e6e5ad80 bellard
    }
1938 e6e5ad80 bellard
}
1939 e6e5ad80 bellard
1940 e6e5ad80 bellard
static void cirrus_vga_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
1941 e6e5ad80 bellard
{
1942 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
1943 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr, (val >> 8) & 0xff);
1944 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 1, val & 0xff);
1945 e6e5ad80 bellard
#else
1946 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr, val & 0xff);
1947 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 1, (val >> 8) & 0xff);
1948 e6e5ad80 bellard
#endif
1949 e6e5ad80 bellard
}
1950 e6e5ad80 bellard
1951 e6e5ad80 bellard
static void cirrus_vga_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
1952 e6e5ad80 bellard
{
1953 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
1954 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr, (val >> 24) & 0xff);
1955 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 1, (val >> 16) & 0xff);
1956 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 2, (val >> 8) & 0xff);
1957 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 3, val & 0xff);
1958 e6e5ad80 bellard
#else
1959 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr, val & 0xff);
1960 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 1, (val >> 8) & 0xff);
1961 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 2, (val >> 16) & 0xff);
1962 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 3, (val >> 24) & 0xff);
1963 e6e5ad80 bellard
#endif
1964 e6e5ad80 bellard
}
1965 e6e5ad80 bellard
1966 e6e5ad80 bellard
static CPUReadMemoryFunc *cirrus_vga_mem_read[3] = {
1967 e6e5ad80 bellard
    cirrus_vga_mem_readb,
1968 e6e5ad80 bellard
    cirrus_vga_mem_readw,
1969 e6e5ad80 bellard
    cirrus_vga_mem_readl,
1970 e6e5ad80 bellard
};
1971 e6e5ad80 bellard
1972 e6e5ad80 bellard
static CPUWriteMemoryFunc *cirrus_vga_mem_write[3] = {
1973 e6e5ad80 bellard
    cirrus_vga_mem_writeb,
1974 e6e5ad80 bellard
    cirrus_vga_mem_writew,
1975 e6e5ad80 bellard
    cirrus_vga_mem_writel,
1976 e6e5ad80 bellard
};
1977 e6e5ad80 bellard
1978 e6e5ad80 bellard
/***************************************
1979 e6e5ad80 bellard
 *
1980 a5082316 bellard
 *  hardware cursor
1981 a5082316 bellard
 *
1982 a5082316 bellard
 ***************************************/
1983 a5082316 bellard
1984 a5082316 bellard
static inline void invalidate_cursor1(CirrusVGAState *s)
1985 a5082316 bellard
{
1986 a5082316 bellard
    if (s->last_hw_cursor_size) {
1987 a5082316 bellard
        vga_invalidate_scanlines((VGAState *)s, 
1988 a5082316 bellard
                                 s->last_hw_cursor_y + s->last_hw_cursor_y_start,
1989 a5082316 bellard
                                 s->last_hw_cursor_y + s->last_hw_cursor_y_end);
1990 a5082316 bellard
    }
1991 a5082316 bellard
}
1992 a5082316 bellard
1993 a5082316 bellard
static inline void cirrus_cursor_compute_yrange(CirrusVGAState *s)
1994 a5082316 bellard
{
1995 a5082316 bellard
    const uint8_t *src;
1996 a5082316 bellard
    uint32_t content;
1997 a5082316 bellard
    int y, y_min, y_max;
1998 a5082316 bellard
1999 78e127ef bellard
    src = s->vram_ptr + s->real_vram_size - 16 * 1024;
2000 a5082316 bellard
    if (s->sr[0x12] & CIRRUS_CURSOR_LARGE) {
2001 a5082316 bellard
        src += (s->sr[0x13] & 0x3c) * 256;
2002 a5082316 bellard
        y_min = 64;
2003 a5082316 bellard
        y_max = -1;
2004 a5082316 bellard
        for(y = 0; y < 64; y++) {
2005 a5082316 bellard
            content = ((uint32_t *)src)[0] |
2006 a5082316 bellard
                ((uint32_t *)src)[1] |
2007 a5082316 bellard
                ((uint32_t *)src)[2] |
2008 a5082316 bellard
                ((uint32_t *)src)[3];
2009 a5082316 bellard
            if (content) {
2010 a5082316 bellard
                if (y < y_min)
2011 a5082316 bellard
                    y_min = y;
2012 a5082316 bellard
                if (y > y_max)
2013 a5082316 bellard
                    y_max = y;
2014 a5082316 bellard
            }
2015 a5082316 bellard
            src += 16;
2016 a5082316 bellard
        }
2017 a5082316 bellard
    } else {
2018 a5082316 bellard
        src += (s->sr[0x13] & 0x3f) * 256;
2019 a5082316 bellard
        y_min = 32;
2020 a5082316 bellard
        y_max = -1;
2021 a5082316 bellard
        for(y = 0; y < 32; y++) {
2022 a5082316 bellard
            content = ((uint32_t *)src)[0] |
2023 a5082316 bellard
                ((uint32_t *)(src + 128))[0];
2024 a5082316 bellard
            if (content) {
2025 a5082316 bellard
                if (y < y_min)
2026 a5082316 bellard
                    y_min = y;
2027 a5082316 bellard
                if (y > y_max)
2028 a5082316 bellard
                    y_max = y;
2029 a5082316 bellard
            }
2030 a5082316 bellard
            src += 4;
2031 a5082316 bellard
        }
2032 a5082316 bellard
    }
2033 a5082316 bellard
    if (y_min > y_max) {
2034 a5082316 bellard
        s->last_hw_cursor_y_start = 0;
2035 a5082316 bellard
        s->last_hw_cursor_y_end = 0;
2036 a5082316 bellard
    } else {
2037 a5082316 bellard
        s->last_hw_cursor_y_start = y_min;
2038 a5082316 bellard
        s->last_hw_cursor_y_end = y_max + 1;
2039 a5082316 bellard
    }
2040 a5082316 bellard
}
2041 a5082316 bellard
2042 a5082316 bellard
/* NOTE: we do not currently handle the cursor bitmap change, so we
2043 a5082316 bellard
   update the cursor only if it moves. */
2044 a5082316 bellard
static void cirrus_cursor_invalidate(VGAState *s1)
2045 a5082316 bellard
{
2046 a5082316 bellard
    CirrusVGAState *s = (CirrusVGAState *)s1;
2047 a5082316 bellard
    int size;
2048 a5082316 bellard
2049 a5082316 bellard
    if (!s->sr[0x12] & CIRRUS_CURSOR_SHOW) {
2050 a5082316 bellard
        size = 0;
2051 a5082316 bellard
    } else {
2052 a5082316 bellard
        if (s->sr[0x12] & CIRRUS_CURSOR_LARGE)
2053 a5082316 bellard
            size = 64;
2054 a5082316 bellard
        else
2055 a5082316 bellard
            size = 32;
2056 a5082316 bellard
    }
2057 a5082316 bellard
    /* invalidate last cursor and new cursor if any change */
2058 a5082316 bellard
    if (s->last_hw_cursor_size != size ||
2059 a5082316 bellard
        s->last_hw_cursor_x != s->hw_cursor_x ||
2060 a5082316 bellard
        s->last_hw_cursor_y != s->hw_cursor_y) {
2061 a5082316 bellard
2062 a5082316 bellard
        invalidate_cursor1(s);
2063 a5082316 bellard
        
2064 a5082316 bellard
        s->last_hw_cursor_size = size;
2065 a5082316 bellard
        s->last_hw_cursor_x = s->hw_cursor_x;
2066 a5082316 bellard
        s->last_hw_cursor_y = s->hw_cursor_y;
2067 a5082316 bellard
        /* compute the real cursor min and max y */
2068 a5082316 bellard
        cirrus_cursor_compute_yrange(s);
2069 a5082316 bellard
        invalidate_cursor1(s);
2070 a5082316 bellard
    }
2071 a5082316 bellard
}
2072 a5082316 bellard
2073 a5082316 bellard
static void cirrus_cursor_draw_line(VGAState *s1, uint8_t *d1, int scr_y)
2074 a5082316 bellard
{
2075 a5082316 bellard
    CirrusVGAState *s = (CirrusVGAState *)s1;
2076 a5082316 bellard
    int w, h, bpp, x1, x2, poffset;
2077 a5082316 bellard
    unsigned int color0, color1;
2078 a5082316 bellard
    const uint8_t *palette, *src;
2079 a5082316 bellard
    uint32_t content;
2080 a5082316 bellard
    
2081 a5082316 bellard
    if (!(s->sr[0x12] & CIRRUS_CURSOR_SHOW)) 
2082 a5082316 bellard
        return;
2083 a5082316 bellard
    /* fast test to see if the cursor intersects with the scan line */
2084 a5082316 bellard
    if (s->sr[0x12] & CIRRUS_CURSOR_LARGE) {
2085 a5082316 bellard
        h = 64;
2086 a5082316 bellard
    } else {
2087 a5082316 bellard
        h = 32;
2088 a5082316 bellard
    }
2089 a5082316 bellard
    if (scr_y < s->hw_cursor_y ||
2090 a5082316 bellard
        scr_y >= (s->hw_cursor_y + h))
2091 a5082316 bellard
        return;
2092 a5082316 bellard
    
2093 78e127ef bellard
    src = s->vram_ptr + s->real_vram_size - 16 * 1024;
2094 a5082316 bellard
    if (s->sr[0x12] & CIRRUS_CURSOR_LARGE) {
2095 a5082316 bellard
        src += (s->sr[0x13] & 0x3c) * 256;
2096 a5082316 bellard
        src += (scr_y - s->hw_cursor_y) * 16;
2097 a5082316 bellard
        poffset = 8;
2098 a5082316 bellard
        content = ((uint32_t *)src)[0] |
2099 a5082316 bellard
            ((uint32_t *)src)[1] |
2100 a5082316 bellard
            ((uint32_t *)src)[2] |
2101 a5082316 bellard
            ((uint32_t *)src)[3];
2102 a5082316 bellard
    } else {
2103 a5082316 bellard
        src += (s->sr[0x13] & 0x3f) * 256;
2104 a5082316 bellard
        src += (scr_y - s->hw_cursor_y) * 4;
2105 a5082316 bellard
        poffset = 128;
2106 a5082316 bellard
        content = ((uint32_t *)src)[0] |
2107 a5082316 bellard
            ((uint32_t *)(src + 128))[0];
2108 a5082316 bellard
    }
2109 a5082316 bellard
    /* if nothing to draw, no need to continue */
2110 a5082316 bellard
    if (!content)
2111 a5082316 bellard
        return;
2112 a5082316 bellard
    w = h;
2113 a5082316 bellard
2114 a5082316 bellard
    x1 = s->hw_cursor_x;
2115 a5082316 bellard
    if (x1 >= s->last_scr_width)
2116 a5082316 bellard
        return;
2117 a5082316 bellard
    x2 = s->hw_cursor_x + w;
2118 a5082316 bellard
    if (x2 > s->last_scr_width)
2119 a5082316 bellard
        x2 = s->last_scr_width;
2120 a5082316 bellard
    w = x2 - x1;
2121 a5082316 bellard
    palette = s->cirrus_hidden_palette;
2122 a5082316 bellard
    color0 = s->rgb_to_pixel(c6_to_8(palette[0x0 * 3]), 
2123 a5082316 bellard
                             c6_to_8(palette[0x0 * 3 + 1]), 
2124 a5082316 bellard
                             c6_to_8(palette[0x0 * 3 + 2]));
2125 a5082316 bellard
    color1 = s->rgb_to_pixel(c6_to_8(palette[0xf * 3]), 
2126 a5082316 bellard
                             c6_to_8(palette[0xf * 3 + 1]), 
2127 a5082316 bellard
                             c6_to_8(palette[0xf * 3 + 2]));
2128 a5082316 bellard
    bpp = ((s->ds->depth + 7) >> 3);
2129 a5082316 bellard
    d1 += x1 * bpp;
2130 a5082316 bellard
    switch(s->ds->depth) {
2131 a5082316 bellard
    default:
2132 a5082316 bellard
        break;
2133 a5082316 bellard
    case 8:
2134 a5082316 bellard
        vga_draw_cursor_line_8(d1, src, poffset, w, color0, color1, 0xff);
2135 a5082316 bellard
        break;
2136 a5082316 bellard
    case 15:
2137 a5082316 bellard
        vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0x7fff);
2138 a5082316 bellard
        break;
2139 a5082316 bellard
    case 16:
2140 a5082316 bellard
        vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0xffff);
2141 a5082316 bellard
        break;
2142 a5082316 bellard
    case 32:
2143 a5082316 bellard
        vga_draw_cursor_line_32(d1, src, poffset, w, color0, color1, 0xffffff);
2144 a5082316 bellard
        break;
2145 a5082316 bellard
    }
2146 a5082316 bellard
}
2147 a5082316 bellard
2148 a5082316 bellard
/***************************************
2149 a5082316 bellard
 *
2150 e6e5ad80 bellard
 *  LFB memory access
2151 e6e5ad80 bellard
 *
2152 e6e5ad80 bellard
 ***************************************/
2153 e6e5ad80 bellard
2154 e6e5ad80 bellard
static uint32_t cirrus_linear_readb(void *opaque, target_phys_addr_t addr)
2155 e6e5ad80 bellard
{
2156 e6e5ad80 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2157 e6e5ad80 bellard
    uint32_t ret;
2158 e6e5ad80 bellard
2159 e6e5ad80 bellard
    addr &= s->cirrus_addr_mask;
2160 e6e5ad80 bellard
2161 78e127ef bellard
    if (((s->sr[0x17] & 0x44) == 0x44) && 
2162 78e127ef bellard
        ((addr & s->linear_mmio_mask) == s->linear_mmio_mask)) {
2163 e6e5ad80 bellard
        /* memory-mapped I/O */
2164 e6e5ad80 bellard
        ret = cirrus_mmio_blt_read(s, addr & 0xff);
2165 e6e5ad80 bellard
    } else if (0) {
2166 e6e5ad80 bellard
        /* XXX handle bitblt */
2167 e6e5ad80 bellard
        ret = 0xff;
2168 e6e5ad80 bellard
    } else {
2169 e6e5ad80 bellard
        /* video memory */
2170 e6e5ad80 bellard
        if ((s->gr[0x0B] & 0x14) == 0x14) {
2171 e6e5ad80 bellard
            addr <<= 4;
2172 e6e5ad80 bellard
        } else if (s->gr[0x0B] & 0x02) {
2173 e6e5ad80 bellard
            addr <<= 3;
2174 e6e5ad80 bellard
        }
2175 e6e5ad80 bellard
        addr &= s->cirrus_addr_mask;
2176 e6e5ad80 bellard
        ret = *(s->vram_ptr + addr);
2177 e6e5ad80 bellard
    }
2178 e6e5ad80 bellard
2179 e6e5ad80 bellard
    return ret;
2180 e6e5ad80 bellard
}
2181 e6e5ad80 bellard
2182 e6e5ad80 bellard
static uint32_t cirrus_linear_readw(void *opaque, target_phys_addr_t addr)
2183 e6e5ad80 bellard
{
2184 e6e5ad80 bellard
    uint32_t v;
2185 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2186 e6e5ad80 bellard
    v = cirrus_linear_readb(opaque, addr) << 8;
2187 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 1);
2188 e6e5ad80 bellard
#else
2189 e6e5ad80 bellard
    v = cirrus_linear_readb(opaque, addr);
2190 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 1) << 8;
2191 e6e5ad80 bellard
#endif
2192 e6e5ad80 bellard
    return v;
2193 e6e5ad80 bellard
}
2194 e6e5ad80 bellard
2195 e6e5ad80 bellard
static uint32_t cirrus_linear_readl(void *opaque, target_phys_addr_t addr)
2196 e6e5ad80 bellard
{
2197 e6e5ad80 bellard
    uint32_t v;
2198 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2199 e6e5ad80 bellard
    v = cirrus_linear_readb(opaque, addr) << 24;
2200 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 1) << 16;
2201 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 2) << 8;
2202 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 3);
2203 e6e5ad80 bellard
#else
2204 e6e5ad80 bellard
    v = cirrus_linear_readb(opaque, addr);
2205 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 1) << 8;
2206 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 2) << 16;
2207 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 3) << 24;
2208 e6e5ad80 bellard
#endif
2209 e6e5ad80 bellard
    return v;
2210 e6e5ad80 bellard
}
2211 e6e5ad80 bellard
2212 e6e5ad80 bellard
static void cirrus_linear_writeb(void *opaque, target_phys_addr_t addr,
2213 e6e5ad80 bellard
                                 uint32_t val)
2214 e6e5ad80 bellard
{
2215 e6e5ad80 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2216 e6e5ad80 bellard
    unsigned mode;
2217 e6e5ad80 bellard
2218 e6e5ad80 bellard
    addr &= s->cirrus_addr_mask;
2219 78e127ef bellard
        
2220 78e127ef bellard
    if (((s->sr[0x17] & 0x44) == 0x44) && 
2221 78e127ef bellard
        ((addr & s->linear_mmio_mask) ==  s->linear_mmio_mask)) {
2222 e6e5ad80 bellard
        /* memory-mapped I/O */
2223 e6e5ad80 bellard
        cirrus_mmio_blt_write(s, addr & 0xff, val);
2224 e6e5ad80 bellard
    } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2225 e6e5ad80 bellard
        /* bitblt */
2226 e6e5ad80 bellard
        *s->cirrus_srcptr++ = (uint8_t) val;
2227 a5082316 bellard
        if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2228 e6e5ad80 bellard
            cirrus_bitblt_cputovideo_next(s);
2229 e6e5ad80 bellard
        }
2230 e6e5ad80 bellard
    } else {
2231 e6e5ad80 bellard
        /* video memory */
2232 e6e5ad80 bellard
        if ((s->gr[0x0B] & 0x14) == 0x14) {
2233 e6e5ad80 bellard
            addr <<= 4;
2234 e6e5ad80 bellard
        } else if (s->gr[0x0B] & 0x02) {
2235 e6e5ad80 bellard
            addr <<= 3;
2236 e6e5ad80 bellard
        }
2237 e6e5ad80 bellard
        addr &= s->cirrus_addr_mask;
2238 e6e5ad80 bellard
2239 e6e5ad80 bellard
        mode = s->gr[0x05] & 0x7;
2240 e6e5ad80 bellard
        if (mode < 4 || mode > 5 || ((s->gr[0x0B] & 0x4) == 0)) {
2241 e6e5ad80 bellard
            *(s->vram_ptr + addr) = (uint8_t) val;
2242 e6e5ad80 bellard
            cpu_physical_memory_set_dirty(s->vram_offset + addr);
2243 e6e5ad80 bellard
        } else {
2244 e6e5ad80 bellard
            if ((s->gr[0x0B] & 0x14) != 0x14) {
2245 e6e5ad80 bellard
                cirrus_mem_writeb_mode4and5_8bpp(s, mode, addr, val);
2246 e6e5ad80 bellard
            } else {
2247 e6e5ad80 bellard
                cirrus_mem_writeb_mode4and5_16bpp(s, mode, addr, val);
2248 e6e5ad80 bellard
            }
2249 e6e5ad80 bellard
        }
2250 e6e5ad80 bellard
    }
2251 e6e5ad80 bellard
}
2252 e6e5ad80 bellard
2253 e6e5ad80 bellard
static void cirrus_linear_writew(void *opaque, target_phys_addr_t addr,
2254 e6e5ad80 bellard
                                 uint32_t val)
2255 e6e5ad80 bellard
{
2256 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2257 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr, (val >> 8) & 0xff);
2258 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 1, val & 0xff);
2259 e6e5ad80 bellard
#else
2260 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr, val & 0xff);
2261 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2262 e6e5ad80 bellard
#endif
2263 e6e5ad80 bellard
}
2264 e6e5ad80 bellard
2265 e6e5ad80 bellard
static void cirrus_linear_writel(void *opaque, target_phys_addr_t addr,
2266 e6e5ad80 bellard
                                 uint32_t val)
2267 e6e5ad80 bellard
{
2268 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2269 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr, (val >> 24) & 0xff);
2270 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 1, (val >> 16) & 0xff);
2271 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 2, (val >> 8) & 0xff);
2272 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 3, val & 0xff);
2273 e6e5ad80 bellard
#else
2274 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr, val & 0xff);
2275 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2276 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2277 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2278 e6e5ad80 bellard
#endif
2279 e6e5ad80 bellard
}
2280 e6e5ad80 bellard
2281 e6e5ad80 bellard
2282 e6e5ad80 bellard
static CPUReadMemoryFunc *cirrus_linear_read[3] = {
2283 e6e5ad80 bellard
    cirrus_linear_readb,
2284 e6e5ad80 bellard
    cirrus_linear_readw,
2285 e6e5ad80 bellard
    cirrus_linear_readl,
2286 e6e5ad80 bellard
};
2287 e6e5ad80 bellard
2288 e6e5ad80 bellard
static CPUWriteMemoryFunc *cirrus_linear_write[3] = {
2289 e6e5ad80 bellard
    cirrus_linear_writeb,
2290 e6e5ad80 bellard
    cirrus_linear_writew,
2291 e6e5ad80 bellard
    cirrus_linear_writel,
2292 e6e5ad80 bellard
};
2293 e6e5ad80 bellard
2294 a5082316 bellard
/***************************************
2295 a5082316 bellard
 *
2296 a5082316 bellard
 *  system to screen memory access
2297 a5082316 bellard
 *
2298 a5082316 bellard
 ***************************************/
2299 a5082316 bellard
2300 a5082316 bellard
2301 a5082316 bellard
static uint32_t cirrus_linear_bitblt_readb(void *opaque, target_phys_addr_t addr)
2302 a5082316 bellard
{
2303 a5082316 bellard
    uint32_t ret;
2304 a5082316 bellard
2305 a5082316 bellard
    /* XXX handle bitblt */
2306 a5082316 bellard
    ret = 0xff;
2307 a5082316 bellard
    return ret;
2308 a5082316 bellard
}
2309 a5082316 bellard
2310 a5082316 bellard
static uint32_t cirrus_linear_bitblt_readw(void *opaque, target_phys_addr_t addr)
2311 a5082316 bellard
{
2312 a5082316 bellard
    uint32_t v;
2313 a5082316 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2314 a5082316 bellard
    v = cirrus_linear_bitblt_readb(opaque, addr) << 8;
2315 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1);
2316 a5082316 bellard
#else
2317 a5082316 bellard
    v = cirrus_linear_bitblt_readb(opaque, addr);
2318 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1) << 8;
2319 a5082316 bellard
#endif
2320 a5082316 bellard
    return v;
2321 a5082316 bellard
}
2322 a5082316 bellard
2323 a5082316 bellard
static uint32_t cirrus_linear_bitblt_readl(void *opaque, target_phys_addr_t addr)
2324 a5082316 bellard
{
2325 a5082316 bellard
    uint32_t v;
2326 a5082316 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2327 a5082316 bellard
    v = cirrus_linear_bitblt_readb(opaque, addr) << 24;
2328 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1) << 16;
2329 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 2) << 8;
2330 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 3);
2331 a5082316 bellard
#else
2332 a5082316 bellard
    v = cirrus_linear_bitblt_readb(opaque, addr);
2333 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1) << 8;
2334 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 2) << 16;
2335 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 3) << 24;
2336 a5082316 bellard
#endif
2337 a5082316 bellard
    return v;
2338 a5082316 bellard
}
2339 a5082316 bellard
2340 a5082316 bellard
static void cirrus_linear_bitblt_writeb(void *opaque, target_phys_addr_t addr,
2341 a5082316 bellard
                                 uint32_t val)
2342 a5082316 bellard
{
2343 a5082316 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2344 a5082316 bellard
2345 a5082316 bellard
    if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2346 a5082316 bellard
        /* bitblt */
2347 a5082316 bellard
        *s->cirrus_srcptr++ = (uint8_t) val;
2348 a5082316 bellard
        if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2349 a5082316 bellard
            cirrus_bitblt_cputovideo_next(s);
2350 a5082316 bellard
        }
2351 a5082316 bellard
    }
2352 a5082316 bellard
}
2353 a5082316 bellard
2354 a5082316 bellard
static void cirrus_linear_bitblt_writew(void *opaque, target_phys_addr_t addr,
2355 a5082316 bellard
                                 uint32_t val)
2356 a5082316 bellard
{
2357 a5082316 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2358 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr, (val >> 8) & 0xff);
2359 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 1, val & 0xff);
2360 a5082316 bellard
#else
2361 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr, val & 0xff);
2362 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2363 a5082316 bellard
#endif
2364 a5082316 bellard
}
2365 a5082316 bellard
2366 a5082316 bellard
static void cirrus_linear_bitblt_writel(void *opaque, target_phys_addr_t addr,
2367 a5082316 bellard
                                 uint32_t val)
2368 a5082316 bellard
{
2369 a5082316 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2370 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr, (val >> 24) & 0xff);
2371 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 1, (val >> 16) & 0xff);
2372 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 2, (val >> 8) & 0xff);
2373 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 3, val & 0xff);
2374 a5082316 bellard
#else
2375 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr, val & 0xff);
2376 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2377 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2378 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2379 a5082316 bellard
#endif
2380 a5082316 bellard
}
2381 a5082316 bellard
2382 a5082316 bellard
2383 a5082316 bellard
static CPUReadMemoryFunc *cirrus_linear_bitblt_read[3] = {
2384 a5082316 bellard
    cirrus_linear_bitblt_readb,
2385 a5082316 bellard
    cirrus_linear_bitblt_readw,
2386 a5082316 bellard
    cirrus_linear_bitblt_readl,
2387 a5082316 bellard
};
2388 a5082316 bellard
2389 a5082316 bellard
static CPUWriteMemoryFunc *cirrus_linear_bitblt_write[3] = {
2390 a5082316 bellard
    cirrus_linear_bitblt_writeb,
2391 a5082316 bellard
    cirrus_linear_bitblt_writew,
2392 a5082316 bellard
    cirrus_linear_bitblt_writel,
2393 a5082316 bellard
};
2394 a5082316 bellard
2395 e6e5ad80 bellard
/* I/O ports */
2396 e6e5ad80 bellard
2397 e6e5ad80 bellard
static uint32_t vga_ioport_read(void *opaque, uint32_t addr)
2398 e6e5ad80 bellard
{
2399 e6e5ad80 bellard
    CirrusVGAState *s = opaque;
2400 e6e5ad80 bellard
    int val, index;
2401 e6e5ad80 bellard
2402 e6e5ad80 bellard
    /* check port range access depending on color/monochrome mode */
2403 e6e5ad80 bellard
    if ((addr >= 0x3b0 && addr <= 0x3bf && (s->msr & MSR_COLOR_EMULATION))
2404 e6e5ad80 bellard
        || (addr >= 0x3d0 && addr <= 0x3df
2405 e6e5ad80 bellard
            && !(s->msr & MSR_COLOR_EMULATION))) {
2406 e6e5ad80 bellard
        val = 0xff;
2407 e6e5ad80 bellard
    } else {
2408 e6e5ad80 bellard
        switch (addr) {
2409 e6e5ad80 bellard
        case 0x3c0:
2410 e6e5ad80 bellard
            if (s->ar_flip_flop == 0) {
2411 e6e5ad80 bellard
                val = s->ar_index;
2412 e6e5ad80 bellard
            } else {
2413 e6e5ad80 bellard
                val = 0;
2414 e6e5ad80 bellard
            }
2415 e6e5ad80 bellard
            break;
2416 e6e5ad80 bellard
        case 0x3c1:
2417 e6e5ad80 bellard
            index = s->ar_index & 0x1f;
2418 e6e5ad80 bellard
            if (index < 21)
2419 e6e5ad80 bellard
                val = s->ar[index];
2420 e6e5ad80 bellard
            else
2421 e6e5ad80 bellard
                val = 0;
2422 e6e5ad80 bellard
            break;
2423 e6e5ad80 bellard
        case 0x3c2:
2424 e6e5ad80 bellard
            val = s->st00;
2425 e6e5ad80 bellard
            break;
2426 e6e5ad80 bellard
        case 0x3c4:
2427 e6e5ad80 bellard
            val = s->sr_index;
2428 e6e5ad80 bellard
            break;
2429 e6e5ad80 bellard
        case 0x3c5:
2430 e6e5ad80 bellard
            if (cirrus_hook_read_sr(s, s->sr_index, &val))
2431 e6e5ad80 bellard
                break;
2432 e6e5ad80 bellard
            val = s->sr[s->sr_index];
2433 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2434 e6e5ad80 bellard
            printf("vga: read SR%x = 0x%02x\n", s->sr_index, val);
2435 e6e5ad80 bellard
#endif
2436 e6e5ad80 bellard
            break;
2437 e6e5ad80 bellard
        case 0x3c6:
2438 e6e5ad80 bellard
            cirrus_read_hidden_dac(s, &val);
2439 e6e5ad80 bellard
            break;
2440 e6e5ad80 bellard
        case 0x3c7:
2441 e6e5ad80 bellard
            val = s->dac_state;
2442 e6e5ad80 bellard
            break;
2443 e6e5ad80 bellard
        case 0x3c9:
2444 e6e5ad80 bellard
            if (cirrus_hook_read_palette(s, &val))
2445 e6e5ad80 bellard
                break;
2446 e6e5ad80 bellard
            val = s->palette[s->dac_read_index * 3 + s->dac_sub_index];
2447 e6e5ad80 bellard
            if (++s->dac_sub_index == 3) {
2448 e6e5ad80 bellard
                s->dac_sub_index = 0;
2449 e6e5ad80 bellard
                s->dac_read_index++;
2450 e6e5ad80 bellard
            }
2451 e6e5ad80 bellard
            break;
2452 e6e5ad80 bellard
        case 0x3ca:
2453 e6e5ad80 bellard
            val = s->fcr;
2454 e6e5ad80 bellard
            break;
2455 e6e5ad80 bellard
        case 0x3cc:
2456 e6e5ad80 bellard
            val = s->msr;
2457 e6e5ad80 bellard
            break;
2458 e6e5ad80 bellard
        case 0x3ce:
2459 e6e5ad80 bellard
            val = s->gr_index;
2460 e6e5ad80 bellard
            break;
2461 e6e5ad80 bellard
        case 0x3cf:
2462 e6e5ad80 bellard
            if (cirrus_hook_read_gr(s, s->gr_index, &val))
2463 e6e5ad80 bellard
                break;
2464 e6e5ad80 bellard
            val = s->gr[s->gr_index];
2465 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2466 e6e5ad80 bellard
            printf("vga: read GR%x = 0x%02x\n", s->gr_index, val);
2467 e6e5ad80 bellard
#endif
2468 e6e5ad80 bellard
            break;
2469 e6e5ad80 bellard
        case 0x3b4:
2470 e6e5ad80 bellard
        case 0x3d4:
2471 e6e5ad80 bellard
            val = s->cr_index;
2472 e6e5ad80 bellard
            break;
2473 e6e5ad80 bellard
        case 0x3b5:
2474 e6e5ad80 bellard
        case 0x3d5:
2475 e6e5ad80 bellard
            if (cirrus_hook_read_cr(s, s->cr_index, &val))
2476 e6e5ad80 bellard
                break;
2477 e6e5ad80 bellard
            val = s->cr[s->cr_index];
2478 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2479 e6e5ad80 bellard
            printf("vga: read CR%x = 0x%02x\n", s->cr_index, val);
2480 e6e5ad80 bellard
#endif
2481 e6e5ad80 bellard
            break;
2482 e6e5ad80 bellard
        case 0x3ba:
2483 e6e5ad80 bellard
        case 0x3da:
2484 e6e5ad80 bellard
            /* just toggle to fool polling */
2485 e6e5ad80 bellard
            s->st01 ^= ST01_V_RETRACE | ST01_DISP_ENABLE;
2486 e6e5ad80 bellard
            val = s->st01;
2487 e6e5ad80 bellard
            s->ar_flip_flop = 0;
2488 e6e5ad80 bellard
            break;
2489 e6e5ad80 bellard
        default:
2490 e6e5ad80 bellard
            val = 0x00;
2491 e6e5ad80 bellard
            break;
2492 e6e5ad80 bellard
        }
2493 e6e5ad80 bellard
    }
2494 e6e5ad80 bellard
#if defined(DEBUG_VGA)
2495 e6e5ad80 bellard
    printf("VGA: read addr=0x%04x data=0x%02x\n", addr, val);
2496 e6e5ad80 bellard
#endif
2497 e6e5ad80 bellard
    return val;
2498 e6e5ad80 bellard
}
2499 e6e5ad80 bellard
2500 e6e5ad80 bellard
static void vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
2501 e6e5ad80 bellard
{
2502 e6e5ad80 bellard
    CirrusVGAState *s = opaque;
2503 e6e5ad80 bellard
    int index;
2504 e6e5ad80 bellard
2505 e6e5ad80 bellard
    /* check port range access depending on color/monochrome mode */
2506 e6e5ad80 bellard
    if ((addr >= 0x3b0 && addr <= 0x3bf && (s->msr & MSR_COLOR_EMULATION))
2507 e6e5ad80 bellard
        || (addr >= 0x3d0 && addr <= 0x3df
2508 e6e5ad80 bellard
            && !(s->msr & MSR_COLOR_EMULATION)))
2509 e6e5ad80 bellard
        return;
2510 e6e5ad80 bellard
2511 e6e5ad80 bellard
#ifdef DEBUG_VGA
2512 e6e5ad80 bellard
    printf("VGA: write addr=0x%04x data=0x%02x\n", addr, val);
2513 e6e5ad80 bellard
#endif
2514 e6e5ad80 bellard
2515 e6e5ad80 bellard
    switch (addr) {
2516 e6e5ad80 bellard
    case 0x3c0:
2517 e6e5ad80 bellard
        if (s->ar_flip_flop == 0) {
2518 e6e5ad80 bellard
            val &= 0x3f;
2519 e6e5ad80 bellard
            s->ar_index = val;
2520 e6e5ad80 bellard
        } else {
2521 e6e5ad80 bellard
            index = s->ar_index & 0x1f;
2522 e6e5ad80 bellard
            switch (index) {
2523 e6e5ad80 bellard
            case 0x00 ... 0x0f:
2524 e6e5ad80 bellard
                s->ar[index] = val & 0x3f;
2525 e6e5ad80 bellard
                break;
2526 e6e5ad80 bellard
            case 0x10:
2527 e6e5ad80 bellard
                s->ar[index] = val & ~0x10;
2528 e6e5ad80 bellard
                break;
2529 e6e5ad80 bellard
            case 0x11:
2530 e6e5ad80 bellard
                s->ar[index] = val;
2531 e6e5ad80 bellard
                break;
2532 e6e5ad80 bellard
            case 0x12:
2533 e6e5ad80 bellard
                s->ar[index] = val & ~0xc0;
2534 e6e5ad80 bellard
                break;
2535 e6e5ad80 bellard
            case 0x13:
2536 e6e5ad80 bellard
                s->ar[index] = val & ~0xf0;
2537 e6e5ad80 bellard
                break;
2538 e6e5ad80 bellard
            case 0x14:
2539 e6e5ad80 bellard
                s->ar[index] = val & ~0xf0;
2540 e6e5ad80 bellard
                break;
2541 e6e5ad80 bellard
            default:
2542 e6e5ad80 bellard
                break;
2543 e6e5ad80 bellard
            }
2544 e6e5ad80 bellard
        }
2545 e6e5ad80 bellard
        s->ar_flip_flop ^= 1;
2546 e6e5ad80 bellard
        break;
2547 e6e5ad80 bellard
    case 0x3c2:
2548 e6e5ad80 bellard
        s->msr = val & ~0x10;
2549 e6e5ad80 bellard
        break;
2550 e6e5ad80 bellard
    case 0x3c4:
2551 e6e5ad80 bellard
        s->sr_index = val;
2552 e6e5ad80 bellard
        break;
2553 e6e5ad80 bellard
    case 0x3c5:
2554 e6e5ad80 bellard
        if (cirrus_hook_write_sr(s, s->sr_index, val))
2555 e6e5ad80 bellard
            break;
2556 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2557 e6e5ad80 bellard
        printf("vga: write SR%x = 0x%02x\n", s->sr_index, val);
2558 e6e5ad80 bellard
#endif
2559 e6e5ad80 bellard
        s->sr[s->sr_index] = val & sr_mask[s->sr_index];
2560 e6e5ad80 bellard
        break;
2561 e6e5ad80 bellard
    case 0x3c6:
2562 e6e5ad80 bellard
        cirrus_write_hidden_dac(s, val);
2563 e6e5ad80 bellard
        break;
2564 e6e5ad80 bellard
    case 0x3c7:
2565 e6e5ad80 bellard
        s->dac_read_index = val;
2566 e6e5ad80 bellard
        s->dac_sub_index = 0;
2567 e6e5ad80 bellard
        s->dac_state = 3;
2568 e6e5ad80 bellard
        break;
2569 e6e5ad80 bellard
    case 0x3c8:
2570 e6e5ad80 bellard
        s->dac_write_index = val;
2571 e6e5ad80 bellard
        s->dac_sub_index = 0;
2572 e6e5ad80 bellard
        s->dac_state = 0;
2573 e6e5ad80 bellard
        break;
2574 e6e5ad80 bellard
    case 0x3c9:
2575 e6e5ad80 bellard
        if (cirrus_hook_write_palette(s, val))
2576 e6e5ad80 bellard
            break;
2577 e6e5ad80 bellard
        s->dac_cache[s->dac_sub_index] = val;
2578 e6e5ad80 bellard
        if (++s->dac_sub_index == 3) {
2579 e6e5ad80 bellard
            memcpy(&s->palette[s->dac_write_index * 3], s->dac_cache, 3);
2580 e6e5ad80 bellard
            s->dac_sub_index = 0;
2581 e6e5ad80 bellard
            s->dac_write_index++;
2582 e6e5ad80 bellard
        }
2583 e6e5ad80 bellard
        break;
2584 e6e5ad80 bellard
    case 0x3ce:
2585 e6e5ad80 bellard
        s->gr_index = val;
2586 e6e5ad80 bellard
        break;
2587 e6e5ad80 bellard
    case 0x3cf:
2588 e6e5ad80 bellard
        if (cirrus_hook_write_gr(s, s->gr_index, val))
2589 e6e5ad80 bellard
            break;
2590 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2591 e6e5ad80 bellard
        printf("vga: write GR%x = 0x%02x\n", s->gr_index, val);
2592 e6e5ad80 bellard
#endif
2593 e6e5ad80 bellard
        s->gr[s->gr_index] = val & gr_mask[s->gr_index];
2594 e6e5ad80 bellard
        break;
2595 e6e5ad80 bellard
    case 0x3b4:
2596 e6e5ad80 bellard
    case 0x3d4:
2597 e6e5ad80 bellard
        s->cr_index = val;
2598 e6e5ad80 bellard
        break;
2599 e6e5ad80 bellard
    case 0x3b5:
2600 e6e5ad80 bellard
    case 0x3d5:
2601 e6e5ad80 bellard
        if (cirrus_hook_write_cr(s, s->cr_index, val))
2602 e6e5ad80 bellard
            break;
2603 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2604 e6e5ad80 bellard
        printf("vga: write CR%x = 0x%02x\n", s->cr_index, val);
2605 e6e5ad80 bellard
#endif
2606 e6e5ad80 bellard
        /* handle CR0-7 protection */
2607 e6e5ad80 bellard
        if ((s->cr[11] & 0x80) && s->cr_index <= 7) {
2608 e6e5ad80 bellard
            /* can always write bit 4 of CR7 */
2609 e6e5ad80 bellard
            if (s->cr_index == 7)
2610 e6e5ad80 bellard
                s->cr[7] = (s->cr[7] & ~0x10) | (val & 0x10);
2611 e6e5ad80 bellard
            return;
2612 e6e5ad80 bellard
        }
2613 e6e5ad80 bellard
        switch (s->cr_index) {
2614 e6e5ad80 bellard
        case 0x01:                /* horizontal display end */
2615 e6e5ad80 bellard
        case 0x07:
2616 e6e5ad80 bellard
        case 0x09:
2617 e6e5ad80 bellard
        case 0x0c:
2618 e6e5ad80 bellard
        case 0x0d:
2619 e6e5ad80 bellard
        case 0x12:                /* veritcal display end */
2620 e6e5ad80 bellard
            s->cr[s->cr_index] = val;
2621 e6e5ad80 bellard
            break;
2622 e6e5ad80 bellard
2623 e6e5ad80 bellard
        default:
2624 e6e5ad80 bellard
            s->cr[s->cr_index] = val;
2625 e6e5ad80 bellard
            break;
2626 e6e5ad80 bellard
        }
2627 e6e5ad80 bellard
        break;
2628 e6e5ad80 bellard
    case 0x3ba:
2629 e6e5ad80 bellard
    case 0x3da:
2630 e6e5ad80 bellard
        s->fcr = val & 0x10;
2631 e6e5ad80 bellard
        break;
2632 e6e5ad80 bellard
    }
2633 e6e5ad80 bellard
}
2634 e6e5ad80 bellard
2635 e6e5ad80 bellard
/***************************************
2636 e6e5ad80 bellard
 *
2637 e36f36e1 bellard
 *  memory-mapped I/O access
2638 e36f36e1 bellard
 *
2639 e36f36e1 bellard
 ***************************************/
2640 e36f36e1 bellard
2641 e36f36e1 bellard
static uint32_t cirrus_mmio_readb(void *opaque, target_phys_addr_t addr)
2642 e36f36e1 bellard
{
2643 e36f36e1 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2644 e36f36e1 bellard
2645 e36f36e1 bellard
    addr &= CIRRUS_PNPMMIO_SIZE - 1;
2646 e36f36e1 bellard
2647 e36f36e1 bellard
    if (addr >= 0x100) {
2648 e36f36e1 bellard
        return cirrus_mmio_blt_read(s, addr - 0x100);
2649 e36f36e1 bellard
    } else {
2650 e36f36e1 bellard
        return vga_ioport_read(s, addr + 0x3c0);
2651 e36f36e1 bellard
    }
2652 e36f36e1 bellard
}
2653 e36f36e1 bellard
2654 e36f36e1 bellard
static uint32_t cirrus_mmio_readw(void *opaque, target_phys_addr_t addr)
2655 e36f36e1 bellard
{
2656 e36f36e1 bellard
    uint32_t v;
2657 e36f36e1 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2658 e36f36e1 bellard
    v = cirrus_mmio_readb(opaque, addr) << 8;
2659 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 1);
2660 e36f36e1 bellard
#else
2661 e36f36e1 bellard
    v = cirrus_mmio_readb(opaque, addr);
2662 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 1) << 8;
2663 e36f36e1 bellard
#endif
2664 e36f36e1 bellard
    return v;
2665 e36f36e1 bellard
}
2666 e36f36e1 bellard
2667 e36f36e1 bellard
static uint32_t cirrus_mmio_readl(void *opaque, target_phys_addr_t addr)
2668 e36f36e1 bellard
{
2669 e36f36e1 bellard
    uint32_t v;
2670 e36f36e1 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2671 e36f36e1 bellard
    v = cirrus_mmio_readb(opaque, addr) << 24;
2672 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 1) << 16;
2673 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 2) << 8;
2674 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 3);
2675 e36f36e1 bellard
#else
2676 e36f36e1 bellard
    v = cirrus_mmio_readb(opaque, addr);
2677 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 1) << 8;
2678 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 2) << 16;
2679 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 3) << 24;
2680 e36f36e1 bellard
#endif
2681 e36f36e1 bellard
    return v;
2682 e36f36e1 bellard
}
2683 e36f36e1 bellard
2684 e36f36e1 bellard
static void cirrus_mmio_writeb(void *opaque, target_phys_addr_t addr,
2685 e36f36e1 bellard
                               uint32_t val)
2686 e36f36e1 bellard
{
2687 e36f36e1 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2688 e36f36e1 bellard
2689 e36f36e1 bellard
    addr &= CIRRUS_PNPMMIO_SIZE - 1;
2690 e36f36e1 bellard
2691 e36f36e1 bellard
    if (addr >= 0x100) {
2692 e36f36e1 bellard
        cirrus_mmio_blt_write(s, addr - 0x100, val);
2693 e36f36e1 bellard
    } else {
2694 e36f36e1 bellard
        vga_ioport_write(s, addr + 0x3c0, val);
2695 e36f36e1 bellard
    }
2696 e36f36e1 bellard
}
2697 e36f36e1 bellard
2698 e36f36e1 bellard
static void cirrus_mmio_writew(void *opaque, target_phys_addr_t addr,
2699 e36f36e1 bellard
                               uint32_t val)
2700 e36f36e1 bellard
{
2701 e36f36e1 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2702 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr, (val >> 8) & 0xff);
2703 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 1, val & 0xff);
2704 e36f36e1 bellard
#else
2705 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr, val & 0xff);
2706 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2707 e36f36e1 bellard
#endif
2708 e36f36e1 bellard
}
2709 e36f36e1 bellard
2710 e36f36e1 bellard
static void cirrus_mmio_writel(void *opaque, target_phys_addr_t addr,
2711 e36f36e1 bellard
                               uint32_t val)
2712 e36f36e1 bellard
{
2713 e36f36e1 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2714 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr, (val >> 24) & 0xff);
2715 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 1, (val >> 16) & 0xff);
2716 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 2, (val >> 8) & 0xff);
2717 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 3, val & 0xff);
2718 e36f36e1 bellard
#else
2719 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr, val & 0xff);
2720 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2721 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2722 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2723 e36f36e1 bellard
#endif
2724 e36f36e1 bellard
}
2725 e36f36e1 bellard
2726 e36f36e1 bellard
2727 e36f36e1 bellard
static CPUReadMemoryFunc *cirrus_mmio_read[3] = {
2728 e36f36e1 bellard
    cirrus_mmio_readb,
2729 e36f36e1 bellard
    cirrus_mmio_readw,
2730 e36f36e1 bellard
    cirrus_mmio_readl,
2731 e36f36e1 bellard
};
2732 e36f36e1 bellard
2733 e36f36e1 bellard
static CPUWriteMemoryFunc *cirrus_mmio_write[3] = {
2734 e36f36e1 bellard
    cirrus_mmio_writeb,
2735 e36f36e1 bellard
    cirrus_mmio_writew,
2736 e36f36e1 bellard
    cirrus_mmio_writel,
2737 e36f36e1 bellard
};
2738 e36f36e1 bellard
2739 e36f36e1 bellard
/***************************************
2740 e36f36e1 bellard
 *
2741 e6e5ad80 bellard
 *  initialize
2742 e6e5ad80 bellard
 *
2743 e6e5ad80 bellard
 ***************************************/
2744 e6e5ad80 bellard
2745 78e127ef bellard
static void cirrus_init_common(CirrusVGAState * s, int device_id, int is_pci)
2746 e6e5ad80 bellard
{
2747 a5082316 bellard
    int vga_io_memory, i;
2748 a5082316 bellard
    static int inited;
2749 a5082316 bellard
2750 a5082316 bellard
    if (!inited) {
2751 a5082316 bellard
        inited = 1;
2752 a5082316 bellard
        for(i = 0;i < 256; i++)
2753 a5082316 bellard
            rop_to_index[i] = CIRRUS_ROP_NOP_INDEX; /* nop rop */
2754 a5082316 bellard
        rop_to_index[CIRRUS_ROP_0] = 0;
2755 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_AND_DST] = 1;
2756 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOP] = 2;
2757 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_AND_NOTDST] = 3;
2758 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTDST] = 4;
2759 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC] = 5;
2760 a5082316 bellard
        rop_to_index[CIRRUS_ROP_1] = 6;
2761 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC_AND_DST] = 7;
2762 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_XOR_DST] = 8;
2763 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_OR_DST] = 9;
2764 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC_OR_NOTDST] = 10;
2765 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_NOTXOR_DST] = 11;
2766 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_OR_NOTDST] = 12;
2767 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC] = 13;
2768 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC_OR_DST] = 14;
2769 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC_AND_NOTDST] = 15;
2770 a5082316 bellard
    }
2771 e6e5ad80 bellard
2772 e6e5ad80 bellard
    register_ioport_write(0x3c0, 16, 1, vga_ioport_write, s);
2773 e6e5ad80 bellard
2774 e6e5ad80 bellard
    register_ioport_write(0x3b4, 2, 1, vga_ioport_write, s);
2775 e6e5ad80 bellard
    register_ioport_write(0x3d4, 2, 1, vga_ioport_write, s);
2776 e6e5ad80 bellard
    register_ioport_write(0x3ba, 1, 1, vga_ioport_write, s);
2777 e6e5ad80 bellard
    register_ioport_write(0x3da, 1, 1, vga_ioport_write, s);
2778 e6e5ad80 bellard
2779 e6e5ad80 bellard
    register_ioport_read(0x3c0, 16, 1, vga_ioport_read, s);
2780 e6e5ad80 bellard
2781 e6e5ad80 bellard
    register_ioport_read(0x3b4, 2, 1, vga_ioport_read, s);
2782 e6e5ad80 bellard
    register_ioport_read(0x3d4, 2, 1, vga_ioport_read, s);
2783 e6e5ad80 bellard
    register_ioport_read(0x3ba, 1, 1, vga_ioport_read, s);
2784 e6e5ad80 bellard
    register_ioport_read(0x3da, 1, 1, vga_ioport_read, s);
2785 e6e5ad80 bellard
2786 e6e5ad80 bellard
    vga_io_memory = cpu_register_io_memory(0, cirrus_vga_mem_read, 
2787 e6e5ad80 bellard
                                           cirrus_vga_mem_write, s);
2788 e6e5ad80 bellard
    cpu_register_physical_memory(isa_mem_base + 0x000a0000, 0x20000, 
2789 e6e5ad80 bellard
                                 vga_io_memory);
2790 e6e5ad80 bellard
2791 e6e5ad80 bellard
    s->sr[0x06] = 0x0f;
2792 e6e5ad80 bellard
    s->sr[0x1F] = 0x22;                // MemClock
2793 78e127ef bellard
    if (device_id == CIRRUS_ID_CLGD5446) {
2794 78e127ef bellard
        /* 4MB 64 bit memory config, always PCI */
2795 78e127ef bellard
#if 1
2796 78e127ef bellard
        s->sr[0x0f] = 0x98;
2797 78e127ef bellard
        s->sr[0x17] = 0x20;
2798 78e127ef bellard
        s->sr[0x15] = 0x04; /* memory size, 3=2MB, 4=4MB */
2799 78e127ef bellard
        s->real_vram_size = 4096 * 1024;
2800 78e127ef bellard
#else
2801 78e127ef bellard
        s->sr[0x0f] = 0x18;
2802 78e127ef bellard
        s->sr[0x17] = 0x20;
2803 78e127ef bellard
        s->sr[0x15] = 0x03; /* memory size, 3=2MB, 4=4MB */
2804 78e127ef bellard
        s->real_vram_size = 2048 * 1024;
2805 78e127ef bellard
#endif
2806 78e127ef bellard
    } else {
2807 78e127ef bellard
        s->sr[0x0F] = CIRRUS_MEMSIZE_2M;
2808 78e127ef bellard
        if (is_pci) 
2809 78e127ef bellard
            s->sr[0x17] = CIRRUS_BUSTYPE_PCI;
2810 78e127ef bellard
        else
2811 78e127ef bellard
            s->sr[0x17] = CIRRUS_BUSTYPE_ISA;
2812 78e127ef bellard
        s->real_vram_size = 2048 * 1024;
2813 78e127ef bellard
        s->sr[0x15] = 0x03; /* memory size, 3=2MB, 4=4MB */
2814 78e127ef bellard
    }
2815 20ba3ae1 bellard
    s->cr[0x27] = device_id;
2816 e6e5ad80 bellard
2817 78e127ef bellard
    /* Win2K seems to assume that the pattern buffer is at 0xff
2818 78e127ef bellard
       initially ! */
2819 78e127ef bellard
    memset(s->vram_ptr, 0xff, s->real_vram_size);
2820 78e127ef bellard
2821 e6e5ad80 bellard
    s->cirrus_hidden_dac_lockindex = 5;
2822 e6e5ad80 bellard
    s->cirrus_hidden_dac_data = 0;
2823 e6e5ad80 bellard
2824 e6e5ad80 bellard
    /* I/O handler for LFB */
2825 e6e5ad80 bellard
    s->cirrus_linear_io_addr =
2826 e6e5ad80 bellard
        cpu_register_io_memory(0, cirrus_linear_read, cirrus_linear_write,
2827 e6e5ad80 bellard
                               s);
2828 a5082316 bellard
    /* I/O handler for LFB */
2829 a5082316 bellard
    s->cirrus_linear_bitblt_io_addr =
2830 a5082316 bellard
        cpu_register_io_memory(0, cirrus_linear_bitblt_read, cirrus_linear_bitblt_write,
2831 a5082316 bellard
                               s);
2832 a5082316 bellard
2833 e6e5ad80 bellard
    /* I/O handler for memory-mapped I/O */
2834 e6e5ad80 bellard
    s->cirrus_mmio_io_addr =
2835 e6e5ad80 bellard
        cpu_register_io_memory(0, cirrus_mmio_read, cirrus_mmio_write, s);
2836 e6e5ad80 bellard
2837 e6e5ad80 bellard
    /* XXX: s->vram_size must be a power of two */
2838 78e127ef bellard
    s->cirrus_addr_mask = s->real_vram_size - 1;
2839 78e127ef bellard
    s->linear_mmio_mask = s->real_vram_size - 256;
2840 e6e5ad80 bellard
2841 e6e5ad80 bellard
    s->get_bpp = cirrus_get_bpp;
2842 e6e5ad80 bellard
    s->get_offsets = cirrus_get_offsets;
2843 78e127ef bellard
    s->get_resolution = cirrus_get_resolution;
2844 a5082316 bellard
    s->cursor_invalidate = cirrus_cursor_invalidate;
2845 a5082316 bellard
    s->cursor_draw_line = cirrus_cursor_draw_line;
2846 e6e5ad80 bellard
}
2847 e6e5ad80 bellard
2848 e6e5ad80 bellard
/***************************************
2849 e6e5ad80 bellard
 *
2850 e6e5ad80 bellard
 *  ISA bus support
2851 e6e5ad80 bellard
 *
2852 e6e5ad80 bellard
 ***************************************/
2853 e6e5ad80 bellard
2854 e6e5ad80 bellard
void isa_cirrus_vga_init(DisplayState *ds, uint8_t *vga_ram_base, 
2855 e6e5ad80 bellard
                         unsigned long vga_ram_offset, int vga_ram_size)
2856 e6e5ad80 bellard
{
2857 e6e5ad80 bellard
    CirrusVGAState *s;
2858 e6e5ad80 bellard
2859 e6e5ad80 bellard
    s = qemu_mallocz(sizeof(CirrusVGAState));
2860 e6e5ad80 bellard
    
2861 e6e5ad80 bellard
    vga_common_init((VGAState *)s, 
2862 e6e5ad80 bellard
                    ds, vga_ram_base, vga_ram_offset, vga_ram_size);
2863 78e127ef bellard
    cirrus_init_common(s, CIRRUS_ID_CLGD5430, 0);
2864 e6e5ad80 bellard
    /* XXX ISA-LFB support */
2865 e6e5ad80 bellard
}
2866 e6e5ad80 bellard
2867 e6e5ad80 bellard
/***************************************
2868 e6e5ad80 bellard
 *
2869 e6e5ad80 bellard
 *  PCI bus support
2870 e6e5ad80 bellard
 *
2871 e6e5ad80 bellard
 ***************************************/
2872 e6e5ad80 bellard
2873 e6e5ad80 bellard
static void cirrus_pci_lfb_map(PCIDevice *d, int region_num,
2874 e6e5ad80 bellard
                               uint32_t addr, uint32_t size, int type)
2875 e6e5ad80 bellard
{
2876 e6e5ad80 bellard
    CirrusVGAState *s = &((PCICirrusVGAState *)d)->cirrus_vga;
2877 e6e5ad80 bellard
2878 a5082316 bellard
    /* XXX: add byte swapping apertures */
2879 e6e5ad80 bellard
    cpu_register_physical_memory(addr, s->vram_size,
2880 e6e5ad80 bellard
                                 s->cirrus_linear_io_addr);
2881 a5082316 bellard
    cpu_register_physical_memory(addr + 0x1000000, 0x400000,
2882 a5082316 bellard
                                 s->cirrus_linear_bitblt_io_addr);
2883 e6e5ad80 bellard
}
2884 e6e5ad80 bellard
2885 e6e5ad80 bellard
static void cirrus_pci_mmio_map(PCIDevice *d, int region_num,
2886 e6e5ad80 bellard
                                uint32_t addr, uint32_t size, int type)
2887 e6e5ad80 bellard
{
2888 e6e5ad80 bellard
    CirrusVGAState *s = &((PCICirrusVGAState *)d)->cirrus_vga;
2889 e6e5ad80 bellard
2890 e6e5ad80 bellard
    cpu_register_physical_memory(addr, CIRRUS_PNPMMIO_SIZE,
2891 e6e5ad80 bellard
                                 s->cirrus_mmio_io_addr);
2892 e6e5ad80 bellard
}
2893 e6e5ad80 bellard
2894 46e50e9d bellard
void pci_cirrus_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base, 
2895 e6e5ad80 bellard
                         unsigned long vga_ram_offset, int vga_ram_size)
2896 e6e5ad80 bellard
{
2897 e6e5ad80 bellard
    PCICirrusVGAState *d;
2898 e6e5ad80 bellard
    uint8_t *pci_conf;
2899 e6e5ad80 bellard
    CirrusVGAState *s;
2900 20ba3ae1 bellard
    int device_id;
2901 20ba3ae1 bellard
    
2902 20ba3ae1 bellard
    device_id = CIRRUS_ID_CLGD5446;
2903 e6e5ad80 bellard
2904 e6e5ad80 bellard
    /* setup PCI configuration registers */
2905 46e50e9d bellard
    d = (PCICirrusVGAState *)pci_register_device(bus, "Cirrus VGA", 
2906 e6e5ad80 bellard
                                                 sizeof(PCICirrusVGAState), 
2907 46e50e9d bellard
                                                 -1, NULL, NULL);
2908 e6e5ad80 bellard
    pci_conf = d->dev.config;
2909 e6e5ad80 bellard
    pci_conf[0x00] = (uint8_t) (PCI_VENDOR_CIRRUS & 0xff);
2910 e6e5ad80 bellard
    pci_conf[0x01] = (uint8_t) (PCI_VENDOR_CIRRUS >> 8);
2911 20ba3ae1 bellard
    pci_conf[0x02] = (uint8_t) (device_id & 0xff);
2912 20ba3ae1 bellard
    pci_conf[0x03] = (uint8_t) (device_id >> 8);
2913 e6e5ad80 bellard
    pci_conf[0x04] = PCI_COMMAND_IOACCESS | PCI_COMMAND_MEMACCESS;
2914 e6e5ad80 bellard
    pci_conf[0x0a] = PCI_CLASS_SUB_VGA;
2915 e6e5ad80 bellard
    pci_conf[0x0b] = PCI_CLASS_BASE_DISPLAY;
2916 e6e5ad80 bellard
    pci_conf[0x0e] = PCI_CLASS_HEADERTYPE_00h;
2917 e6e5ad80 bellard
2918 e6e5ad80 bellard
    /* setup VGA */
2919 e6e5ad80 bellard
    s = &d->cirrus_vga;
2920 e6e5ad80 bellard
    vga_common_init((VGAState *)s, 
2921 e6e5ad80 bellard
                    ds, vga_ram_base, vga_ram_offset, vga_ram_size);
2922 78e127ef bellard
    cirrus_init_common(s, device_id, 1);
2923 e6e5ad80 bellard
2924 e6e5ad80 bellard
    /* setup memory space */
2925 e6e5ad80 bellard
    /* memory #0 LFB */
2926 e6e5ad80 bellard
    /* memory #1 memory-mapped I/O */
2927 e6e5ad80 bellard
    /* XXX: s->vram_size must be a power of two */
2928 a5082316 bellard
    pci_register_io_region((PCIDevice *)d, 0, 0x2000000,
2929 a21ae81d bellard
                           PCI_ADDRESS_SPACE_MEM_PREFETCH, cirrus_pci_lfb_map);
2930 20ba3ae1 bellard
    if (device_id == CIRRUS_ID_CLGD5446) {
2931 a21ae81d bellard
        pci_register_io_region((PCIDevice *)d, 1, CIRRUS_PNPMMIO_SIZE,
2932 a21ae81d bellard
                               PCI_ADDRESS_SPACE_MEM, cirrus_pci_mmio_map);
2933 a21ae81d bellard
    }
2934 e6e5ad80 bellard
    /* XXX: ROM BIOS */
2935 e6e5ad80 bellard
}