Statistics
| Branch: | Revision:

root / target-i386 / cpu.h @ dc6f57fd

History | View | Annotate | Download (11.9 kB)

1 2c0262af bellard
/*
2 2c0262af bellard
 * i386 virtual CPU header
3 2c0262af bellard
 * 
4 2c0262af bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 2c0262af bellard
 *
6 2c0262af bellard
 * This library is free software; you can redistribute it and/or
7 2c0262af bellard
 * modify it under the terms of the GNU Lesser General Public
8 2c0262af bellard
 * License as published by the Free Software Foundation; either
9 2c0262af bellard
 * version 2 of the License, or (at your option) any later version.
10 2c0262af bellard
 *
11 2c0262af bellard
 * This library is distributed in the hope that it will be useful,
12 2c0262af bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 2c0262af bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 2c0262af bellard
 * Lesser General Public License for more details.
15 2c0262af bellard
 *
16 2c0262af bellard
 * You should have received a copy of the GNU Lesser General Public
17 2c0262af bellard
 * License along with this library; if not, write to the Free Software
18 2c0262af bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 2c0262af bellard
 */
20 2c0262af bellard
#ifndef CPU_I386_H
21 2c0262af bellard
#define CPU_I386_H
22 2c0262af bellard
23 2c0262af bellard
#include "cpu-defs.h"
24 2c0262af bellard
25 2c0262af bellard
#define R_EAX 0
26 2c0262af bellard
#define R_ECX 1
27 2c0262af bellard
#define R_EDX 2
28 2c0262af bellard
#define R_EBX 3
29 2c0262af bellard
#define R_ESP 4
30 2c0262af bellard
#define R_EBP 5
31 2c0262af bellard
#define R_ESI 6
32 2c0262af bellard
#define R_EDI 7
33 2c0262af bellard
34 2c0262af bellard
#define R_AL 0
35 2c0262af bellard
#define R_CL 1
36 2c0262af bellard
#define R_DL 2
37 2c0262af bellard
#define R_BL 3
38 2c0262af bellard
#define R_AH 4
39 2c0262af bellard
#define R_CH 5
40 2c0262af bellard
#define R_DH 6
41 2c0262af bellard
#define R_BH 7
42 2c0262af bellard
43 2c0262af bellard
#define R_ES 0
44 2c0262af bellard
#define R_CS 1
45 2c0262af bellard
#define R_SS 2
46 2c0262af bellard
#define R_DS 3
47 2c0262af bellard
#define R_FS 4
48 2c0262af bellard
#define R_GS 5
49 2c0262af bellard
50 2c0262af bellard
/* segment descriptor fields */
51 2c0262af bellard
#define DESC_G_MASK     (1 << 23)
52 2c0262af bellard
#define DESC_B_SHIFT    22
53 2c0262af bellard
#define DESC_B_MASK     (1 << DESC_B_SHIFT)
54 2c0262af bellard
#define DESC_AVL_MASK   (1 << 20)
55 2c0262af bellard
#define DESC_P_MASK     (1 << 15)
56 2c0262af bellard
#define DESC_DPL_SHIFT  13
57 2c0262af bellard
#define DESC_S_MASK     (1 << 12)
58 2c0262af bellard
#define DESC_TYPE_SHIFT 8
59 2c0262af bellard
#define DESC_A_MASK     (1 << 8)
60 2c0262af bellard
61 e670b89e bellard
#define DESC_CS_MASK    (1 << 11) /* 1=code segment 0=data segment */
62 e670b89e bellard
#define DESC_C_MASK     (1 << 10) /* code: conforming */
63 e670b89e bellard
#define DESC_R_MASK     (1 << 9)  /* code: readable */
64 2c0262af bellard
65 e670b89e bellard
#define DESC_E_MASK     (1 << 10) /* data: expansion direction */
66 e670b89e bellard
#define DESC_W_MASK     (1 << 9)  /* data: writable */
67 e670b89e bellard
68 e670b89e bellard
#define DESC_TSS_BUSY_MASK (1 << 9)
69 2c0262af bellard
70 2c0262af bellard
/* eflags masks */
71 2c0262af bellard
#define CC_C           0x0001
72 2c0262af bellard
#define CC_P         0x0004
73 2c0262af bellard
#define CC_A        0x0010
74 2c0262af bellard
#define CC_Z        0x0040
75 2c0262af bellard
#define CC_S    0x0080
76 2c0262af bellard
#define CC_O    0x0800
77 2c0262af bellard
78 2c0262af bellard
#define TF_SHIFT   8
79 2c0262af bellard
#define IOPL_SHIFT 12
80 2c0262af bellard
#define VM_SHIFT   17
81 2c0262af bellard
82 2c0262af bellard
#define TF_MASK                 0x00000100
83 2c0262af bellard
#define IF_MASK                 0x00000200
84 2c0262af bellard
#define DF_MASK                 0x00000400
85 2c0262af bellard
#define IOPL_MASK                0x00003000
86 2c0262af bellard
#define NT_MASK                         0x00004000
87 2c0262af bellard
#define RF_MASK                        0x00010000
88 2c0262af bellard
#define VM_MASK                        0x00020000
89 2c0262af bellard
#define AC_MASK                        0x00040000 
90 2c0262af bellard
#define VIF_MASK                0x00080000
91 2c0262af bellard
#define VIP_MASK                0x00100000
92 2c0262af bellard
#define ID_MASK                 0x00200000
93 2c0262af bellard
94 2c0262af bellard
/* hidden flags - used internally by qemu to represent additionnal cpu
95 2c0262af bellard
   states. Only the CPL and INHIBIT_IRQ are not redundant. We avoid
96 2c0262af bellard
   using the IOPL_MASK, TF_MASK and VM_MASK bit position to ease oring
97 2c0262af bellard
   with eflags. */
98 2c0262af bellard
/* current cpl */
99 2c0262af bellard
#define HF_CPL_SHIFT         0
100 2c0262af bellard
/* true if soft mmu is being used */
101 2c0262af bellard
#define HF_SOFTMMU_SHIFT     2
102 2c0262af bellard
/* true if hardware interrupts must be disabled for next instruction */
103 2c0262af bellard
#define HF_INHIBIT_IRQ_SHIFT 3
104 2c0262af bellard
/* 16 or 32 segments */
105 2c0262af bellard
#define HF_CS32_SHIFT        4
106 2c0262af bellard
#define HF_SS32_SHIFT        5
107 2c0262af bellard
/* zero base for DS, ES and SS */
108 2c0262af bellard
#define HF_ADDSEG_SHIFT      6
109 65262d57 bellard
/* copy of CR0.PE (protected mode) */
110 65262d57 bellard
#define HF_PE_SHIFT          7
111 65262d57 bellard
#define HF_TF_SHIFT          8 /* must be same as eflags */
112 65262d57 bellard
#define HF_IOPL_SHIFT       12 /* must be same as eflags */
113 65262d57 bellard
#define HF_VM_SHIFT         17 /* must be same as eflags */
114 2c0262af bellard
115 2c0262af bellard
#define HF_CPL_MASK          (3 << HF_CPL_SHIFT)
116 2c0262af bellard
#define HF_SOFTMMU_MASK      (1 << HF_SOFTMMU_SHIFT)
117 2c0262af bellard
#define HF_INHIBIT_IRQ_MASK  (1 << HF_INHIBIT_IRQ_SHIFT)
118 2c0262af bellard
#define HF_CS32_MASK         (1 << HF_CS32_SHIFT)
119 2c0262af bellard
#define HF_SS32_MASK         (1 << HF_SS32_SHIFT)
120 2c0262af bellard
#define HF_ADDSEG_MASK       (1 << HF_ADDSEG_SHIFT)
121 65262d57 bellard
#define HF_PE_MASK           (1 << HF_PE_SHIFT)
122 2c0262af bellard
123 2c0262af bellard
#define CR0_PE_MASK  (1 << 0)
124 2c0262af bellard
#define CR0_TS_MASK  (1 << 3)
125 2c0262af bellard
#define CR0_WP_MASK  (1 << 16)
126 2c0262af bellard
#define CR0_AM_MASK  (1 << 18)
127 2c0262af bellard
#define CR0_PG_MASK  (1 << 31)
128 2c0262af bellard
129 2c0262af bellard
#define CR4_VME_MASK  (1 << 0)
130 2c0262af bellard
#define CR4_PVI_MASK  (1 << 1)
131 2c0262af bellard
#define CR4_TSD_MASK  (1 << 2)
132 2c0262af bellard
#define CR4_DE_MASK   (1 << 3)
133 2c0262af bellard
#define CR4_PSE_MASK  (1 << 4)
134 2c0262af bellard
135 2c0262af bellard
#define PG_PRESENT_BIT        0
136 2c0262af bellard
#define PG_RW_BIT        1
137 2c0262af bellard
#define PG_USER_BIT        2
138 2c0262af bellard
#define PG_PWT_BIT        3
139 2c0262af bellard
#define PG_PCD_BIT        4
140 2c0262af bellard
#define PG_ACCESSED_BIT        5
141 2c0262af bellard
#define PG_DIRTY_BIT        6
142 2c0262af bellard
#define PG_PSE_BIT        7
143 2c0262af bellard
#define PG_GLOBAL_BIT        8
144 2c0262af bellard
145 2c0262af bellard
#define PG_PRESENT_MASK  (1 << PG_PRESENT_BIT)
146 2c0262af bellard
#define PG_RW_MASK         (1 << PG_RW_BIT)
147 2c0262af bellard
#define PG_USER_MASK         (1 << PG_USER_BIT)
148 2c0262af bellard
#define PG_PWT_MASK         (1 << PG_PWT_BIT)
149 2c0262af bellard
#define PG_PCD_MASK         (1 << PG_PCD_BIT)
150 2c0262af bellard
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
151 2c0262af bellard
#define PG_DIRTY_MASK         (1 << PG_DIRTY_BIT)
152 2c0262af bellard
#define PG_PSE_MASK         (1 << PG_PSE_BIT)
153 2c0262af bellard
#define PG_GLOBAL_MASK         (1 << PG_GLOBAL_BIT)
154 2c0262af bellard
155 2c0262af bellard
#define PG_ERROR_W_BIT     1
156 2c0262af bellard
157 2c0262af bellard
#define PG_ERROR_P_MASK    0x01
158 2c0262af bellard
#define PG_ERROR_W_MASK    (1 << PG_ERROR_W_BIT)
159 2c0262af bellard
#define PG_ERROR_U_MASK    0x04
160 2c0262af bellard
#define PG_ERROR_RSVD_MASK 0x08
161 2c0262af bellard
162 2c0262af bellard
#define MSR_IA32_APICBASE               0x1b
163 2c0262af bellard
#define MSR_IA32_APICBASE_BSP           (1<<8)
164 2c0262af bellard
#define MSR_IA32_APICBASE_ENABLE        (1<<11)
165 2c0262af bellard
#define MSR_IA32_APICBASE_BASE          (0xfffff<<12)
166 2c0262af bellard
167 2c0262af bellard
#define MSR_IA32_SYSENTER_CS            0x174
168 2c0262af bellard
#define MSR_IA32_SYSENTER_ESP           0x175
169 2c0262af bellard
#define MSR_IA32_SYSENTER_EIP           0x176
170 2c0262af bellard
171 2c0262af bellard
#define EXCP00_DIVZ        0
172 2c0262af bellard
#define EXCP01_SSTP        1
173 2c0262af bellard
#define EXCP02_NMI        2
174 2c0262af bellard
#define EXCP03_INT3        3
175 2c0262af bellard
#define EXCP04_INTO        4
176 2c0262af bellard
#define EXCP05_BOUND        5
177 2c0262af bellard
#define EXCP06_ILLOP        6
178 2c0262af bellard
#define EXCP07_PREX        7
179 2c0262af bellard
#define EXCP08_DBLE        8
180 2c0262af bellard
#define EXCP09_XERR        9
181 2c0262af bellard
#define EXCP0A_TSS        10
182 2c0262af bellard
#define EXCP0B_NOSEG        11
183 2c0262af bellard
#define EXCP0C_STACK        12
184 2c0262af bellard
#define EXCP0D_GPF        13
185 2c0262af bellard
#define EXCP0E_PAGE        14
186 2c0262af bellard
#define EXCP10_COPR        16
187 2c0262af bellard
#define EXCP11_ALGN        17
188 2c0262af bellard
#define EXCP12_MCHK        18
189 2c0262af bellard
190 2c0262af bellard
enum {
191 2c0262af bellard
    CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
192 2c0262af bellard
    CC_OP_EFLAGS,  /* all cc are explicitely computed, CC_SRC = flags */
193 d36cd60e bellard
194 d36cd60e bellard
    CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
195 d36cd60e bellard
    CC_OP_MULW,
196 d36cd60e bellard
    CC_OP_MULL,
197 2c0262af bellard
198 2c0262af bellard
    CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
199 2c0262af bellard
    CC_OP_ADDW,
200 2c0262af bellard
    CC_OP_ADDL,
201 2c0262af bellard
202 2c0262af bellard
    CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
203 2c0262af bellard
    CC_OP_ADCW,
204 2c0262af bellard
    CC_OP_ADCL,
205 2c0262af bellard
206 2c0262af bellard
    CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
207 2c0262af bellard
    CC_OP_SUBW,
208 2c0262af bellard
    CC_OP_SUBL,
209 2c0262af bellard
210 2c0262af bellard
    CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
211 2c0262af bellard
    CC_OP_SBBW,
212 2c0262af bellard
    CC_OP_SBBL,
213 2c0262af bellard
214 2c0262af bellard
    CC_OP_LOGICB, /* modify all flags, CC_DST = res */
215 2c0262af bellard
    CC_OP_LOGICW,
216 2c0262af bellard
    CC_OP_LOGICL,
217 2c0262af bellard
218 2c0262af bellard
    CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
219 2c0262af bellard
    CC_OP_INCW,
220 2c0262af bellard
    CC_OP_INCL,
221 2c0262af bellard
222 2c0262af bellard
    CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C  */
223 2c0262af bellard
    CC_OP_DECW,
224 2c0262af bellard
    CC_OP_DECL,
225 2c0262af bellard
226 2c0262af bellard
    CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
227 2c0262af bellard
    CC_OP_SHLW,
228 2c0262af bellard
    CC_OP_SHLL,
229 2c0262af bellard
230 2c0262af bellard
    CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
231 2c0262af bellard
    CC_OP_SARW,
232 2c0262af bellard
    CC_OP_SARL,
233 2c0262af bellard
234 2c0262af bellard
    CC_OP_NB,
235 2c0262af bellard
};
236 2c0262af bellard
237 2c0262af bellard
#ifdef __i386__
238 2c0262af bellard
#define USE_X86LDOUBLE
239 2c0262af bellard
#endif
240 2c0262af bellard
241 2c0262af bellard
#ifdef USE_X86LDOUBLE
242 2c0262af bellard
typedef long double CPU86_LDouble;
243 2c0262af bellard
#else
244 2c0262af bellard
typedef double CPU86_LDouble;
245 2c0262af bellard
#endif
246 2c0262af bellard
247 2c0262af bellard
typedef struct SegmentCache {
248 2c0262af bellard
    uint32_t selector;
249 2c0262af bellard
    uint8_t *base;
250 2c0262af bellard
    uint32_t limit;
251 2c0262af bellard
    uint32_t flags;
252 2c0262af bellard
} SegmentCache;
253 2c0262af bellard
254 2c0262af bellard
typedef struct CPUX86State {
255 2c0262af bellard
    /* standard registers */
256 2c0262af bellard
    uint32_t regs[8];
257 2c0262af bellard
    uint32_t eip;
258 2c0262af bellard
    uint32_t eflags; /* eflags register. During CPU emulation, CC
259 2c0262af bellard
                        flags and DF are set to zero because they are
260 2c0262af bellard
                        stored elsewhere */
261 2c0262af bellard
262 2c0262af bellard
    /* emulator internal eflags handling */
263 2c0262af bellard
    uint32_t cc_src;
264 2c0262af bellard
    uint32_t cc_dst;
265 2c0262af bellard
    uint32_t cc_op;
266 2c0262af bellard
    int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
267 2c0262af bellard
    uint32_t hflags; /* hidden flags, see HF_xxx constants */
268 2c0262af bellard
269 2c0262af bellard
    /* FPU state */
270 2c0262af bellard
    unsigned int fpstt; /* top of stack index */
271 2c0262af bellard
    unsigned int fpus;
272 2c0262af bellard
    unsigned int fpuc;
273 2c0262af bellard
    uint8_t fptags[8];   /* 0 = valid, 1 = empty */
274 2c0262af bellard
    CPU86_LDouble fpregs[8];    
275 2c0262af bellard
276 2c0262af bellard
    /* emulator internal variables */
277 2c0262af bellard
    CPU86_LDouble ft0;
278 2c0262af bellard
    union {
279 2c0262af bellard
        float f;
280 2c0262af bellard
        double d;
281 2c0262af bellard
        int i32;
282 2c0262af bellard
        int64_t i64;
283 2c0262af bellard
    } fp_convert;
284 2c0262af bellard
    
285 2c0262af bellard
    /* segments */
286 2c0262af bellard
    SegmentCache segs[6]; /* selector values */
287 2c0262af bellard
    SegmentCache ldt;
288 2c0262af bellard
    SegmentCache tr;
289 2c0262af bellard
    SegmentCache gdt; /* only base and limit are used */
290 2c0262af bellard
    SegmentCache idt; /* only base and limit are used */
291 2c0262af bellard
    
292 2c0262af bellard
    /* sysenter registers */
293 2c0262af bellard
    uint32_t sysenter_cs;
294 2c0262af bellard
    uint32_t sysenter_esp;
295 2c0262af bellard
    uint32_t sysenter_eip;
296 2c0262af bellard
    
297 2c0262af bellard
    /* exception/interrupt handling */
298 2c0262af bellard
    jmp_buf jmp_env;
299 2c0262af bellard
    int exception_index;
300 2c0262af bellard
    int error_code;
301 2c0262af bellard
    int exception_is_int;
302 2c0262af bellard
    int exception_next_eip;
303 2c0262af bellard
    struct TranslationBlock *current_tb; /* currently executing TB */
304 2c0262af bellard
    uint32_t cr[5]; /* NOTE: cr1 is unused */
305 2c0262af bellard
    uint32_t dr[8]; /* debug registers */
306 2c0262af bellard
    int interrupt_request; 
307 2c0262af bellard
    int user_mode_only; /* user mode only simulation */
308 2c0262af bellard
309 2c0262af bellard
    /* soft mmu support */
310 2c0262af bellard
    /* 0 = kernel, 1 = user */
311 2c0262af bellard
    CPUTLBEntry tlb_read[2][CPU_TLB_SIZE];
312 2c0262af bellard
    CPUTLBEntry tlb_write[2][CPU_TLB_SIZE];
313 2c0262af bellard
    
314 2c0262af bellard
    /* ice debug support */
315 2c0262af bellard
    uint32_t breakpoints[MAX_BREAKPOINTS];
316 2c0262af bellard
    int nb_breakpoints;
317 2c0262af bellard
    int singlestep_enabled;
318 2c0262af bellard
319 2c0262af bellard
    /* user data */
320 2c0262af bellard
    void *opaque;
321 2c0262af bellard
} CPUX86State;
322 2c0262af bellard
323 2c0262af bellard
#ifndef IN_OP_I386
324 2c0262af bellard
void cpu_x86_outb(CPUX86State *env, int addr, int val);
325 2c0262af bellard
void cpu_x86_outw(CPUX86State *env, int addr, int val);
326 2c0262af bellard
void cpu_x86_outl(CPUX86State *env, int addr, int val);
327 2c0262af bellard
int cpu_x86_inb(CPUX86State *env, int addr);
328 2c0262af bellard
int cpu_x86_inw(CPUX86State *env, int addr);
329 2c0262af bellard
int cpu_x86_inl(CPUX86State *env, int addr);
330 2c0262af bellard
#endif
331 2c0262af bellard
332 2c0262af bellard
CPUX86State *cpu_x86_init(void);
333 2c0262af bellard
int cpu_x86_exec(CPUX86State *s);
334 2c0262af bellard
void cpu_x86_close(CPUX86State *s);
335 2c0262af bellard
int cpu_x86_get_pic_interrupt(CPUX86State *s);
336 2c0262af bellard
337 2c0262af bellard
/* this function must always be used to load data in the segment
338 2c0262af bellard
   cache: it synchronizes the hflags with the segment cache values */
339 2c0262af bellard
static inline void cpu_x86_load_seg_cache(CPUX86State *env, 
340 2c0262af bellard
                                          int seg_reg, unsigned int selector,
341 2c0262af bellard
                                          uint8_t *base, unsigned int limit, 
342 2c0262af bellard
                                          unsigned int flags)
343 2c0262af bellard
{
344 2c0262af bellard
    SegmentCache *sc;
345 2c0262af bellard
    unsigned int new_hflags;
346 2c0262af bellard
    
347 2c0262af bellard
    sc = &env->segs[seg_reg];
348 2c0262af bellard
    sc->selector = selector;
349 2c0262af bellard
    sc->base = base;
350 2c0262af bellard
    sc->limit = limit;
351 2c0262af bellard
    sc->flags = flags;
352 2c0262af bellard
353 2c0262af bellard
    /* update the hidden flags */
354 2c0262af bellard
    new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
355 2c0262af bellard
        >> (DESC_B_SHIFT - HF_CS32_SHIFT);
356 2c0262af bellard
    new_hflags |= (env->segs[R_SS].flags & DESC_B_MASK)
357 2c0262af bellard
        >> (DESC_B_SHIFT - HF_SS32_SHIFT);
358 2c0262af bellard
    if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
359 2c0262af bellard
        /* XXX: try to avoid this test. The problem comes from the
360 2c0262af bellard
           fact that is real mode or vm86 mode we only modify the
361 2c0262af bellard
           'base' and 'selector' fields of the segment cache to go
362 2c0262af bellard
           faster. A solution may be to force addseg to one in
363 2c0262af bellard
           translate-i386.c. */
364 2c0262af bellard
        new_hflags |= HF_ADDSEG_MASK;
365 2c0262af bellard
    } else {
366 2c0262af bellard
        new_hflags |= (((unsigned long)env->segs[R_DS].base | 
367 2c0262af bellard
                        (unsigned long)env->segs[R_ES].base |
368 2c0262af bellard
                        (unsigned long)env->segs[R_SS].base) != 0) << 
369 2c0262af bellard
            HF_ADDSEG_SHIFT;
370 2c0262af bellard
    }
371 2c0262af bellard
    env->hflags = (env->hflags & 
372 2c0262af bellard
                   ~(HF_CS32_MASK | HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
373 2c0262af bellard
}
374 2c0262af bellard
375 2c0262af bellard
/* wrapper, just in case memory mappings must be changed */
376 2c0262af bellard
static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
377 2c0262af bellard
{
378 2c0262af bellard
#if HF_CPL_MASK == 3
379 2c0262af bellard
    s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
380 2c0262af bellard
#else
381 2c0262af bellard
#error HF_CPL_MASK is hardcoded
382 2c0262af bellard
#endif
383 2c0262af bellard
}
384 2c0262af bellard
385 2c0262af bellard
/* the following helpers are only usable in user mode simulation as
386 2c0262af bellard
   they can trigger unexpected exceptions */
387 2c0262af bellard
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
388 2c0262af bellard
void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32);
389 2c0262af bellard
void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32);
390 2c0262af bellard
391 2c0262af bellard
/* you can call this signal handler from your SIGBUS and SIGSEGV
392 2c0262af bellard
   signal handlers to inform the virtual CPU of exceptions. non zero
393 2c0262af bellard
   is returned if the signal was handled by the virtual CPU.  */
394 2c0262af bellard
struct siginfo;
395 2c0262af bellard
int cpu_x86_signal_handler(int host_signum, struct siginfo *info, 
396 2c0262af bellard
                           void *puc);
397 2c0262af bellard
398 2c0262af bellard
/* MMU defines */
399 2c0262af bellard
void cpu_x86_init_mmu(CPUX86State *env);
400 461c0471 bellard
extern int a20_enabled;
401 461c0471 bellard
402 461c0471 bellard
void cpu_x86_set_a20(CPUX86State *env, int a20_state);
403 2c0262af bellard
404 2c0262af bellard
/* used to debug */
405 2c0262af bellard
#define X86_DUMP_FPU  0x0001 /* dump FPU state too */
406 2c0262af bellard
#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */
407 2c0262af bellard
void cpu_x86_dump_state(CPUX86State *env, FILE *f, int flags);
408 2c0262af bellard
409 2c0262af bellard
#define TARGET_PAGE_BITS 12
410 2c0262af bellard
#include "cpu-all.h"
411 2c0262af bellard
412 2c0262af bellard
#endif /* CPU_I386_H */