root / hw / pxa2xx.c @ dd8a4dcd
History | View | Annotate | Download (67.9 kB)
1 | c1713132 | balrog | /*
|
---|---|---|---|
2 | c1713132 | balrog | * Intel XScale PXA255/270 processor support.
|
3 | c1713132 | balrog | *
|
4 | c1713132 | balrog | * Copyright (c) 2006 Openedhand Ltd.
|
5 | c1713132 | balrog | * Written by Andrzej Zaborowski <balrog@zabor.org>
|
6 | c1713132 | balrog | *
|
7 | c1713132 | balrog | * This code is licenced under the GPL.
|
8 | c1713132 | balrog | */
|
9 | c1713132 | balrog | |
10 | a984a69e | Paul Brook | #include "sysbus.h" |
11 | 87ecb68b | pbrook | #include "pxa.h" |
12 | 87ecb68b | pbrook | #include "sysemu.h" |
13 | 87ecb68b | pbrook | #include "pc.h" |
14 | 87ecb68b | pbrook | #include "i2c.h" |
15 | a984a69e | Paul Brook | #include "ssi.h" |
16 | 87ecb68b | pbrook | #include "qemu-char.h" |
17 | 2446333c | Blue Swirl | #include "blockdev.h" |
18 | c1713132 | balrog | |
19 | c1713132 | balrog | static struct { |
20 | c227f099 | Anthony Liguori | target_phys_addr_t io_base; |
21 | c1713132 | balrog | int irqn;
|
22 | c1713132 | balrog | } pxa255_serial[] = { |
23 | c1713132 | balrog | { 0x40100000, PXA2XX_PIC_FFUART },
|
24 | c1713132 | balrog | { 0x40200000, PXA2XX_PIC_BTUART },
|
25 | c1713132 | balrog | { 0x40700000, PXA2XX_PIC_STUART },
|
26 | c1713132 | balrog | { 0x41600000, PXA25X_PIC_HWUART },
|
27 | c1713132 | balrog | { 0, 0 } |
28 | c1713132 | balrog | }, pxa270_serial[] = { |
29 | c1713132 | balrog | { 0x40100000, PXA2XX_PIC_FFUART },
|
30 | c1713132 | balrog | { 0x40200000, PXA2XX_PIC_BTUART },
|
31 | c1713132 | balrog | { 0x40700000, PXA2XX_PIC_STUART },
|
32 | c1713132 | balrog | { 0, 0 } |
33 | c1713132 | balrog | }; |
34 | c1713132 | balrog | |
35 | fa58c156 | bellard | typedef struct PXASSPDef { |
36 | c227f099 | Anthony Liguori | target_phys_addr_t io_base; |
37 | c1713132 | balrog | int irqn;
|
38 | fa58c156 | bellard | } PXASSPDef; |
39 | fa58c156 | bellard | |
40 | fa58c156 | bellard | #if 0
|
41 | fa58c156 | bellard | static PXASSPDef pxa250_ssp[] = {
|
42 | c1713132 | balrog | { 0x41000000, PXA2XX_PIC_SSP },
|
43 | c1713132 | balrog | { 0, 0 }
|
44 | fa58c156 | bellard | };
|
45 | fa58c156 | bellard | #endif
|
46 | fa58c156 | bellard | |
47 | fa58c156 | bellard | static PXASSPDef pxa255_ssp[] = {
|
48 | c1713132 | balrog | { 0x41000000, PXA2XX_PIC_SSP },
|
49 | c1713132 | balrog | { 0x41400000, PXA25X_PIC_NSSP },
|
50 | c1713132 | balrog | { 0, 0 } |
51 | fa58c156 | bellard | }; |
52 | fa58c156 | bellard | |
53 | fa58c156 | bellard | #if 0
|
54 | fa58c156 | bellard | static PXASSPDef pxa26x_ssp[] = {
|
55 | c1713132 | balrog | { 0x41000000, PXA2XX_PIC_SSP },
|
56 | c1713132 | balrog | { 0x41400000, PXA25X_PIC_NSSP },
|
57 | c1713132 | balrog | { 0x41500000, PXA26X_PIC_ASSP },
|
58 | c1713132 | balrog | { 0, 0 }
|
59 | fa58c156 | bellard | };
|
60 | fa58c156 | bellard | #endif
|
61 | fa58c156 | bellard | |
62 | fa58c156 | bellard | static PXASSPDef pxa27x_ssp[] = {
|
63 | c1713132 | balrog | { 0x41000000, PXA2XX_PIC_SSP },
|
64 | c1713132 | balrog | { 0x41700000, PXA27X_PIC_SSP2 },
|
65 | c1713132 | balrog | { 0x41900000, PXA2XX_PIC_SSP3 },
|
66 | c1713132 | balrog | { 0, 0 } |
67 | c1713132 | balrog | }; |
68 | c1713132 | balrog | |
69 | c1713132 | balrog | #define PMCR 0x00 /* Power Manager Control register */ |
70 | c1713132 | balrog | #define PSSR 0x04 /* Power Manager Sleep Status register */ |
71 | c1713132 | balrog | #define PSPR 0x08 /* Power Manager Scratch-Pad register */ |
72 | c1713132 | balrog | #define PWER 0x0c /* Power Manager Wake-Up Enable register */ |
73 | c1713132 | balrog | #define PRER 0x10 /* Power Manager Rising-Edge Detect Enable register */ |
74 | c1713132 | balrog | #define PFER 0x14 /* Power Manager Falling-Edge Detect Enable register */ |
75 | c1713132 | balrog | #define PEDR 0x18 /* Power Manager Edge-Detect Status register */ |
76 | c1713132 | balrog | #define PCFR 0x1c /* Power Manager General Configuration register */ |
77 | c1713132 | balrog | #define PGSR0 0x20 /* Power Manager GPIO Sleep-State register 0 */ |
78 | c1713132 | balrog | #define PGSR1 0x24 /* Power Manager GPIO Sleep-State register 1 */ |
79 | c1713132 | balrog | #define PGSR2 0x28 /* Power Manager GPIO Sleep-State register 2 */ |
80 | c1713132 | balrog | #define PGSR3 0x2c /* Power Manager GPIO Sleep-State register 3 */ |
81 | c1713132 | balrog | #define RCSR 0x30 /* Reset Controller Status register */ |
82 | c1713132 | balrog | #define PSLR 0x34 /* Power Manager Sleep Configuration register */ |
83 | c1713132 | balrog | #define PTSR 0x38 /* Power Manager Standby Configuration register */ |
84 | c1713132 | balrog | #define PVCR 0x40 /* Power Manager Voltage Change Control register */ |
85 | c1713132 | balrog | #define PUCR 0x4c /* Power Manager USIM Card Control/Status register */ |
86 | c1713132 | balrog | #define PKWR 0x50 /* Power Manager Keyboard Wake-Up Enable register */ |
87 | c1713132 | balrog | #define PKSR 0x54 /* Power Manager Keyboard Level-Detect Status */ |
88 | c1713132 | balrog | #define PCMD0 0x80 /* Power Manager I2C Command register File 0 */ |
89 | c1713132 | balrog | #define PCMD31 0xfc /* Power Manager I2C Command register File 31 */ |
90 | c1713132 | balrog | |
91 | c227f099 | Anthony Liguori | static uint32_t pxa2xx_pm_read(void *opaque, target_phys_addr_t addr) |
92 | c1713132 | balrog | { |
93 | bc24a225 | Paul Brook | PXA2xxState *s = (PXA2xxState *) opaque; |
94 | c1713132 | balrog | |
95 | c1713132 | balrog | switch (addr) {
|
96 | c1713132 | balrog | case PMCR ... PCMD31:
|
97 | c1713132 | balrog | if (addr & 3) |
98 | c1713132 | balrog | goto fail;
|
99 | c1713132 | balrog | |
100 | c1713132 | balrog | return s->pm_regs[addr >> 2]; |
101 | c1713132 | balrog | default:
|
102 | c1713132 | balrog | fail:
|
103 | c1713132 | balrog | printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr); |
104 | c1713132 | balrog | break;
|
105 | c1713132 | balrog | } |
106 | c1713132 | balrog | return 0; |
107 | c1713132 | balrog | } |
108 | c1713132 | balrog | |
109 | c227f099 | Anthony Liguori | static void pxa2xx_pm_write(void *opaque, target_phys_addr_t addr, |
110 | c1713132 | balrog | uint32_t value) |
111 | c1713132 | balrog | { |
112 | bc24a225 | Paul Brook | PXA2xxState *s = (PXA2xxState *) opaque; |
113 | c1713132 | balrog | |
114 | c1713132 | balrog | switch (addr) {
|
115 | c1713132 | balrog | case PMCR:
|
116 | c1713132 | balrog | s->pm_regs[addr >> 2] &= 0x15 & ~(value & 0x2a); |
117 | c1713132 | balrog | s->pm_regs[addr >> 2] |= value & 0x15; |
118 | c1713132 | balrog | break;
|
119 | c1713132 | balrog | |
120 | c1713132 | balrog | case PSSR: /* Read-clean registers */ |
121 | c1713132 | balrog | case RCSR:
|
122 | c1713132 | balrog | case PKSR:
|
123 | c1713132 | balrog | s->pm_regs[addr >> 2] &= ~value;
|
124 | c1713132 | balrog | break;
|
125 | c1713132 | balrog | |
126 | c1713132 | balrog | default: /* Read-write registers */ |
127 | 603ff776 | Blue Swirl | if (!(addr & 3)) { |
128 | c1713132 | balrog | s->pm_regs[addr >> 2] = value;
|
129 | c1713132 | balrog | break;
|
130 | c1713132 | balrog | } |
131 | c1713132 | balrog | |
132 | c1713132 | balrog | printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr); |
133 | c1713132 | balrog | break;
|
134 | c1713132 | balrog | } |
135 | c1713132 | balrog | } |
136 | c1713132 | balrog | |
137 | d60efc6b | Blue Swirl | static CPUReadMemoryFunc * const pxa2xx_pm_readfn[] = { |
138 | c1713132 | balrog | pxa2xx_pm_read, |
139 | c1713132 | balrog | pxa2xx_pm_read, |
140 | c1713132 | balrog | pxa2xx_pm_read, |
141 | c1713132 | balrog | }; |
142 | c1713132 | balrog | |
143 | d60efc6b | Blue Swirl | static CPUWriteMemoryFunc * const pxa2xx_pm_writefn[] = { |
144 | c1713132 | balrog | pxa2xx_pm_write, |
145 | c1713132 | balrog | pxa2xx_pm_write, |
146 | c1713132 | balrog | pxa2xx_pm_write, |
147 | c1713132 | balrog | }; |
148 | c1713132 | balrog | |
149 | f0ab24ce | Juan Quintela | static const VMStateDescription vmstate_pxa2xx_pm = { |
150 | f0ab24ce | Juan Quintela | .name = "pxa2xx_pm",
|
151 | f0ab24ce | Juan Quintela | .version_id = 0,
|
152 | f0ab24ce | Juan Quintela | .minimum_version_id = 0,
|
153 | f0ab24ce | Juan Quintela | .minimum_version_id_old = 0,
|
154 | f0ab24ce | Juan Quintela | .fields = (VMStateField[]) { |
155 | f0ab24ce | Juan Quintela | VMSTATE_UINT32_ARRAY(pm_regs, PXA2xxState, 0x40),
|
156 | f0ab24ce | Juan Quintela | VMSTATE_END_OF_LIST() |
157 | f0ab24ce | Juan Quintela | } |
158 | f0ab24ce | Juan Quintela | }; |
159 | aa941b94 | balrog | |
160 | c1713132 | balrog | #define CCCR 0x00 /* Core Clock Configuration register */ |
161 | c1713132 | balrog | #define CKEN 0x04 /* Clock Enable register */ |
162 | c1713132 | balrog | #define OSCC 0x08 /* Oscillator Configuration register */ |
163 | c1713132 | balrog | #define CCSR 0x0c /* Core Clock Status register */ |
164 | c1713132 | balrog | |
165 | c227f099 | Anthony Liguori | static uint32_t pxa2xx_cm_read(void *opaque, target_phys_addr_t addr) |
166 | c1713132 | balrog | { |
167 | bc24a225 | Paul Brook | PXA2xxState *s = (PXA2xxState *) opaque; |
168 | c1713132 | balrog | |
169 | c1713132 | balrog | switch (addr) {
|
170 | c1713132 | balrog | case CCCR:
|
171 | c1713132 | balrog | case CKEN:
|
172 | c1713132 | balrog | case OSCC:
|
173 | c1713132 | balrog | return s->cm_regs[addr >> 2]; |
174 | c1713132 | balrog | |
175 | c1713132 | balrog | case CCSR:
|
176 | c1713132 | balrog | return s->cm_regs[CCCR >> 2] | (3 << 28); |
177 | c1713132 | balrog | |
178 | c1713132 | balrog | default:
|
179 | c1713132 | balrog | printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr); |
180 | c1713132 | balrog | break;
|
181 | c1713132 | balrog | } |
182 | c1713132 | balrog | return 0; |
183 | c1713132 | balrog | } |
184 | c1713132 | balrog | |
185 | c227f099 | Anthony Liguori | static void pxa2xx_cm_write(void *opaque, target_phys_addr_t addr, |
186 | c1713132 | balrog | uint32_t value) |
187 | c1713132 | balrog | { |
188 | bc24a225 | Paul Brook | PXA2xxState *s = (PXA2xxState *) opaque; |
189 | c1713132 | balrog | |
190 | c1713132 | balrog | switch (addr) {
|
191 | c1713132 | balrog | case CCCR:
|
192 | c1713132 | balrog | case CKEN:
|
193 | c1713132 | balrog | s->cm_regs[addr >> 2] = value;
|
194 | c1713132 | balrog | break;
|
195 | c1713132 | balrog | |
196 | c1713132 | balrog | case OSCC:
|
197 | 565d2895 | balrog | s->cm_regs[addr >> 2] &= ~0x6c; |
198 | c1713132 | balrog | s->cm_regs[addr >> 2] |= value & 0x6e; |
199 | 565d2895 | balrog | if ((value >> 1) & 1) /* OON */ |
200 | 565d2895 | balrog | s->cm_regs[addr >> 2] |= 1 << 0; /* Oscillator is now stable */ |
201 | c1713132 | balrog | break;
|
202 | c1713132 | balrog | |
203 | c1713132 | balrog | default:
|
204 | c1713132 | balrog | printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr); |
205 | c1713132 | balrog | break;
|
206 | c1713132 | balrog | } |
207 | c1713132 | balrog | } |
208 | c1713132 | balrog | |
209 | d60efc6b | Blue Swirl | static CPUReadMemoryFunc * const pxa2xx_cm_readfn[] = { |
210 | c1713132 | balrog | pxa2xx_cm_read, |
211 | c1713132 | balrog | pxa2xx_cm_read, |
212 | c1713132 | balrog | pxa2xx_cm_read, |
213 | c1713132 | balrog | }; |
214 | c1713132 | balrog | |
215 | d60efc6b | Blue Swirl | static CPUWriteMemoryFunc * const pxa2xx_cm_writefn[] = { |
216 | c1713132 | balrog | pxa2xx_cm_write, |
217 | c1713132 | balrog | pxa2xx_cm_write, |
218 | c1713132 | balrog | pxa2xx_cm_write, |
219 | c1713132 | balrog | }; |
220 | c1713132 | balrog | |
221 | ae1f90de | Juan Quintela | static const VMStateDescription vmstate_pxa2xx_cm = { |
222 | ae1f90de | Juan Quintela | .name = "pxa2xx_cm",
|
223 | ae1f90de | Juan Quintela | .version_id = 0,
|
224 | ae1f90de | Juan Quintela | .minimum_version_id = 0,
|
225 | ae1f90de | Juan Quintela | .minimum_version_id_old = 0,
|
226 | ae1f90de | Juan Quintela | .fields = (VMStateField[]) { |
227 | ae1f90de | Juan Quintela | VMSTATE_UINT32_ARRAY(cm_regs, PXA2xxState, 4),
|
228 | ae1f90de | Juan Quintela | VMSTATE_UINT32(clkcfg, PXA2xxState), |
229 | ae1f90de | Juan Quintela | VMSTATE_UINT32(pmnc, PXA2xxState), |
230 | ae1f90de | Juan Quintela | VMSTATE_END_OF_LIST() |
231 | ae1f90de | Juan Quintela | } |
232 | ae1f90de | Juan Quintela | }; |
233 | aa941b94 | balrog | |
234 | c1713132 | balrog | static uint32_t pxa2xx_clkpwr_read(void *opaque, int op2, int reg, int crm) |
235 | c1713132 | balrog | { |
236 | bc24a225 | Paul Brook | PXA2xxState *s = (PXA2xxState *) opaque; |
237 | c1713132 | balrog | |
238 | c1713132 | balrog | switch (reg) {
|
239 | c1713132 | balrog | case 6: /* Clock Configuration register */ |
240 | c1713132 | balrog | return s->clkcfg;
|
241 | c1713132 | balrog | |
242 | c1713132 | balrog | case 7: /* Power Mode register */ |
243 | c1713132 | balrog | return 0; |
244 | c1713132 | balrog | |
245 | c1713132 | balrog | default:
|
246 | c1713132 | balrog | printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
|
247 | c1713132 | balrog | break;
|
248 | c1713132 | balrog | } |
249 | c1713132 | balrog | return 0; |
250 | c1713132 | balrog | } |
251 | c1713132 | balrog | |
252 | c1713132 | balrog | static void pxa2xx_clkpwr_write(void *opaque, int op2, int reg, int crm, |
253 | c1713132 | balrog | uint32_t value) |
254 | c1713132 | balrog | { |
255 | bc24a225 | Paul Brook | PXA2xxState *s = (PXA2xxState *) opaque; |
256 | c1713132 | balrog | static const char *pwrmode[8] = { |
257 | c1713132 | balrog | "Normal", "Idle", "Deep-idle", "Standby", |
258 | c1713132 | balrog | "Sleep", "reserved (!)", "reserved (!)", "Deep-sleep", |
259 | c1713132 | balrog | }; |
260 | c1713132 | balrog | |
261 | c1713132 | balrog | switch (reg) {
|
262 | c1713132 | balrog | case 6: /* Clock Configuration register */ |
263 | c1713132 | balrog | s->clkcfg = value & 0xf;
|
264 | c1713132 | balrog | if (value & 2) |
265 | c1713132 | balrog | printf("%s: CPU frequency change attempt\n", __FUNCTION__);
|
266 | c1713132 | balrog | break;
|
267 | c1713132 | balrog | |
268 | c1713132 | balrog | case 7: /* Power Mode register */ |
269 | c1713132 | balrog | if (value & 8) |
270 | c1713132 | balrog | printf("%s: CPU voltage change attempt\n", __FUNCTION__);
|
271 | c1713132 | balrog | switch (value & 7) { |
272 | c1713132 | balrog | case 0: |
273 | c1713132 | balrog | /* Do nothing */
|
274 | c1713132 | balrog | break;
|
275 | c1713132 | balrog | |
276 | c1713132 | balrog | case 1: |
277 | c1713132 | balrog | /* Idle */
|
278 | 82d17978 | balrog | if (!(s->cm_regs[CCCR >> 2] & (1 << 31))) { /* CPDIS */ |
279 | c1713132 | balrog | cpu_interrupt(s->env, CPU_INTERRUPT_HALT); |
280 | c1713132 | balrog | break;
|
281 | c1713132 | balrog | } |
282 | c1713132 | balrog | /* Fall through. */
|
283 | c1713132 | balrog | |
284 | c1713132 | balrog | case 2: |
285 | c1713132 | balrog | /* Deep-Idle */
|
286 | c1713132 | balrog | cpu_interrupt(s->env, CPU_INTERRUPT_HALT); |
287 | c1713132 | balrog | s->pm_regs[RCSR >> 2] |= 0x8; /* Set GPR */ |
288 | c1713132 | balrog | goto message;
|
289 | c1713132 | balrog | |
290 | c1713132 | balrog | case 3: |
291 | a90b7318 | balrog | s->env->uncached_cpsr = |
292 | a90b7318 | balrog | ARM_CPU_MODE_SVC | CPSR_A | CPSR_F | CPSR_I; |
293 | c1713132 | balrog | s->env->cp15.c1_sys = 0;
|
294 | c1713132 | balrog | s->env->cp15.c1_coproc = 0;
|
295 | 9ee6e8bb | pbrook | s->env->cp15.c2_base0 = 0;
|
296 | c1713132 | balrog | s->env->cp15.c3 = 0;
|
297 | c1713132 | balrog | s->pm_regs[PSSR >> 2] |= 0x8; /* Set STS */ |
298 | c1713132 | balrog | s->pm_regs[RCSR >> 2] |= 0x8; /* Set GPR */ |
299 | c1713132 | balrog | |
300 | c1713132 | balrog | /*
|
301 | c1713132 | balrog | * The scratch-pad register is almost universally used
|
302 | c1713132 | balrog | * for storing the return address on suspend. For the
|
303 | c1713132 | balrog | * lack of a resuming bootloader, perform a jump
|
304 | c1713132 | balrog | * directly to that address.
|
305 | c1713132 | balrog | */
|
306 | c1713132 | balrog | memset(s->env->regs, 0, 4 * 15); |
307 | c1713132 | balrog | s->env->regs[15] = s->pm_regs[PSPR >> 2]; |
308 | c1713132 | balrog | |
309 | c1713132 | balrog | #if 0
|
310 | c1713132 | balrog | buffer = 0xe59ff000; /* ldr pc, [pc, #0] */
|
311 | c1713132 | balrog | cpu_physical_memory_write(0, &buffer, 4);
|
312 | c1713132 | balrog | buffer = s->pm_regs[PSPR >> 2];
|
313 | c1713132 | balrog | cpu_physical_memory_write(8, &buffer, 4);
|
314 | c1713132 | balrog | #endif
|
315 | c1713132 | balrog | |
316 | c1713132 | balrog | /* Suspend */
|
317 | c1713132 | balrog | cpu_interrupt(cpu_single_env, CPU_INTERRUPT_HALT); |
318 | c1713132 | balrog | |
319 | c1713132 | balrog | goto message;
|
320 | c1713132 | balrog | |
321 | c1713132 | balrog | default:
|
322 | c1713132 | balrog | message:
|
323 | c1713132 | balrog | printf("%s: machine entered %s mode\n", __FUNCTION__,
|
324 | c1713132 | balrog | pwrmode[value & 7]);
|
325 | c1713132 | balrog | } |
326 | c1713132 | balrog | break;
|
327 | c1713132 | balrog | |
328 | c1713132 | balrog | default:
|
329 | c1713132 | balrog | printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
|
330 | c1713132 | balrog | break;
|
331 | c1713132 | balrog | } |
332 | c1713132 | balrog | } |
333 | c1713132 | balrog | |
334 | c1713132 | balrog | /* Performace Monitoring Registers */
|
335 | c1713132 | balrog | #define CPPMNC 0 /* Performance Monitor Control register */ |
336 | c1713132 | balrog | #define CPCCNT 1 /* Clock Counter register */ |
337 | c1713132 | balrog | #define CPINTEN 4 /* Interrupt Enable register */ |
338 | c1713132 | balrog | #define CPFLAG 5 /* Overflow Flag register */ |
339 | c1713132 | balrog | #define CPEVTSEL 8 /* Event Selection register */ |
340 | c1713132 | balrog | |
341 | c1713132 | balrog | #define CPPMN0 0 /* Performance Count register 0 */ |
342 | c1713132 | balrog | #define CPPMN1 1 /* Performance Count register 1 */ |
343 | c1713132 | balrog | #define CPPMN2 2 /* Performance Count register 2 */ |
344 | c1713132 | balrog | #define CPPMN3 3 /* Performance Count register 3 */ |
345 | c1713132 | balrog | |
346 | c1713132 | balrog | static uint32_t pxa2xx_perf_read(void *opaque, int op2, int reg, int crm) |
347 | c1713132 | balrog | { |
348 | bc24a225 | Paul Brook | PXA2xxState *s = (PXA2xxState *) opaque; |
349 | c1713132 | balrog | |
350 | c1713132 | balrog | switch (reg) {
|
351 | c1713132 | balrog | case CPPMNC:
|
352 | c1713132 | balrog | return s->pmnc;
|
353 | c1713132 | balrog | case CPCCNT:
|
354 | c1713132 | balrog | if (s->pmnc & 1) |
355 | 74475455 | Paolo Bonzini | return qemu_get_clock_ns(vm_clock);
|
356 | c1713132 | balrog | else
|
357 | c1713132 | balrog | return 0; |
358 | c1713132 | balrog | case CPINTEN:
|
359 | c1713132 | balrog | case CPFLAG:
|
360 | c1713132 | balrog | case CPEVTSEL:
|
361 | c1713132 | balrog | return 0; |
362 | c1713132 | balrog | |
363 | c1713132 | balrog | default:
|
364 | c1713132 | balrog | printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
|
365 | c1713132 | balrog | break;
|
366 | c1713132 | balrog | } |
367 | c1713132 | balrog | return 0; |
368 | c1713132 | balrog | } |
369 | c1713132 | balrog | |
370 | c1713132 | balrog | static void pxa2xx_perf_write(void *opaque, int op2, int reg, int crm, |
371 | c1713132 | balrog | uint32_t value) |
372 | c1713132 | balrog | { |
373 | bc24a225 | Paul Brook | PXA2xxState *s = (PXA2xxState *) opaque; |
374 | c1713132 | balrog | |
375 | c1713132 | balrog | switch (reg) {
|
376 | c1713132 | balrog | case CPPMNC:
|
377 | c1713132 | balrog | s->pmnc = value; |
378 | c1713132 | balrog | break;
|
379 | c1713132 | balrog | |
380 | c1713132 | balrog | case CPCCNT:
|
381 | c1713132 | balrog | case CPINTEN:
|
382 | c1713132 | balrog | case CPFLAG:
|
383 | c1713132 | balrog | case CPEVTSEL:
|
384 | c1713132 | balrog | break;
|
385 | c1713132 | balrog | |
386 | c1713132 | balrog | default:
|
387 | c1713132 | balrog | printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
|
388 | c1713132 | balrog | break;
|
389 | c1713132 | balrog | } |
390 | c1713132 | balrog | } |
391 | c1713132 | balrog | |
392 | c1713132 | balrog | static uint32_t pxa2xx_cp14_read(void *opaque, int op2, int reg, int crm) |
393 | c1713132 | balrog | { |
394 | c1713132 | balrog | switch (crm) {
|
395 | c1713132 | balrog | case 0: |
396 | c1713132 | balrog | return pxa2xx_clkpwr_read(opaque, op2, reg, crm);
|
397 | c1713132 | balrog | case 1: |
398 | c1713132 | balrog | return pxa2xx_perf_read(opaque, op2, reg, crm);
|
399 | c1713132 | balrog | case 2: |
400 | c1713132 | balrog | switch (reg) {
|
401 | c1713132 | balrog | case CPPMN0:
|
402 | c1713132 | balrog | case CPPMN1:
|
403 | c1713132 | balrog | case CPPMN2:
|
404 | c1713132 | balrog | case CPPMN3:
|
405 | c1713132 | balrog | return 0; |
406 | c1713132 | balrog | } |
407 | c1713132 | balrog | /* Fall through */
|
408 | c1713132 | balrog | default:
|
409 | c1713132 | balrog | printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
|
410 | c1713132 | balrog | break;
|
411 | c1713132 | balrog | } |
412 | c1713132 | balrog | return 0; |
413 | c1713132 | balrog | } |
414 | c1713132 | balrog | |
415 | c1713132 | balrog | static void pxa2xx_cp14_write(void *opaque, int op2, int reg, int crm, |
416 | c1713132 | balrog | uint32_t value) |
417 | c1713132 | balrog | { |
418 | c1713132 | balrog | switch (crm) {
|
419 | c1713132 | balrog | case 0: |
420 | c1713132 | balrog | pxa2xx_clkpwr_write(opaque, op2, reg, crm, value); |
421 | c1713132 | balrog | break;
|
422 | c1713132 | balrog | case 1: |
423 | c1713132 | balrog | pxa2xx_perf_write(opaque, op2, reg, crm, value); |
424 | c1713132 | balrog | break;
|
425 | c1713132 | balrog | case 2: |
426 | c1713132 | balrog | switch (reg) {
|
427 | c1713132 | balrog | case CPPMN0:
|
428 | c1713132 | balrog | case CPPMN1:
|
429 | c1713132 | balrog | case CPPMN2:
|
430 | c1713132 | balrog | case CPPMN3:
|
431 | c1713132 | balrog | return;
|
432 | c1713132 | balrog | } |
433 | c1713132 | balrog | /* Fall through */
|
434 | c1713132 | balrog | default:
|
435 | c1713132 | balrog | printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
|
436 | c1713132 | balrog | break;
|
437 | c1713132 | balrog | } |
438 | c1713132 | balrog | } |
439 | c1713132 | balrog | |
440 | c1713132 | balrog | #define MDCNFG 0x00 /* SDRAM Configuration register */ |
441 | c1713132 | balrog | #define MDREFR 0x04 /* SDRAM Refresh Control register */ |
442 | c1713132 | balrog | #define MSC0 0x08 /* Static Memory Control register 0 */ |
443 | c1713132 | balrog | #define MSC1 0x0c /* Static Memory Control register 1 */ |
444 | c1713132 | balrog | #define MSC2 0x10 /* Static Memory Control register 2 */ |
445 | c1713132 | balrog | #define MECR 0x14 /* Expansion Memory Bus Config register */ |
446 | c1713132 | balrog | #define SXCNFG 0x1c /* Synchronous Static Memory Config register */ |
447 | c1713132 | balrog | #define MCMEM0 0x28 /* PC Card Memory Socket 0 Timing register */ |
448 | c1713132 | balrog | #define MCMEM1 0x2c /* PC Card Memory Socket 1 Timing register */ |
449 | c1713132 | balrog | #define MCATT0 0x30 /* PC Card Attribute Socket 0 register */ |
450 | c1713132 | balrog | #define MCATT1 0x34 /* PC Card Attribute Socket 1 register */ |
451 | c1713132 | balrog | #define MCIO0 0x38 /* PC Card I/O Socket 0 Timing register */ |
452 | c1713132 | balrog | #define MCIO1 0x3c /* PC Card I/O Socket 1 Timing register */ |
453 | c1713132 | balrog | #define MDMRS 0x40 /* SDRAM Mode Register Set Config register */ |
454 | c1713132 | balrog | #define BOOT_DEF 0x44 /* Boot-time Default Configuration register */ |
455 | c1713132 | balrog | #define ARB_CNTL 0x48 /* Arbiter Control register */ |
456 | c1713132 | balrog | #define BSCNTR0 0x4c /* Memory Buffer Strength Control register 0 */ |
457 | c1713132 | balrog | #define BSCNTR1 0x50 /* Memory Buffer Strength Control register 1 */ |
458 | c1713132 | balrog | #define LCDBSCNTR 0x54 /* LCD Buffer Strength Control register */ |
459 | c1713132 | balrog | #define MDMRSLP 0x58 /* Low Power SDRAM Mode Set Config register */ |
460 | c1713132 | balrog | #define BSCNTR2 0x5c /* Memory Buffer Strength Control register 2 */ |
461 | c1713132 | balrog | #define BSCNTR3 0x60 /* Memory Buffer Strength Control register 3 */ |
462 | c1713132 | balrog | #define SA1110 0x64 /* SA-1110 Memory Compatibility register */ |
463 | c1713132 | balrog | |
464 | c227f099 | Anthony Liguori | static uint32_t pxa2xx_mm_read(void *opaque, target_phys_addr_t addr) |
465 | c1713132 | balrog | { |
466 | bc24a225 | Paul Brook | PXA2xxState *s = (PXA2xxState *) opaque; |
467 | c1713132 | balrog | |
468 | c1713132 | balrog | switch (addr) {
|
469 | c1713132 | balrog | case MDCNFG ... SA1110:
|
470 | c1713132 | balrog | if ((addr & 3) == 0) |
471 | c1713132 | balrog | return s->mm_regs[addr >> 2]; |
472 | c1713132 | balrog | |
473 | c1713132 | balrog | default:
|
474 | c1713132 | balrog | printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr); |
475 | c1713132 | balrog | break;
|
476 | c1713132 | balrog | } |
477 | c1713132 | balrog | return 0; |
478 | c1713132 | balrog | } |
479 | c1713132 | balrog | |
480 | c227f099 | Anthony Liguori | static void pxa2xx_mm_write(void *opaque, target_phys_addr_t addr, |
481 | c1713132 | balrog | uint32_t value) |
482 | c1713132 | balrog | { |
483 | bc24a225 | Paul Brook | PXA2xxState *s = (PXA2xxState *) opaque; |
484 | c1713132 | balrog | |
485 | c1713132 | balrog | switch (addr) {
|
486 | c1713132 | balrog | case MDCNFG ... SA1110:
|
487 | c1713132 | balrog | if ((addr & 3) == 0) { |
488 | c1713132 | balrog | s->mm_regs[addr >> 2] = value;
|
489 | c1713132 | balrog | break;
|
490 | c1713132 | balrog | } |
491 | c1713132 | balrog | |
492 | c1713132 | balrog | default:
|
493 | c1713132 | balrog | printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr); |
494 | c1713132 | balrog | break;
|
495 | c1713132 | balrog | } |
496 | c1713132 | balrog | } |
497 | c1713132 | balrog | |
498 | d60efc6b | Blue Swirl | static CPUReadMemoryFunc * const pxa2xx_mm_readfn[] = { |
499 | c1713132 | balrog | pxa2xx_mm_read, |
500 | c1713132 | balrog | pxa2xx_mm_read, |
501 | c1713132 | balrog | pxa2xx_mm_read, |
502 | c1713132 | balrog | }; |
503 | c1713132 | balrog | |
504 | d60efc6b | Blue Swirl | static CPUWriteMemoryFunc * const pxa2xx_mm_writefn[] = { |
505 | c1713132 | balrog | pxa2xx_mm_write, |
506 | c1713132 | balrog | pxa2xx_mm_write, |
507 | c1713132 | balrog | pxa2xx_mm_write, |
508 | c1713132 | balrog | }; |
509 | c1713132 | balrog | |
510 | d102d495 | Juan Quintela | static const VMStateDescription vmstate_pxa2xx_mm = { |
511 | d102d495 | Juan Quintela | .name = "pxa2xx_mm",
|
512 | d102d495 | Juan Quintela | .version_id = 0,
|
513 | d102d495 | Juan Quintela | .minimum_version_id = 0,
|
514 | d102d495 | Juan Quintela | .minimum_version_id_old = 0,
|
515 | d102d495 | Juan Quintela | .fields = (VMStateField[]) { |
516 | d102d495 | Juan Quintela | VMSTATE_UINT32_ARRAY(mm_regs, PXA2xxState, 0x1a),
|
517 | d102d495 | Juan Quintela | VMSTATE_END_OF_LIST() |
518 | d102d495 | Juan Quintela | } |
519 | d102d495 | Juan Quintela | }; |
520 | aa941b94 | balrog | |
521 | c1713132 | balrog | /* Synchronous Serial Ports */
|
522 | a984a69e | Paul Brook | typedef struct { |
523 | a984a69e | Paul Brook | SysBusDevice busdev; |
524 | c1713132 | balrog | qemu_irq irq; |
525 | c1713132 | balrog | int enable;
|
526 | a984a69e | Paul Brook | SSIBus *bus; |
527 | c1713132 | balrog | |
528 | c1713132 | balrog | uint32_t sscr[2];
|
529 | c1713132 | balrog | uint32_t sspsp; |
530 | c1713132 | balrog | uint32_t ssto; |
531 | c1713132 | balrog | uint32_t ssitr; |
532 | c1713132 | balrog | uint32_t sssr; |
533 | c1713132 | balrog | uint8_t sstsa; |
534 | c1713132 | balrog | uint8_t ssrsa; |
535 | c1713132 | balrog | uint8_t ssacd; |
536 | c1713132 | balrog | |
537 | c1713132 | balrog | uint32_t rx_fifo[16];
|
538 | c1713132 | balrog | int rx_level;
|
539 | c1713132 | balrog | int rx_start;
|
540 | a984a69e | Paul Brook | } PXA2xxSSPState; |
541 | c1713132 | balrog | |
542 | c1713132 | balrog | #define SSCR0 0x00 /* SSP Control register 0 */ |
543 | c1713132 | balrog | #define SSCR1 0x04 /* SSP Control register 1 */ |
544 | c1713132 | balrog | #define SSSR 0x08 /* SSP Status register */ |
545 | c1713132 | balrog | #define SSITR 0x0c /* SSP Interrupt Test register */ |
546 | c1713132 | balrog | #define SSDR 0x10 /* SSP Data register */ |
547 | c1713132 | balrog | #define SSTO 0x28 /* SSP Time-Out register */ |
548 | c1713132 | balrog | #define SSPSP 0x2c /* SSP Programmable Serial Protocol register */ |
549 | c1713132 | balrog | #define SSTSA 0x30 /* SSP TX Time Slot Active register */ |
550 | c1713132 | balrog | #define SSRSA 0x34 /* SSP RX Time Slot Active register */ |
551 | c1713132 | balrog | #define SSTSS 0x38 /* SSP Time Slot Status register */ |
552 | c1713132 | balrog | #define SSACD 0x3c /* SSP Audio Clock Divider register */ |
553 | c1713132 | balrog | |
554 | c1713132 | balrog | /* Bitfields for above registers */
|
555 | c1713132 | balrog | #define SSCR0_SPI(x) (((x) & 0x30) == 0x00) |
556 | c1713132 | balrog | #define SSCR0_SSP(x) (((x) & 0x30) == 0x10) |
557 | c1713132 | balrog | #define SSCR0_UWIRE(x) (((x) & 0x30) == 0x20) |
558 | c1713132 | balrog | #define SSCR0_PSP(x) (((x) & 0x30) == 0x30) |
559 | c1713132 | balrog | #define SSCR0_SSE (1 << 7) |
560 | c1713132 | balrog | #define SSCR0_RIM (1 << 22) |
561 | c1713132 | balrog | #define SSCR0_TIM (1 << 23) |
562 | c1713132 | balrog | #define SSCR0_MOD (1 << 31) |
563 | c1713132 | balrog | #define SSCR0_DSS(x) (((((x) >> 16) & 0x10) | ((x) & 0xf)) + 1) |
564 | c1713132 | balrog | #define SSCR1_RIE (1 << 0) |
565 | c1713132 | balrog | #define SSCR1_TIE (1 << 1) |
566 | c1713132 | balrog | #define SSCR1_LBM (1 << 2) |
567 | c1713132 | balrog | #define SSCR1_MWDS (1 << 5) |
568 | c1713132 | balrog | #define SSCR1_TFT(x) ((((x) >> 6) & 0xf) + 1) |
569 | c1713132 | balrog | #define SSCR1_RFT(x) ((((x) >> 10) & 0xf) + 1) |
570 | c1713132 | balrog | #define SSCR1_EFWR (1 << 14) |
571 | c1713132 | balrog | #define SSCR1_PINTE (1 << 18) |
572 | c1713132 | balrog | #define SSCR1_TINTE (1 << 19) |
573 | c1713132 | balrog | #define SSCR1_RSRE (1 << 20) |
574 | c1713132 | balrog | #define SSCR1_TSRE (1 << 21) |
575 | c1713132 | balrog | #define SSCR1_EBCEI (1 << 29) |
576 | c1713132 | balrog | #define SSITR_INT (7 << 5) |
577 | c1713132 | balrog | #define SSSR_TNF (1 << 2) |
578 | c1713132 | balrog | #define SSSR_RNE (1 << 3) |
579 | c1713132 | balrog | #define SSSR_TFS (1 << 5) |
580 | c1713132 | balrog | #define SSSR_RFS (1 << 6) |
581 | c1713132 | balrog | #define SSSR_ROR (1 << 7) |
582 | c1713132 | balrog | #define SSSR_PINT (1 << 18) |
583 | c1713132 | balrog | #define SSSR_TINT (1 << 19) |
584 | c1713132 | balrog | #define SSSR_EOC (1 << 20) |
585 | c1713132 | balrog | #define SSSR_TUR (1 << 21) |
586 | c1713132 | balrog | #define SSSR_BCE (1 << 23) |
587 | c1713132 | balrog | #define SSSR_RW 0x00bc0080 |
588 | c1713132 | balrog | |
589 | bc24a225 | Paul Brook | static void pxa2xx_ssp_int_update(PXA2xxSSPState *s) |
590 | c1713132 | balrog | { |
591 | c1713132 | balrog | int level = 0; |
592 | c1713132 | balrog | |
593 | c1713132 | balrog | level |= s->ssitr & SSITR_INT; |
594 | c1713132 | balrog | level |= (s->sssr & SSSR_BCE) && (s->sscr[1] & SSCR1_EBCEI);
|
595 | c1713132 | balrog | level |= (s->sssr & SSSR_TUR) && !(s->sscr[0] & SSCR0_TIM);
|
596 | c1713132 | balrog | level |= (s->sssr & SSSR_EOC) && (s->sssr & (SSSR_TINT | SSSR_PINT)); |
597 | c1713132 | balrog | level |= (s->sssr & SSSR_TINT) && (s->sscr[1] & SSCR1_TINTE);
|
598 | c1713132 | balrog | level |= (s->sssr & SSSR_PINT) && (s->sscr[1] & SSCR1_PINTE);
|
599 | c1713132 | balrog | level |= (s->sssr & SSSR_ROR) && !(s->sscr[0] & SSCR0_RIM);
|
600 | c1713132 | balrog | level |= (s->sssr & SSSR_RFS) && (s->sscr[1] & SSCR1_RIE);
|
601 | c1713132 | balrog | level |= (s->sssr & SSSR_TFS) && (s->sscr[1] & SSCR1_TIE);
|
602 | c1713132 | balrog | qemu_set_irq(s->irq, !!level); |
603 | c1713132 | balrog | } |
604 | c1713132 | balrog | |
605 | bc24a225 | Paul Brook | static void pxa2xx_ssp_fifo_update(PXA2xxSSPState *s) |
606 | c1713132 | balrog | { |
607 | c1713132 | balrog | s->sssr &= ~(0xf << 12); /* Clear RFL */ |
608 | c1713132 | balrog | s->sssr &= ~(0xf << 8); /* Clear TFL */ |
609 | 7d147689 | Blue Swirl | s->sssr &= ~SSSR_TFS; |
610 | c1713132 | balrog | s->sssr &= ~SSSR_TNF; |
611 | c1713132 | balrog | if (s->enable) {
|
612 | c1713132 | balrog | s->sssr |= ((s->rx_level - 1) & 0xf) << 12; |
613 | c1713132 | balrog | if (s->rx_level >= SSCR1_RFT(s->sscr[1])) |
614 | c1713132 | balrog | s->sssr |= SSSR_RFS; |
615 | c1713132 | balrog | else
|
616 | c1713132 | balrog | s->sssr &= ~SSSR_RFS; |
617 | c1713132 | balrog | if (s->rx_level)
|
618 | c1713132 | balrog | s->sssr |= SSSR_RNE; |
619 | c1713132 | balrog | else
|
620 | c1713132 | balrog | s->sssr &= ~SSSR_RNE; |
621 | 7d147689 | Blue Swirl | /* TX FIFO is never filled, so it is always in underrun
|
622 | 7d147689 | Blue Swirl | condition if SSP is enabled */
|
623 | 7d147689 | Blue Swirl | s->sssr |= SSSR_TFS; |
624 | c1713132 | balrog | s->sssr |= SSSR_TNF; |
625 | c1713132 | balrog | } |
626 | c1713132 | balrog | |
627 | c1713132 | balrog | pxa2xx_ssp_int_update(s); |
628 | c1713132 | balrog | } |
629 | c1713132 | balrog | |
630 | c227f099 | Anthony Liguori | static uint32_t pxa2xx_ssp_read(void *opaque, target_phys_addr_t addr) |
631 | c1713132 | balrog | { |
632 | bc24a225 | Paul Brook | PXA2xxSSPState *s = (PXA2xxSSPState *) opaque; |
633 | c1713132 | balrog | uint32_t retval; |
634 | c1713132 | balrog | |
635 | c1713132 | balrog | switch (addr) {
|
636 | c1713132 | balrog | case SSCR0:
|
637 | c1713132 | balrog | return s->sscr[0]; |
638 | c1713132 | balrog | case SSCR1:
|
639 | c1713132 | balrog | return s->sscr[1]; |
640 | c1713132 | balrog | case SSPSP:
|
641 | c1713132 | balrog | return s->sspsp;
|
642 | c1713132 | balrog | case SSTO:
|
643 | c1713132 | balrog | return s->ssto;
|
644 | c1713132 | balrog | case SSITR:
|
645 | c1713132 | balrog | return s->ssitr;
|
646 | c1713132 | balrog | case SSSR:
|
647 | c1713132 | balrog | return s->sssr | s->ssitr;
|
648 | c1713132 | balrog | case SSDR:
|
649 | c1713132 | balrog | if (!s->enable)
|
650 | c1713132 | balrog | return 0xffffffff; |
651 | c1713132 | balrog | if (s->rx_level < 1) { |
652 | c1713132 | balrog | printf("%s: SSP Rx Underrun\n", __FUNCTION__);
|
653 | c1713132 | balrog | return 0xffffffff; |
654 | c1713132 | balrog | } |
655 | c1713132 | balrog | s->rx_level --; |
656 | c1713132 | balrog | retval = s->rx_fifo[s->rx_start ++]; |
657 | c1713132 | balrog | s->rx_start &= 0xf;
|
658 | c1713132 | balrog | pxa2xx_ssp_fifo_update(s); |
659 | c1713132 | balrog | return retval;
|
660 | c1713132 | balrog | case SSTSA:
|
661 | c1713132 | balrog | return s->sstsa;
|
662 | c1713132 | balrog | case SSRSA:
|
663 | c1713132 | balrog | return s->ssrsa;
|
664 | c1713132 | balrog | case SSTSS:
|
665 | c1713132 | balrog | return 0; |
666 | c1713132 | balrog | case SSACD:
|
667 | c1713132 | balrog | return s->ssacd;
|
668 | c1713132 | balrog | default:
|
669 | c1713132 | balrog | printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr); |
670 | c1713132 | balrog | break;
|
671 | c1713132 | balrog | } |
672 | c1713132 | balrog | return 0; |
673 | c1713132 | balrog | } |
674 | c1713132 | balrog | |
675 | c227f099 | Anthony Liguori | static void pxa2xx_ssp_write(void *opaque, target_phys_addr_t addr, |
676 | c1713132 | balrog | uint32_t value) |
677 | c1713132 | balrog | { |
678 | bc24a225 | Paul Brook | PXA2xxSSPState *s = (PXA2xxSSPState *) opaque; |
679 | c1713132 | balrog | |
680 | c1713132 | balrog | switch (addr) {
|
681 | c1713132 | balrog | case SSCR0:
|
682 | c1713132 | balrog | s->sscr[0] = value & 0xc7ffffff; |
683 | c1713132 | balrog | s->enable = value & SSCR0_SSE; |
684 | c1713132 | balrog | if (value & SSCR0_MOD)
|
685 | c1713132 | balrog | printf("%s: Attempt to use network mode\n", __FUNCTION__);
|
686 | c1713132 | balrog | if (s->enable && SSCR0_DSS(value) < 4) |
687 | c1713132 | balrog | printf("%s: Wrong data size: %i bits\n", __FUNCTION__,
|
688 | c1713132 | balrog | SSCR0_DSS(value)); |
689 | c1713132 | balrog | if (!(value & SSCR0_SSE)) {
|
690 | c1713132 | balrog | s->sssr = 0;
|
691 | c1713132 | balrog | s->ssitr = 0;
|
692 | c1713132 | balrog | s->rx_level = 0;
|
693 | c1713132 | balrog | } |
694 | c1713132 | balrog | pxa2xx_ssp_fifo_update(s); |
695 | c1713132 | balrog | break;
|
696 | c1713132 | balrog | |
697 | c1713132 | balrog | case SSCR1:
|
698 | c1713132 | balrog | s->sscr[1] = value;
|
699 | c1713132 | balrog | if (value & (SSCR1_LBM | SSCR1_EFWR))
|
700 | c1713132 | balrog | printf("%s: Attempt to use SSP test mode\n", __FUNCTION__);
|
701 | c1713132 | balrog | pxa2xx_ssp_fifo_update(s); |
702 | c1713132 | balrog | break;
|
703 | c1713132 | balrog | |
704 | c1713132 | balrog | case SSPSP:
|
705 | c1713132 | balrog | s->sspsp = value; |
706 | c1713132 | balrog | break;
|
707 | c1713132 | balrog | |
708 | c1713132 | balrog | case SSTO:
|
709 | c1713132 | balrog | s->ssto = value; |
710 | c1713132 | balrog | break;
|
711 | c1713132 | balrog | |
712 | c1713132 | balrog | case SSITR:
|
713 | c1713132 | balrog | s->ssitr = value & SSITR_INT; |
714 | c1713132 | balrog | pxa2xx_ssp_int_update(s); |
715 | c1713132 | balrog | break;
|
716 | c1713132 | balrog | |
717 | c1713132 | balrog | case SSSR:
|
718 | c1713132 | balrog | s->sssr &= ~(value & SSSR_RW); |
719 | c1713132 | balrog | pxa2xx_ssp_int_update(s); |
720 | c1713132 | balrog | break;
|
721 | c1713132 | balrog | |
722 | c1713132 | balrog | case SSDR:
|
723 | c1713132 | balrog | if (SSCR0_UWIRE(s->sscr[0])) { |
724 | c1713132 | balrog | if (s->sscr[1] & SSCR1_MWDS) |
725 | c1713132 | balrog | value &= 0xffff;
|
726 | c1713132 | balrog | else
|
727 | c1713132 | balrog | value &= 0xff;
|
728 | c1713132 | balrog | } else
|
729 | c1713132 | balrog | /* Note how 32bits overflow does no harm here */
|
730 | c1713132 | balrog | value &= (1 << SSCR0_DSS(s->sscr[0])) - 1; |
731 | c1713132 | balrog | |
732 | c1713132 | balrog | /* Data goes from here to the Tx FIFO and is shifted out from
|
733 | c1713132 | balrog | * there directly to the slave, no need to buffer it.
|
734 | c1713132 | balrog | */
|
735 | c1713132 | balrog | if (s->enable) {
|
736 | a984a69e | Paul Brook | uint32_t readval; |
737 | a984a69e | Paul Brook | readval = ssi_transfer(s->bus, value); |
738 | c1713132 | balrog | if (s->rx_level < 0x10) { |
739 | a984a69e | Paul Brook | s->rx_fifo[(s->rx_start + s->rx_level ++) & 0xf] = readval;
|
740 | a984a69e | Paul Brook | } else {
|
741 | c1713132 | balrog | s->sssr |= SSSR_ROR; |
742 | a984a69e | Paul Brook | } |
743 | c1713132 | balrog | } |
744 | c1713132 | balrog | pxa2xx_ssp_fifo_update(s); |
745 | c1713132 | balrog | break;
|
746 | c1713132 | balrog | |
747 | c1713132 | balrog | case SSTSA:
|
748 | c1713132 | balrog | s->sstsa = value; |
749 | c1713132 | balrog | break;
|
750 | c1713132 | balrog | |
751 | c1713132 | balrog | case SSRSA:
|
752 | c1713132 | balrog | s->ssrsa = value; |
753 | c1713132 | balrog | break;
|
754 | c1713132 | balrog | |
755 | c1713132 | balrog | case SSACD:
|
756 | c1713132 | balrog | s->ssacd = value; |
757 | c1713132 | balrog | break;
|
758 | c1713132 | balrog | |
759 | c1713132 | balrog | default:
|
760 | c1713132 | balrog | printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr); |
761 | c1713132 | balrog | break;
|
762 | c1713132 | balrog | } |
763 | c1713132 | balrog | } |
764 | c1713132 | balrog | |
765 | d60efc6b | Blue Swirl | static CPUReadMemoryFunc * const pxa2xx_ssp_readfn[] = { |
766 | c1713132 | balrog | pxa2xx_ssp_read, |
767 | c1713132 | balrog | pxa2xx_ssp_read, |
768 | c1713132 | balrog | pxa2xx_ssp_read, |
769 | c1713132 | balrog | }; |
770 | c1713132 | balrog | |
771 | d60efc6b | Blue Swirl | static CPUWriteMemoryFunc * const pxa2xx_ssp_writefn[] = { |
772 | c1713132 | balrog | pxa2xx_ssp_write, |
773 | c1713132 | balrog | pxa2xx_ssp_write, |
774 | c1713132 | balrog | pxa2xx_ssp_write, |
775 | c1713132 | balrog | }; |
776 | c1713132 | balrog | |
777 | aa941b94 | balrog | static void pxa2xx_ssp_save(QEMUFile *f, void *opaque) |
778 | aa941b94 | balrog | { |
779 | bc24a225 | Paul Brook | PXA2xxSSPState *s = (PXA2xxSSPState *) opaque; |
780 | aa941b94 | balrog | int i;
|
781 | aa941b94 | balrog | |
782 | aa941b94 | balrog | qemu_put_be32(f, s->enable); |
783 | aa941b94 | balrog | |
784 | aa941b94 | balrog | qemu_put_be32s(f, &s->sscr[0]);
|
785 | aa941b94 | balrog | qemu_put_be32s(f, &s->sscr[1]);
|
786 | aa941b94 | balrog | qemu_put_be32s(f, &s->sspsp); |
787 | aa941b94 | balrog | qemu_put_be32s(f, &s->ssto); |
788 | aa941b94 | balrog | qemu_put_be32s(f, &s->ssitr); |
789 | aa941b94 | balrog | qemu_put_be32s(f, &s->sssr); |
790 | aa941b94 | balrog | qemu_put_8s(f, &s->sstsa); |
791 | aa941b94 | balrog | qemu_put_8s(f, &s->ssrsa); |
792 | aa941b94 | balrog | qemu_put_8s(f, &s->ssacd); |
793 | aa941b94 | balrog | |
794 | aa941b94 | balrog | qemu_put_byte(f, s->rx_level); |
795 | aa941b94 | balrog | for (i = 0; i < s->rx_level; i ++) |
796 | aa941b94 | balrog | qemu_put_byte(f, s->rx_fifo[(s->rx_start + i) & 0xf]);
|
797 | aa941b94 | balrog | } |
798 | aa941b94 | balrog | |
799 | aa941b94 | balrog | static int pxa2xx_ssp_load(QEMUFile *f, void *opaque, int version_id) |
800 | aa941b94 | balrog | { |
801 | bc24a225 | Paul Brook | PXA2xxSSPState *s = (PXA2xxSSPState *) opaque; |
802 | aa941b94 | balrog | int i;
|
803 | aa941b94 | balrog | |
804 | aa941b94 | balrog | s->enable = qemu_get_be32(f); |
805 | aa941b94 | balrog | |
806 | aa941b94 | balrog | qemu_get_be32s(f, &s->sscr[0]);
|
807 | aa941b94 | balrog | qemu_get_be32s(f, &s->sscr[1]);
|
808 | aa941b94 | balrog | qemu_get_be32s(f, &s->sspsp); |
809 | aa941b94 | balrog | qemu_get_be32s(f, &s->ssto); |
810 | aa941b94 | balrog | qemu_get_be32s(f, &s->ssitr); |
811 | aa941b94 | balrog | qemu_get_be32s(f, &s->sssr); |
812 | aa941b94 | balrog | qemu_get_8s(f, &s->sstsa); |
813 | aa941b94 | balrog | qemu_get_8s(f, &s->ssrsa); |
814 | aa941b94 | balrog | qemu_get_8s(f, &s->ssacd); |
815 | aa941b94 | balrog | |
816 | aa941b94 | balrog | s->rx_level = qemu_get_byte(f); |
817 | aa941b94 | balrog | s->rx_start = 0;
|
818 | aa941b94 | balrog | for (i = 0; i < s->rx_level; i ++) |
819 | aa941b94 | balrog | s->rx_fifo[i] = qemu_get_byte(f); |
820 | aa941b94 | balrog | |
821 | aa941b94 | balrog | return 0; |
822 | aa941b94 | balrog | } |
823 | aa941b94 | balrog | |
824 | 81a322d4 | Gerd Hoffmann | static int pxa2xx_ssp_init(SysBusDevice *dev) |
825 | a984a69e | Paul Brook | { |
826 | a984a69e | Paul Brook | int iomemtype;
|
827 | a984a69e | Paul Brook | PXA2xxSSPState *s = FROM_SYSBUS(PXA2xxSSPState, dev); |
828 | a984a69e | Paul Brook | |
829 | a984a69e | Paul Brook | sysbus_init_irq(dev, &s->irq); |
830 | a984a69e | Paul Brook | |
831 | 1eed09cb | Avi Kivity | iomemtype = cpu_register_io_memory(pxa2xx_ssp_readfn, |
832 | 2507c12a | Alexander Graf | pxa2xx_ssp_writefn, s, |
833 | 2507c12a | Alexander Graf | DEVICE_NATIVE_ENDIAN); |
834 | a984a69e | Paul Brook | sysbus_init_mmio(dev, 0x1000, iomemtype);
|
835 | 0be71e32 | Alex Williamson | register_savevm(&dev->qdev, "pxa2xx_ssp", -1, 0, |
836 | a984a69e | Paul Brook | pxa2xx_ssp_save, pxa2xx_ssp_load, s); |
837 | a984a69e | Paul Brook | |
838 | 02e2da45 | Paul Brook | s->bus = ssi_create_bus(&dev->qdev, "ssi");
|
839 | 81a322d4 | Gerd Hoffmann | return 0; |
840 | a984a69e | Paul Brook | } |
841 | a984a69e | Paul Brook | |
842 | c1713132 | balrog | /* Real-Time Clock */
|
843 | c1713132 | balrog | #define RCNR 0x00 /* RTC Counter register */ |
844 | c1713132 | balrog | #define RTAR 0x04 /* RTC Alarm register */ |
845 | c1713132 | balrog | #define RTSR 0x08 /* RTC Status register */ |
846 | c1713132 | balrog | #define RTTR 0x0c /* RTC Timer Trim register */ |
847 | c1713132 | balrog | #define RDCR 0x10 /* RTC Day Counter register */ |
848 | c1713132 | balrog | #define RYCR 0x14 /* RTC Year Counter register */ |
849 | c1713132 | balrog | #define RDAR1 0x18 /* RTC Wristwatch Day Alarm register 1 */ |
850 | c1713132 | balrog | #define RYAR1 0x1c /* RTC Wristwatch Year Alarm register 1 */ |
851 | c1713132 | balrog | #define RDAR2 0x20 /* RTC Wristwatch Day Alarm register 2 */ |
852 | c1713132 | balrog | #define RYAR2 0x24 /* RTC Wristwatch Year Alarm register 2 */ |
853 | c1713132 | balrog | #define SWCR 0x28 /* RTC Stopwatch Counter register */ |
854 | c1713132 | balrog | #define SWAR1 0x2c /* RTC Stopwatch Alarm register 1 */ |
855 | c1713132 | balrog | #define SWAR2 0x30 /* RTC Stopwatch Alarm register 2 */ |
856 | c1713132 | balrog | #define RTCPICR 0x34 /* RTC Periodic Interrupt Counter register */ |
857 | c1713132 | balrog | #define PIAR 0x38 /* RTC Periodic Interrupt Alarm register */ |
858 | c1713132 | balrog | |
859 | 8a231487 | Andrzej Zaborowski | typedef struct { |
860 | 8a231487 | Andrzej Zaborowski | SysBusDevice busdev; |
861 | 8a231487 | Andrzej Zaborowski | uint32_t rttr; |
862 | 8a231487 | Andrzej Zaborowski | uint32_t rtsr; |
863 | 8a231487 | Andrzej Zaborowski | uint32_t rtar; |
864 | 8a231487 | Andrzej Zaborowski | uint32_t rdar1; |
865 | 8a231487 | Andrzej Zaborowski | uint32_t rdar2; |
866 | 8a231487 | Andrzej Zaborowski | uint32_t ryar1; |
867 | 8a231487 | Andrzej Zaborowski | uint32_t ryar2; |
868 | 8a231487 | Andrzej Zaborowski | uint32_t swar1; |
869 | 8a231487 | Andrzej Zaborowski | uint32_t swar2; |
870 | 8a231487 | Andrzej Zaborowski | uint32_t piar; |
871 | 8a231487 | Andrzej Zaborowski | uint32_t last_rcnr; |
872 | 8a231487 | Andrzej Zaborowski | uint32_t last_rdcr; |
873 | 8a231487 | Andrzej Zaborowski | uint32_t last_rycr; |
874 | 8a231487 | Andrzej Zaborowski | uint32_t last_swcr; |
875 | 8a231487 | Andrzej Zaborowski | uint32_t last_rtcpicr; |
876 | 8a231487 | Andrzej Zaborowski | int64_t last_hz; |
877 | 8a231487 | Andrzej Zaborowski | int64_t last_sw; |
878 | 8a231487 | Andrzej Zaborowski | int64_t last_pi; |
879 | 8a231487 | Andrzej Zaborowski | QEMUTimer *rtc_hz; |
880 | 8a231487 | Andrzej Zaborowski | QEMUTimer *rtc_rdal1; |
881 | 8a231487 | Andrzej Zaborowski | QEMUTimer *rtc_rdal2; |
882 | 8a231487 | Andrzej Zaborowski | QEMUTimer *rtc_swal1; |
883 | 8a231487 | Andrzej Zaborowski | QEMUTimer *rtc_swal2; |
884 | 8a231487 | Andrzej Zaborowski | QEMUTimer *rtc_pi; |
885 | 8a231487 | Andrzej Zaborowski | qemu_irq rtc_irq; |
886 | 8a231487 | Andrzej Zaborowski | } PXA2xxRTCState; |
887 | 8a231487 | Andrzej Zaborowski | |
888 | 8a231487 | Andrzej Zaborowski | static inline void pxa2xx_rtc_int_update(PXA2xxRTCState *s) |
889 | c1713132 | balrog | { |
890 | e1f8c729 | Dmitry Eremin-Solenikov | qemu_set_irq(s->rtc_irq, !!(s->rtsr & 0x2553));
|
891 | c1713132 | balrog | } |
892 | c1713132 | balrog | |
893 | 8a231487 | Andrzej Zaborowski | static void pxa2xx_rtc_hzupdate(PXA2xxRTCState *s) |
894 | c1713132 | balrog | { |
895 | 7bd427d8 | Paolo Bonzini | int64_t rt = qemu_get_clock_ms(rt_clock); |
896 | c1713132 | balrog | s->last_rcnr += ((rt - s->last_hz) << 15) /
|
897 | c1713132 | balrog | (1000 * ((s->rttr & 0xffff) + 1)); |
898 | c1713132 | balrog | s->last_rdcr += ((rt - s->last_hz) << 15) /
|
899 | c1713132 | balrog | (1000 * ((s->rttr & 0xffff) + 1)); |
900 | c1713132 | balrog | s->last_hz = rt; |
901 | c1713132 | balrog | } |
902 | c1713132 | balrog | |
903 | 8a231487 | Andrzej Zaborowski | static void pxa2xx_rtc_swupdate(PXA2xxRTCState *s) |
904 | c1713132 | balrog | { |
905 | 7bd427d8 | Paolo Bonzini | int64_t rt = qemu_get_clock_ms(rt_clock); |
906 | c1713132 | balrog | if (s->rtsr & (1 << 12)) |
907 | c1713132 | balrog | s->last_swcr += (rt - s->last_sw) / 10;
|
908 | c1713132 | balrog | s->last_sw = rt; |
909 | c1713132 | balrog | } |
910 | c1713132 | balrog | |
911 | 8a231487 | Andrzej Zaborowski | static void pxa2xx_rtc_piupdate(PXA2xxRTCState *s) |
912 | c1713132 | balrog | { |
913 | 7bd427d8 | Paolo Bonzini | int64_t rt = qemu_get_clock_ms(rt_clock); |
914 | c1713132 | balrog | if (s->rtsr & (1 << 15)) |
915 | c1713132 | balrog | s->last_swcr += rt - s->last_pi; |
916 | c1713132 | balrog | s->last_pi = rt; |
917 | c1713132 | balrog | } |
918 | c1713132 | balrog | |
919 | 8a231487 | Andrzej Zaborowski | static inline void pxa2xx_rtc_alarm_update(PXA2xxRTCState *s, |
920 | c1713132 | balrog | uint32_t rtsr) |
921 | c1713132 | balrog | { |
922 | c1713132 | balrog | if ((rtsr & (1 << 2)) && !(rtsr & (1 << 0))) |
923 | c1713132 | balrog | qemu_mod_timer(s->rtc_hz, s->last_hz + |
924 | c1713132 | balrog | (((s->rtar - s->last_rcnr) * 1000 *
|
925 | c1713132 | balrog | ((s->rttr & 0xffff) + 1)) >> 15)); |
926 | c1713132 | balrog | else
|
927 | c1713132 | balrog | qemu_del_timer(s->rtc_hz); |
928 | c1713132 | balrog | |
929 | c1713132 | balrog | if ((rtsr & (1 << 5)) && !(rtsr & (1 << 4))) |
930 | c1713132 | balrog | qemu_mod_timer(s->rtc_rdal1, s->last_hz + |
931 | c1713132 | balrog | (((s->rdar1 - s->last_rdcr) * 1000 *
|
932 | c1713132 | balrog | ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */ |
933 | c1713132 | balrog | else
|
934 | c1713132 | balrog | qemu_del_timer(s->rtc_rdal1); |
935 | c1713132 | balrog | |
936 | c1713132 | balrog | if ((rtsr & (1 << 7)) && !(rtsr & (1 << 6))) |
937 | c1713132 | balrog | qemu_mod_timer(s->rtc_rdal2, s->last_hz + |
938 | c1713132 | balrog | (((s->rdar2 - s->last_rdcr) * 1000 *
|
939 | c1713132 | balrog | ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */ |
940 | c1713132 | balrog | else
|
941 | c1713132 | balrog | qemu_del_timer(s->rtc_rdal2); |
942 | c1713132 | balrog | |
943 | c1713132 | balrog | if ((rtsr & 0x1200) == 0x1200 && !(rtsr & (1 << 8))) |
944 | c1713132 | balrog | qemu_mod_timer(s->rtc_swal1, s->last_sw + |
945 | c1713132 | balrog | (s->swar1 - s->last_swcr) * 10); /* TODO: fixup */ |
946 | c1713132 | balrog | else
|
947 | c1713132 | balrog | qemu_del_timer(s->rtc_swal1); |
948 | c1713132 | balrog | |
949 | c1713132 | balrog | if ((rtsr & 0x1800) == 0x1800 && !(rtsr & (1 << 10))) |
950 | c1713132 | balrog | qemu_mod_timer(s->rtc_swal2, s->last_sw + |
951 | c1713132 | balrog | (s->swar2 - s->last_swcr) * 10); /* TODO: fixup */ |
952 | c1713132 | balrog | else
|
953 | c1713132 | balrog | qemu_del_timer(s->rtc_swal2); |
954 | c1713132 | balrog | |
955 | c1713132 | balrog | if ((rtsr & 0xc000) == 0xc000 && !(rtsr & (1 << 13))) |
956 | c1713132 | balrog | qemu_mod_timer(s->rtc_pi, s->last_pi + |
957 | c1713132 | balrog | (s->piar & 0xffff) - s->last_rtcpicr);
|
958 | c1713132 | balrog | else
|
959 | c1713132 | balrog | qemu_del_timer(s->rtc_pi); |
960 | c1713132 | balrog | } |
961 | c1713132 | balrog | |
962 | c1713132 | balrog | static inline void pxa2xx_rtc_hz_tick(void *opaque) |
963 | c1713132 | balrog | { |
964 | 8a231487 | Andrzej Zaborowski | PXA2xxRTCState *s = (PXA2xxRTCState *) opaque; |
965 | c1713132 | balrog | s->rtsr |= (1 << 0); |
966 | c1713132 | balrog | pxa2xx_rtc_alarm_update(s, s->rtsr); |
967 | c1713132 | balrog | pxa2xx_rtc_int_update(s); |
968 | c1713132 | balrog | } |
969 | c1713132 | balrog | |
970 | c1713132 | balrog | static inline void pxa2xx_rtc_rdal1_tick(void *opaque) |
971 | c1713132 | balrog | { |
972 | 8a231487 | Andrzej Zaborowski | PXA2xxRTCState *s = (PXA2xxRTCState *) opaque; |
973 | c1713132 | balrog | s->rtsr |= (1 << 4); |
974 | c1713132 | balrog | pxa2xx_rtc_alarm_update(s, s->rtsr); |
975 | c1713132 | balrog | pxa2xx_rtc_int_update(s); |
976 | c1713132 | balrog | } |
977 | c1713132 | balrog | |
978 | c1713132 | balrog | static inline void pxa2xx_rtc_rdal2_tick(void *opaque) |
979 | c1713132 | balrog | { |
980 | 8a231487 | Andrzej Zaborowski | PXA2xxRTCState *s = (PXA2xxRTCState *) opaque; |
981 | c1713132 | balrog | s->rtsr |= (1 << 6); |
982 | c1713132 | balrog | pxa2xx_rtc_alarm_update(s, s->rtsr); |
983 | c1713132 | balrog | pxa2xx_rtc_int_update(s); |
984 | c1713132 | balrog | } |
985 | c1713132 | balrog | |
986 | c1713132 | balrog | static inline void pxa2xx_rtc_swal1_tick(void *opaque) |
987 | c1713132 | balrog | { |
988 | 8a231487 | Andrzej Zaborowski | PXA2xxRTCState *s = (PXA2xxRTCState *) opaque; |
989 | c1713132 | balrog | s->rtsr |= (1 << 8); |
990 | c1713132 | balrog | pxa2xx_rtc_alarm_update(s, s->rtsr); |
991 | c1713132 | balrog | pxa2xx_rtc_int_update(s); |
992 | c1713132 | balrog | } |
993 | c1713132 | balrog | |
994 | c1713132 | balrog | static inline void pxa2xx_rtc_swal2_tick(void *opaque) |
995 | c1713132 | balrog | { |
996 | 8a231487 | Andrzej Zaborowski | PXA2xxRTCState *s = (PXA2xxRTCState *) opaque; |
997 | c1713132 | balrog | s->rtsr |= (1 << 10); |
998 | c1713132 | balrog | pxa2xx_rtc_alarm_update(s, s->rtsr); |
999 | c1713132 | balrog | pxa2xx_rtc_int_update(s); |
1000 | c1713132 | balrog | } |
1001 | c1713132 | balrog | |
1002 | c1713132 | balrog | static inline void pxa2xx_rtc_pi_tick(void *opaque) |
1003 | c1713132 | balrog | { |
1004 | 8a231487 | Andrzej Zaborowski | PXA2xxRTCState *s = (PXA2xxRTCState *) opaque; |
1005 | c1713132 | balrog | s->rtsr |= (1 << 13); |
1006 | c1713132 | balrog | pxa2xx_rtc_piupdate(s); |
1007 | c1713132 | balrog | s->last_rtcpicr = 0;
|
1008 | c1713132 | balrog | pxa2xx_rtc_alarm_update(s, s->rtsr); |
1009 | c1713132 | balrog | pxa2xx_rtc_int_update(s); |
1010 | c1713132 | balrog | } |
1011 | c1713132 | balrog | |
1012 | c227f099 | Anthony Liguori | static uint32_t pxa2xx_rtc_read(void *opaque, target_phys_addr_t addr) |
1013 | c1713132 | balrog | { |
1014 | 8a231487 | Andrzej Zaborowski | PXA2xxRTCState *s = (PXA2xxRTCState *) opaque; |
1015 | c1713132 | balrog | |
1016 | c1713132 | balrog | switch (addr) {
|
1017 | c1713132 | balrog | case RTTR:
|
1018 | c1713132 | balrog | return s->rttr;
|
1019 | c1713132 | balrog | case RTSR:
|
1020 | c1713132 | balrog | return s->rtsr;
|
1021 | c1713132 | balrog | case RTAR:
|
1022 | c1713132 | balrog | return s->rtar;
|
1023 | c1713132 | balrog | case RDAR1:
|
1024 | c1713132 | balrog | return s->rdar1;
|
1025 | c1713132 | balrog | case RDAR2:
|
1026 | c1713132 | balrog | return s->rdar2;
|
1027 | c1713132 | balrog | case RYAR1:
|
1028 | c1713132 | balrog | return s->ryar1;
|
1029 | c1713132 | balrog | case RYAR2:
|
1030 | c1713132 | balrog | return s->ryar2;
|
1031 | c1713132 | balrog | case SWAR1:
|
1032 | c1713132 | balrog | return s->swar1;
|
1033 | c1713132 | balrog | case SWAR2:
|
1034 | c1713132 | balrog | return s->swar2;
|
1035 | c1713132 | balrog | case PIAR:
|
1036 | c1713132 | balrog | return s->piar;
|
1037 | c1713132 | balrog | case RCNR:
|
1038 | 7bd427d8 | Paolo Bonzini | return s->last_rcnr + ((qemu_get_clock_ms(rt_clock) - s->last_hz) << 15) / |
1039 | c1713132 | balrog | (1000 * ((s->rttr & 0xffff) + 1)); |
1040 | c1713132 | balrog | case RDCR:
|
1041 | 7bd427d8 | Paolo Bonzini | return s->last_rdcr + ((qemu_get_clock_ms(rt_clock) - s->last_hz) << 15) / |
1042 | c1713132 | balrog | (1000 * ((s->rttr & 0xffff) + 1)); |
1043 | c1713132 | balrog | case RYCR:
|
1044 | c1713132 | balrog | return s->last_rycr;
|
1045 | c1713132 | balrog | case SWCR:
|
1046 | c1713132 | balrog | if (s->rtsr & (1 << 12)) |
1047 | 7bd427d8 | Paolo Bonzini | return s->last_swcr + (qemu_get_clock_ms(rt_clock) - s->last_sw) / 10; |
1048 | c1713132 | balrog | else
|
1049 | c1713132 | balrog | return s->last_swcr;
|
1050 | c1713132 | balrog | default:
|
1051 | c1713132 | balrog | printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr); |
1052 | c1713132 | balrog | break;
|
1053 | c1713132 | balrog | } |
1054 | c1713132 | balrog | return 0; |
1055 | c1713132 | balrog | } |
1056 | c1713132 | balrog | |
1057 | c227f099 | Anthony Liguori | static void pxa2xx_rtc_write(void *opaque, target_phys_addr_t addr, |
1058 | c1713132 | balrog | uint32_t value) |
1059 | c1713132 | balrog | { |
1060 | 8a231487 | Andrzej Zaborowski | PXA2xxRTCState *s = (PXA2xxRTCState *) opaque; |
1061 | c1713132 | balrog | |
1062 | c1713132 | balrog | switch (addr) {
|
1063 | c1713132 | balrog | case RTTR:
|
1064 | c1713132 | balrog | if (!(s->rttr & (1 << 31))) { |
1065 | c1713132 | balrog | pxa2xx_rtc_hzupdate(s); |
1066 | c1713132 | balrog | s->rttr = value; |
1067 | c1713132 | balrog | pxa2xx_rtc_alarm_update(s, s->rtsr); |
1068 | c1713132 | balrog | } |
1069 | c1713132 | balrog | break;
|
1070 | c1713132 | balrog | |
1071 | c1713132 | balrog | case RTSR:
|
1072 | c1713132 | balrog | if ((s->rtsr ^ value) & (1 << 15)) |
1073 | c1713132 | balrog | pxa2xx_rtc_piupdate(s); |
1074 | c1713132 | balrog | |
1075 | c1713132 | balrog | if ((s->rtsr ^ value) & (1 << 12)) |
1076 | c1713132 | balrog | pxa2xx_rtc_swupdate(s); |
1077 | c1713132 | balrog | |
1078 | c1713132 | balrog | if (((s->rtsr ^ value) & 0x4aac) | (value & ~0xdaac)) |
1079 | c1713132 | balrog | pxa2xx_rtc_alarm_update(s, value); |
1080 | c1713132 | balrog | |
1081 | c1713132 | balrog | s->rtsr = (value & 0xdaac) | (s->rtsr & ~(value & ~0xdaac)); |
1082 | c1713132 | balrog | pxa2xx_rtc_int_update(s); |
1083 | c1713132 | balrog | break;
|
1084 | c1713132 | balrog | |
1085 | c1713132 | balrog | case RTAR:
|
1086 | c1713132 | balrog | s->rtar = value; |
1087 | c1713132 | balrog | pxa2xx_rtc_alarm_update(s, s->rtsr); |
1088 | c1713132 | balrog | break;
|
1089 | c1713132 | balrog | |
1090 | c1713132 | balrog | case RDAR1:
|
1091 | c1713132 | balrog | s->rdar1 = value; |
1092 | c1713132 | balrog | pxa2xx_rtc_alarm_update(s, s->rtsr); |
1093 | c1713132 | balrog | break;
|
1094 | c1713132 | balrog | |
1095 | c1713132 | balrog | case RDAR2:
|
1096 | c1713132 | balrog | s->rdar2 = value; |
1097 | c1713132 | balrog | pxa2xx_rtc_alarm_update(s, s->rtsr); |
1098 | c1713132 | balrog | break;
|
1099 | c1713132 | balrog | |
1100 | c1713132 | balrog | case RYAR1:
|
1101 | c1713132 | balrog | s->ryar1 = value; |
1102 | c1713132 | balrog | pxa2xx_rtc_alarm_update(s, s->rtsr); |
1103 | c1713132 | balrog | break;
|
1104 | c1713132 | balrog | |
1105 | c1713132 | balrog | case RYAR2:
|
1106 | c1713132 | balrog | s->ryar2 = value; |
1107 | c1713132 | balrog | pxa2xx_rtc_alarm_update(s, s->rtsr); |
1108 | c1713132 | balrog | break;
|
1109 | c1713132 | balrog | |
1110 | c1713132 | balrog | case SWAR1:
|
1111 | c1713132 | balrog | pxa2xx_rtc_swupdate(s); |
1112 | c1713132 | balrog | s->swar1 = value; |
1113 | c1713132 | balrog | s->last_swcr = 0;
|
1114 | c1713132 | balrog | pxa2xx_rtc_alarm_update(s, s->rtsr); |
1115 | c1713132 | balrog | break;
|
1116 | c1713132 | balrog | |
1117 | c1713132 | balrog | case SWAR2:
|
1118 | c1713132 | balrog | s->swar2 = value; |
1119 | c1713132 | balrog | pxa2xx_rtc_alarm_update(s, s->rtsr); |
1120 | c1713132 | balrog | break;
|
1121 | c1713132 | balrog | |
1122 | c1713132 | balrog | case PIAR:
|
1123 | c1713132 | balrog | s->piar = value; |
1124 | c1713132 | balrog | pxa2xx_rtc_alarm_update(s, s->rtsr); |
1125 | c1713132 | balrog | break;
|
1126 | c1713132 | balrog | |
1127 | c1713132 | balrog | case RCNR:
|
1128 | c1713132 | balrog | pxa2xx_rtc_hzupdate(s); |
1129 | c1713132 | balrog | s->last_rcnr = value; |
1130 | c1713132 | balrog | pxa2xx_rtc_alarm_update(s, s->rtsr); |
1131 | c1713132 | balrog | break;
|
1132 | c1713132 | balrog | |
1133 | c1713132 | balrog | case RDCR:
|
1134 | c1713132 | balrog | pxa2xx_rtc_hzupdate(s); |
1135 | c1713132 | balrog | s->last_rdcr = value; |
1136 | c1713132 | balrog | pxa2xx_rtc_alarm_update(s, s->rtsr); |
1137 | c1713132 | balrog | break;
|
1138 | c1713132 | balrog | |
1139 | c1713132 | balrog | case RYCR:
|
1140 | c1713132 | balrog | s->last_rycr = value; |
1141 | c1713132 | balrog | break;
|
1142 | c1713132 | balrog | |
1143 | c1713132 | balrog | case SWCR:
|
1144 | c1713132 | balrog | pxa2xx_rtc_swupdate(s); |
1145 | c1713132 | balrog | s->last_swcr = value; |
1146 | c1713132 | balrog | pxa2xx_rtc_alarm_update(s, s->rtsr); |
1147 | c1713132 | balrog | break;
|
1148 | c1713132 | balrog | |
1149 | c1713132 | balrog | case RTCPICR:
|
1150 | c1713132 | balrog | pxa2xx_rtc_piupdate(s); |
1151 | c1713132 | balrog | s->last_rtcpicr = value & 0xffff;
|
1152 | c1713132 | balrog | pxa2xx_rtc_alarm_update(s, s->rtsr); |
1153 | c1713132 | balrog | break;
|
1154 | c1713132 | balrog | |
1155 | c1713132 | balrog | default:
|
1156 | c1713132 | balrog | printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr); |
1157 | c1713132 | balrog | } |
1158 | c1713132 | balrog | } |
1159 | c1713132 | balrog | |
1160 | d60efc6b | Blue Swirl | static CPUReadMemoryFunc * const pxa2xx_rtc_readfn[] = { |
1161 | aa941b94 | balrog | pxa2xx_rtc_read, |
1162 | aa941b94 | balrog | pxa2xx_rtc_read, |
1163 | aa941b94 | balrog | pxa2xx_rtc_read, |
1164 | aa941b94 | balrog | }; |
1165 | aa941b94 | balrog | |
1166 | d60efc6b | Blue Swirl | static CPUWriteMemoryFunc * const pxa2xx_rtc_writefn[] = { |
1167 | aa941b94 | balrog | pxa2xx_rtc_write, |
1168 | aa941b94 | balrog | pxa2xx_rtc_write, |
1169 | aa941b94 | balrog | pxa2xx_rtc_write, |
1170 | aa941b94 | balrog | }; |
1171 | aa941b94 | balrog | |
1172 | 8a231487 | Andrzej Zaborowski | static int pxa2xx_rtc_init(SysBusDevice *dev) |
1173 | c1713132 | balrog | { |
1174 | 8a231487 | Andrzej Zaborowski | PXA2xxRTCState *s = FROM_SYSBUS(PXA2xxRTCState, dev); |
1175 | f6503059 | balrog | struct tm tm;
|
1176 | c1713132 | balrog | int wom;
|
1177 | 8a231487 | Andrzej Zaborowski | int iomemtype;
|
1178 | c1713132 | balrog | |
1179 | c1713132 | balrog | s->rttr = 0x7fff;
|
1180 | c1713132 | balrog | s->rtsr = 0;
|
1181 | c1713132 | balrog | |
1182 | f6503059 | balrog | qemu_get_timedate(&tm, 0);
|
1183 | f6503059 | balrog | wom = ((tm.tm_mday - 1) / 7) + 1; |
1184 | f6503059 | balrog | |
1185 | 0cd2df75 | aurel32 | s->last_rcnr = (uint32_t) mktimegm(&tm); |
1186 | f6503059 | balrog | s->last_rdcr = (wom << 20) | ((tm.tm_wday + 1) << 17) | |
1187 | f6503059 | balrog | (tm.tm_hour << 12) | (tm.tm_min << 6) | tm.tm_sec; |
1188 | f6503059 | balrog | s->last_rycr = ((tm.tm_year + 1900) << 9) | |
1189 | f6503059 | balrog | ((tm.tm_mon + 1) << 5) | tm.tm_mday; |
1190 | f6503059 | balrog | s->last_swcr = (tm.tm_hour << 19) |
|
1191 | f6503059 | balrog | (tm.tm_min << 13) | (tm.tm_sec << 7); |
1192 | c1713132 | balrog | s->last_rtcpicr = 0;
|
1193 | 7bd427d8 | Paolo Bonzini | s->last_hz = s->last_sw = s->last_pi = qemu_get_clock_ms(rt_clock); |
1194 | 7bd427d8 | Paolo Bonzini | |
1195 | 7bd427d8 | Paolo Bonzini | s->rtc_hz = qemu_new_timer_ms(rt_clock, pxa2xx_rtc_hz_tick, s); |
1196 | 7bd427d8 | Paolo Bonzini | s->rtc_rdal1 = qemu_new_timer_ms(rt_clock, pxa2xx_rtc_rdal1_tick, s); |
1197 | 7bd427d8 | Paolo Bonzini | s->rtc_rdal2 = qemu_new_timer_ms(rt_clock, pxa2xx_rtc_rdal2_tick, s); |
1198 | 7bd427d8 | Paolo Bonzini | s->rtc_swal1 = qemu_new_timer_ms(rt_clock, pxa2xx_rtc_swal1_tick, s); |
1199 | 7bd427d8 | Paolo Bonzini | s->rtc_swal2 = qemu_new_timer_ms(rt_clock, pxa2xx_rtc_swal2_tick, s); |
1200 | 7bd427d8 | Paolo Bonzini | s->rtc_pi = qemu_new_timer_ms(rt_clock, pxa2xx_rtc_pi_tick, s); |
1201 | e1f8c729 | Dmitry Eremin-Solenikov | |
1202 | 8a231487 | Andrzej Zaborowski | sysbus_init_irq(dev, &s->rtc_irq); |
1203 | 8a231487 | Andrzej Zaborowski | |
1204 | 8a231487 | Andrzej Zaborowski | iomemtype = cpu_register_io_memory(pxa2xx_rtc_readfn, |
1205 | 8a231487 | Andrzej Zaborowski | pxa2xx_rtc_writefn, s, DEVICE_NATIVE_ENDIAN); |
1206 | 8a231487 | Andrzej Zaborowski | sysbus_init_mmio(dev, 0x10000, iomemtype);
|
1207 | 8a231487 | Andrzej Zaborowski | |
1208 | 8a231487 | Andrzej Zaborowski | return 0; |
1209 | c1713132 | balrog | } |
1210 | c1713132 | balrog | |
1211 | 8a231487 | Andrzej Zaborowski | static void pxa2xx_rtc_pre_save(void *opaque) |
1212 | aa941b94 | balrog | { |
1213 | 8a231487 | Andrzej Zaborowski | PXA2xxRTCState *s = (PXA2xxRTCState *) opaque; |
1214 | c1713132 | balrog | |
1215 | aa941b94 | balrog | pxa2xx_rtc_hzupdate(s); |
1216 | aa941b94 | balrog | pxa2xx_rtc_piupdate(s); |
1217 | aa941b94 | balrog | pxa2xx_rtc_swupdate(s); |
1218 | 8a231487 | Andrzej Zaborowski | } |
1219 | aa941b94 | balrog | |
1220 | 8a231487 | Andrzej Zaborowski | static int pxa2xx_rtc_post_load(void *opaque, int version_id) |
1221 | aa941b94 | balrog | { |
1222 | 8a231487 | Andrzej Zaborowski | PXA2xxRTCState *s = (PXA2xxRTCState *) opaque; |
1223 | aa941b94 | balrog | |
1224 | aa941b94 | balrog | pxa2xx_rtc_alarm_update(s, s->rtsr); |
1225 | aa941b94 | balrog | |
1226 | aa941b94 | balrog | return 0; |
1227 | aa941b94 | balrog | } |
1228 | c1713132 | balrog | |
1229 | 8a231487 | Andrzej Zaborowski | static const VMStateDescription vmstate_pxa2xx_rtc_regs = { |
1230 | 8a231487 | Andrzej Zaborowski | .name = "pxa2xx_rtc",
|
1231 | 8a231487 | Andrzej Zaborowski | .version_id = 0,
|
1232 | 8a231487 | Andrzej Zaborowski | .minimum_version_id = 0,
|
1233 | 8a231487 | Andrzej Zaborowski | .minimum_version_id_old = 0,
|
1234 | 8a231487 | Andrzej Zaborowski | .pre_save = pxa2xx_rtc_pre_save, |
1235 | 8a231487 | Andrzej Zaborowski | .post_load = pxa2xx_rtc_post_load, |
1236 | 8a231487 | Andrzej Zaborowski | .fields = (VMStateField[]) { |
1237 | 8a231487 | Andrzej Zaborowski | VMSTATE_UINT32(rttr, PXA2xxRTCState), |
1238 | 8a231487 | Andrzej Zaborowski | VMSTATE_UINT32(rtsr, PXA2xxRTCState), |
1239 | 8a231487 | Andrzej Zaborowski | VMSTATE_UINT32(rtar, PXA2xxRTCState), |
1240 | 8a231487 | Andrzej Zaborowski | VMSTATE_UINT32(rdar1, PXA2xxRTCState), |
1241 | 8a231487 | Andrzej Zaborowski | VMSTATE_UINT32(rdar2, PXA2xxRTCState), |
1242 | 8a231487 | Andrzej Zaborowski | VMSTATE_UINT32(ryar1, PXA2xxRTCState), |
1243 | 8a231487 | Andrzej Zaborowski | VMSTATE_UINT32(ryar2, PXA2xxRTCState), |
1244 | 8a231487 | Andrzej Zaborowski | VMSTATE_UINT32(swar1, PXA2xxRTCState), |
1245 | 8a231487 | Andrzej Zaborowski | VMSTATE_UINT32(swar2, PXA2xxRTCState), |
1246 | 8a231487 | Andrzej Zaborowski | VMSTATE_UINT32(piar, PXA2xxRTCState), |
1247 | 8a231487 | Andrzej Zaborowski | VMSTATE_UINT32(last_rcnr, PXA2xxRTCState), |
1248 | 8a231487 | Andrzej Zaborowski | VMSTATE_UINT32(last_rdcr, PXA2xxRTCState), |
1249 | 8a231487 | Andrzej Zaborowski | VMSTATE_UINT32(last_rycr, PXA2xxRTCState), |
1250 | 8a231487 | Andrzej Zaborowski | VMSTATE_UINT32(last_swcr, PXA2xxRTCState), |
1251 | 8a231487 | Andrzej Zaborowski | VMSTATE_UINT32(last_rtcpicr, PXA2xxRTCState), |
1252 | 8a231487 | Andrzej Zaborowski | VMSTATE_INT64(last_hz, PXA2xxRTCState), |
1253 | 8a231487 | Andrzej Zaborowski | VMSTATE_INT64(last_sw, PXA2xxRTCState), |
1254 | 8a231487 | Andrzej Zaborowski | VMSTATE_INT64(last_pi, PXA2xxRTCState), |
1255 | 8a231487 | Andrzej Zaborowski | VMSTATE_END_OF_LIST(), |
1256 | 8a231487 | Andrzej Zaborowski | }, |
1257 | 8a231487 | Andrzej Zaborowski | }; |
1258 | 8a231487 | Andrzej Zaborowski | |
1259 | 8a231487 | Andrzej Zaborowski | static SysBusDeviceInfo pxa2xx_rtc_sysbus_info = {
|
1260 | 8a231487 | Andrzej Zaborowski | .init = pxa2xx_rtc_init, |
1261 | 8a231487 | Andrzej Zaborowski | .qdev.name = "pxa2xx_rtc",
|
1262 | 8a231487 | Andrzej Zaborowski | .qdev.desc = "PXA2xx RTC Controller",
|
1263 | 8a231487 | Andrzej Zaborowski | .qdev.size = sizeof(PXA2xxRTCState),
|
1264 | 8a231487 | Andrzej Zaborowski | .qdev.vmsd = &vmstate_pxa2xx_rtc_regs, |
1265 | 8a231487 | Andrzej Zaborowski | }; |
1266 | 8a231487 | Andrzej Zaborowski | |
1267 | 3f582262 | balrog | /* I2C Interface */
|
1268 | e3b42536 | Paul Brook | typedef struct { |
1269 | e3b42536 | Paul Brook | i2c_slave i2c; |
1270 | e3b42536 | Paul Brook | PXA2xxI2CState *host; |
1271 | e3b42536 | Paul Brook | } PXA2xxI2CSlaveState; |
1272 | e3b42536 | Paul Brook | |
1273 | bc24a225 | Paul Brook | struct PXA2xxI2CState {
|
1274 | c8ba63f8 | Dmitry Eremin-Solenikov | SysBusDevice busdev; |
1275 | e3b42536 | Paul Brook | PXA2xxI2CSlaveState *slave; |
1276 | 3f582262 | balrog | i2c_bus *bus; |
1277 | 3f582262 | balrog | qemu_irq irq; |
1278 | c8ba63f8 | Dmitry Eremin-Solenikov | uint32_t offset; |
1279 | c8ba63f8 | Dmitry Eremin-Solenikov | uint32_t region_size; |
1280 | 3f582262 | balrog | |
1281 | 3f582262 | balrog | uint16_t control; |
1282 | 3f582262 | balrog | uint16_t status; |
1283 | 3f582262 | balrog | uint8_t ibmr; |
1284 | 3f582262 | balrog | uint8_t data; |
1285 | 3f582262 | balrog | }; |
1286 | 3f582262 | balrog | |
1287 | 3f582262 | balrog | #define IBMR 0x80 /* I2C Bus Monitor register */ |
1288 | 3f582262 | balrog | #define IDBR 0x88 /* I2C Data Buffer register */ |
1289 | 3f582262 | balrog | #define ICR 0x90 /* I2C Control register */ |
1290 | 3f582262 | balrog | #define ISR 0x98 /* I2C Status register */ |
1291 | 3f582262 | balrog | #define ISAR 0xa0 /* I2C Slave Address register */ |
1292 | 3f582262 | balrog | |
1293 | bc24a225 | Paul Brook | static void pxa2xx_i2c_update(PXA2xxI2CState *s) |
1294 | 3f582262 | balrog | { |
1295 | 3f582262 | balrog | uint16_t level = 0;
|
1296 | 3f582262 | balrog | level |= s->status & s->control & (1 << 10); /* BED */ |
1297 | 3f582262 | balrog | level |= (s->status & (1 << 7)) && (s->control & (1 << 9)); /* IRF */ |
1298 | 3f582262 | balrog | level |= (s->status & (1 << 6)) && (s->control & (1 << 8)); /* ITE */ |
1299 | 3f582262 | balrog | level |= s->status & (1 << 9); /* SAD */ |
1300 | 3f582262 | balrog | qemu_set_irq(s->irq, !!level); |
1301 | 3f582262 | balrog | } |
1302 | 3f582262 | balrog | |
1303 | 3f582262 | balrog | /* These are only stubs now. */
|
1304 | 3f582262 | balrog | static void pxa2xx_i2c_event(i2c_slave *i2c, enum i2c_event event) |
1305 | 3f582262 | balrog | { |
1306 | e3b42536 | Paul Brook | PXA2xxI2CSlaveState *slave = FROM_I2C_SLAVE(PXA2xxI2CSlaveState, i2c); |
1307 | e3b42536 | Paul Brook | PXA2xxI2CState *s = slave->host; |
1308 | 3f582262 | balrog | |
1309 | 3f582262 | balrog | switch (event) {
|
1310 | 3f582262 | balrog | case I2C_START_SEND:
|
1311 | 3f582262 | balrog | s->status |= (1 << 9); /* set SAD */ |
1312 | 3f582262 | balrog | s->status &= ~(1 << 0); /* clear RWM */ |
1313 | 3f582262 | balrog | break;
|
1314 | 3f582262 | balrog | case I2C_START_RECV:
|
1315 | 3f582262 | balrog | s->status |= (1 << 9); /* set SAD */ |
1316 | 3f582262 | balrog | s->status |= 1 << 0; /* set RWM */ |
1317 | 3f582262 | balrog | break;
|
1318 | 3f582262 | balrog | case I2C_FINISH:
|
1319 | 3f582262 | balrog | s->status |= (1 << 4); /* set SSD */ |
1320 | 3f582262 | balrog | break;
|
1321 | 3f582262 | balrog | case I2C_NACK:
|
1322 | 3f582262 | balrog | s->status |= 1 << 1; /* set ACKNAK */ |
1323 | 3f582262 | balrog | break;
|
1324 | 3f582262 | balrog | } |
1325 | 3f582262 | balrog | pxa2xx_i2c_update(s); |
1326 | 3f582262 | balrog | } |
1327 | 3f582262 | balrog | |
1328 | 3f582262 | balrog | static int pxa2xx_i2c_rx(i2c_slave *i2c) |
1329 | 3f582262 | balrog | { |
1330 | e3b42536 | Paul Brook | PXA2xxI2CSlaveState *slave = FROM_I2C_SLAVE(PXA2xxI2CSlaveState, i2c); |
1331 | e3b42536 | Paul Brook | PXA2xxI2CState *s = slave->host; |
1332 | 3f582262 | balrog | if ((s->control & (1 << 14)) || !(s->control & (1 << 6))) |
1333 | 3f582262 | balrog | return 0; |
1334 | 3f582262 | balrog | |
1335 | 3f582262 | balrog | if (s->status & (1 << 0)) { /* RWM */ |
1336 | 3f582262 | balrog | s->status |= 1 << 6; /* set ITE */ |
1337 | 3f582262 | balrog | } |
1338 | 3f582262 | balrog | pxa2xx_i2c_update(s); |
1339 | 3f582262 | balrog | |
1340 | 3f582262 | balrog | return s->data;
|
1341 | 3f582262 | balrog | } |
1342 | 3f582262 | balrog | |
1343 | 3f582262 | balrog | static int pxa2xx_i2c_tx(i2c_slave *i2c, uint8_t data) |
1344 | 3f582262 | balrog | { |
1345 | e3b42536 | Paul Brook | PXA2xxI2CSlaveState *slave = FROM_I2C_SLAVE(PXA2xxI2CSlaveState, i2c); |
1346 | e3b42536 | Paul Brook | PXA2xxI2CState *s = slave->host; |
1347 | 3f582262 | balrog | if ((s->control & (1 << 14)) || !(s->control & (1 << 6))) |
1348 | 3f582262 | balrog | return 1; |
1349 | 3f582262 | balrog | |
1350 | 3f582262 | balrog | if (!(s->status & (1 << 0))) { /* RWM */ |
1351 | 3f582262 | balrog | s->status |= 1 << 7; /* set IRF */ |
1352 | 3f582262 | balrog | s->data = data; |
1353 | 3f582262 | balrog | } |
1354 | 3f582262 | balrog | pxa2xx_i2c_update(s); |
1355 | 3f582262 | balrog | |
1356 | 3f582262 | balrog | return 1; |
1357 | 3f582262 | balrog | } |
1358 | 3f582262 | balrog | |
1359 | c227f099 | Anthony Liguori | static uint32_t pxa2xx_i2c_read(void *opaque, target_phys_addr_t addr) |
1360 | 3f582262 | balrog | { |
1361 | bc24a225 | Paul Brook | PXA2xxI2CState *s = (PXA2xxI2CState *) opaque; |
1362 | 3f582262 | balrog | |
1363 | ed005253 | balrog | addr -= s->offset; |
1364 | 3f582262 | balrog | switch (addr) {
|
1365 | 3f582262 | balrog | case ICR:
|
1366 | 3f582262 | balrog | return s->control;
|
1367 | 3f582262 | balrog | case ISR:
|
1368 | 3f582262 | balrog | return s->status | (i2c_bus_busy(s->bus) << 2); |
1369 | 3f582262 | balrog | case ISAR:
|
1370 | e3b42536 | Paul Brook | return s->slave->i2c.address;
|
1371 | 3f582262 | balrog | case IDBR:
|
1372 | 3f582262 | balrog | return s->data;
|
1373 | 3f582262 | balrog | case IBMR:
|
1374 | 3f582262 | balrog | if (s->status & (1 << 2)) |
1375 | 3f582262 | balrog | s->ibmr ^= 3; /* Fake SCL and SDA pin changes */ |
1376 | 3f582262 | balrog | else
|
1377 | 3f582262 | balrog | s->ibmr = 0;
|
1378 | 3f582262 | balrog | return s->ibmr;
|
1379 | 3f582262 | balrog | default:
|
1380 | 3f582262 | balrog | printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr); |
1381 | 3f582262 | balrog | break;
|
1382 | 3f582262 | balrog | } |
1383 | 3f582262 | balrog | return 0; |
1384 | 3f582262 | balrog | } |
1385 | 3f582262 | balrog | |
1386 | c227f099 | Anthony Liguori | static void pxa2xx_i2c_write(void *opaque, target_phys_addr_t addr, |
1387 | 3f582262 | balrog | uint32_t value) |
1388 | 3f582262 | balrog | { |
1389 | bc24a225 | Paul Brook | PXA2xxI2CState *s = (PXA2xxI2CState *) opaque; |
1390 | 3f582262 | balrog | int ack;
|
1391 | 3f582262 | balrog | |
1392 | ed005253 | balrog | addr -= s->offset; |
1393 | 3f582262 | balrog | switch (addr) {
|
1394 | 3f582262 | balrog | case ICR:
|
1395 | 3f582262 | balrog | s->control = value & 0xfff7;
|
1396 | 3f582262 | balrog | if ((value & (1 << 3)) && (value & (1 << 6))) { /* TB and IUE */ |
1397 | 3f582262 | balrog | /* TODO: slave mode */
|
1398 | 3f582262 | balrog | if (value & (1 << 0)) { /* START condition */ |
1399 | 3f582262 | balrog | if (s->data & 1) |
1400 | 3f582262 | balrog | s->status |= 1 << 0; /* set RWM */ |
1401 | 3f582262 | balrog | else
|
1402 | 3f582262 | balrog | s->status &= ~(1 << 0); /* clear RWM */ |
1403 | 3f582262 | balrog | ack = !i2c_start_transfer(s->bus, s->data >> 1, s->data & 1); |
1404 | 3f582262 | balrog | } else {
|
1405 | 3f582262 | balrog | if (s->status & (1 << 0)) { /* RWM */ |
1406 | 3f582262 | balrog | s->data = i2c_recv(s->bus); |
1407 | 3f582262 | balrog | if (value & (1 << 2)) /* ACKNAK */ |
1408 | 3f582262 | balrog | i2c_nack(s->bus); |
1409 | 3f582262 | balrog | ack = 1;
|
1410 | 3f582262 | balrog | } else
|
1411 | 3f582262 | balrog | ack = !i2c_send(s->bus, s->data); |
1412 | 3f582262 | balrog | } |
1413 | 3f582262 | balrog | |
1414 | 3f582262 | balrog | if (value & (1 << 1)) /* STOP condition */ |
1415 | 3f582262 | balrog | i2c_end_transfer(s->bus); |
1416 | 3f582262 | balrog | |
1417 | 3f582262 | balrog | if (ack) {
|
1418 | 3f582262 | balrog | if (value & (1 << 0)) /* START condition */ |
1419 | 3f582262 | balrog | s->status |= 1 << 6; /* set ITE */ |
1420 | 3f582262 | balrog | else
|
1421 | 3f582262 | balrog | if (s->status & (1 << 0)) /* RWM */ |
1422 | 3f582262 | balrog | s->status |= 1 << 7; /* set IRF */ |
1423 | 3f582262 | balrog | else
|
1424 | 3f582262 | balrog | s->status |= 1 << 6; /* set ITE */ |
1425 | 3f582262 | balrog | s->status &= ~(1 << 1); /* clear ACKNAK */ |
1426 | 3f582262 | balrog | } else {
|
1427 | 3f582262 | balrog | s->status |= 1 << 6; /* set ITE */ |
1428 | 3f582262 | balrog | s->status |= 1 << 10; /* set BED */ |
1429 | 3f582262 | balrog | s->status |= 1 << 1; /* set ACKNAK */ |
1430 | 3f582262 | balrog | } |
1431 | 3f582262 | balrog | } |
1432 | 3f582262 | balrog | if (!(value & (1 << 3)) && (value & (1 << 6))) /* !TB and IUE */ |
1433 | 3f582262 | balrog | if (value & (1 << 4)) /* MA */ |
1434 | 3f582262 | balrog | i2c_end_transfer(s->bus); |
1435 | 3f582262 | balrog | pxa2xx_i2c_update(s); |
1436 | 3f582262 | balrog | break;
|
1437 | 3f582262 | balrog | |
1438 | 3f582262 | balrog | case ISR:
|
1439 | 3f582262 | balrog | s->status &= ~(value & 0x07f0);
|
1440 | 3f582262 | balrog | pxa2xx_i2c_update(s); |
1441 | 3f582262 | balrog | break;
|
1442 | 3f582262 | balrog | |
1443 | 3f582262 | balrog | case ISAR:
|
1444 | e3b42536 | Paul Brook | i2c_set_slave_address(&s->slave->i2c, value & 0x7f);
|
1445 | 3f582262 | balrog | break;
|
1446 | 3f582262 | balrog | |
1447 | 3f582262 | balrog | case IDBR:
|
1448 | 3f582262 | balrog | s->data = value & 0xff;
|
1449 | 3f582262 | balrog | break;
|
1450 | 3f582262 | balrog | |
1451 | 3f582262 | balrog | default:
|
1452 | 3f582262 | balrog | printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr); |
1453 | 3f582262 | balrog | } |
1454 | 3f582262 | balrog | } |
1455 | 3f582262 | balrog | |
1456 | d60efc6b | Blue Swirl | static CPUReadMemoryFunc * const pxa2xx_i2c_readfn[] = { |
1457 | 3f582262 | balrog | pxa2xx_i2c_read, |
1458 | 3f582262 | balrog | pxa2xx_i2c_read, |
1459 | 3f582262 | balrog | pxa2xx_i2c_read, |
1460 | 3f582262 | balrog | }; |
1461 | 3f582262 | balrog | |
1462 | d60efc6b | Blue Swirl | static CPUWriteMemoryFunc * const pxa2xx_i2c_writefn[] = { |
1463 | 3f582262 | balrog | pxa2xx_i2c_write, |
1464 | 3f582262 | balrog | pxa2xx_i2c_write, |
1465 | 3f582262 | balrog | pxa2xx_i2c_write, |
1466 | 3f582262 | balrog | }; |
1467 | 3f582262 | balrog | |
1468 | 0211364d | Juan Quintela | static const VMStateDescription vmstate_pxa2xx_i2c_slave = { |
1469 | 0211364d | Juan Quintela | .name = "pxa2xx_i2c_slave",
|
1470 | 0211364d | Juan Quintela | .version_id = 1,
|
1471 | 0211364d | Juan Quintela | .minimum_version_id = 1,
|
1472 | 0211364d | Juan Quintela | .minimum_version_id_old = 1,
|
1473 | 0211364d | Juan Quintela | .fields = (VMStateField []) { |
1474 | 0211364d | Juan Quintela | VMSTATE_I2C_SLAVE(i2c, PXA2xxI2CSlaveState), |
1475 | 0211364d | Juan Quintela | VMSTATE_END_OF_LIST() |
1476 | 0211364d | Juan Quintela | } |
1477 | 0211364d | Juan Quintela | }; |
1478 | aa941b94 | balrog | |
1479 | 0211364d | Juan Quintela | static const VMStateDescription vmstate_pxa2xx_i2c = { |
1480 | 0211364d | Juan Quintela | .name = "pxa2xx_i2c",
|
1481 | 0211364d | Juan Quintela | .version_id = 1,
|
1482 | 0211364d | Juan Quintela | .minimum_version_id = 1,
|
1483 | 0211364d | Juan Quintela | .minimum_version_id_old = 1,
|
1484 | 0211364d | Juan Quintela | .fields = (VMStateField []) { |
1485 | 0211364d | Juan Quintela | VMSTATE_UINT16(control, PXA2xxI2CState), |
1486 | 0211364d | Juan Quintela | VMSTATE_UINT16(status, PXA2xxI2CState), |
1487 | 0211364d | Juan Quintela | VMSTATE_UINT8(ibmr, PXA2xxI2CState), |
1488 | 0211364d | Juan Quintela | VMSTATE_UINT8(data, PXA2xxI2CState), |
1489 | 0211364d | Juan Quintela | VMSTATE_STRUCT_POINTER(slave, PXA2xxI2CState, |
1490 | f69866ea | Dmitry Eremin-Solenikov | vmstate_pxa2xx_i2c_slave, PXA2xxI2CSlaveState *), |
1491 | 0211364d | Juan Quintela | VMSTATE_END_OF_LIST() |
1492 | 0211364d | Juan Quintela | } |
1493 | 0211364d | Juan Quintela | }; |
1494 | aa941b94 | balrog | |
1495 | 81a322d4 | Gerd Hoffmann | static int pxa2xx_i2c_slave_init(i2c_slave *i2c) |
1496 | e3b42536 | Paul Brook | { |
1497 | e3b42536 | Paul Brook | /* Nothing to do. */
|
1498 | 81a322d4 | Gerd Hoffmann | return 0; |
1499 | e3b42536 | Paul Brook | } |
1500 | e3b42536 | Paul Brook | |
1501 | e3b42536 | Paul Brook | static I2CSlaveInfo pxa2xx_i2c_slave_info = {
|
1502 | 074f2fff | Gerd Hoffmann | .qdev.name = "pxa2xx-i2c-slave",
|
1503 | 074f2fff | Gerd Hoffmann | .qdev.size = sizeof(PXA2xxI2CSlaveState),
|
1504 | e3b42536 | Paul Brook | .init = pxa2xx_i2c_slave_init, |
1505 | e3b42536 | Paul Brook | .event = pxa2xx_i2c_event, |
1506 | e3b42536 | Paul Brook | .recv = pxa2xx_i2c_rx, |
1507 | e3b42536 | Paul Brook | .send = pxa2xx_i2c_tx |
1508 | e3b42536 | Paul Brook | }; |
1509 | e3b42536 | Paul Brook | |
1510 | c227f099 | Anthony Liguori | PXA2xxI2CState *pxa2xx_i2c_init(target_phys_addr_t base, |
1511 | ed005253 | balrog | qemu_irq irq, uint32_t region_size) |
1512 | 3f582262 | balrog | { |
1513 | e3b42536 | Paul Brook | DeviceState *dev; |
1514 | c8ba63f8 | Dmitry Eremin-Solenikov | SysBusDevice *i2c_dev; |
1515 | c8ba63f8 | Dmitry Eremin-Solenikov | PXA2xxI2CState *s; |
1516 | c8ba63f8 | Dmitry Eremin-Solenikov | |
1517 | c8ba63f8 | Dmitry Eremin-Solenikov | i2c_dev = sysbus_from_qdev(qdev_create(NULL, "pxa2xx_i2c")); |
1518 | c8ba63f8 | Dmitry Eremin-Solenikov | qdev_prop_set_uint32(&i2c_dev->qdev, "size", region_size + 1); |
1519 | c8ba63f8 | Dmitry Eremin-Solenikov | qdev_prop_set_uint32(&i2c_dev->qdev, "offset",
|
1520 | c8ba63f8 | Dmitry Eremin-Solenikov | base - (base & (~region_size) & TARGET_PAGE_MASK)); |
1521 | c8ba63f8 | Dmitry Eremin-Solenikov | |
1522 | c8ba63f8 | Dmitry Eremin-Solenikov | qdev_init_nofail(&i2c_dev->qdev); |
1523 | c8ba63f8 | Dmitry Eremin-Solenikov | |
1524 | c8ba63f8 | Dmitry Eremin-Solenikov | sysbus_mmio_map(i2c_dev, 0, base & ~region_size);
|
1525 | c8ba63f8 | Dmitry Eremin-Solenikov | sysbus_connect_irq(i2c_dev, 0, irq);
|
1526 | e3b42536 | Paul Brook | |
1527 | c8ba63f8 | Dmitry Eremin-Solenikov | s = FROM_SYSBUS(PXA2xxI2CState, i2c_dev); |
1528 | c701b35b | pbrook | /* FIXME: Should the slave device really be on a separate bus? */
|
1529 | 02e2da45 | Paul Brook | dev = i2c_create_slave(i2c_init_bus(NULL, "dummy"), "pxa2xx-i2c-slave", 0); |
1530 | e3b42536 | Paul Brook | s->slave = FROM_I2C_SLAVE(PXA2xxI2CSlaveState, I2C_SLAVE_FROM_QDEV(dev)); |
1531 | e3b42536 | Paul Brook | s->slave->host = s; |
1532 | 3f582262 | balrog | |
1533 | c8ba63f8 | Dmitry Eremin-Solenikov | return s;
|
1534 | c8ba63f8 | Dmitry Eremin-Solenikov | } |
1535 | c8ba63f8 | Dmitry Eremin-Solenikov | |
1536 | c8ba63f8 | Dmitry Eremin-Solenikov | static int pxa2xx_i2c_initfn(SysBusDevice *dev) |
1537 | c8ba63f8 | Dmitry Eremin-Solenikov | { |
1538 | c8ba63f8 | Dmitry Eremin-Solenikov | PXA2xxI2CState *s = FROM_SYSBUS(PXA2xxI2CState, dev); |
1539 | c8ba63f8 | Dmitry Eremin-Solenikov | int iomemtype;
|
1540 | c8ba63f8 | Dmitry Eremin-Solenikov | |
1541 | c8ba63f8 | Dmitry Eremin-Solenikov | s->bus = i2c_init_bus(&dev->qdev, "i2c");
|
1542 | 3f582262 | balrog | |
1543 | 1eed09cb | Avi Kivity | iomemtype = cpu_register_io_memory(pxa2xx_i2c_readfn, |
1544 | 2507c12a | Alexander Graf | pxa2xx_i2c_writefn, s, DEVICE_NATIVE_ENDIAN); |
1545 | c8ba63f8 | Dmitry Eremin-Solenikov | sysbus_init_mmio(dev, s->region_size, iomemtype); |
1546 | c8ba63f8 | Dmitry Eremin-Solenikov | sysbus_init_irq(dev, &s->irq); |
1547 | aa941b94 | balrog | |
1548 | c8ba63f8 | Dmitry Eremin-Solenikov | return 0; |
1549 | 3f582262 | balrog | } |
1550 | 3f582262 | balrog | |
1551 | bc24a225 | Paul Brook | i2c_bus *pxa2xx_i2c_bus(PXA2xxI2CState *s) |
1552 | 3f582262 | balrog | { |
1553 | 3f582262 | balrog | return s->bus;
|
1554 | 3f582262 | balrog | } |
1555 | 3f582262 | balrog | |
1556 | c8ba63f8 | Dmitry Eremin-Solenikov | static SysBusDeviceInfo pxa2xx_i2c_info = {
|
1557 | c8ba63f8 | Dmitry Eremin-Solenikov | .init = pxa2xx_i2c_initfn, |
1558 | c8ba63f8 | Dmitry Eremin-Solenikov | .qdev.name = "pxa2xx_i2c",
|
1559 | c8ba63f8 | Dmitry Eremin-Solenikov | .qdev.desc = "PXA2xx I2C Bus Controller",
|
1560 | c8ba63f8 | Dmitry Eremin-Solenikov | .qdev.size = sizeof(PXA2xxI2CState),
|
1561 | c8ba63f8 | Dmitry Eremin-Solenikov | .qdev.vmsd = &vmstate_pxa2xx_i2c, |
1562 | c8ba63f8 | Dmitry Eremin-Solenikov | .qdev.props = (Property[]) { |
1563 | c8ba63f8 | Dmitry Eremin-Solenikov | DEFINE_PROP_UINT32("size", PXA2xxI2CState, region_size, 0x10000), |
1564 | c8ba63f8 | Dmitry Eremin-Solenikov | DEFINE_PROP_UINT32("offset", PXA2xxI2CState, offset, 0), |
1565 | c8ba63f8 | Dmitry Eremin-Solenikov | DEFINE_PROP_END_OF_LIST(), |
1566 | c8ba63f8 | Dmitry Eremin-Solenikov | }, |
1567 | c8ba63f8 | Dmitry Eremin-Solenikov | }; |
1568 | c8ba63f8 | Dmitry Eremin-Solenikov | |
1569 | c1713132 | balrog | /* PXA Inter-IC Sound Controller */
|
1570 | bc24a225 | Paul Brook | static void pxa2xx_i2s_reset(PXA2xxI2SState *i2s) |
1571 | c1713132 | balrog | { |
1572 | c1713132 | balrog | i2s->rx_len = 0;
|
1573 | c1713132 | balrog | i2s->tx_len = 0;
|
1574 | c1713132 | balrog | i2s->fifo_len = 0;
|
1575 | c1713132 | balrog | i2s->clk = 0x1a;
|
1576 | c1713132 | balrog | i2s->control[0] = 0x00; |
1577 | c1713132 | balrog | i2s->control[1] = 0x00; |
1578 | c1713132 | balrog | i2s->status = 0x00;
|
1579 | c1713132 | balrog | i2s->mask = 0x00;
|
1580 | c1713132 | balrog | } |
1581 | c1713132 | balrog | |
1582 | c1713132 | balrog | #define SACR_TFTH(val) ((val >> 8) & 0xf) |
1583 | c1713132 | balrog | #define SACR_RFTH(val) ((val >> 12) & 0xf) |
1584 | c1713132 | balrog | #define SACR_DREC(val) (val & (1 << 3)) |
1585 | c1713132 | balrog | #define SACR_DPRL(val) (val & (1 << 4)) |
1586 | c1713132 | balrog | |
1587 | bc24a225 | Paul Brook | static inline void pxa2xx_i2s_update(PXA2xxI2SState *i2s) |
1588 | c1713132 | balrog | { |
1589 | c1713132 | balrog | int rfs, tfs;
|
1590 | c1713132 | balrog | rfs = SACR_RFTH(i2s->control[0]) < i2s->rx_len &&
|
1591 | c1713132 | balrog | !SACR_DREC(i2s->control[1]);
|
1592 | c1713132 | balrog | tfs = (i2s->tx_len || i2s->fifo_len < SACR_TFTH(i2s->control[0])) &&
|
1593 | c1713132 | balrog | i2s->enable && !SACR_DPRL(i2s->control[1]);
|
1594 | c1713132 | balrog | |
1595 | 2115c019 | Andrzej Zaborowski | qemu_set_irq(i2s->rx_dma, rfs); |
1596 | 2115c019 | Andrzej Zaborowski | qemu_set_irq(i2s->tx_dma, tfs); |
1597 | c1713132 | balrog | |
1598 | c1713132 | balrog | i2s->status &= 0xe0;
|
1599 | 59c0149b | balrog | if (i2s->fifo_len < 16 || !i2s->enable) |
1600 | 59c0149b | balrog | i2s->status |= 1 << 0; /* TNF */ |
1601 | c1713132 | balrog | if (i2s->rx_len)
|
1602 | c1713132 | balrog | i2s->status |= 1 << 1; /* RNE */ |
1603 | c1713132 | balrog | if (i2s->enable)
|
1604 | c1713132 | balrog | i2s->status |= 1 << 2; /* BSY */ |
1605 | c1713132 | balrog | if (tfs)
|
1606 | c1713132 | balrog | i2s->status |= 1 << 3; /* TFS */ |
1607 | c1713132 | balrog | if (rfs)
|
1608 | c1713132 | balrog | i2s->status |= 1 << 4; /* RFS */ |
1609 | c1713132 | balrog | if (!(i2s->tx_len && i2s->enable))
|
1610 | c1713132 | balrog | i2s->status |= i2s->fifo_len << 8; /* TFL */ |
1611 | c1713132 | balrog | i2s->status |= MAX(i2s->rx_len, 0xf) << 12; /* RFL */ |
1612 | c1713132 | balrog | |
1613 | c1713132 | balrog | qemu_set_irq(i2s->irq, i2s->status & i2s->mask); |
1614 | c1713132 | balrog | } |
1615 | c1713132 | balrog | |
1616 | c1713132 | balrog | #define SACR0 0x00 /* Serial Audio Global Control register */ |
1617 | c1713132 | balrog | #define SACR1 0x04 /* Serial Audio I2S/MSB-Justified Control register */ |
1618 | c1713132 | balrog | #define SASR0 0x0c /* Serial Audio Interface and FIFO Status register */ |
1619 | c1713132 | balrog | #define SAIMR 0x14 /* Serial Audio Interrupt Mask register */ |
1620 | c1713132 | balrog | #define SAICR 0x18 /* Serial Audio Interrupt Clear register */ |
1621 | c1713132 | balrog | #define SADIV 0x60 /* Serial Audio Clock Divider register */ |
1622 | c1713132 | balrog | #define SADR 0x80 /* Serial Audio Data register */ |
1623 | c1713132 | balrog | |
1624 | c227f099 | Anthony Liguori | static uint32_t pxa2xx_i2s_read(void *opaque, target_phys_addr_t addr) |
1625 | c1713132 | balrog | { |
1626 | bc24a225 | Paul Brook | PXA2xxI2SState *s = (PXA2xxI2SState *) opaque; |
1627 | c1713132 | balrog | |
1628 | c1713132 | balrog | switch (addr) {
|
1629 | c1713132 | balrog | case SACR0:
|
1630 | c1713132 | balrog | return s->control[0]; |
1631 | c1713132 | balrog | case SACR1:
|
1632 | c1713132 | balrog | return s->control[1]; |
1633 | c1713132 | balrog | case SASR0:
|
1634 | c1713132 | balrog | return s->status;
|
1635 | c1713132 | balrog | case SAIMR:
|
1636 | c1713132 | balrog | return s->mask;
|
1637 | c1713132 | balrog | case SAICR:
|
1638 | c1713132 | balrog | return 0; |
1639 | c1713132 | balrog | case SADIV:
|
1640 | c1713132 | balrog | return s->clk;
|
1641 | c1713132 | balrog | case SADR:
|
1642 | c1713132 | balrog | if (s->rx_len > 0) { |
1643 | c1713132 | balrog | s->rx_len --; |
1644 | c1713132 | balrog | pxa2xx_i2s_update(s); |
1645 | c1713132 | balrog | return s->codec_in(s->opaque);
|
1646 | c1713132 | balrog | } |
1647 | c1713132 | balrog | return 0; |
1648 | c1713132 | balrog | default:
|
1649 | c1713132 | balrog | printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr); |
1650 | c1713132 | balrog | break;
|
1651 | c1713132 | balrog | } |
1652 | c1713132 | balrog | return 0; |
1653 | c1713132 | balrog | } |
1654 | c1713132 | balrog | |
1655 | c227f099 | Anthony Liguori | static void pxa2xx_i2s_write(void *opaque, target_phys_addr_t addr, |
1656 | c1713132 | balrog | uint32_t value) |
1657 | c1713132 | balrog | { |
1658 | bc24a225 | Paul Brook | PXA2xxI2SState *s = (PXA2xxI2SState *) opaque; |
1659 | c1713132 | balrog | uint32_t *sample; |
1660 | c1713132 | balrog | |
1661 | c1713132 | balrog | switch (addr) {
|
1662 | c1713132 | balrog | case SACR0:
|
1663 | c1713132 | balrog | if (value & (1 << 3)) /* RST */ |
1664 | c1713132 | balrog | pxa2xx_i2s_reset(s); |
1665 | c1713132 | balrog | s->control[0] = value & 0xff3d; |
1666 | c1713132 | balrog | if (!s->enable && (value & 1) && s->tx_len) { /* ENB */ |
1667 | c1713132 | balrog | for (sample = s->fifo; s->fifo_len > 0; s->fifo_len --, sample ++) |
1668 | c1713132 | balrog | s->codec_out(s->opaque, *sample); |
1669 | c1713132 | balrog | s->status &= ~(1 << 7); /* I2SOFF */ |
1670 | c1713132 | balrog | } |
1671 | c1713132 | balrog | if (value & (1 << 4)) /* EFWR */ |
1672 | c1713132 | balrog | printf("%s: Attempt to use special function\n", __FUNCTION__);
|
1673 | 9dda2465 | Vasily Khoruzhick | s->enable = (value & 9) == 1; /* ENB && !RST*/ |
1674 | c1713132 | balrog | pxa2xx_i2s_update(s); |
1675 | c1713132 | balrog | break;
|
1676 | c1713132 | balrog | case SACR1:
|
1677 | c1713132 | balrog | s->control[1] = value & 0x0039; |
1678 | c1713132 | balrog | if (value & (1 << 5)) /* ENLBF */ |
1679 | c1713132 | balrog | printf("%s: Attempt to use loopback function\n", __FUNCTION__);
|
1680 | c1713132 | balrog | if (value & (1 << 4)) /* DPRL */ |
1681 | c1713132 | balrog | s->fifo_len = 0;
|
1682 | c1713132 | balrog | pxa2xx_i2s_update(s); |
1683 | c1713132 | balrog | break;
|
1684 | c1713132 | balrog | case SAIMR:
|
1685 | c1713132 | balrog | s->mask = value & 0x0078;
|
1686 | c1713132 | balrog | pxa2xx_i2s_update(s); |
1687 | c1713132 | balrog | break;
|
1688 | c1713132 | balrog | case SAICR:
|
1689 | c1713132 | balrog | s->status &= ~(value & (3 << 5)); |
1690 | c1713132 | balrog | pxa2xx_i2s_update(s); |
1691 | c1713132 | balrog | break;
|
1692 | c1713132 | balrog | case SADIV:
|
1693 | c1713132 | balrog | s->clk = value & 0x007f;
|
1694 | c1713132 | balrog | break;
|
1695 | c1713132 | balrog | case SADR:
|
1696 | c1713132 | balrog | if (s->tx_len && s->enable) {
|
1697 | c1713132 | balrog | s->tx_len --; |
1698 | c1713132 | balrog | pxa2xx_i2s_update(s); |
1699 | c1713132 | balrog | s->codec_out(s->opaque, value); |
1700 | c1713132 | balrog | } else if (s->fifo_len < 16) { |
1701 | c1713132 | balrog | s->fifo[s->fifo_len ++] = value; |
1702 | c1713132 | balrog | pxa2xx_i2s_update(s); |
1703 | c1713132 | balrog | } |
1704 | c1713132 | balrog | break;
|
1705 | c1713132 | balrog | default:
|
1706 | c1713132 | balrog | printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr); |
1707 | c1713132 | balrog | } |
1708 | c1713132 | balrog | } |
1709 | c1713132 | balrog | |
1710 | d60efc6b | Blue Swirl | static CPUReadMemoryFunc * const pxa2xx_i2s_readfn[] = { |
1711 | c1713132 | balrog | pxa2xx_i2s_read, |
1712 | c1713132 | balrog | pxa2xx_i2s_read, |
1713 | c1713132 | balrog | pxa2xx_i2s_read, |
1714 | c1713132 | balrog | }; |
1715 | c1713132 | balrog | |
1716 | d60efc6b | Blue Swirl | static CPUWriteMemoryFunc * const pxa2xx_i2s_writefn[] = { |
1717 | c1713132 | balrog | pxa2xx_i2s_write, |
1718 | c1713132 | balrog | pxa2xx_i2s_write, |
1719 | c1713132 | balrog | pxa2xx_i2s_write, |
1720 | c1713132 | balrog | }; |
1721 | c1713132 | balrog | |
1722 | 9f5dfe29 | Juan Quintela | static const VMStateDescription vmstate_pxa2xx_i2s = { |
1723 | 9f5dfe29 | Juan Quintela | .name = "pxa2xx_i2s",
|
1724 | 9f5dfe29 | Juan Quintela | .version_id = 0,
|
1725 | 9f5dfe29 | Juan Quintela | .minimum_version_id = 0,
|
1726 | 9f5dfe29 | Juan Quintela | .minimum_version_id_old = 0,
|
1727 | 9f5dfe29 | Juan Quintela | .fields = (VMStateField[]) { |
1728 | 9f5dfe29 | Juan Quintela | VMSTATE_UINT32_ARRAY(control, PXA2xxI2SState, 2),
|
1729 | 9f5dfe29 | Juan Quintela | VMSTATE_UINT32(status, PXA2xxI2SState), |
1730 | 9f5dfe29 | Juan Quintela | VMSTATE_UINT32(mask, PXA2xxI2SState), |
1731 | 9f5dfe29 | Juan Quintela | VMSTATE_UINT32(clk, PXA2xxI2SState), |
1732 | 9f5dfe29 | Juan Quintela | VMSTATE_INT32(enable, PXA2xxI2SState), |
1733 | 9f5dfe29 | Juan Quintela | VMSTATE_INT32(rx_len, PXA2xxI2SState), |
1734 | 9f5dfe29 | Juan Quintela | VMSTATE_INT32(tx_len, PXA2xxI2SState), |
1735 | 9f5dfe29 | Juan Quintela | VMSTATE_INT32(fifo_len, PXA2xxI2SState), |
1736 | 9f5dfe29 | Juan Quintela | VMSTATE_END_OF_LIST() |
1737 | 9f5dfe29 | Juan Quintela | } |
1738 | 9f5dfe29 | Juan Quintela | }; |
1739 | aa941b94 | balrog | |
1740 | c1713132 | balrog | static void pxa2xx_i2s_data_req(void *opaque, int tx, int rx) |
1741 | c1713132 | balrog | { |
1742 | bc24a225 | Paul Brook | PXA2xxI2SState *s = (PXA2xxI2SState *) opaque; |
1743 | c1713132 | balrog | uint32_t *sample; |
1744 | c1713132 | balrog | |
1745 | c1713132 | balrog | /* Signal FIFO errors */
|
1746 | c1713132 | balrog | if (s->enable && s->tx_len)
|
1747 | c1713132 | balrog | s->status |= 1 << 5; /* TUR */ |
1748 | c1713132 | balrog | if (s->enable && s->rx_len)
|
1749 | c1713132 | balrog | s->status |= 1 << 6; /* ROR */ |
1750 | c1713132 | balrog | |
1751 | c1713132 | balrog | /* Should be tx - MIN(tx, s->fifo_len) but we don't really need to
|
1752 | c1713132 | balrog | * handle the cases where it makes a difference. */
|
1753 | c1713132 | balrog | s->tx_len = tx - s->fifo_len; |
1754 | c1713132 | balrog | s->rx_len = rx; |
1755 | c1713132 | balrog | /* Note that is s->codec_out wasn't set, we wouldn't get called. */
|
1756 | c1713132 | balrog | if (s->enable)
|
1757 | c1713132 | balrog | for (sample = s->fifo; s->fifo_len; s->fifo_len --, sample ++)
|
1758 | c1713132 | balrog | s->codec_out(s->opaque, *sample); |
1759 | c1713132 | balrog | pxa2xx_i2s_update(s); |
1760 | c1713132 | balrog | } |
1761 | c1713132 | balrog | |
1762 | c227f099 | Anthony Liguori | static PXA2xxI2SState *pxa2xx_i2s_init(target_phys_addr_t base,
|
1763 | 2115c019 | Andrzej Zaborowski | qemu_irq irq, qemu_irq rx_dma, qemu_irq tx_dma) |
1764 | c1713132 | balrog | { |
1765 | c1713132 | balrog | int iomemtype;
|
1766 | bc24a225 | Paul Brook | PXA2xxI2SState *s = (PXA2xxI2SState *) |
1767 | bc24a225 | Paul Brook | qemu_mallocz(sizeof(PXA2xxI2SState));
|
1768 | c1713132 | balrog | |
1769 | c1713132 | balrog | s->irq = irq; |
1770 | 2115c019 | Andrzej Zaborowski | s->rx_dma = rx_dma; |
1771 | 2115c019 | Andrzej Zaborowski | s->tx_dma = tx_dma; |
1772 | c1713132 | balrog | s->data_req = pxa2xx_i2s_data_req; |
1773 | c1713132 | balrog | |
1774 | c1713132 | balrog | pxa2xx_i2s_reset(s); |
1775 | c1713132 | balrog | |
1776 | 1eed09cb | Avi Kivity | iomemtype = cpu_register_io_memory(pxa2xx_i2s_readfn, |
1777 | 2507c12a | Alexander Graf | pxa2xx_i2s_writefn, s, DEVICE_NATIVE_ENDIAN); |
1778 | 8da3ff18 | pbrook | cpu_register_physical_memory(base, 0x100000, iomemtype);
|
1779 | c1713132 | balrog | |
1780 | 9f5dfe29 | Juan Quintela | vmstate_register(NULL, base, &vmstate_pxa2xx_i2s, s);
|
1781 | aa941b94 | balrog | |
1782 | c1713132 | balrog | return s;
|
1783 | c1713132 | balrog | } |
1784 | c1713132 | balrog | |
1785 | c1713132 | balrog | /* PXA Fast Infra-red Communications Port */
|
1786 | bc24a225 | Paul Brook | struct PXA2xxFIrState {
|
1787 | c1713132 | balrog | qemu_irq irq; |
1788 | 2115c019 | Andrzej Zaborowski | qemu_irq rx_dma; |
1789 | 2115c019 | Andrzej Zaborowski | qemu_irq tx_dma; |
1790 | c1713132 | balrog | int enable;
|
1791 | c1713132 | balrog | CharDriverState *chr; |
1792 | c1713132 | balrog | |
1793 | c1713132 | balrog | uint8_t control[3];
|
1794 | c1713132 | balrog | uint8_t status[2];
|
1795 | c1713132 | balrog | |
1796 | c1713132 | balrog | int rx_len;
|
1797 | c1713132 | balrog | int rx_start;
|
1798 | c1713132 | balrog | uint8_t rx_fifo[64];
|
1799 | c1713132 | balrog | }; |
1800 | c1713132 | balrog | |
1801 | bc24a225 | Paul Brook | static void pxa2xx_fir_reset(PXA2xxFIrState *s) |
1802 | c1713132 | balrog | { |
1803 | c1713132 | balrog | s->control[0] = 0x00; |
1804 | c1713132 | balrog | s->control[1] = 0x00; |
1805 | c1713132 | balrog | s->control[2] = 0x00; |
1806 | c1713132 | balrog | s->status[0] = 0x00; |
1807 | c1713132 | balrog | s->status[1] = 0x00; |
1808 | c1713132 | balrog | s->enable = 0;
|
1809 | c1713132 | balrog | } |
1810 | c1713132 | balrog | |
1811 | bc24a225 | Paul Brook | static inline void pxa2xx_fir_update(PXA2xxFIrState *s) |
1812 | c1713132 | balrog | { |
1813 | c1713132 | balrog | static const int tresh[4] = { 8, 16, 32, 0 }; |
1814 | c1713132 | balrog | int intr = 0; |
1815 | c1713132 | balrog | if ((s->control[0] & (1 << 4)) && /* RXE */ |
1816 | c1713132 | balrog | s->rx_len >= tresh[s->control[2] & 3]) /* TRIG */ |
1817 | c1713132 | balrog | s->status[0] |= 1 << 4; /* RFS */ |
1818 | c1713132 | balrog | else
|
1819 | c1713132 | balrog | s->status[0] &= ~(1 << 4); /* RFS */ |
1820 | c1713132 | balrog | if (s->control[0] & (1 << 3)) /* TXE */ |
1821 | c1713132 | balrog | s->status[0] |= 1 << 3; /* TFS */ |
1822 | c1713132 | balrog | else
|
1823 | c1713132 | balrog | s->status[0] &= ~(1 << 3); /* TFS */ |
1824 | c1713132 | balrog | if (s->rx_len)
|
1825 | c1713132 | balrog | s->status[1] |= 1 << 2; /* RNE */ |
1826 | c1713132 | balrog | else
|
1827 | c1713132 | balrog | s->status[1] &= ~(1 << 2); /* RNE */ |
1828 | c1713132 | balrog | if (s->control[0] & (1 << 4)) /* RXE */ |
1829 | c1713132 | balrog | s->status[1] |= 1 << 0; /* RSY */ |
1830 | c1713132 | balrog | else
|
1831 | c1713132 | balrog | s->status[1] &= ~(1 << 0); /* RSY */ |
1832 | c1713132 | balrog | |
1833 | c1713132 | balrog | intr |= (s->control[0] & (1 << 5)) && /* RIE */ |
1834 | c1713132 | balrog | (s->status[0] & (1 << 4)); /* RFS */ |
1835 | c1713132 | balrog | intr |= (s->control[0] & (1 << 6)) && /* TIE */ |
1836 | c1713132 | balrog | (s->status[0] & (1 << 3)); /* TFS */ |
1837 | c1713132 | balrog | intr |= (s->control[2] & (1 << 4)) && /* TRAIL */ |
1838 | c1713132 | balrog | (s->status[0] & (1 << 6)); /* EOC */ |
1839 | c1713132 | balrog | intr |= (s->control[0] & (1 << 2)) && /* TUS */ |
1840 | c1713132 | balrog | (s->status[0] & (1 << 1)); /* TUR */ |
1841 | c1713132 | balrog | intr |= s->status[0] & 0x25; /* FRE, RAB, EIF */ |
1842 | c1713132 | balrog | |
1843 | 2115c019 | Andrzej Zaborowski | qemu_set_irq(s->rx_dma, (s->status[0] >> 4) & 1); |
1844 | 2115c019 | Andrzej Zaborowski | qemu_set_irq(s->tx_dma, (s->status[0] >> 3) & 1); |
1845 | c1713132 | balrog | |
1846 | c1713132 | balrog | qemu_set_irq(s->irq, intr && s->enable); |
1847 | c1713132 | balrog | } |
1848 | c1713132 | balrog | |
1849 | c1713132 | balrog | #define ICCR0 0x00 /* FICP Control register 0 */ |
1850 | c1713132 | balrog | #define ICCR1 0x04 /* FICP Control register 1 */ |
1851 | c1713132 | balrog | #define ICCR2 0x08 /* FICP Control register 2 */ |
1852 | c1713132 | balrog | #define ICDR 0x0c /* FICP Data register */ |
1853 | c1713132 | balrog | #define ICSR0 0x14 /* FICP Status register 0 */ |
1854 | c1713132 | balrog | #define ICSR1 0x18 /* FICP Status register 1 */ |
1855 | c1713132 | balrog | #define ICFOR 0x1c /* FICP FIFO Occupancy Status register */ |
1856 | c1713132 | balrog | |
1857 | c227f099 | Anthony Liguori | static uint32_t pxa2xx_fir_read(void *opaque, target_phys_addr_t addr) |
1858 | c1713132 | balrog | { |
1859 | bc24a225 | Paul Brook | PXA2xxFIrState *s = (PXA2xxFIrState *) opaque; |
1860 | c1713132 | balrog | uint8_t ret; |
1861 | c1713132 | balrog | |
1862 | c1713132 | balrog | switch (addr) {
|
1863 | c1713132 | balrog | case ICCR0:
|
1864 | c1713132 | balrog | return s->control[0]; |
1865 | c1713132 | balrog | case ICCR1:
|
1866 | c1713132 | balrog | return s->control[1]; |
1867 | c1713132 | balrog | case ICCR2:
|
1868 | c1713132 | balrog | return s->control[2]; |
1869 | c1713132 | balrog | case ICDR:
|
1870 | c1713132 | balrog | s->status[0] &= ~0x01; |
1871 | c1713132 | balrog | s->status[1] &= ~0x72; |
1872 | c1713132 | balrog | if (s->rx_len) {
|
1873 | c1713132 | balrog | s->rx_len --; |
1874 | c1713132 | balrog | ret = s->rx_fifo[s->rx_start ++]; |
1875 | c1713132 | balrog | s->rx_start &= 63;
|
1876 | c1713132 | balrog | pxa2xx_fir_update(s); |
1877 | c1713132 | balrog | return ret;
|
1878 | c1713132 | balrog | } |
1879 | c1713132 | balrog | printf("%s: Rx FIFO underrun.\n", __FUNCTION__);
|
1880 | c1713132 | balrog | break;
|
1881 | c1713132 | balrog | case ICSR0:
|
1882 | c1713132 | balrog | return s->status[0]; |
1883 | c1713132 | balrog | case ICSR1:
|
1884 | c1713132 | balrog | return s->status[1] | (1 << 3); /* TNF */ |
1885 | c1713132 | balrog | case ICFOR:
|
1886 | c1713132 | balrog | return s->rx_len;
|
1887 | c1713132 | balrog | default:
|
1888 | c1713132 | balrog | printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr); |
1889 | c1713132 | balrog | break;
|
1890 | c1713132 | balrog | } |
1891 | c1713132 | balrog | return 0; |
1892 | c1713132 | balrog | } |
1893 | c1713132 | balrog | |
1894 | c227f099 | Anthony Liguori | static void pxa2xx_fir_write(void *opaque, target_phys_addr_t addr, |
1895 | c1713132 | balrog | uint32_t value) |
1896 | c1713132 | balrog | { |
1897 | bc24a225 | Paul Brook | PXA2xxFIrState *s = (PXA2xxFIrState *) opaque; |
1898 | c1713132 | balrog | uint8_t ch; |
1899 | c1713132 | balrog | |
1900 | c1713132 | balrog | switch (addr) {
|
1901 | c1713132 | balrog | case ICCR0:
|
1902 | c1713132 | balrog | s->control[0] = value;
|
1903 | c1713132 | balrog | if (!(value & (1 << 4))) /* RXE */ |
1904 | c1713132 | balrog | s->rx_len = s->rx_start = 0;
|
1905 | 3ffd710e | Blue Swirl | if (!(value & (1 << 3))) { /* TXE */ |
1906 | 3ffd710e | Blue Swirl | /* Nop */
|
1907 | 3ffd710e | Blue Swirl | } |
1908 | c1713132 | balrog | s->enable = value & 1; /* ITR */ |
1909 | c1713132 | balrog | if (!s->enable)
|
1910 | c1713132 | balrog | s->status[0] = 0; |
1911 | c1713132 | balrog | pxa2xx_fir_update(s); |
1912 | c1713132 | balrog | break;
|
1913 | c1713132 | balrog | case ICCR1:
|
1914 | c1713132 | balrog | s->control[1] = value;
|
1915 | c1713132 | balrog | break;
|
1916 | c1713132 | balrog | case ICCR2:
|
1917 | c1713132 | balrog | s->control[2] = value & 0x3f; |
1918 | c1713132 | balrog | pxa2xx_fir_update(s); |
1919 | c1713132 | balrog | break;
|
1920 | c1713132 | balrog | case ICDR:
|
1921 | c1713132 | balrog | if (s->control[2] & (1 << 2)) /* TXP */ |
1922 | c1713132 | balrog | ch = value; |
1923 | c1713132 | balrog | else
|
1924 | c1713132 | balrog | ch = ~value; |
1925 | c1713132 | balrog | if (s->chr && s->enable && (s->control[0] & (1 << 3))) /* TXE */ |
1926 | c1713132 | balrog | qemu_chr_write(s->chr, &ch, 1);
|
1927 | c1713132 | balrog | break;
|
1928 | c1713132 | balrog | case ICSR0:
|
1929 | c1713132 | balrog | s->status[0] &= ~(value & 0x66); |
1930 | c1713132 | balrog | pxa2xx_fir_update(s); |
1931 | c1713132 | balrog | break;
|
1932 | c1713132 | balrog | case ICFOR:
|
1933 | c1713132 | balrog | break;
|
1934 | c1713132 | balrog | default:
|
1935 | c1713132 | balrog | printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr); |
1936 | c1713132 | balrog | } |
1937 | c1713132 | balrog | } |
1938 | c1713132 | balrog | |
1939 | d60efc6b | Blue Swirl | static CPUReadMemoryFunc * const pxa2xx_fir_readfn[] = { |
1940 | c1713132 | balrog | pxa2xx_fir_read, |
1941 | c1713132 | balrog | pxa2xx_fir_read, |
1942 | c1713132 | balrog | pxa2xx_fir_read, |
1943 | c1713132 | balrog | }; |
1944 | c1713132 | balrog | |
1945 | d60efc6b | Blue Swirl | static CPUWriteMemoryFunc * const pxa2xx_fir_writefn[] = { |
1946 | c1713132 | balrog | pxa2xx_fir_write, |
1947 | c1713132 | balrog | pxa2xx_fir_write, |
1948 | c1713132 | balrog | pxa2xx_fir_write, |
1949 | c1713132 | balrog | }; |
1950 | c1713132 | balrog | |
1951 | c1713132 | balrog | static int pxa2xx_fir_is_empty(void *opaque) |
1952 | c1713132 | balrog | { |
1953 | bc24a225 | Paul Brook | PXA2xxFIrState *s = (PXA2xxFIrState *) opaque; |
1954 | c1713132 | balrog | return (s->rx_len < 64); |
1955 | c1713132 | balrog | } |
1956 | c1713132 | balrog | |
1957 | c1713132 | balrog | static void pxa2xx_fir_rx(void *opaque, const uint8_t *buf, int size) |
1958 | c1713132 | balrog | { |
1959 | bc24a225 | Paul Brook | PXA2xxFIrState *s = (PXA2xxFIrState *) opaque; |
1960 | c1713132 | balrog | if (!(s->control[0] & (1 << 4))) /* RXE */ |
1961 | c1713132 | balrog | return;
|
1962 | c1713132 | balrog | |
1963 | c1713132 | balrog | while (size --) {
|
1964 | c1713132 | balrog | s->status[1] |= 1 << 4; /* EOF */ |
1965 | c1713132 | balrog | if (s->rx_len >= 64) { |
1966 | c1713132 | balrog | s->status[1] |= 1 << 6; /* ROR */ |
1967 | c1713132 | balrog | break;
|
1968 | c1713132 | balrog | } |
1969 | c1713132 | balrog | |
1970 | c1713132 | balrog | if (s->control[2] & (1 << 3)) /* RXP */ |
1971 | c1713132 | balrog | s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = *(buf ++);
|
1972 | c1713132 | balrog | else
|
1973 | c1713132 | balrog | s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = ~*(buf ++);
|
1974 | c1713132 | balrog | } |
1975 | c1713132 | balrog | |
1976 | c1713132 | balrog | pxa2xx_fir_update(s); |
1977 | c1713132 | balrog | } |
1978 | c1713132 | balrog | |
1979 | c1713132 | balrog | static void pxa2xx_fir_event(void *opaque, int event) |
1980 | c1713132 | balrog | { |
1981 | c1713132 | balrog | } |
1982 | c1713132 | balrog | |
1983 | aa941b94 | balrog | static void pxa2xx_fir_save(QEMUFile *f, void *opaque) |
1984 | aa941b94 | balrog | { |
1985 | bc24a225 | Paul Brook | PXA2xxFIrState *s = (PXA2xxFIrState *) opaque; |
1986 | aa941b94 | balrog | int i;
|
1987 | aa941b94 | balrog | |
1988 | aa941b94 | balrog | qemu_put_be32(f, s->enable); |
1989 | aa941b94 | balrog | |
1990 | aa941b94 | balrog | qemu_put_8s(f, &s->control[0]);
|
1991 | aa941b94 | balrog | qemu_put_8s(f, &s->control[1]);
|
1992 | aa941b94 | balrog | qemu_put_8s(f, &s->control[2]);
|
1993 | aa941b94 | balrog | qemu_put_8s(f, &s->status[0]);
|
1994 | aa941b94 | balrog | qemu_put_8s(f, &s->status[1]);
|
1995 | aa941b94 | balrog | |
1996 | aa941b94 | balrog | qemu_put_byte(f, s->rx_len); |
1997 | aa941b94 | balrog | for (i = 0; i < s->rx_len; i ++) |
1998 | aa941b94 | balrog | qemu_put_byte(f, s->rx_fifo[(s->rx_start + i) & 63]);
|
1999 | aa941b94 | balrog | } |
2000 | aa941b94 | balrog | |
2001 | aa941b94 | balrog | static int pxa2xx_fir_load(QEMUFile *f, void *opaque, int version_id) |
2002 | aa941b94 | balrog | { |
2003 | bc24a225 | Paul Brook | PXA2xxFIrState *s = (PXA2xxFIrState *) opaque; |
2004 | aa941b94 | balrog | int i;
|
2005 | aa941b94 | balrog | |
2006 | aa941b94 | balrog | s->enable = qemu_get_be32(f); |
2007 | aa941b94 | balrog | |
2008 | aa941b94 | balrog | qemu_get_8s(f, &s->control[0]);
|
2009 | aa941b94 | balrog | qemu_get_8s(f, &s->control[1]);
|
2010 | aa941b94 | balrog | qemu_get_8s(f, &s->control[2]);
|
2011 | aa941b94 | balrog | qemu_get_8s(f, &s->status[0]);
|
2012 | aa941b94 | balrog | qemu_get_8s(f, &s->status[1]);
|
2013 | aa941b94 | balrog | |
2014 | aa941b94 | balrog | s->rx_len = qemu_get_byte(f); |
2015 | aa941b94 | balrog | s->rx_start = 0;
|
2016 | aa941b94 | balrog | for (i = 0; i < s->rx_len; i ++) |
2017 | aa941b94 | balrog | s->rx_fifo[i] = qemu_get_byte(f); |
2018 | aa941b94 | balrog | |
2019 | aa941b94 | balrog | return 0; |
2020 | aa941b94 | balrog | } |
2021 | aa941b94 | balrog | |
2022 | c227f099 | Anthony Liguori | static PXA2xxFIrState *pxa2xx_fir_init(target_phys_addr_t base,
|
2023 | 2115c019 | Andrzej Zaborowski | qemu_irq irq, qemu_irq rx_dma, qemu_irq tx_dma, |
2024 | c1713132 | balrog | CharDriverState *chr) |
2025 | c1713132 | balrog | { |
2026 | c1713132 | balrog | int iomemtype;
|
2027 | bc24a225 | Paul Brook | PXA2xxFIrState *s = (PXA2xxFIrState *) |
2028 | bc24a225 | Paul Brook | qemu_mallocz(sizeof(PXA2xxFIrState));
|
2029 | c1713132 | balrog | |
2030 | c1713132 | balrog | s->irq = irq; |
2031 | 2115c019 | Andrzej Zaborowski | s->rx_dma = rx_dma; |
2032 | 2115c019 | Andrzej Zaborowski | s->tx_dma = tx_dma; |
2033 | c1713132 | balrog | s->chr = chr; |
2034 | c1713132 | balrog | |
2035 | c1713132 | balrog | pxa2xx_fir_reset(s); |
2036 | c1713132 | balrog | |
2037 | 1eed09cb | Avi Kivity | iomemtype = cpu_register_io_memory(pxa2xx_fir_readfn, |
2038 | 2507c12a | Alexander Graf | pxa2xx_fir_writefn, s, DEVICE_NATIVE_ENDIAN); |
2039 | 8da3ff18 | pbrook | cpu_register_physical_memory(base, 0x1000, iomemtype);
|
2040 | c1713132 | balrog | |
2041 | c1713132 | balrog | if (chr)
|
2042 | c1713132 | balrog | qemu_chr_add_handlers(chr, pxa2xx_fir_is_empty, |
2043 | c1713132 | balrog | pxa2xx_fir_rx, pxa2xx_fir_event, s); |
2044 | c1713132 | balrog | |
2045 | 0be71e32 | Alex Williamson | register_savevm(NULL, "pxa2xx_fir", 0, 0, pxa2xx_fir_save, |
2046 | 0be71e32 | Alex Williamson | pxa2xx_fir_load, s); |
2047 | aa941b94 | balrog | |
2048 | c1713132 | balrog | return s;
|
2049 | c1713132 | balrog | } |
2050 | c1713132 | balrog | |
2051 | 38641a52 | balrog | static void pxa2xx_reset(void *opaque, int line, int level) |
2052 | c1713132 | balrog | { |
2053 | bc24a225 | Paul Brook | PXA2xxState *s = (PXA2xxState *) opaque; |
2054 | 38641a52 | balrog | |
2055 | c1713132 | balrog | if (level && (s->pm_regs[PCFR >> 2] & 0x10)) { /* GPR_EN */ |
2056 | c1713132 | balrog | cpu_reset(s->env); |
2057 | c1713132 | balrog | /* TODO: reset peripherals */
|
2058 | c1713132 | balrog | } |
2059 | c1713132 | balrog | } |
2060 | c1713132 | balrog | |
2061 | c1713132 | balrog | /* Initialise a PXA270 integrated chip (ARM based core). */
|
2062 | bc24a225 | Paul Brook | PXA2xxState *pxa270_init(unsigned int sdram_size, const char *revision) |
2063 | c1713132 | balrog | { |
2064 | bc24a225 | Paul Brook | PXA2xxState *s; |
2065 | c1713132 | balrog | int iomemtype, i;
|
2066 | 751c6a17 | Gerd Hoffmann | DriveInfo *dinfo; |
2067 | bc24a225 | Paul Brook | s = (PXA2xxState *) qemu_mallocz(sizeof(PXA2xxState));
|
2068 | c1713132 | balrog | |
2069 | 4207117c | balrog | if (revision && strncmp(revision, "pxa27", 5)) { |
2070 | 4207117c | balrog | fprintf(stderr, "Machine requires a PXA27x processor.\n");
|
2071 | 4207117c | balrog | exit(1);
|
2072 | 4207117c | balrog | } |
2073 | aaed909a | bellard | if (!revision)
|
2074 | aaed909a | bellard | revision = "pxa270";
|
2075 | aaed909a | bellard | |
2076 | aaed909a | bellard | s->env = cpu_init(revision); |
2077 | aaed909a | bellard | if (!s->env) {
|
2078 | aaed909a | bellard | fprintf(stderr, "Unable to find CPU definition\n");
|
2079 | aaed909a | bellard | exit(1);
|
2080 | aaed909a | bellard | } |
2081 | 38641a52 | balrog | s->reset = qemu_allocate_irqs(pxa2xx_reset, s, 1)[0]; |
2082 | 38641a52 | balrog | |
2083 | d95b2f8d | balrog | /* SDRAM & Internal Memory Storage */
|
2084 | d95b2f8d | balrog | cpu_register_physical_memory(PXA2XX_SDRAM_BASE, |
2085 | 1724f049 | Alex Williamson | sdram_size, qemu_ram_alloc(NULL, "pxa270.sdram", |
2086 | 1724f049 | Alex Williamson | sdram_size) | IO_MEM_RAM); |
2087 | d95b2f8d | balrog | cpu_register_physical_memory(PXA2XX_INTERNAL_BASE, |
2088 | 1724f049 | Alex Williamson | 0x40000, qemu_ram_alloc(NULL, "pxa270.internal", |
2089 | 1724f049 | Alex Williamson | 0x40000) | IO_MEM_RAM);
|
2090 | d95b2f8d | balrog | |
2091 | c1713132 | balrog | s->pic = pxa2xx_pic_init(0x40d00000, s->env);
|
2092 | c1713132 | balrog | |
2093 | e1f8c729 | Dmitry Eremin-Solenikov | s->dma = pxa27x_dma_init(0x40000000,
|
2094 | e1f8c729 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, PXA2XX_PIC_DMA)); |
2095 | c1713132 | balrog | |
2096 | 797e9542 | Dmitry Eremin-Solenikov | sysbus_create_varargs("pxa27x-timer", 0x40a00000, |
2097 | 797e9542 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 0),
|
2098 | 797e9542 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 1),
|
2099 | 797e9542 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 2),
|
2100 | 797e9542 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 3),
|
2101 | 797e9542 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, PXA27X_PIC_OST_4_11), |
2102 | 797e9542 | Dmitry Eremin-Solenikov | NULL);
|
2103 | a171fe39 | balrog | |
2104 | c1713132 | balrog | s->gpio = pxa2xx_gpio_init(0x40e00000, s->env, s->pic, 121); |
2105 | c1713132 | balrog | |
2106 | 751c6a17 | Gerd Hoffmann | dinfo = drive_get(IF_SD, 0, 0); |
2107 | 751c6a17 | Gerd Hoffmann | if (!dinfo) {
|
2108 | e4bcb14c | ths | fprintf(stderr, "qemu: missing SecureDigital device\n");
|
2109 | e4bcb14c | ths | exit(1);
|
2110 | e4bcb14c | ths | } |
2111 | 751c6a17 | Gerd Hoffmann | s->mmc = pxa2xx_mmci_init(0x41100000, dinfo->bdrv,
|
2112 | 2115c019 | Andrzej Zaborowski | qdev_get_gpio_in(s->pic, PXA2XX_PIC_MMC), |
2113 | 2115c019 | Andrzej Zaborowski | qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_MMCI), |
2114 | 2115c019 | Andrzej Zaborowski | qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_MMCI)); |
2115 | a171fe39 | balrog | |
2116 | c1713132 | balrog | for (i = 0; pxa270_serial[i].io_base; i ++) |
2117 | c1713132 | balrog | if (serial_hds[i])
|
2118 | 2d48377a | Blue Swirl | #ifdef TARGET_WORDS_BIGENDIAN
|
2119 | c1713132 | balrog | serial_mm_init(pxa270_serial[i].io_base, 2,
|
2120 | e1f8c729 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, pxa270_serial[i].irqn), |
2121 | e1f8c729 | Dmitry Eremin-Solenikov | 14857000 / 16, serial_hds[i], 1, 1); |
2122 | 2d48377a | Blue Swirl | #else
|
2123 | 2d48377a | Blue Swirl | serial_mm_init(pxa270_serial[i].io_base, 2,
|
2124 | e1f8c729 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, pxa270_serial[i].irqn), |
2125 | e1f8c729 | Dmitry Eremin-Solenikov | 14857000 / 16, serial_hds[i], 1, 0); |
2126 | 2d48377a | Blue Swirl | #endif
|
2127 | c1713132 | balrog | else
|
2128 | c1713132 | balrog | break;
|
2129 | c1713132 | balrog | if (serial_hds[i])
|
2130 | e1f8c729 | Dmitry Eremin-Solenikov | s->fir = pxa2xx_fir_init(0x40800000,
|
2131 | e1f8c729 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, PXA2XX_PIC_ICP), |
2132 | 2115c019 | Andrzej Zaborowski | qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_ICP), |
2133 | 2115c019 | Andrzej Zaborowski | qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_ICP), |
2134 | 2115c019 | Andrzej Zaborowski | serial_hds[i]); |
2135 | c1713132 | balrog | |
2136 | e1f8c729 | Dmitry Eremin-Solenikov | s->lcd = pxa2xx_lcdc_init(0x44000000,
|
2137 | e1f8c729 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, PXA2XX_PIC_LCD)); |
2138 | a171fe39 | balrog | |
2139 | c1713132 | balrog | s->cm_base = 0x41300000;
|
2140 | 82d17978 | balrog | s->cm_regs[CCCR >> 2] = 0x02000210; /* 416.0 MHz */ |
2141 | c1713132 | balrog | s->clkcfg = 0x00000009; /* Turbo mode active */ |
2142 | 1eed09cb | Avi Kivity | iomemtype = cpu_register_io_memory(pxa2xx_cm_readfn, |
2143 | 2507c12a | Alexander Graf | pxa2xx_cm_writefn, s, DEVICE_NATIVE_ENDIAN); |
2144 | 187337f8 | pbrook | cpu_register_physical_memory(s->cm_base, 0x1000, iomemtype);
|
2145 | ae1f90de | Juan Quintela | vmstate_register(NULL, 0, &vmstate_pxa2xx_cm, s); |
2146 | c1713132 | balrog | |
2147 | c1713132 | balrog | cpu_arm_set_cp_io(s->env, 14, pxa2xx_cp14_read, pxa2xx_cp14_write, s);
|
2148 | c1713132 | balrog | |
2149 | c1713132 | balrog | s->mm_base = 0x48000000;
|
2150 | c1713132 | balrog | s->mm_regs[MDMRS >> 2] = 0x00020002; |
2151 | c1713132 | balrog | s->mm_regs[MDREFR >> 2] = 0x03ca4000; |
2152 | c1713132 | balrog | s->mm_regs[MECR >> 2] = 0x00000001; /* Two PC Card sockets */ |
2153 | 1eed09cb | Avi Kivity | iomemtype = cpu_register_io_memory(pxa2xx_mm_readfn, |
2154 | 2507c12a | Alexander Graf | pxa2xx_mm_writefn, s, DEVICE_NATIVE_ENDIAN); |
2155 | 187337f8 | pbrook | cpu_register_physical_memory(s->mm_base, 0x1000, iomemtype);
|
2156 | d102d495 | Juan Quintela | vmstate_register(NULL, 0, &vmstate_pxa2xx_mm, s); |
2157 | c1713132 | balrog | |
2158 | 2a163929 | balrog | s->pm_base = 0x40f00000;
|
2159 | 1eed09cb | Avi Kivity | iomemtype = cpu_register_io_memory(pxa2xx_pm_readfn, |
2160 | 2507c12a | Alexander Graf | pxa2xx_pm_writefn, s, DEVICE_NATIVE_ENDIAN); |
2161 | 187337f8 | pbrook | cpu_register_physical_memory(s->pm_base, 0x100, iomemtype);
|
2162 | f0ab24ce | Juan Quintela | vmstate_register(NULL, 0, &vmstate_pxa2xx_pm, s); |
2163 | 2a163929 | balrog | |
2164 | c1713132 | balrog | for (i = 0; pxa27x_ssp[i].io_base; i ++); |
2165 | a984a69e | Paul Brook | s->ssp = (SSIBus **)qemu_mallocz(sizeof(SSIBus *) * i);
|
2166 | c1713132 | balrog | for (i = 0; pxa27x_ssp[i].io_base; i ++) { |
2167 | a984a69e | Paul Brook | DeviceState *dev; |
2168 | a984a69e | Paul Brook | dev = sysbus_create_simple("pxa2xx-ssp", pxa27x_ssp[i].io_base,
|
2169 | e1f8c729 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, pxa27x_ssp[i].irqn)); |
2170 | 02e2da45 | Paul Brook | s->ssp[i] = (SSIBus *)qdev_get_child_bus(dev, "ssi");
|
2171 | c1713132 | balrog | } |
2172 | c1713132 | balrog | |
2173 | a171fe39 | balrog | if (usb_enabled) {
|
2174 | 61d3cf93 | Paul Brook | sysbus_create_simple("sysbus-ohci", 0x4c000000, |
2175 | e1f8c729 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, PXA2XX_PIC_USBH1)); |
2176 | a171fe39 | balrog | } |
2177 | a171fe39 | balrog | |
2178 | a171fe39 | balrog | s->pcmcia[0] = pxa2xx_pcmcia_init(0x20000000); |
2179 | a171fe39 | balrog | s->pcmcia[1] = pxa2xx_pcmcia_init(0x30000000); |
2180 | a171fe39 | balrog | |
2181 | 8a231487 | Andrzej Zaborowski | sysbus_create_simple("pxa2xx_rtc", 0x40900000, |
2182 | 8a231487 | Andrzej Zaborowski | qdev_get_gpio_in(s->pic, PXA2XX_PIC_RTCALARM)); |
2183 | c1713132 | balrog | |
2184 | e1f8c729 | Dmitry Eremin-Solenikov | s->i2c[0] = pxa2xx_i2c_init(0x40301600, |
2185 | e1f8c729 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2C), 0xffff);
|
2186 | e1f8c729 | Dmitry Eremin-Solenikov | s->i2c[1] = pxa2xx_i2c_init(0x40f00100, |
2187 | e1f8c729 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, PXA2XX_PIC_PWRI2C), 0xff);
|
2188 | c1713132 | balrog | |
2189 | e1f8c729 | Dmitry Eremin-Solenikov | s->i2s = pxa2xx_i2s_init(0x40400000,
|
2190 | 2115c019 | Andrzej Zaborowski | qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2S), |
2191 | 2115c019 | Andrzej Zaborowski | qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_I2S), |
2192 | 2115c019 | Andrzej Zaborowski | qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_I2S)); |
2193 | c1713132 | balrog | |
2194 | e1f8c729 | Dmitry Eremin-Solenikov | s->kp = pxa27x_keypad_init(0x41500000,
|
2195 | e1f8c729 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, PXA2XX_PIC_KEYPAD)); |
2196 | 31b87f2e | balrog | |
2197 | c1713132 | balrog | /* GPIO1 resets the processor */
|
2198 | fe8f096b | ths | /* The handler can be overridden by board-specific code */
|
2199 | 0bb53337 | Dmitry Eremin-Solenikov | qdev_connect_gpio_out(s->gpio, 1, s->reset);
|
2200 | c1713132 | balrog | return s;
|
2201 | c1713132 | balrog | } |
2202 | c1713132 | balrog | |
2203 | c1713132 | balrog | /* Initialise a PXA255 integrated chip (ARM based core). */
|
2204 | bc24a225 | Paul Brook | PXA2xxState *pxa255_init(unsigned int sdram_size) |
2205 | c1713132 | balrog | { |
2206 | bc24a225 | Paul Brook | PXA2xxState *s; |
2207 | c1713132 | balrog | int iomemtype, i;
|
2208 | 751c6a17 | Gerd Hoffmann | DriveInfo *dinfo; |
2209 | aaed909a | bellard | |
2210 | bc24a225 | Paul Brook | s = (PXA2xxState *) qemu_mallocz(sizeof(PXA2xxState));
|
2211 | c1713132 | balrog | |
2212 | aaed909a | bellard | s->env = cpu_init("pxa255");
|
2213 | aaed909a | bellard | if (!s->env) {
|
2214 | aaed909a | bellard | fprintf(stderr, "Unable to find CPU definition\n");
|
2215 | aaed909a | bellard | exit(1);
|
2216 | aaed909a | bellard | } |
2217 | 38641a52 | balrog | s->reset = qemu_allocate_irqs(pxa2xx_reset, s, 1)[0]; |
2218 | 38641a52 | balrog | |
2219 | d95b2f8d | balrog | /* SDRAM & Internal Memory Storage */
|
2220 | a07dec22 | balrog | cpu_register_physical_memory(PXA2XX_SDRAM_BASE, sdram_size, |
2221 | 1724f049 | Alex Williamson | qemu_ram_alloc(NULL, "pxa255.sdram", |
2222 | 1724f049 | Alex Williamson | sdram_size) | IO_MEM_RAM); |
2223 | a07dec22 | balrog | cpu_register_physical_memory(PXA2XX_INTERNAL_BASE, PXA2XX_INTERNAL_SIZE, |
2224 | 1724f049 | Alex Williamson | qemu_ram_alloc(NULL, "pxa255.internal", |
2225 | 1724f049 | Alex Williamson | PXA2XX_INTERNAL_SIZE) | IO_MEM_RAM); |
2226 | d95b2f8d | balrog | |
2227 | c1713132 | balrog | s->pic = pxa2xx_pic_init(0x40d00000, s->env);
|
2228 | c1713132 | balrog | |
2229 | e1f8c729 | Dmitry Eremin-Solenikov | s->dma = pxa255_dma_init(0x40000000,
|
2230 | e1f8c729 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, PXA2XX_PIC_DMA)); |
2231 | c1713132 | balrog | |
2232 | 797e9542 | Dmitry Eremin-Solenikov | sysbus_create_varargs("pxa25x-timer", 0x40a00000, |
2233 | 797e9542 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 0),
|
2234 | 797e9542 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 1),
|
2235 | 797e9542 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 2),
|
2236 | 797e9542 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 3),
|
2237 | 797e9542 | Dmitry Eremin-Solenikov | NULL);
|
2238 | a171fe39 | balrog | |
2239 | 3bdd58a4 | balrog | s->gpio = pxa2xx_gpio_init(0x40e00000, s->env, s->pic, 85); |
2240 | c1713132 | balrog | |
2241 | 751c6a17 | Gerd Hoffmann | dinfo = drive_get(IF_SD, 0, 0); |
2242 | 751c6a17 | Gerd Hoffmann | if (!dinfo) {
|
2243 | e4bcb14c | ths | fprintf(stderr, "qemu: missing SecureDigital device\n");
|
2244 | e4bcb14c | ths | exit(1);
|
2245 | e4bcb14c | ths | } |
2246 | 751c6a17 | Gerd Hoffmann | s->mmc = pxa2xx_mmci_init(0x41100000, dinfo->bdrv,
|
2247 | 2115c019 | Andrzej Zaborowski | qdev_get_gpio_in(s->pic, PXA2XX_PIC_MMC), |
2248 | 2115c019 | Andrzej Zaborowski | qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_MMCI), |
2249 | 2115c019 | Andrzej Zaborowski | qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_MMCI)); |
2250 | a171fe39 | balrog | |
2251 | c1713132 | balrog | for (i = 0; pxa255_serial[i].io_base; i ++) |
2252 | 2d48377a | Blue Swirl | if (serial_hds[i]) {
|
2253 | 2d48377a | Blue Swirl | #ifdef TARGET_WORDS_BIGENDIAN
|
2254 | c1713132 | balrog | serial_mm_init(pxa255_serial[i].io_base, 2,
|
2255 | e1f8c729 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, pxa255_serial[i].irqn), |
2256 | e1f8c729 | Dmitry Eremin-Solenikov | 14745600 / 16, serial_hds[i], 1, 1); |
2257 | 2d48377a | Blue Swirl | #else
|
2258 | 2d48377a | Blue Swirl | serial_mm_init(pxa255_serial[i].io_base, 2,
|
2259 | e1f8c729 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, pxa255_serial[i].irqn), |
2260 | e1f8c729 | Dmitry Eremin-Solenikov | 14745600 / 16, serial_hds[i], 1, 0); |
2261 | 2d48377a | Blue Swirl | #endif
|
2262 | 2d48377a | Blue Swirl | } else {
|
2263 | c1713132 | balrog | break;
|
2264 | 2d48377a | Blue Swirl | } |
2265 | c1713132 | balrog | if (serial_hds[i])
|
2266 | e1f8c729 | Dmitry Eremin-Solenikov | s->fir = pxa2xx_fir_init(0x40800000,
|
2267 | e1f8c729 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, PXA2XX_PIC_ICP), |
2268 | 2115c019 | Andrzej Zaborowski | qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_ICP), |
2269 | 2115c019 | Andrzej Zaborowski | qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_ICP), |
2270 | 2115c019 | Andrzej Zaborowski | serial_hds[i]); |
2271 | c1713132 | balrog | |
2272 | e1f8c729 | Dmitry Eremin-Solenikov | s->lcd = pxa2xx_lcdc_init(0x44000000,
|
2273 | e1f8c729 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, PXA2XX_PIC_LCD)); |
2274 | a171fe39 | balrog | |
2275 | c1713132 | balrog | s->cm_base = 0x41300000;
|
2276 | 82d17978 | balrog | s->cm_regs[CCCR >> 2] = 0x02000210; /* 416.0 MHz */ |
2277 | c1713132 | balrog | s->clkcfg = 0x00000009; /* Turbo mode active */ |
2278 | 1eed09cb | Avi Kivity | iomemtype = cpu_register_io_memory(pxa2xx_cm_readfn, |
2279 | 2507c12a | Alexander Graf | pxa2xx_cm_writefn, s, DEVICE_NATIVE_ENDIAN); |
2280 | 187337f8 | pbrook | cpu_register_physical_memory(s->cm_base, 0x1000, iomemtype);
|
2281 | ae1f90de | Juan Quintela | vmstate_register(NULL, 0, &vmstate_pxa2xx_cm, s); |
2282 | c1713132 | balrog | |
2283 | c1713132 | balrog | cpu_arm_set_cp_io(s->env, 14, pxa2xx_cp14_read, pxa2xx_cp14_write, s);
|
2284 | c1713132 | balrog | |
2285 | c1713132 | balrog | s->mm_base = 0x48000000;
|
2286 | c1713132 | balrog | s->mm_regs[MDMRS >> 2] = 0x00020002; |
2287 | c1713132 | balrog | s->mm_regs[MDREFR >> 2] = 0x03ca4000; |
2288 | c1713132 | balrog | s->mm_regs[MECR >> 2] = 0x00000001; /* Two PC Card sockets */ |
2289 | 1eed09cb | Avi Kivity | iomemtype = cpu_register_io_memory(pxa2xx_mm_readfn, |
2290 | 2507c12a | Alexander Graf | pxa2xx_mm_writefn, s, DEVICE_NATIVE_ENDIAN); |
2291 | 187337f8 | pbrook | cpu_register_physical_memory(s->mm_base, 0x1000, iomemtype);
|
2292 | d102d495 | Juan Quintela | vmstate_register(NULL, 0, &vmstate_pxa2xx_mm, s); |
2293 | c1713132 | balrog | |
2294 | 2a163929 | balrog | s->pm_base = 0x40f00000;
|
2295 | 1eed09cb | Avi Kivity | iomemtype = cpu_register_io_memory(pxa2xx_pm_readfn, |
2296 | 2507c12a | Alexander Graf | pxa2xx_pm_writefn, s, DEVICE_NATIVE_ENDIAN); |
2297 | 187337f8 | pbrook | cpu_register_physical_memory(s->pm_base, 0x100, iomemtype);
|
2298 | f0ab24ce | Juan Quintela | vmstate_register(NULL, 0, &vmstate_pxa2xx_pm, s); |
2299 | 2a163929 | balrog | |
2300 | c1713132 | balrog | for (i = 0; pxa255_ssp[i].io_base; i ++); |
2301 | a984a69e | Paul Brook | s->ssp = (SSIBus **)qemu_mallocz(sizeof(SSIBus *) * i);
|
2302 | c1713132 | balrog | for (i = 0; pxa255_ssp[i].io_base; i ++) { |
2303 | a984a69e | Paul Brook | DeviceState *dev; |
2304 | a984a69e | Paul Brook | dev = sysbus_create_simple("pxa2xx-ssp", pxa255_ssp[i].io_base,
|
2305 | e1f8c729 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, pxa255_ssp[i].irqn)); |
2306 | 02e2da45 | Paul Brook | s->ssp[i] = (SSIBus *)qdev_get_child_bus(dev, "ssi");
|
2307 | c1713132 | balrog | } |
2308 | c1713132 | balrog | |
2309 | a171fe39 | balrog | if (usb_enabled) {
|
2310 | 61d3cf93 | Paul Brook | sysbus_create_simple("sysbus-ohci", 0x4c000000, |
2311 | e1f8c729 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, PXA2XX_PIC_USBH1)); |
2312 | a171fe39 | balrog | } |
2313 | a171fe39 | balrog | |
2314 | a171fe39 | balrog | s->pcmcia[0] = pxa2xx_pcmcia_init(0x20000000); |
2315 | a171fe39 | balrog | s->pcmcia[1] = pxa2xx_pcmcia_init(0x30000000); |
2316 | a171fe39 | balrog | |
2317 | 8a231487 | Andrzej Zaborowski | sysbus_create_simple("pxa2xx_rtc", 0x40900000, |
2318 | 8a231487 | Andrzej Zaborowski | qdev_get_gpio_in(s->pic, PXA2XX_PIC_RTCALARM)); |
2319 | c1713132 | balrog | |
2320 | e1f8c729 | Dmitry Eremin-Solenikov | s->i2c[0] = pxa2xx_i2c_init(0x40301600, |
2321 | e1f8c729 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2C), 0xffff);
|
2322 | e1f8c729 | Dmitry Eremin-Solenikov | s->i2c[1] = pxa2xx_i2c_init(0x40f00100, |
2323 | e1f8c729 | Dmitry Eremin-Solenikov | qdev_get_gpio_in(s->pic, PXA2XX_PIC_PWRI2C), 0xff);
|
2324 | c1713132 | balrog | |
2325 | e1f8c729 | Dmitry Eremin-Solenikov | s->i2s = pxa2xx_i2s_init(0x40400000,
|
2326 | 2115c019 | Andrzej Zaborowski | qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2S), |
2327 | 2115c019 | Andrzej Zaborowski | qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_I2S), |
2328 | 2115c019 | Andrzej Zaborowski | qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_I2S)); |
2329 | c1713132 | balrog | |
2330 | c1713132 | balrog | /* GPIO1 resets the processor */
|
2331 | fe8f096b | ths | /* The handler can be overridden by board-specific code */
|
2332 | 0bb53337 | Dmitry Eremin-Solenikov | qdev_connect_gpio_out(s->gpio, 1, s->reset);
|
2333 | c1713132 | balrog | return s;
|
2334 | c1713132 | balrog | } |
2335 | e3b42536 | Paul Brook | |
2336 | e3b42536 | Paul Brook | static void pxa2xx_register_devices(void) |
2337 | e3b42536 | Paul Brook | { |
2338 | 074f2fff | Gerd Hoffmann | i2c_register_slave(&pxa2xx_i2c_slave_info); |
2339 | a984a69e | Paul Brook | sysbus_register_dev("pxa2xx-ssp", sizeof(PXA2xxSSPState), pxa2xx_ssp_init); |
2340 | c8ba63f8 | Dmitry Eremin-Solenikov | sysbus_register_withprop(&pxa2xx_i2c_info); |
2341 | 8a231487 | Andrzej Zaborowski | sysbus_register_withprop(&pxa2xx_rtc_sysbus_info); |
2342 | e3b42536 | Paul Brook | } |
2343 | e3b42536 | Paul Brook | |
2344 | e3b42536 | Paul Brook | device_init(pxa2xx_register_devices) |