Statistics
| Branch: | Revision:

root / hw / nand.c @ e219dea2

History | View | Annotate | Download (22.5 kB)

1 3e3d5815 balrog
/*
2 3e3d5815 balrog
 * Flash NAND memory emulation.  Based on "16M x 8 Bit NAND Flash
3 3e3d5815 balrog
 * Memory" datasheet for the KM29U128AT / K9F2808U0A chips from
4 3e3d5815 balrog
 * Samsung Electronic.
5 3e3d5815 balrog
 *
6 3e3d5815 balrog
 * Copyright (c) 2006 Openedhand Ltd.
7 3e3d5815 balrog
 * Written by Andrzej Zaborowski <balrog@zabor.org>
8 3e3d5815 balrog
 *
9 d5f2fd58 Juha Riihimäki
 * Support for additional features based on "MT29F2G16ABCWP 2Gx16"
10 d5f2fd58 Juha Riihimäki
 * datasheet from Micron Technology and "NAND02G-B2C" datasheet
11 d5f2fd58 Juha Riihimäki
 * from ST Microelectronics.
12 d5f2fd58 Juha Riihimäki
 *
13 3e3d5815 balrog
 * This code is licensed under the GNU GPL v2.
14 3e3d5815 balrog
 */
15 3e3d5815 balrog
16 3e3d5815 balrog
#ifndef NAND_IO
17 3e3d5815 balrog
18 87ecb68b pbrook
# include "hw.h"
19 87ecb68b pbrook
# include "flash.h"
20 666daa68 Markus Armbruster
# include "blockdev.h"
21 d4220389 Juha Riihimäki
# include "sysbus.h"
22 3e3d5815 balrog
23 3e3d5815 balrog
# define NAND_CMD_READ0                0x00
24 3e3d5815 balrog
# define NAND_CMD_READ1                0x01
25 3e3d5815 balrog
# define NAND_CMD_READ2                0x50
26 3e3d5815 balrog
# define NAND_CMD_LPREAD2        0x30
27 3e3d5815 balrog
# define NAND_CMD_NOSERIALREAD2        0x35
28 3e3d5815 balrog
# define NAND_CMD_RANDOMREAD1        0x05
29 3e3d5815 balrog
# define NAND_CMD_RANDOMREAD2        0xe0
30 3e3d5815 balrog
# define NAND_CMD_READID        0x90
31 3e3d5815 balrog
# define NAND_CMD_RESET                0xff
32 3e3d5815 balrog
# define NAND_CMD_PAGEPROGRAM1        0x80
33 3e3d5815 balrog
# define NAND_CMD_PAGEPROGRAM2        0x10
34 3e3d5815 balrog
# define NAND_CMD_CACHEPROGRAM2        0x15
35 3e3d5815 balrog
# define NAND_CMD_BLOCKERASE1        0x60
36 3e3d5815 balrog
# define NAND_CMD_BLOCKERASE2        0xd0
37 3e3d5815 balrog
# define NAND_CMD_READSTATUS        0x70
38 3e3d5815 balrog
# define NAND_CMD_COPYBACKPRG1        0x85
39 3e3d5815 balrog
40 3e3d5815 balrog
# define NAND_IOSTATUS_ERROR        (1 << 0)
41 3e3d5815 balrog
# define NAND_IOSTATUS_PLANE0        (1 << 1)
42 3e3d5815 balrog
# define NAND_IOSTATUS_PLANE1        (1 << 2)
43 3e3d5815 balrog
# define NAND_IOSTATUS_PLANE2        (1 << 3)
44 3e3d5815 balrog
# define NAND_IOSTATUS_PLANE3        (1 << 4)
45 3e3d5815 balrog
# define NAND_IOSTATUS_BUSY        (1 << 6)
46 3e3d5815 balrog
# define NAND_IOSTATUS_UNPROTCT        (1 << 7)
47 3e3d5815 balrog
48 3e3d5815 balrog
# define MAX_PAGE                0x800
49 3e3d5815 balrog
# define MAX_OOB                0x40
50 3e3d5815 balrog
51 d4220389 Juha Riihimäki
typedef struct NANDFlashState NANDFlashState;
52 bc24a225 Paul Brook
struct NANDFlashState {
53 d4220389 Juha Riihimäki
    SysBusDevice busdev;
54 3e3d5815 balrog
    uint8_t manf_id, chip_id;
55 48197dfa Juha Riihimäki
    uint8_t buswidth; /* in BYTES */
56 3e3d5815 balrog
    int size, pages;
57 3e3d5815 balrog
    int page_shift, oob_shift, erase_shift, addr_shift;
58 3e3d5815 balrog
    uint8_t *storage;
59 3e3d5815 balrog
    BlockDriverState *bdrv;
60 3e3d5815 balrog
    int mem_oob;
61 3e3d5815 balrog
62 51db57f7 Juan Quintela
    uint8_t cle, ale, ce, wp, gnd;
63 3e3d5815 balrog
64 3e3d5815 balrog
    uint8_t io[MAX_PAGE + MAX_OOB + 0x400];
65 3e3d5815 balrog
    uint8_t *ioaddr;
66 3e3d5815 balrog
    int iolen;
67 3e3d5815 balrog
68 d5f2fd58 Juha Riihimäki
    uint32_t cmd;
69 d5f2fd58 Juha Riihimäki
    uint64_t addr;
70 3e3d5815 balrog
    int addrlen;
71 3e3d5815 balrog
    int status;
72 3e3d5815 balrog
    int offset;
73 3e3d5815 balrog
74 bc24a225 Paul Brook
    void (*blk_write)(NANDFlashState *s);
75 bc24a225 Paul Brook
    void (*blk_erase)(NANDFlashState *s);
76 d5f2fd58 Juha Riihimäki
    void (*blk_load)(NANDFlashState *s, uint64_t addr, int offset);
77 7b9a3d86 Juan Quintela
78 7b9a3d86 Juan Quintela
    uint32_t ioaddr_vmstate;
79 3e3d5815 balrog
};
80 3e3d5815 balrog
81 89f640bc Peter Maydell
static void mem_and(uint8_t *dest, const uint8_t *src, size_t n)
82 89f640bc Peter Maydell
{
83 89f640bc Peter Maydell
    /* Like memcpy() but we logical-AND the data into the destination */
84 89f640bc Peter Maydell
    int i;
85 89f640bc Peter Maydell
    for (i = 0; i < n; i++) {
86 89f640bc Peter Maydell
        dest[i] &= src[i];
87 89f640bc Peter Maydell
    }
88 89f640bc Peter Maydell
}
89 89f640bc Peter Maydell
90 3e3d5815 balrog
# define NAND_NO_AUTOINCR        0x00000001
91 3e3d5815 balrog
# define NAND_BUSWIDTH_16        0x00000002
92 3e3d5815 balrog
# define NAND_NO_PADDING        0x00000004
93 3e3d5815 balrog
# define NAND_CACHEPRG                0x00000008
94 3e3d5815 balrog
# define NAND_COPYBACK                0x00000010
95 3e3d5815 balrog
# define NAND_IS_AND                0x00000020
96 3e3d5815 balrog
# define NAND_4PAGE_ARRAY        0x00000040
97 3e3d5815 balrog
# define NAND_NO_READRDY        0x00000100
98 3e3d5815 balrog
# define NAND_SAMSUNG_LP        (NAND_NO_PADDING | NAND_COPYBACK)
99 3e3d5815 balrog
100 3e3d5815 balrog
# define NAND_IO
101 3e3d5815 balrog
102 3e3d5815 balrog
# define PAGE(addr)                ((addr) >> ADDR_SHIFT)
103 3e3d5815 balrog
# define PAGE_START(page)        (PAGE(page) * (PAGE_SIZE + OOB_SIZE))
104 3e3d5815 balrog
# define PAGE_MASK                ((1 << ADDR_SHIFT) - 1)
105 3e3d5815 balrog
# define OOB_SHIFT                (PAGE_SHIFT - 5)
106 3e3d5815 balrog
# define OOB_SIZE                (1 << OOB_SHIFT)
107 3e3d5815 balrog
# define SECTOR(addr)                ((addr) >> (9 + ADDR_SHIFT - PAGE_SHIFT))
108 3e3d5815 balrog
# define SECTOR_OFFSET(addr)        ((addr) & ((511 >> PAGE_SHIFT) << 8))
109 3e3d5815 balrog
110 3e3d5815 balrog
# define PAGE_SIZE                256
111 3e3d5815 balrog
# define PAGE_SHIFT                8
112 3e3d5815 balrog
# define PAGE_SECTORS                1
113 3e3d5815 balrog
# define ADDR_SHIFT                8
114 3e3d5815 balrog
# include "nand.c"
115 3e3d5815 balrog
# define PAGE_SIZE                512
116 3e3d5815 balrog
# define PAGE_SHIFT                9
117 3e3d5815 balrog
# define PAGE_SECTORS                1
118 3e3d5815 balrog
# define ADDR_SHIFT                8
119 3e3d5815 balrog
# include "nand.c"
120 3e3d5815 balrog
# define PAGE_SIZE                2048
121 3e3d5815 balrog
# define PAGE_SHIFT                11
122 3e3d5815 balrog
# define PAGE_SECTORS                4
123 3e3d5815 balrog
# define ADDR_SHIFT                16
124 3e3d5815 balrog
# include "nand.c"
125 3e3d5815 balrog
126 3e3d5815 balrog
/* Information based on Linux drivers/mtd/nand/nand_ids.c */
127 bc24a225 Paul Brook
static const struct {
128 3e3d5815 balrog
    int size;
129 3e3d5815 balrog
    int width;
130 3e3d5815 balrog
    int page_shift;
131 3e3d5815 balrog
    int erase_shift;
132 3e3d5815 balrog
    uint32_t options;
133 3e3d5815 balrog
} nand_flash_ids[0x100] = {
134 3e3d5815 balrog
    [0 ... 0xff] = { 0 },
135 3e3d5815 balrog
136 3e3d5815 balrog
    [0x6e] = { 1,        8,        8, 4, 0 },
137 3e3d5815 balrog
    [0x64] = { 2,        8,        8, 4, 0 },
138 3e3d5815 balrog
    [0x6b] = { 4,        8,        9, 4, 0 },
139 3e3d5815 balrog
    [0xe8] = { 1,        8,        8, 4, 0 },
140 3e3d5815 balrog
    [0xec] = { 1,        8,        8, 4, 0 },
141 3e3d5815 balrog
    [0xea] = { 2,        8,        8, 4, 0 },
142 3e3d5815 balrog
    [0xd5] = { 4,        8,        9, 4, 0 },
143 3e3d5815 balrog
    [0xe3] = { 4,        8,        9, 4, 0 },
144 3e3d5815 balrog
    [0xe5] = { 4,        8,        9, 4, 0 },
145 3e3d5815 balrog
    [0xd6] = { 8,        8,        9, 4, 0 },
146 3e3d5815 balrog
147 3e3d5815 balrog
    [0x39] = { 8,        8,        9, 4, 0 },
148 3e3d5815 balrog
    [0xe6] = { 8,        8,        9, 4, 0 },
149 3e3d5815 balrog
    [0x49] = { 8,        16,        9, 4, NAND_BUSWIDTH_16 },
150 3e3d5815 balrog
    [0x59] = { 8,        16,        9, 4, NAND_BUSWIDTH_16 },
151 3e3d5815 balrog
152 3e3d5815 balrog
    [0x33] = { 16,        8,        9, 5, 0 },
153 3e3d5815 balrog
    [0x73] = { 16,        8,        9, 5, 0 },
154 3e3d5815 balrog
    [0x43] = { 16,        16,        9, 5, NAND_BUSWIDTH_16 },
155 3e3d5815 balrog
    [0x53] = { 16,        16,        9, 5, NAND_BUSWIDTH_16 },
156 3e3d5815 balrog
157 3e3d5815 balrog
    [0x35] = { 32,        8,        9, 5, 0 },
158 3e3d5815 balrog
    [0x75] = { 32,        8,        9, 5, 0 },
159 3e3d5815 balrog
    [0x45] = { 32,        16,        9, 5, NAND_BUSWIDTH_16 },
160 3e3d5815 balrog
    [0x55] = { 32,        16,        9, 5, NAND_BUSWIDTH_16 },
161 3e3d5815 balrog
162 3e3d5815 balrog
    [0x36] = { 64,        8,        9, 5, 0 },
163 3e3d5815 balrog
    [0x76] = { 64,        8,        9, 5, 0 },
164 3e3d5815 balrog
    [0x46] = { 64,        16,        9, 5, NAND_BUSWIDTH_16 },
165 3e3d5815 balrog
    [0x56] = { 64,        16,        9, 5, NAND_BUSWIDTH_16 },
166 3e3d5815 balrog
167 3e3d5815 balrog
    [0x78] = { 128,        8,        9, 5, 0 },
168 3e3d5815 balrog
    [0x39] = { 128,        8,        9, 5, 0 },
169 3e3d5815 balrog
    [0x79] = { 128,        8,        9, 5, 0 },
170 3e3d5815 balrog
    [0x72] = { 128,        16,        9, 5, NAND_BUSWIDTH_16 },
171 3e3d5815 balrog
    [0x49] = { 128,        16,        9, 5, NAND_BUSWIDTH_16 },
172 3e3d5815 balrog
    [0x74] = { 128,        16,        9, 5, NAND_BUSWIDTH_16 },
173 3e3d5815 balrog
    [0x59] = { 128,        16,        9, 5, NAND_BUSWIDTH_16 },
174 3e3d5815 balrog
175 3e3d5815 balrog
    [0x71] = { 256,        8,        9, 5, 0 },
176 3e3d5815 balrog
177 3e3d5815 balrog
    /*
178 3e3d5815 balrog
     * These are the new chips with large page size. The pagesize and the
179 3e3d5815 balrog
     * erasesize is determined from the extended id bytes
180 3e3d5815 balrog
     */
181 3e3d5815 balrog
# define LP_OPTIONS        (NAND_SAMSUNG_LP | NAND_NO_READRDY | NAND_NO_AUTOINCR)
182 3e3d5815 balrog
# define LP_OPTIONS16        (LP_OPTIONS | NAND_BUSWIDTH_16)
183 3e3d5815 balrog
184 3e3d5815 balrog
    /* 512 Megabit */
185 3e3d5815 balrog
    [0xa2] = { 64,        8,        0, 0, LP_OPTIONS },
186 3e3d5815 balrog
    [0xf2] = { 64,        8,        0, 0, LP_OPTIONS },
187 3e3d5815 balrog
    [0xb2] = { 64,        16,        0, 0, LP_OPTIONS16 },
188 3e3d5815 balrog
    [0xc2] = { 64,        16,        0, 0, LP_OPTIONS16 },
189 3e3d5815 balrog
190 3e3d5815 balrog
    /* 1 Gigabit */
191 3e3d5815 balrog
    [0xa1] = { 128,        8,        0, 0, LP_OPTIONS },
192 3e3d5815 balrog
    [0xf1] = { 128,        8,        0, 0, LP_OPTIONS },
193 3e3d5815 balrog
    [0xb1] = { 128,        16,        0, 0, LP_OPTIONS16 },
194 3e3d5815 balrog
    [0xc1] = { 128,        16,        0, 0, LP_OPTIONS16 },
195 3e3d5815 balrog
196 3e3d5815 balrog
    /* 2 Gigabit */
197 3e3d5815 balrog
    [0xaa] = { 256,        8,        0, 0, LP_OPTIONS },
198 3e3d5815 balrog
    [0xda] = { 256,        8,        0, 0, LP_OPTIONS },
199 3e3d5815 balrog
    [0xba] = { 256,        16,        0, 0, LP_OPTIONS16 },
200 3e3d5815 balrog
    [0xca] = { 256,        16,        0, 0, LP_OPTIONS16 },
201 3e3d5815 balrog
202 3e3d5815 balrog
    /* 4 Gigabit */
203 3e3d5815 balrog
    [0xac] = { 512,        8,        0, 0, LP_OPTIONS },
204 3e3d5815 balrog
    [0xdc] = { 512,        8,        0, 0, LP_OPTIONS },
205 3e3d5815 balrog
    [0xbc] = { 512,        16,        0, 0, LP_OPTIONS16 },
206 3e3d5815 balrog
    [0xcc] = { 512,        16,        0, 0, LP_OPTIONS16 },
207 3e3d5815 balrog
208 3e3d5815 balrog
    /* 8 Gigabit */
209 3e3d5815 balrog
    [0xa3] = { 1024,        8,        0, 0, LP_OPTIONS },
210 3e3d5815 balrog
    [0xd3] = { 1024,        8,        0, 0, LP_OPTIONS },
211 3e3d5815 balrog
    [0xb3] = { 1024,        16,        0, 0, LP_OPTIONS16 },
212 3e3d5815 balrog
    [0xc3] = { 1024,        16,        0, 0, LP_OPTIONS16 },
213 3e3d5815 balrog
214 3e3d5815 balrog
    /* 16 Gigabit */
215 3e3d5815 balrog
    [0xa5] = { 2048,        8,        0, 0, LP_OPTIONS },
216 3e3d5815 balrog
    [0xd5] = { 2048,        8,        0, 0, LP_OPTIONS },
217 3e3d5815 balrog
    [0xb5] = { 2048,        16,        0, 0, LP_OPTIONS16 },
218 3e3d5815 balrog
    [0xc5] = { 2048,        16,        0, 0, LP_OPTIONS16 },
219 3e3d5815 balrog
};
220 3e3d5815 balrog
221 d4220389 Juha Riihimäki
static void nand_reset(DeviceState *dev)
222 3e3d5815 balrog
{
223 d4220389 Juha Riihimäki
    NANDFlashState *s = FROM_SYSBUS(NANDFlashState, sysbus_from_qdev(dev));
224 3e3d5815 balrog
    s->cmd = NAND_CMD_READ0;
225 3e3d5815 balrog
    s->addr = 0;
226 3e3d5815 balrog
    s->addrlen = 0;
227 3e3d5815 balrog
    s->iolen = 0;
228 3e3d5815 balrog
    s->offset = 0;
229 3e3d5815 balrog
    s->status &= NAND_IOSTATUS_UNPROTCT;
230 3e3d5815 balrog
}
231 3e3d5815 balrog
232 48197dfa Juha Riihimäki
static inline void nand_pushio_byte(NANDFlashState *s, uint8_t value)
233 48197dfa Juha Riihimäki
{
234 48197dfa Juha Riihimäki
    s->ioaddr[s->iolen++] = value;
235 48197dfa Juha Riihimäki
    for (value = s->buswidth; --value;) {
236 48197dfa Juha Riihimäki
        s->ioaddr[s->iolen++] = 0;
237 48197dfa Juha Riihimäki
    }
238 48197dfa Juha Riihimäki
}
239 48197dfa Juha Riihimäki
240 bc24a225 Paul Brook
static void nand_command(NANDFlashState *s)
241 3e3d5815 balrog
{
242 fccd2613 Edgar E. Iglesias
    unsigned int offset;
243 3e3d5815 balrog
    switch (s->cmd) {
244 3e3d5815 balrog
    case NAND_CMD_READ0:
245 3e3d5815 balrog
        s->iolen = 0;
246 3e3d5815 balrog
        break;
247 3e3d5815 balrog
248 3e3d5815 balrog
    case NAND_CMD_READID:
249 3e3d5815 balrog
        s->ioaddr = s->io;
250 48197dfa Juha Riihimäki
        s->iolen = 0;
251 48197dfa Juha Riihimäki
        nand_pushio_byte(s, s->manf_id);
252 48197dfa Juha Riihimäki
        nand_pushio_byte(s, s->chip_id);
253 48197dfa Juha Riihimäki
        nand_pushio_byte(s, 'Q'); /* Don't-care byte (often 0xa5) */
254 48197dfa Juha Riihimäki
        if (nand_flash_ids[s->chip_id].options & NAND_SAMSUNG_LP) {
255 48197dfa Juha Riihimäki
            /* Page Size, Block Size, Spare Size; bit 6 indicates
256 48197dfa Juha Riihimäki
             * 8 vs 16 bit width NAND.
257 48197dfa Juha Riihimäki
             */
258 48197dfa Juha Riihimäki
            nand_pushio_byte(s, (s->buswidth == 2) ? 0x55 : 0x15);
259 48197dfa Juha Riihimäki
        } else {
260 48197dfa Juha Riihimäki
            nand_pushio_byte(s, 0xc0); /* Multi-plane */
261 48197dfa Juha Riihimäki
        }
262 3e3d5815 balrog
        break;
263 3e3d5815 balrog
264 3e3d5815 balrog
    case NAND_CMD_RANDOMREAD2:
265 3e3d5815 balrog
    case NAND_CMD_NOSERIALREAD2:
266 3e3d5815 balrog
        if (!(nand_flash_ids[s->chip_id].options & NAND_SAMSUNG_LP))
267 3e3d5815 balrog
            break;
268 fccd2613 Edgar E. Iglesias
        offset = s->addr & ((1 << s->addr_shift) - 1);
269 fccd2613 Edgar E. Iglesias
        s->blk_load(s, s->addr, offset);
270 fccd2613 Edgar E. Iglesias
        if (s->gnd)
271 fccd2613 Edgar E. Iglesias
            s->iolen = (1 << s->page_shift) - offset;
272 fccd2613 Edgar E. Iglesias
        else
273 fccd2613 Edgar E. Iglesias
            s->iolen = (1 << s->page_shift) + (1 << s->oob_shift) - offset;
274 3e3d5815 balrog
        break;
275 3e3d5815 balrog
276 3e3d5815 balrog
    case NAND_CMD_RESET:
277 d4220389 Juha Riihimäki
        nand_reset(&s->busdev.qdev);
278 3e3d5815 balrog
        break;
279 3e3d5815 balrog
280 3e3d5815 balrog
    case NAND_CMD_PAGEPROGRAM1:
281 3e3d5815 balrog
        s->ioaddr = s->io;
282 3e3d5815 balrog
        s->iolen = 0;
283 3e3d5815 balrog
        break;
284 3e3d5815 balrog
285 3e3d5815 balrog
    case NAND_CMD_PAGEPROGRAM2:
286 3e3d5815 balrog
        if (s->wp) {
287 3e3d5815 balrog
            s->blk_write(s);
288 3e3d5815 balrog
        }
289 3e3d5815 balrog
        break;
290 3e3d5815 balrog
291 3e3d5815 balrog
    case NAND_CMD_BLOCKERASE1:
292 3e3d5815 balrog
        break;
293 3e3d5815 balrog
294 3e3d5815 balrog
    case NAND_CMD_BLOCKERASE2:
295 3e3d5815 balrog
        if (nand_flash_ids[s->chip_id].options & NAND_SAMSUNG_LP)
296 3e3d5815 balrog
            s->addr <<= 16;
297 3e3d5815 balrog
        else
298 3e3d5815 balrog
            s->addr <<= 8;
299 3e3d5815 balrog
300 3e3d5815 balrog
        if (s->wp) {
301 3e3d5815 balrog
            s->blk_erase(s);
302 3e3d5815 balrog
        }
303 3e3d5815 balrog
        break;
304 3e3d5815 balrog
305 3e3d5815 balrog
    case NAND_CMD_READSTATUS:
306 3e3d5815 balrog
        s->ioaddr = s->io;
307 48197dfa Juha Riihimäki
        s->iolen = 0;
308 48197dfa Juha Riihimäki
        nand_pushio_byte(s, s->status);
309 3e3d5815 balrog
        break;
310 3e3d5815 balrog
311 3e3d5815 balrog
    default:
312 3e3d5815 balrog
        printf("%s: Unknown NAND command 0x%02x\n", __FUNCTION__, s->cmd);
313 3e3d5815 balrog
    }
314 3e3d5815 balrog
}
315 3e3d5815 balrog
316 7b9a3d86 Juan Quintela
static void nand_pre_save(void *opaque)
317 aa941b94 balrog
{
318 7b9a3d86 Juan Quintela
    NANDFlashState *s = opaque;
319 7b9a3d86 Juan Quintela
320 7b9a3d86 Juan Quintela
    s->ioaddr_vmstate = s->ioaddr - s->io;
321 aa941b94 balrog
}
322 aa941b94 balrog
323 7b9a3d86 Juan Quintela
static int nand_post_load(void *opaque, int version_id)
324 aa941b94 balrog
{
325 7b9a3d86 Juan Quintela
    NANDFlashState *s = opaque;
326 7b9a3d86 Juan Quintela
327 7b9a3d86 Juan Quintela
    if (s->ioaddr_vmstate > sizeof(s->io)) {
328 aa941b94 balrog
        return -EINVAL;
329 7b9a3d86 Juan Quintela
    }
330 7b9a3d86 Juan Quintela
    s->ioaddr = s->io + s->ioaddr_vmstate;
331 aa941b94 balrog
332 aa941b94 balrog
    return 0;
333 aa941b94 balrog
}
334 aa941b94 balrog
335 7b9a3d86 Juan Quintela
static const VMStateDescription vmstate_nand = {
336 7b9a3d86 Juan Quintela
    .name = "nand",
337 ac2466cd Andrzej Zaborowski
    .version_id = 1,
338 ac2466cd Andrzej Zaborowski
    .minimum_version_id = 1,
339 ac2466cd Andrzej Zaborowski
    .minimum_version_id_old = 1,
340 7b9a3d86 Juan Quintela
    .pre_save = nand_pre_save,
341 7b9a3d86 Juan Quintela
    .post_load = nand_post_load,
342 7b9a3d86 Juan Quintela
    .fields      = (VMStateField[]) {
343 7b9a3d86 Juan Quintela
        VMSTATE_UINT8(cle, NANDFlashState),
344 7b9a3d86 Juan Quintela
        VMSTATE_UINT8(ale, NANDFlashState),
345 7b9a3d86 Juan Quintela
        VMSTATE_UINT8(ce, NANDFlashState),
346 7b9a3d86 Juan Quintela
        VMSTATE_UINT8(wp, NANDFlashState),
347 7b9a3d86 Juan Quintela
        VMSTATE_UINT8(gnd, NANDFlashState),
348 7b9a3d86 Juan Quintela
        VMSTATE_BUFFER(io, NANDFlashState),
349 7b9a3d86 Juan Quintela
        VMSTATE_UINT32(ioaddr_vmstate, NANDFlashState),
350 7b9a3d86 Juan Quintela
        VMSTATE_INT32(iolen, NANDFlashState),
351 7b9a3d86 Juan Quintela
        VMSTATE_UINT32(cmd, NANDFlashState),
352 d5f2fd58 Juha Riihimäki
        VMSTATE_UINT64(addr, NANDFlashState),
353 7b9a3d86 Juan Quintela
        VMSTATE_INT32(addrlen, NANDFlashState),
354 7b9a3d86 Juan Quintela
        VMSTATE_INT32(status, NANDFlashState),
355 7b9a3d86 Juan Quintela
        VMSTATE_INT32(offset, NANDFlashState),
356 7b9a3d86 Juan Quintela
        /* XXX: do we want to save s->storage too? */
357 7b9a3d86 Juan Quintela
        VMSTATE_END_OF_LIST()
358 7b9a3d86 Juan Quintela
    }
359 7b9a3d86 Juan Quintela
};
360 7b9a3d86 Juan Quintela
361 d4220389 Juha Riihimäki
static int nand_device_init(SysBusDevice *dev)
362 d4220389 Juha Riihimäki
{
363 d4220389 Juha Riihimäki
    int pagesize;
364 d4220389 Juha Riihimäki
    NANDFlashState *s = FROM_SYSBUS(NANDFlashState, dev);
365 d4220389 Juha Riihimäki
366 d4220389 Juha Riihimäki
    s->buswidth = nand_flash_ids[s->chip_id].width >> 3;
367 d4220389 Juha Riihimäki
    s->size = nand_flash_ids[s->chip_id].size << 20;
368 d4220389 Juha Riihimäki
    if (nand_flash_ids[s->chip_id].options & NAND_SAMSUNG_LP) {
369 d4220389 Juha Riihimäki
        s->page_shift = 11;
370 d4220389 Juha Riihimäki
        s->erase_shift = 6;
371 d4220389 Juha Riihimäki
    } else {
372 d4220389 Juha Riihimäki
        s->page_shift = nand_flash_ids[s->chip_id].page_shift;
373 d4220389 Juha Riihimäki
        s->erase_shift = nand_flash_ids[s->chip_id].erase_shift;
374 d4220389 Juha Riihimäki
    }
375 d4220389 Juha Riihimäki
376 d4220389 Juha Riihimäki
    switch (1 << s->page_shift) {
377 d4220389 Juha Riihimäki
    case 256:
378 d4220389 Juha Riihimäki
        nand_init_256(s);
379 d4220389 Juha Riihimäki
        break;
380 d4220389 Juha Riihimäki
    case 512:
381 d4220389 Juha Riihimäki
        nand_init_512(s);
382 d4220389 Juha Riihimäki
        break;
383 d4220389 Juha Riihimäki
    case 2048:
384 d4220389 Juha Riihimäki
        nand_init_2048(s);
385 d4220389 Juha Riihimäki
        break;
386 d4220389 Juha Riihimäki
    default:
387 d4220389 Juha Riihimäki
        hw_error("%s: Unsupported NAND block size.\n", __func__);
388 d4220389 Juha Riihimäki
    }
389 d4220389 Juha Riihimäki
390 d4220389 Juha Riihimäki
    pagesize = 1 << s->oob_shift;
391 d4220389 Juha Riihimäki
    s->mem_oob = 1;
392 d4220389 Juha Riihimäki
    if (s->bdrv && bdrv_getlength(s->bdrv) >=
393 d4220389 Juha Riihimäki
            (s->pages << s->page_shift) + (s->pages << s->oob_shift)) {
394 d4220389 Juha Riihimäki
        pagesize = 0;
395 d4220389 Juha Riihimäki
        s->mem_oob = 0;
396 d4220389 Juha Riihimäki
    }
397 d4220389 Juha Riihimäki
398 d4220389 Juha Riihimäki
    if (!s->bdrv) {
399 d4220389 Juha Riihimäki
        pagesize += 1 << s->page_shift;
400 d4220389 Juha Riihimäki
    }
401 d4220389 Juha Riihimäki
    if (pagesize) {
402 7267c094 Anthony Liguori
        s->storage = (uint8_t *) memset(g_malloc(s->pages * pagesize),
403 d4220389 Juha Riihimäki
                        0xff, s->pages * pagesize);
404 d4220389 Juha Riihimäki
    }
405 d4220389 Juha Riihimäki
    /* Give s->ioaddr a sane value in case we save state before it is used. */
406 d4220389 Juha Riihimäki
    s->ioaddr = s->io;
407 d4220389 Juha Riihimäki
408 d4220389 Juha Riihimäki
    return 0;
409 d4220389 Juha Riihimäki
}
410 d4220389 Juha Riihimäki
411 d4220389 Juha Riihimäki
static SysBusDeviceInfo nand_info = {
412 d4220389 Juha Riihimäki
    .init = nand_device_init,
413 d4220389 Juha Riihimäki
    .qdev.name = "nand",
414 d4220389 Juha Riihimäki
    .qdev.size = sizeof(NANDFlashState),
415 d4220389 Juha Riihimäki
    .qdev.reset = nand_reset,
416 d4220389 Juha Riihimäki
    .qdev.vmsd = &vmstate_nand,
417 d4220389 Juha Riihimäki
    .qdev.props = (Property[]) {
418 d4220389 Juha Riihimäki
        DEFINE_PROP_UINT8("manufacturer_id", NANDFlashState, manf_id, 0),
419 d4220389 Juha Riihimäki
        DEFINE_PROP_UINT8("chip_id", NANDFlashState, chip_id, 0),
420 d4220389 Juha Riihimäki
        DEFINE_PROP_DRIVE("drive", NANDFlashState, bdrv),
421 d4220389 Juha Riihimäki
        DEFINE_PROP_END_OF_LIST()
422 d4220389 Juha Riihimäki
    }
423 d4220389 Juha Riihimäki
};
424 d4220389 Juha Riihimäki
425 d4220389 Juha Riihimäki
static void nand_create_device(void)
426 d4220389 Juha Riihimäki
{
427 d4220389 Juha Riihimäki
    sysbus_register_withprop(&nand_info);
428 d4220389 Juha Riihimäki
}
429 d4220389 Juha Riihimäki
430 3e3d5815 balrog
/*
431 3e3d5815 balrog
 * Chip inputs are CLE, ALE, CE, WP, GND and eight I/O pins.  Chip
432 3e3d5815 balrog
 * outputs are R/B and eight I/O pins.
433 3e3d5815 balrog
 *
434 3e3d5815 balrog
 * CE, WP and R/B are active low.
435 3e3d5815 balrog
 */
436 d4220389 Juha Riihimäki
void nand_setpins(DeviceState *dev, uint8_t cle, uint8_t ale,
437 51db57f7 Juan Quintela
                  uint8_t ce, uint8_t wp, uint8_t gnd)
438 3e3d5815 balrog
{
439 d4220389 Juha Riihimäki
    NANDFlashState *s = (NANDFlashState *) dev;
440 3e3d5815 balrog
    s->cle = cle;
441 3e3d5815 balrog
    s->ale = ale;
442 3e3d5815 balrog
    s->ce = ce;
443 3e3d5815 balrog
    s->wp = wp;
444 3e3d5815 balrog
    s->gnd = gnd;
445 3e3d5815 balrog
    if (wp)
446 3e3d5815 balrog
        s->status |= NAND_IOSTATUS_UNPROTCT;
447 3e3d5815 balrog
    else
448 3e3d5815 balrog
        s->status &= ~NAND_IOSTATUS_UNPROTCT;
449 3e3d5815 balrog
}
450 3e3d5815 balrog
451 d4220389 Juha Riihimäki
void nand_getpins(DeviceState *dev, int *rb)
452 3e3d5815 balrog
{
453 3e3d5815 balrog
    *rb = 1;
454 3e3d5815 balrog
}
455 3e3d5815 balrog
456 d4220389 Juha Riihimäki
void nand_setio(DeviceState *dev, uint32_t value)
457 3e3d5815 balrog
{
458 48197dfa Juha Riihimäki
    int i;
459 d4220389 Juha Riihimäki
    NANDFlashState *s = (NANDFlashState *) dev;
460 3e3d5815 balrog
    if (!s->ce && s->cle) {
461 3e3d5815 balrog
        if (nand_flash_ids[s->chip_id].options & NAND_SAMSUNG_LP) {
462 3e3d5815 balrog
            if (s->cmd == NAND_CMD_READ0 && value == NAND_CMD_LPREAD2)
463 3e3d5815 balrog
                return;
464 3e3d5815 balrog
            if (value == NAND_CMD_RANDOMREAD1) {
465 3e3d5815 balrog
                s->addr &= ~((1 << s->addr_shift) - 1);
466 3e3d5815 balrog
                s->addrlen = 0;
467 3e3d5815 balrog
                return;
468 3e3d5815 balrog
            }
469 3e3d5815 balrog
        }
470 3e3d5815 balrog
        if (value == NAND_CMD_READ0)
471 3e3d5815 balrog
            s->offset = 0;
472 3e3d5815 balrog
        else if (value == NAND_CMD_READ1) {
473 3e3d5815 balrog
            s->offset = 0x100;
474 3e3d5815 balrog
            value = NAND_CMD_READ0;
475 3e3d5815 balrog
        }
476 3e3d5815 balrog
        else if (value == NAND_CMD_READ2) {
477 3e3d5815 balrog
            s->offset = 1 << s->page_shift;
478 3e3d5815 balrog
            value = NAND_CMD_READ0;
479 3e3d5815 balrog
        }
480 3e3d5815 balrog
481 3e3d5815 balrog
        s->cmd = value;
482 3e3d5815 balrog
483 3e3d5815 balrog
        if (s->cmd == NAND_CMD_READSTATUS ||
484 3e3d5815 balrog
                s->cmd == NAND_CMD_PAGEPROGRAM2 ||
485 3e3d5815 balrog
                s->cmd == NAND_CMD_BLOCKERASE1 ||
486 3e3d5815 balrog
                s->cmd == NAND_CMD_BLOCKERASE2 ||
487 3e3d5815 balrog
                s->cmd == NAND_CMD_NOSERIALREAD2 ||
488 3e3d5815 balrog
                s->cmd == NAND_CMD_RANDOMREAD2 ||
489 3e3d5815 balrog
                s->cmd == NAND_CMD_RESET)
490 3e3d5815 balrog
            nand_command(s);
491 3e3d5815 balrog
492 3e3d5815 balrog
        if (s->cmd != NAND_CMD_RANDOMREAD2) {
493 3e3d5815 balrog
            s->addrlen = 0;
494 3e3d5815 balrog
        }
495 3e3d5815 balrog
    }
496 3e3d5815 balrog
497 3e3d5815 balrog
    if (s->ale) {
498 fccd2613 Edgar E. Iglesias
        unsigned int shift = s->addrlen * 8;
499 fccd2613 Edgar E. Iglesias
        unsigned int mask = ~(0xff << shift);
500 fccd2613 Edgar E. Iglesias
        unsigned int v = value << shift;
501 fccd2613 Edgar E. Iglesias
502 fccd2613 Edgar E. Iglesias
        s->addr = (s->addr & mask) | v;
503 3e3d5815 balrog
        s->addrlen ++;
504 3e3d5815 balrog
505 48197dfa Juha Riihimäki
        switch (s->addrlen) {
506 48197dfa Juha Riihimäki
        case 1:
507 48197dfa Juha Riihimäki
            if (s->cmd == NAND_CMD_READID) {
508 48197dfa Juha Riihimäki
                nand_command(s);
509 48197dfa Juha Riihimäki
            }
510 48197dfa Juha Riihimäki
            break;
511 48197dfa Juha Riihimäki
        case 2: /* fix cache address as a byte address */
512 48197dfa Juha Riihimäki
            s->addr <<= (s->buswidth - 1);
513 48197dfa Juha Riihimäki
            break;
514 48197dfa Juha Riihimäki
        case 3:
515 48197dfa Juha Riihimäki
            if (!(nand_flash_ids[s->chip_id].options & NAND_SAMSUNG_LP) &&
516 48197dfa Juha Riihimäki
                    (s->cmd == NAND_CMD_READ0 ||
517 48197dfa Juha Riihimäki
                     s->cmd == NAND_CMD_PAGEPROGRAM1)) {
518 48197dfa Juha Riihimäki
                nand_command(s);
519 48197dfa Juha Riihimäki
            }
520 48197dfa Juha Riihimäki
            break;
521 48197dfa Juha Riihimäki
        case 4:
522 48197dfa Juha Riihimäki
            if ((nand_flash_ids[s->chip_id].options & NAND_SAMSUNG_LP) &&
523 48197dfa Juha Riihimäki
                    nand_flash_ids[s->chip_id].size < 256 && /* 1Gb or less */
524 48197dfa Juha Riihimäki
                    (s->cmd == NAND_CMD_READ0 ||
525 48197dfa Juha Riihimäki
                     s->cmd == NAND_CMD_PAGEPROGRAM1)) {
526 48197dfa Juha Riihimäki
                nand_command(s);
527 48197dfa Juha Riihimäki
            }
528 48197dfa Juha Riihimäki
            break;
529 48197dfa Juha Riihimäki
        case 5:
530 48197dfa Juha Riihimäki
            if ((nand_flash_ids[s->chip_id].options & NAND_SAMSUNG_LP) &&
531 48197dfa Juha Riihimäki
                    nand_flash_ids[s->chip_id].size >= 256 && /* 2Gb or more */
532 48197dfa Juha Riihimäki
                    (s->cmd == NAND_CMD_READ0 ||
533 48197dfa Juha Riihimäki
                     s->cmd == NAND_CMD_PAGEPROGRAM1)) {
534 48197dfa Juha Riihimäki
                nand_command(s);
535 48197dfa Juha Riihimäki
            }
536 48197dfa Juha Riihimäki
            break;
537 48197dfa Juha Riihimäki
        default:
538 48197dfa Juha Riihimäki
            break;
539 48197dfa Juha Riihimäki
        }
540 3e3d5815 balrog
    }
541 3e3d5815 balrog
542 3e3d5815 balrog
    if (!s->cle && !s->ale && s->cmd == NAND_CMD_PAGEPROGRAM1) {
543 48197dfa Juha Riihimäki
        if (s->iolen < (1 << s->page_shift) + (1 << s->oob_shift)) {
544 48197dfa Juha Riihimäki
            for (i = s->buswidth; i--; value >>= 8) {
545 48197dfa Juha Riihimäki
                s->io[s->iolen ++] = (uint8_t) (value & 0xff);
546 48197dfa Juha Riihimäki
            }
547 48197dfa Juha Riihimäki
        }
548 3e3d5815 balrog
    } else if (!s->cle && !s->ale && s->cmd == NAND_CMD_COPYBACKPRG1) {
549 3e3d5815 balrog
        if ((s->addr & ((1 << s->addr_shift) - 1)) <
550 3e3d5815 balrog
                (1 << s->page_shift) + (1 << s->oob_shift)) {
551 48197dfa Juha Riihimäki
            for (i = s->buswidth; i--; s->addr++, value >>= 8) {
552 48197dfa Juha Riihimäki
                s->io[s->iolen + (s->addr & ((1 << s->addr_shift) - 1))] =
553 48197dfa Juha Riihimäki
                    (uint8_t) (value & 0xff);
554 48197dfa Juha Riihimäki
            }
555 3e3d5815 balrog
        }
556 3e3d5815 balrog
    }
557 3e3d5815 balrog
}
558 3e3d5815 balrog
559 d4220389 Juha Riihimäki
uint32_t nand_getio(DeviceState *dev)
560 3e3d5815 balrog
{
561 3e3d5815 balrog
    int offset;
562 48197dfa Juha Riihimäki
    uint32_t x = 0;
563 d4220389 Juha Riihimäki
    NANDFlashState *s = (NANDFlashState *) dev;
564 5fafdf24 ths
565 3e3d5815 balrog
    /* Allow sequential reading */
566 3e3d5815 balrog
    if (!s->iolen && s->cmd == NAND_CMD_READ0) {
567 d5f2fd58 Juha Riihimäki
        offset = (int) (s->addr & ((1 << s->addr_shift) - 1)) + s->offset;
568 3e3d5815 balrog
        s->offset = 0;
569 3e3d5815 balrog
570 3e3d5815 balrog
        s->blk_load(s, s->addr, offset);
571 3e3d5815 balrog
        if (s->gnd)
572 3e3d5815 balrog
            s->iolen = (1 << s->page_shift) - offset;
573 3e3d5815 balrog
        else
574 3e3d5815 balrog
            s->iolen = (1 << s->page_shift) + (1 << s->oob_shift) - offset;
575 3e3d5815 balrog
    }
576 3e3d5815 balrog
577 3e3d5815 balrog
    if (s->ce || s->iolen <= 0)
578 3e3d5815 balrog
        return 0;
579 3e3d5815 balrog
580 48197dfa Juha Riihimäki
    for (offset = s->buswidth; offset--;) {
581 48197dfa Juha Riihimäki
        x |= s->ioaddr[offset] << (offset << 3);
582 48197dfa Juha Riihimäki
    }
583 d72245fb Juha Riihimäki
    /* after receiving READ STATUS command all subsequent reads will
584 d72245fb Juha Riihimäki
     * return the status register value until another command is issued
585 d72245fb Juha Riihimäki
     */
586 d72245fb Juha Riihimäki
    if (s->cmd != NAND_CMD_READSTATUS) {
587 d72245fb Juha Riihimäki
        s->addr   += s->buswidth;
588 d72245fb Juha Riihimäki
        s->ioaddr += s->buswidth;
589 d72245fb Juha Riihimäki
        s->iolen  -= s->buswidth;
590 d72245fb Juha Riihimäki
    }
591 48197dfa Juha Riihimäki
    return x;
592 48197dfa Juha Riihimäki
}
593 48197dfa Juha Riihimäki
594 d4220389 Juha Riihimäki
uint32_t nand_getbuswidth(DeviceState *dev)
595 48197dfa Juha Riihimäki
{
596 d4220389 Juha Riihimäki
    NANDFlashState *s = (NANDFlashState *) dev;
597 48197dfa Juha Riihimäki
    return s->buswidth << 3;
598 3e3d5815 balrog
}
599 3e3d5815 balrog
600 d4220389 Juha Riihimäki
DeviceState *nand_init(BlockDriverState *bdrv, int manf_id, int chip_id)
601 3e3d5815 balrog
{
602 d4220389 Juha Riihimäki
    DeviceState *dev;
603 3e3d5815 balrog
604 3e3d5815 balrog
    if (nand_flash_ids[chip_id].size == 0) {
605 2ac71179 Paul Brook
        hw_error("%s: Unsupported NAND chip ID.\n", __FUNCTION__);
606 3e3d5815 balrog
    }
607 d4220389 Juha Riihimäki
    dev = qdev_create(NULL, "nand");
608 d4220389 Juha Riihimäki
    qdev_prop_set_uint8(dev, "manufacturer_id", manf_id);
609 d4220389 Juha Riihimäki
    qdev_prop_set_uint8(dev, "chip_id", chip_id);
610 d4220389 Juha Riihimäki
    if (bdrv) {
611 d4220389 Juha Riihimäki
        qdev_prop_set_drive_nofail(dev, "drive", bdrv);
612 3e3d5815 balrog
    }
613 3e3d5815 balrog
614 d4220389 Juha Riihimäki
    qdev_init_nofail(dev);
615 d4220389 Juha Riihimäki
    return dev;
616 3e3d5815 balrog
}
617 3e3d5815 balrog
618 d4220389 Juha Riihimäki
device_init(nand_create_device)
619 3e3d5815 balrog
620 3e3d5815 balrog
#else
621 3e3d5815 balrog
622 3e3d5815 balrog
/* Program a single page */
623 bc24a225 Paul Brook
static void glue(nand_blk_write_, PAGE_SIZE)(NANDFlashState *s)
624 3e3d5815 balrog
{
625 d5f2fd58 Juha Riihimäki
    uint64_t off, page, sector, soff;
626 3e3d5815 balrog
    uint8_t iobuf[(PAGE_SECTORS + 2) * 0x200];
627 3e3d5815 balrog
    if (PAGE(s->addr) >= s->pages)
628 3e3d5815 balrog
        return;
629 3e3d5815 balrog
630 3e3d5815 balrog
    if (!s->bdrv) {
631 89f640bc Peter Maydell
        mem_and(s->storage + PAGE_START(s->addr) + (s->addr & PAGE_MASK) +
632 3e3d5815 balrog
                        s->offset, s->io, s->iolen);
633 3e3d5815 balrog
    } else if (s->mem_oob) {
634 3e3d5815 balrog
        sector = SECTOR(s->addr);
635 3e3d5815 balrog
        off = (s->addr & PAGE_MASK) + s->offset;
636 3e3d5815 balrog
        soff = SECTOR_OFFSET(s->addr);
637 3e3d5815 balrog
        if (bdrv_read(s->bdrv, sector, iobuf, PAGE_SECTORS) == -1) {
638 d5f2fd58 Juha Riihimäki
            printf("%s: read error in sector %" PRIu64 "\n", __func__, sector);
639 3e3d5815 balrog
            return;
640 3e3d5815 balrog
        }
641 3e3d5815 balrog
642 89f640bc Peter Maydell
        mem_and(iobuf + (soff | off), s->io, MIN(s->iolen, PAGE_SIZE - off));
643 3e3d5815 balrog
        if (off + s->iolen > PAGE_SIZE) {
644 3e3d5815 balrog
            page = PAGE(s->addr);
645 89f640bc Peter Maydell
            mem_and(s->storage + (page << OOB_SHIFT), s->io + PAGE_SIZE - off,
646 3e3d5815 balrog
                            MIN(OOB_SIZE, off + s->iolen - PAGE_SIZE));
647 3e3d5815 balrog
        }
648 3e3d5815 balrog
649 3e3d5815 balrog
        if (bdrv_write(s->bdrv, sector, iobuf, PAGE_SECTORS) == -1)
650 d5f2fd58 Juha Riihimäki
            printf("%s: write error in sector %" PRIu64 "\n", __func__, sector);
651 3e3d5815 balrog
    } else {
652 3e3d5815 balrog
        off = PAGE_START(s->addr) + (s->addr & PAGE_MASK) + s->offset;
653 3e3d5815 balrog
        sector = off >> 9;
654 3e3d5815 balrog
        soff = off & 0x1ff;
655 3e3d5815 balrog
        if (bdrv_read(s->bdrv, sector, iobuf, PAGE_SECTORS + 2) == -1) {
656 d5f2fd58 Juha Riihimäki
            printf("%s: read error in sector %" PRIu64 "\n", __func__, sector);
657 3e3d5815 balrog
            return;
658 3e3d5815 balrog
        }
659 3e3d5815 balrog
660 89f640bc Peter Maydell
        mem_and(iobuf + soff, s->io, s->iolen);
661 3e3d5815 balrog
662 3e3d5815 balrog
        if (bdrv_write(s->bdrv, sector, iobuf, PAGE_SECTORS + 2) == -1)
663 d5f2fd58 Juha Riihimäki
            printf("%s: write error in sector %" PRIu64 "\n", __func__, sector);
664 3e3d5815 balrog
    }
665 3e3d5815 balrog
    s->offset = 0;
666 3e3d5815 balrog
}
667 3e3d5815 balrog
668 3e3d5815 balrog
/* Erase a single block */
669 bc24a225 Paul Brook
static void glue(nand_blk_erase_, PAGE_SIZE)(NANDFlashState *s)
670 3e3d5815 balrog
{
671 d5f2fd58 Juha Riihimäki
    uint64_t i, page, addr;
672 3e3d5815 balrog
    uint8_t iobuf[0x200] = { [0 ... 0x1ff] = 0xff, };
673 3e3d5815 balrog
    addr = s->addr & ~((1 << (ADDR_SHIFT + s->erase_shift)) - 1);
674 3e3d5815 balrog
675 3e3d5815 balrog
    if (PAGE(addr) >= s->pages)
676 3e3d5815 balrog
        return;
677 3e3d5815 balrog
678 3e3d5815 balrog
    if (!s->bdrv) {
679 3e3d5815 balrog
        memset(s->storage + PAGE_START(addr),
680 3e3d5815 balrog
                        0xff, (PAGE_SIZE + OOB_SIZE) << s->erase_shift);
681 3e3d5815 balrog
    } else if (s->mem_oob) {
682 3e3d5815 balrog
        memset(s->storage + (PAGE(addr) << OOB_SHIFT),
683 3e3d5815 balrog
                        0xff, OOB_SIZE << s->erase_shift);
684 3e3d5815 balrog
        i = SECTOR(addr);
685 3e3d5815 balrog
        page = SECTOR(addr + (ADDR_SHIFT + s->erase_shift));
686 3e3d5815 balrog
        for (; i < page; i ++)
687 3e3d5815 balrog
            if (bdrv_write(s->bdrv, i, iobuf, 1) == -1)
688 d5f2fd58 Juha Riihimäki
                printf("%s: write error in sector %" PRIu64 "\n", __func__, i);
689 3e3d5815 balrog
    } else {
690 3e3d5815 balrog
        addr = PAGE_START(addr);
691 3e3d5815 balrog
        page = addr >> 9;
692 3e3d5815 balrog
        if (bdrv_read(s->bdrv, page, iobuf, 1) == -1)
693 d5f2fd58 Juha Riihimäki
            printf("%s: read error in sector %" PRIu64 "\n", __func__, page);
694 3e3d5815 balrog
        memset(iobuf + (addr & 0x1ff), 0xff, (~addr & 0x1ff) + 1);
695 3e3d5815 balrog
        if (bdrv_write(s->bdrv, page, iobuf, 1) == -1)
696 d5f2fd58 Juha Riihimäki
            printf("%s: write error in sector %" PRIu64 "\n", __func__, page);
697 3e3d5815 balrog
698 3e3d5815 balrog
        memset(iobuf, 0xff, 0x200);
699 3e3d5815 balrog
        i = (addr & ~0x1ff) + 0x200;
700 3e3d5815 balrog
        for (addr += ((PAGE_SIZE + OOB_SIZE) << s->erase_shift) - 0x200;
701 3e3d5815 balrog
                        i < addr; i += 0x200)
702 3e3d5815 balrog
            if (bdrv_write(s->bdrv, i >> 9, iobuf, 1) == -1)
703 d5f2fd58 Juha Riihimäki
                printf("%s: write error in sector %" PRIu64 "\n",
704 d5f2fd58 Juha Riihimäki
                       __func__, i >> 9);
705 3e3d5815 balrog
706 3e3d5815 balrog
        page = i >> 9;
707 3e3d5815 balrog
        if (bdrv_read(s->bdrv, page, iobuf, 1) == -1)
708 d5f2fd58 Juha Riihimäki
            printf("%s: read error in sector %" PRIu64 "\n", __func__, page);
709 a07dec22 balrog
        memset(iobuf, 0xff, ((addr - 1) & 0x1ff) + 1);
710 3e3d5815 balrog
        if (bdrv_write(s->bdrv, page, iobuf, 1) == -1)
711 d5f2fd58 Juha Riihimäki
            printf("%s: write error in sector %" PRIu64 "\n", __func__, page);
712 3e3d5815 balrog
    }
713 3e3d5815 balrog
}
714 3e3d5815 balrog
715 bc24a225 Paul Brook
static void glue(nand_blk_load_, PAGE_SIZE)(NANDFlashState *s,
716 d5f2fd58 Juha Riihimäki
                uint64_t addr, int offset)
717 3e3d5815 balrog
{
718 3e3d5815 balrog
    if (PAGE(addr) >= s->pages)
719 3e3d5815 balrog
        return;
720 3e3d5815 balrog
721 3e3d5815 balrog
    if (s->bdrv) {
722 3e3d5815 balrog
        if (s->mem_oob) {
723 3e3d5815 balrog
            if (bdrv_read(s->bdrv, SECTOR(addr), s->io, PAGE_SECTORS) == -1)
724 d5f2fd58 Juha Riihimäki
                printf("%s: read error in sector %" PRIu64 "\n",
725 d5f2fd58 Juha Riihimäki
                                __func__, SECTOR(addr));
726 3e3d5815 balrog
            memcpy(s->io + SECTOR_OFFSET(s->addr) + PAGE_SIZE,
727 3e3d5815 balrog
                            s->storage + (PAGE(s->addr) << OOB_SHIFT),
728 3e3d5815 balrog
                            OOB_SIZE);
729 3e3d5815 balrog
            s->ioaddr = s->io + SECTOR_OFFSET(s->addr) + offset;
730 3e3d5815 balrog
        } else {
731 3e3d5815 balrog
            if (bdrv_read(s->bdrv, PAGE_START(addr) >> 9,
732 3e3d5815 balrog
                                    s->io, (PAGE_SECTORS + 2)) == -1)
733 d5f2fd58 Juha Riihimäki
                printf("%s: read error in sector %" PRIu64 "\n",
734 d5f2fd58 Juha Riihimäki
                                __func__, PAGE_START(addr) >> 9);
735 3e3d5815 balrog
            s->ioaddr = s->io + (PAGE_START(addr) & 0x1ff) + offset;
736 3e3d5815 balrog
        }
737 3e3d5815 balrog
    } else {
738 3e3d5815 balrog
        memcpy(s->io, s->storage + PAGE_START(s->addr) +
739 3e3d5815 balrog
                        offset, PAGE_SIZE + OOB_SIZE - offset);
740 3e3d5815 balrog
        s->ioaddr = s->io;
741 3e3d5815 balrog
    }
742 3e3d5815 balrog
}
743 3e3d5815 balrog
744 bc24a225 Paul Brook
static void glue(nand_init_, PAGE_SIZE)(NANDFlashState *s)
745 3e3d5815 balrog
{
746 3e3d5815 balrog
    s->oob_shift = PAGE_SHIFT - 5;
747 3e3d5815 balrog
    s->pages = s->size >> PAGE_SHIFT;
748 3e3d5815 balrog
    s->addr_shift = ADDR_SHIFT;
749 3e3d5815 balrog
750 3e3d5815 balrog
    s->blk_erase = glue(nand_blk_erase_, PAGE_SIZE);
751 3e3d5815 balrog
    s->blk_write = glue(nand_blk_write_, PAGE_SIZE);
752 3e3d5815 balrog
    s->blk_load = glue(nand_blk_load_, PAGE_SIZE);
753 3e3d5815 balrog
}
754 3e3d5815 balrog
755 3e3d5815 balrog
# undef PAGE_SIZE
756 3e3d5815 balrog
# undef PAGE_SHIFT
757 3e3d5815 balrog
# undef PAGE_SECTORS
758 3e3d5815 balrog
# undef ADDR_SHIFT
759 3e3d5815 balrog
#endif        /* NAND_IO */