Statistics
| Branch: | Revision:

root / target-i386 / cpu.h @ e685b4eb

History | View | Annotate | Download (28.8 kB)

1 2c0262af bellard
/*
2 2c0262af bellard
 * i386 virtual CPU header
3 5fafdf24 ths
 *
4 2c0262af bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 2c0262af bellard
 *
6 2c0262af bellard
 * This library is free software; you can redistribute it and/or
7 2c0262af bellard
 * modify it under the terms of the GNU Lesser General Public
8 2c0262af bellard
 * License as published by the Free Software Foundation; either
9 2c0262af bellard
 * version 2 of the License, or (at your option) any later version.
10 2c0262af bellard
 *
11 2c0262af bellard
 * This library is distributed in the hope that it will be useful,
12 2c0262af bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 2c0262af bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 2c0262af bellard
 * Lesser General Public License for more details.
15 2c0262af bellard
 *
16 2c0262af bellard
 * You should have received a copy of the GNU Lesser General Public
17 8167ee88 Blue Swirl
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 2c0262af bellard
 */
19 2c0262af bellard
#ifndef CPU_I386_H
20 2c0262af bellard
#define CPU_I386_H
21 2c0262af bellard
22 14ce26e7 bellard
#include "config.h"
23 9a78eead Stefan Weil
#include "qemu-common.h"
24 14ce26e7 bellard
25 14ce26e7 bellard
#ifdef TARGET_X86_64
26 14ce26e7 bellard
#define TARGET_LONG_BITS 64
27 14ce26e7 bellard
#else
28 3cf1e035 bellard
#define TARGET_LONG_BITS 32
29 14ce26e7 bellard
#endif
30 3cf1e035 bellard
31 d720b93d bellard
/* target supports implicit self modifying code */
32 d720b93d bellard
#define TARGET_HAS_SMC
33 d720b93d bellard
/* support for self modifying code even if the modified instruction is
34 d720b93d bellard
   close to the modifying instruction */
35 d720b93d bellard
#define TARGET_HAS_PRECISE_SMC
36 d720b93d bellard
37 1fddef4b bellard
#define TARGET_HAS_ICE 1
38 1fddef4b bellard
39 9042c0e2 ths
#ifdef TARGET_X86_64
40 9042c0e2 ths
#define ELF_MACHINE        EM_X86_64
41 9042c0e2 ths
#else
42 9042c0e2 ths
#define ELF_MACHINE        EM_386
43 9042c0e2 ths
#endif
44 9042c0e2 ths
45 c2764719 pbrook
#define CPUState struct CPUX86State
46 c2764719 pbrook
47 2c0262af bellard
#include "cpu-defs.h"
48 2c0262af bellard
49 7a0e1f41 bellard
#include "softfloat.h"
50 7a0e1f41 bellard
51 2c0262af bellard
#define R_EAX 0
52 2c0262af bellard
#define R_ECX 1
53 2c0262af bellard
#define R_EDX 2
54 2c0262af bellard
#define R_EBX 3
55 2c0262af bellard
#define R_ESP 4
56 2c0262af bellard
#define R_EBP 5
57 2c0262af bellard
#define R_ESI 6
58 2c0262af bellard
#define R_EDI 7
59 2c0262af bellard
60 2c0262af bellard
#define R_AL 0
61 2c0262af bellard
#define R_CL 1
62 2c0262af bellard
#define R_DL 2
63 2c0262af bellard
#define R_BL 3
64 2c0262af bellard
#define R_AH 4
65 2c0262af bellard
#define R_CH 5
66 2c0262af bellard
#define R_DH 6
67 2c0262af bellard
#define R_BH 7
68 2c0262af bellard
69 2c0262af bellard
#define R_ES 0
70 2c0262af bellard
#define R_CS 1
71 2c0262af bellard
#define R_SS 2
72 2c0262af bellard
#define R_DS 3
73 2c0262af bellard
#define R_FS 4
74 2c0262af bellard
#define R_GS 5
75 2c0262af bellard
76 2c0262af bellard
/* segment descriptor fields */
77 2c0262af bellard
#define DESC_G_MASK     (1 << 23)
78 2c0262af bellard
#define DESC_B_SHIFT    22
79 2c0262af bellard
#define DESC_B_MASK     (1 << DESC_B_SHIFT)
80 14ce26e7 bellard
#define DESC_L_SHIFT    21 /* x86_64 only : 64 bit code segment */
81 14ce26e7 bellard
#define DESC_L_MASK     (1 << DESC_L_SHIFT)
82 2c0262af bellard
#define DESC_AVL_MASK   (1 << 20)
83 2c0262af bellard
#define DESC_P_MASK     (1 << 15)
84 2c0262af bellard
#define DESC_DPL_SHIFT  13
85 a3867ed2 aliguori
#define DESC_DPL_MASK   (3 << DESC_DPL_SHIFT)
86 2c0262af bellard
#define DESC_S_MASK     (1 << 12)
87 2c0262af bellard
#define DESC_TYPE_SHIFT 8
88 a3867ed2 aliguori
#define DESC_TYPE_MASK  (15 << DESC_TYPE_SHIFT)
89 2c0262af bellard
#define DESC_A_MASK     (1 << 8)
90 2c0262af bellard
91 e670b89e bellard
#define DESC_CS_MASK    (1 << 11) /* 1=code segment 0=data segment */
92 e670b89e bellard
#define DESC_C_MASK     (1 << 10) /* code: conforming */
93 e670b89e bellard
#define DESC_R_MASK     (1 << 9)  /* code: readable */
94 2c0262af bellard
95 e670b89e bellard
#define DESC_E_MASK     (1 << 10) /* data: expansion direction */
96 e670b89e bellard
#define DESC_W_MASK     (1 << 9)  /* data: writable */
97 e670b89e bellard
98 e670b89e bellard
#define DESC_TSS_BUSY_MASK (1 << 9)
99 2c0262af bellard
100 2c0262af bellard
/* eflags masks */
101 2c0262af bellard
#define CC_C           0x0001
102 2c0262af bellard
#define CC_P         0x0004
103 2c0262af bellard
#define CC_A        0x0010
104 2c0262af bellard
#define CC_Z        0x0040
105 2c0262af bellard
#define CC_S    0x0080
106 2c0262af bellard
#define CC_O    0x0800
107 2c0262af bellard
108 2c0262af bellard
#define TF_SHIFT   8
109 2c0262af bellard
#define IOPL_SHIFT 12
110 2c0262af bellard
#define VM_SHIFT   17
111 2c0262af bellard
112 2c0262af bellard
#define TF_MASK                 0x00000100
113 2c0262af bellard
#define IF_MASK                 0x00000200
114 2c0262af bellard
#define DF_MASK                 0x00000400
115 2c0262af bellard
#define IOPL_MASK                0x00003000
116 2c0262af bellard
#define NT_MASK                         0x00004000
117 2c0262af bellard
#define RF_MASK                        0x00010000
118 2c0262af bellard
#define VM_MASK                        0x00020000
119 5fafdf24 ths
#define AC_MASK                        0x00040000
120 2c0262af bellard
#define VIF_MASK                0x00080000
121 2c0262af bellard
#define VIP_MASK                0x00100000
122 2c0262af bellard
#define ID_MASK                 0x00200000
123 2c0262af bellard
124 aa1f17c1 ths
/* hidden flags - used internally by qemu to represent additional cpu
125 33c263df bellard
   states. Only the CPL, INHIBIT_IRQ, SMM and SVMI are not
126 33c263df bellard
   redundant. We avoid using the IOPL_MASK, TF_MASK and VM_MASK bit
127 33c263df bellard
   position to ease oring with eflags. */
128 2c0262af bellard
/* current cpl */
129 2c0262af bellard
#define HF_CPL_SHIFT         0
130 2c0262af bellard
/* true if soft mmu is being used */
131 2c0262af bellard
#define HF_SOFTMMU_SHIFT     2
132 2c0262af bellard
/* true if hardware interrupts must be disabled for next instruction */
133 2c0262af bellard
#define HF_INHIBIT_IRQ_SHIFT 3
134 2c0262af bellard
/* 16 or 32 segments */
135 2c0262af bellard
#define HF_CS32_SHIFT        4
136 2c0262af bellard
#define HF_SS32_SHIFT        5
137 dc196a57 bellard
/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
138 2c0262af bellard
#define HF_ADDSEG_SHIFT      6
139 65262d57 bellard
/* copy of CR0.PE (protected mode) */
140 65262d57 bellard
#define HF_PE_SHIFT          7
141 65262d57 bellard
#define HF_TF_SHIFT          8 /* must be same as eflags */
142 7eee2a50 bellard
#define HF_MP_SHIFT          9 /* the order must be MP, EM, TS */
143 7eee2a50 bellard
#define HF_EM_SHIFT         10
144 7eee2a50 bellard
#define HF_TS_SHIFT         11
145 65262d57 bellard
#define HF_IOPL_SHIFT       12 /* must be same as eflags */
146 14ce26e7 bellard
#define HF_LMA_SHIFT        14 /* only used on x86_64: long mode active */
147 14ce26e7 bellard
#define HF_CS64_SHIFT       15 /* only used on x86_64: 64 bit code segment  */
148 a2397807 Jan Kiszka
#define HF_RF_SHIFT         16 /* must be same as eflags */
149 65262d57 bellard
#define HF_VM_SHIFT         17 /* must be same as eflags */
150 3b21e03e bellard
#define HF_SMM_SHIFT        19 /* CPU in SMM mode */
151 db620f46 bellard
#define HF_SVME_SHIFT       20 /* SVME enabled (copy of EFER.SVME) */
152 db620f46 bellard
#define HF_SVMI_SHIFT       21 /* SVM intercepts are active */
153 a2397807 Jan Kiszka
#define HF_OSFXSR_SHIFT     22 /* CR4.OSFXSR */
154 2c0262af bellard
155 2c0262af bellard
#define HF_CPL_MASK          (3 << HF_CPL_SHIFT)
156 2c0262af bellard
#define HF_SOFTMMU_MASK      (1 << HF_SOFTMMU_SHIFT)
157 2c0262af bellard
#define HF_INHIBIT_IRQ_MASK  (1 << HF_INHIBIT_IRQ_SHIFT)
158 2c0262af bellard
#define HF_CS32_MASK         (1 << HF_CS32_SHIFT)
159 2c0262af bellard
#define HF_SS32_MASK         (1 << HF_SS32_SHIFT)
160 2c0262af bellard
#define HF_ADDSEG_MASK       (1 << HF_ADDSEG_SHIFT)
161 65262d57 bellard
#define HF_PE_MASK           (1 << HF_PE_SHIFT)
162 58fe2f10 bellard
#define HF_TF_MASK           (1 << HF_TF_SHIFT)
163 7eee2a50 bellard
#define HF_MP_MASK           (1 << HF_MP_SHIFT)
164 7eee2a50 bellard
#define HF_EM_MASK           (1 << HF_EM_SHIFT)
165 7eee2a50 bellard
#define HF_TS_MASK           (1 << HF_TS_SHIFT)
166 0650f1ab aliguori
#define HF_IOPL_MASK         (3 << HF_IOPL_SHIFT)
167 14ce26e7 bellard
#define HF_LMA_MASK          (1 << HF_LMA_SHIFT)
168 14ce26e7 bellard
#define HF_CS64_MASK         (1 << HF_CS64_SHIFT)
169 a2397807 Jan Kiszka
#define HF_RF_MASK           (1 << HF_RF_SHIFT)
170 0650f1ab aliguori
#define HF_VM_MASK           (1 << HF_VM_SHIFT)
171 3b21e03e bellard
#define HF_SMM_MASK          (1 << HF_SMM_SHIFT)
172 872929aa bellard
#define HF_SVME_MASK         (1 << HF_SVME_SHIFT)
173 872929aa bellard
#define HF_SVMI_MASK         (1 << HF_SVMI_SHIFT)
174 a2397807 Jan Kiszka
#define HF_OSFXSR_MASK       (1 << HF_OSFXSR_SHIFT)
175 2c0262af bellard
176 db620f46 bellard
/* hflags2 */
177 db620f46 bellard
178 db620f46 bellard
#define HF2_GIF_SHIFT        0 /* if set CPU takes interrupts */
179 db620f46 bellard
#define HF2_HIF_SHIFT        1 /* value of IF_MASK when entering SVM */
180 db620f46 bellard
#define HF2_NMI_SHIFT        2 /* CPU serving NMI */
181 db620f46 bellard
#define HF2_VINTR_SHIFT      3 /* value of V_INTR_MASKING bit */
182 db620f46 bellard
183 db620f46 bellard
#define HF2_GIF_MASK          (1 << HF2_GIF_SHIFT)
184 db620f46 bellard
#define HF2_HIF_MASK          (1 << HF2_HIF_SHIFT) 
185 db620f46 bellard
#define HF2_NMI_MASK          (1 << HF2_NMI_SHIFT)
186 db620f46 bellard
#define HF2_VINTR_MASK        (1 << HF2_VINTR_SHIFT)
187 db620f46 bellard
188 0650f1ab aliguori
#define CR0_PE_SHIFT 0
189 0650f1ab aliguori
#define CR0_MP_SHIFT 1
190 0650f1ab aliguori
191 2c0262af bellard
#define CR0_PE_MASK  (1 << 0)
192 7eee2a50 bellard
#define CR0_MP_MASK  (1 << 1)
193 7eee2a50 bellard
#define CR0_EM_MASK  (1 << 2)
194 2c0262af bellard
#define CR0_TS_MASK  (1 << 3)
195 2ee73ac3 bellard
#define CR0_ET_MASK  (1 << 4)
196 7eee2a50 bellard
#define CR0_NE_MASK  (1 << 5)
197 2c0262af bellard
#define CR0_WP_MASK  (1 << 16)
198 2c0262af bellard
#define CR0_AM_MASK  (1 << 18)
199 2c0262af bellard
#define CR0_PG_MASK  (1 << 31)
200 2c0262af bellard
201 2c0262af bellard
#define CR4_VME_MASK  (1 << 0)
202 2c0262af bellard
#define CR4_PVI_MASK  (1 << 1)
203 2c0262af bellard
#define CR4_TSD_MASK  (1 << 2)
204 2c0262af bellard
#define CR4_DE_MASK   (1 << 3)
205 2c0262af bellard
#define CR4_PSE_MASK  (1 << 4)
206 64a595f2 bellard
#define CR4_PAE_MASK  (1 << 5)
207 79c4f6b0 Huang Ying
#define CR4_MCE_MASK  (1 << 6)
208 64a595f2 bellard
#define CR4_PGE_MASK  (1 << 7)
209 14ce26e7 bellard
#define CR4_PCE_MASK  (1 << 8)
210 0650f1ab aliguori
#define CR4_OSFXSR_SHIFT 9
211 0650f1ab aliguori
#define CR4_OSFXSR_MASK (1 << CR4_OSFXSR_SHIFT)
212 14ce26e7 bellard
#define CR4_OSXMMEXCPT_MASK  (1 << 10)
213 2c0262af bellard
214 01df040b aliguori
#define DR6_BD          (1 << 13)
215 01df040b aliguori
#define DR6_BS          (1 << 14)
216 01df040b aliguori
#define DR6_BT          (1 << 15)
217 01df040b aliguori
#define DR6_FIXED_1     0xffff0ff0
218 01df040b aliguori
219 01df040b aliguori
#define DR7_GD          (1 << 13)
220 01df040b aliguori
#define DR7_TYPE_SHIFT  16
221 01df040b aliguori
#define DR7_LEN_SHIFT   18
222 01df040b aliguori
#define DR7_FIXED_1     0x00000400
223 01df040b aliguori
224 2c0262af bellard
#define PG_PRESENT_BIT        0
225 2c0262af bellard
#define PG_RW_BIT        1
226 2c0262af bellard
#define PG_USER_BIT        2
227 2c0262af bellard
#define PG_PWT_BIT        3
228 2c0262af bellard
#define PG_PCD_BIT        4
229 2c0262af bellard
#define PG_ACCESSED_BIT        5
230 2c0262af bellard
#define PG_DIRTY_BIT        6
231 2c0262af bellard
#define PG_PSE_BIT        7
232 2c0262af bellard
#define PG_GLOBAL_BIT        8
233 5cf38396 bellard
#define PG_NX_BIT        63
234 2c0262af bellard
235 2c0262af bellard
#define PG_PRESENT_MASK  (1 << PG_PRESENT_BIT)
236 2c0262af bellard
#define PG_RW_MASK         (1 << PG_RW_BIT)
237 2c0262af bellard
#define PG_USER_MASK         (1 << PG_USER_BIT)
238 2c0262af bellard
#define PG_PWT_MASK         (1 << PG_PWT_BIT)
239 2c0262af bellard
#define PG_PCD_MASK         (1 << PG_PCD_BIT)
240 2c0262af bellard
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
241 2c0262af bellard
#define PG_DIRTY_MASK         (1 << PG_DIRTY_BIT)
242 2c0262af bellard
#define PG_PSE_MASK         (1 << PG_PSE_BIT)
243 2c0262af bellard
#define PG_GLOBAL_MASK         (1 << PG_GLOBAL_BIT)
244 5cf38396 bellard
#define PG_NX_MASK         (1LL << PG_NX_BIT)
245 2c0262af bellard
246 2c0262af bellard
#define PG_ERROR_W_BIT     1
247 2c0262af bellard
248 2c0262af bellard
#define PG_ERROR_P_MASK    0x01
249 2c0262af bellard
#define PG_ERROR_W_MASK    (1 << PG_ERROR_W_BIT)
250 2c0262af bellard
#define PG_ERROR_U_MASK    0x04
251 2c0262af bellard
#define PG_ERROR_RSVD_MASK 0x08
252 5cf38396 bellard
#define PG_ERROR_I_D_MASK  0x10
253 2c0262af bellard
254 c0532a76 Marcelo Tosatti
#define MCG_CTL_P        (1ULL<<8)   /* MCG_CAP register available */
255 c0532a76 Marcelo Tosatti
#define MCG_SER_P        (1ULL<<24) /* MCA recovery/new status bits */
256 79c4f6b0 Huang Ying
257 c0532a76 Marcelo Tosatti
#define MCE_CAP_DEF        (MCG_CTL_P|MCG_SER_P)
258 79c4f6b0 Huang Ying
#define MCE_BANKS_DEF        10
259 79c4f6b0 Huang Ying
260 c0532a76 Marcelo Tosatti
#define MCG_STATUS_RIPV        (1ULL<<0)   /* restart ip valid */
261 c0532a76 Marcelo Tosatti
#define MCG_STATUS_EIPV        (1ULL<<1)   /* ip points to correct instruction */
262 e6a0575e Anthony Liguori
#define MCG_STATUS_MCIP        (1ULL<<2)   /* machine check in progress */
263 79c4f6b0 Huang Ying
264 e6a0575e Anthony Liguori
#define MCI_STATUS_VAL        (1ULL<<63)  /* valid error */
265 e6a0575e Anthony Liguori
#define MCI_STATUS_OVER        (1ULL<<62)  /* previous errors lost */
266 e6a0575e Anthony Liguori
#define MCI_STATUS_UC        (1ULL<<61)  /* uncorrected error */
267 c0532a76 Marcelo Tosatti
#define MCI_STATUS_EN        (1ULL<<60)  /* error enabled */
268 c0532a76 Marcelo Tosatti
#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
269 c0532a76 Marcelo Tosatti
#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
270 c0532a76 Marcelo Tosatti
#define MCI_STATUS_PCC        (1ULL<<57)  /* processor context corrupt */
271 c0532a76 Marcelo Tosatti
#define MCI_STATUS_S        (1ULL<<56)  /* Signaled machine check */
272 c0532a76 Marcelo Tosatti
#define MCI_STATUS_AR        (1ULL<<55)  /* Action required */
273 c0532a76 Marcelo Tosatti
274 c0532a76 Marcelo Tosatti
/* MISC register defines */
275 c0532a76 Marcelo Tosatti
#define MCM_ADDR_SEGOFF        0        /* segment offset */
276 c0532a76 Marcelo Tosatti
#define MCM_ADDR_LINEAR        1        /* linear address */
277 c0532a76 Marcelo Tosatti
#define MCM_ADDR_PHYS        2        /* physical address */
278 c0532a76 Marcelo Tosatti
#define MCM_ADDR_MEM        3        /* memory address */
279 c0532a76 Marcelo Tosatti
#define MCM_ADDR_GENERIC 7        /* generic */
280 79c4f6b0 Huang Ying
281 0650f1ab aliguori
#define MSR_IA32_TSC                    0x10
282 2c0262af bellard
#define MSR_IA32_APICBASE               0x1b
283 2c0262af bellard
#define MSR_IA32_APICBASE_BSP           (1<<8)
284 2c0262af bellard
#define MSR_IA32_APICBASE_ENABLE        (1<<11)
285 2c0262af bellard
#define MSR_IA32_APICBASE_BASE          (0xfffff<<12)
286 2c0262af bellard
287 dd5e3b17 aliguori
#define MSR_MTRRcap                        0xfe
288 dd5e3b17 aliguori
#define MSR_MTRRcap_VCNT                8
289 dd5e3b17 aliguori
#define MSR_MTRRcap_FIXRANGE_SUPPORT        (1 << 8)
290 dd5e3b17 aliguori
#define MSR_MTRRcap_WC_SUPPORTED        (1 << 10)
291 dd5e3b17 aliguori
292 2c0262af bellard
#define MSR_IA32_SYSENTER_CS            0x174
293 2c0262af bellard
#define MSR_IA32_SYSENTER_ESP           0x175
294 2c0262af bellard
#define MSR_IA32_SYSENTER_EIP           0x176
295 2c0262af bellard
296 8f091a59 bellard
#define MSR_MCG_CAP                     0x179
297 8f091a59 bellard
#define MSR_MCG_STATUS                  0x17a
298 8f091a59 bellard
#define MSR_MCG_CTL                     0x17b
299 8f091a59 bellard
300 e737b32a balrog
#define MSR_IA32_PERF_STATUS            0x198
301 e737b32a balrog
302 165d9b82 aliguori
#define MSR_MTRRphysBase(reg)                (0x200 + 2 * (reg))
303 165d9b82 aliguori
#define MSR_MTRRphysMask(reg)                (0x200 + 2 * (reg) + 1)
304 165d9b82 aliguori
305 165d9b82 aliguori
#define MSR_MTRRfix64K_00000                0x250
306 165d9b82 aliguori
#define MSR_MTRRfix16K_80000                0x258
307 165d9b82 aliguori
#define MSR_MTRRfix16K_A0000                0x259
308 165d9b82 aliguori
#define MSR_MTRRfix4K_C0000                0x268
309 165d9b82 aliguori
#define MSR_MTRRfix4K_C8000                0x269
310 165d9b82 aliguori
#define MSR_MTRRfix4K_D0000                0x26a
311 165d9b82 aliguori
#define MSR_MTRRfix4K_D8000                0x26b
312 165d9b82 aliguori
#define MSR_MTRRfix4K_E0000                0x26c
313 165d9b82 aliguori
#define MSR_MTRRfix4K_E8000                0x26d
314 165d9b82 aliguori
#define MSR_MTRRfix4K_F0000                0x26e
315 165d9b82 aliguori
#define MSR_MTRRfix4K_F8000                0x26f
316 165d9b82 aliguori
317 8f091a59 bellard
#define MSR_PAT                         0x277
318 8f091a59 bellard
319 165d9b82 aliguori
#define MSR_MTRRdefType                        0x2ff
320 165d9b82 aliguori
321 79c4f6b0 Huang Ying
#define MSR_MC0_CTL                        0x400
322 79c4f6b0 Huang Ying
#define MSR_MC0_STATUS                        0x401
323 79c4f6b0 Huang Ying
#define MSR_MC0_ADDR                        0x402
324 79c4f6b0 Huang Ying
#define MSR_MC0_MISC                        0x403
325 79c4f6b0 Huang Ying
326 14ce26e7 bellard
#define MSR_EFER                        0xc0000080
327 14ce26e7 bellard
328 14ce26e7 bellard
#define MSR_EFER_SCE   (1 << 0)
329 14ce26e7 bellard
#define MSR_EFER_LME   (1 << 8)
330 14ce26e7 bellard
#define MSR_EFER_LMA   (1 << 10)
331 14ce26e7 bellard
#define MSR_EFER_NXE   (1 << 11)
332 872929aa bellard
#define MSR_EFER_SVME  (1 << 12)
333 14ce26e7 bellard
#define MSR_EFER_FFXSR (1 << 14)
334 14ce26e7 bellard
335 14ce26e7 bellard
#define MSR_STAR                        0xc0000081
336 14ce26e7 bellard
#define MSR_LSTAR                       0xc0000082
337 14ce26e7 bellard
#define MSR_CSTAR                       0xc0000083
338 14ce26e7 bellard
#define MSR_FMASK                       0xc0000084
339 14ce26e7 bellard
#define MSR_FSBASE                      0xc0000100
340 14ce26e7 bellard
#define MSR_GSBASE                      0xc0000101
341 14ce26e7 bellard
#define MSR_KERNELGSBASE                0xc0000102
342 1b050077 Andre Przywara
#define MSR_TSC_AUX                     0xc0000103
343 14ce26e7 bellard
344 0573fbfc ths
#define MSR_VM_HSAVE_PA                 0xc0010117
345 0573fbfc ths
346 14ce26e7 bellard
/* cpuid_features bits */
347 14ce26e7 bellard
#define CPUID_FP87 (1 << 0)
348 14ce26e7 bellard
#define CPUID_VME  (1 << 1)
349 14ce26e7 bellard
#define CPUID_DE   (1 << 2)
350 14ce26e7 bellard
#define CPUID_PSE  (1 << 3)
351 14ce26e7 bellard
#define CPUID_TSC  (1 << 4)
352 14ce26e7 bellard
#define CPUID_MSR  (1 << 5)
353 14ce26e7 bellard
#define CPUID_PAE  (1 << 6)
354 14ce26e7 bellard
#define CPUID_MCE  (1 << 7)
355 14ce26e7 bellard
#define CPUID_CX8  (1 << 8)
356 14ce26e7 bellard
#define CPUID_APIC (1 << 9)
357 14ce26e7 bellard
#define CPUID_SEP  (1 << 11) /* sysenter/sysexit */
358 14ce26e7 bellard
#define CPUID_MTRR (1 << 12)
359 14ce26e7 bellard
#define CPUID_PGE  (1 << 13)
360 14ce26e7 bellard
#define CPUID_MCA  (1 << 14)
361 14ce26e7 bellard
#define CPUID_CMOV (1 << 15)
362 8f091a59 bellard
#define CPUID_PAT  (1 << 16)
363 8988ae89 bellard
#define CPUID_PSE36   (1 << 17)
364 a049de61 bellard
#define CPUID_PN   (1 << 18)
365 8f091a59 bellard
#define CPUID_CLFLUSH (1 << 19)
366 a049de61 bellard
#define CPUID_DTS (1 << 21)
367 a049de61 bellard
#define CPUID_ACPI (1 << 22)
368 14ce26e7 bellard
#define CPUID_MMX  (1 << 23)
369 14ce26e7 bellard
#define CPUID_FXSR (1 << 24)
370 14ce26e7 bellard
#define CPUID_SSE  (1 << 25)
371 14ce26e7 bellard
#define CPUID_SSE2 (1 << 26)
372 a049de61 bellard
#define CPUID_SS (1 << 27)
373 a049de61 bellard
#define CPUID_HT (1 << 28)
374 a049de61 bellard
#define CPUID_TM (1 << 29)
375 a049de61 bellard
#define CPUID_IA64 (1 << 30)
376 a049de61 bellard
#define CPUID_PBE (1 << 31)
377 14ce26e7 bellard
378 465e9838 bellard
#define CPUID_EXT_SSE3     (1 << 0)
379 558fa836 pbrook
#define CPUID_EXT_DTES64   (1 << 2)
380 9df217a3 bellard
#define CPUID_EXT_MONITOR  (1 << 3)
381 a049de61 bellard
#define CPUID_EXT_DSCPL    (1 << 4)
382 a049de61 bellard
#define CPUID_EXT_VMX      (1 << 5)
383 a049de61 bellard
#define CPUID_EXT_SMX      (1 << 6)
384 a049de61 bellard
#define CPUID_EXT_EST      (1 << 7)
385 a049de61 bellard
#define CPUID_EXT_TM2      (1 << 8)
386 a049de61 bellard
#define CPUID_EXT_SSSE3    (1 << 9)
387 a049de61 bellard
#define CPUID_EXT_CID      (1 << 10)
388 9df217a3 bellard
#define CPUID_EXT_CX16     (1 << 13)
389 a049de61 bellard
#define CPUID_EXT_XTPR     (1 << 14)
390 558fa836 pbrook
#define CPUID_EXT_PDCM     (1 << 15)
391 558fa836 pbrook
#define CPUID_EXT_DCA      (1 << 18)
392 558fa836 pbrook
#define CPUID_EXT_SSE41    (1 << 19)
393 558fa836 pbrook
#define CPUID_EXT_SSE42    (1 << 20)
394 558fa836 pbrook
#define CPUID_EXT_X2APIC   (1 << 21)
395 558fa836 pbrook
#define CPUID_EXT_MOVBE    (1 << 22)
396 558fa836 pbrook
#define CPUID_EXT_POPCNT   (1 << 23)
397 558fa836 pbrook
#define CPUID_EXT_XSAVE    (1 << 26)
398 558fa836 pbrook
#define CPUID_EXT_OSXSAVE  (1 << 27)
399 6c0d7ee8 Andre Przywara
#define CPUID_EXT_HYPERVISOR  (1 << 31)
400 9df217a3 bellard
401 9df217a3 bellard
#define CPUID_EXT2_SYSCALL (1 << 11)
402 a049de61 bellard
#define CPUID_EXT2_MP      (1 << 19)
403 9df217a3 bellard
#define CPUID_EXT2_NX      (1 << 20)
404 a049de61 bellard
#define CPUID_EXT2_MMXEXT  (1 << 22)
405 8d9bfc2b bellard
#define CPUID_EXT2_FFXSR   (1 << 25)
406 a049de61 bellard
#define CPUID_EXT2_PDPE1GB (1 << 26)
407 a049de61 bellard
#define CPUID_EXT2_RDTSCP  (1 << 27)
408 9df217a3 bellard
#define CPUID_EXT2_LM      (1 << 29)
409 a049de61 bellard
#define CPUID_EXT2_3DNOWEXT (1 << 30)
410 a049de61 bellard
#define CPUID_EXT2_3DNOW   (1 << 31)
411 9df217a3 bellard
412 a049de61 bellard
#define CPUID_EXT3_LAHF_LM (1 << 0)
413 a049de61 bellard
#define CPUID_EXT3_CMP_LEG (1 << 1)
414 0573fbfc ths
#define CPUID_EXT3_SVM     (1 << 2)
415 a049de61 bellard
#define CPUID_EXT3_EXTAPIC (1 << 3)
416 a049de61 bellard
#define CPUID_EXT3_CR8LEG  (1 << 4)
417 a049de61 bellard
#define CPUID_EXT3_ABM     (1 << 5)
418 a049de61 bellard
#define CPUID_EXT3_SSE4A   (1 << 6)
419 a049de61 bellard
#define CPUID_EXT3_MISALIGNSSE (1 << 7)
420 a049de61 bellard
#define CPUID_EXT3_3DNOWPREFETCH (1 << 8)
421 a049de61 bellard
#define CPUID_EXT3_OSVW    (1 << 9)
422 a049de61 bellard
#define CPUID_EXT3_IBS     (1 << 10)
423 872929aa bellard
#define CPUID_EXT3_SKINIT  (1 << 12)
424 0573fbfc ths
425 296acb64 Joerg Roedel
#define CPUID_SVM_NPT          (1 << 0)
426 296acb64 Joerg Roedel
#define CPUID_SVM_LBRV         (1 << 1)
427 296acb64 Joerg Roedel
#define CPUID_SVM_SVMLOCK      (1 << 2)
428 296acb64 Joerg Roedel
#define CPUID_SVM_NRIPSAVE     (1 << 3)
429 296acb64 Joerg Roedel
#define CPUID_SVM_TSCSCALE     (1 << 4)
430 296acb64 Joerg Roedel
#define CPUID_SVM_VMCBCLEAN    (1 << 5)
431 296acb64 Joerg Roedel
#define CPUID_SVM_FLUSHASID    (1 << 6)
432 296acb64 Joerg Roedel
#define CPUID_SVM_DECODEASSIST (1 << 7)
433 296acb64 Joerg Roedel
#define CPUID_SVM_PAUSEFILTER  (1 << 10)
434 296acb64 Joerg Roedel
#define CPUID_SVM_PFTHRESHOLD  (1 << 12)
435 296acb64 Joerg Roedel
436 c5096daf balrog
#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
437 c5096daf balrog
#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
438 c5096daf balrog
#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
439 c5096daf balrog
440 c5096daf balrog
#define CPUID_VENDOR_AMD_1   0x68747541 /* "Auth" */
441 c5096daf balrog
#define CPUID_VENDOR_AMD_2   0x69746e65 /* "enti" */ 
442 c5096daf balrog
#define CPUID_VENDOR_AMD_3   0x444d4163 /* "cAMD" */
443 c5096daf balrog
444 e737b32a balrog
#define CPUID_MWAIT_IBE     (1 << 1) /* Interrupts can exit capability */
445 a876e289 balrog
#define CPUID_MWAIT_EMX     (1 << 0) /* enumeration supported */
446 e737b32a balrog
447 2c0262af bellard
#define EXCP00_DIVZ        0
448 01df040b aliguori
#define EXCP01_DB        1
449 2c0262af bellard
#define EXCP02_NMI        2
450 2c0262af bellard
#define EXCP03_INT3        3
451 2c0262af bellard
#define EXCP04_INTO        4
452 2c0262af bellard
#define EXCP05_BOUND        5
453 2c0262af bellard
#define EXCP06_ILLOP        6
454 2c0262af bellard
#define EXCP07_PREX        7
455 2c0262af bellard
#define EXCP08_DBLE        8
456 2c0262af bellard
#define EXCP09_XERR        9
457 2c0262af bellard
#define EXCP0A_TSS        10
458 2c0262af bellard
#define EXCP0B_NOSEG        11
459 2c0262af bellard
#define EXCP0C_STACK        12
460 2c0262af bellard
#define EXCP0D_GPF        13
461 2c0262af bellard
#define EXCP0E_PAGE        14
462 2c0262af bellard
#define EXCP10_COPR        16
463 2c0262af bellard
#define EXCP11_ALGN        17
464 2c0262af bellard
#define EXCP12_MCHK        18
465 2c0262af bellard
466 d2fd1af7 bellard
#define EXCP_SYSCALL    0x100 /* only happens in user only emulation
467 d2fd1af7 bellard
                                 for syscall instruction */
468 d2fd1af7 bellard
469 2c0262af bellard
enum {
470 2c0262af bellard
    CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
471 1235fc06 ths
    CC_OP_EFLAGS,  /* all cc are explicitly computed, CC_SRC = flags */
472 d36cd60e bellard
473 d36cd60e bellard
    CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
474 d36cd60e bellard
    CC_OP_MULW,
475 d36cd60e bellard
    CC_OP_MULL,
476 14ce26e7 bellard
    CC_OP_MULQ,
477 2c0262af bellard
478 2c0262af bellard
    CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
479 2c0262af bellard
    CC_OP_ADDW,
480 2c0262af bellard
    CC_OP_ADDL,
481 14ce26e7 bellard
    CC_OP_ADDQ,
482 2c0262af bellard
483 2c0262af bellard
    CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
484 2c0262af bellard
    CC_OP_ADCW,
485 2c0262af bellard
    CC_OP_ADCL,
486 14ce26e7 bellard
    CC_OP_ADCQ,
487 2c0262af bellard
488 2c0262af bellard
    CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
489 2c0262af bellard
    CC_OP_SUBW,
490 2c0262af bellard
    CC_OP_SUBL,
491 14ce26e7 bellard
    CC_OP_SUBQ,
492 2c0262af bellard
493 2c0262af bellard
    CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
494 2c0262af bellard
    CC_OP_SBBW,
495 2c0262af bellard
    CC_OP_SBBL,
496 14ce26e7 bellard
    CC_OP_SBBQ,
497 2c0262af bellard
498 2c0262af bellard
    CC_OP_LOGICB, /* modify all flags, CC_DST = res */
499 2c0262af bellard
    CC_OP_LOGICW,
500 2c0262af bellard
    CC_OP_LOGICL,
501 14ce26e7 bellard
    CC_OP_LOGICQ,
502 2c0262af bellard
503 2c0262af bellard
    CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
504 2c0262af bellard
    CC_OP_INCW,
505 2c0262af bellard
    CC_OP_INCL,
506 14ce26e7 bellard
    CC_OP_INCQ,
507 2c0262af bellard
508 2c0262af bellard
    CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C  */
509 2c0262af bellard
    CC_OP_DECW,
510 2c0262af bellard
    CC_OP_DECL,
511 14ce26e7 bellard
    CC_OP_DECQ,
512 2c0262af bellard
513 6b652794 bellard
    CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
514 2c0262af bellard
    CC_OP_SHLW,
515 2c0262af bellard
    CC_OP_SHLL,
516 14ce26e7 bellard
    CC_OP_SHLQ,
517 2c0262af bellard
518 2c0262af bellard
    CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
519 2c0262af bellard
    CC_OP_SARW,
520 2c0262af bellard
    CC_OP_SARL,
521 14ce26e7 bellard
    CC_OP_SARQ,
522 2c0262af bellard
523 2c0262af bellard
    CC_OP_NB,
524 2c0262af bellard
};
525 2c0262af bellard
526 7a0e1f41 bellard
#ifdef FLOATX80
527 2c0262af bellard
#define USE_X86LDOUBLE
528 2c0262af bellard
#endif
529 2c0262af bellard
530 2c0262af bellard
#ifdef USE_X86LDOUBLE
531 7a0e1f41 bellard
typedef floatx80 CPU86_LDouble;
532 2c0262af bellard
#else
533 7a0e1f41 bellard
typedef float64 CPU86_LDouble;
534 2c0262af bellard
#endif
535 2c0262af bellard
536 2c0262af bellard
typedef struct SegmentCache {
537 2c0262af bellard
    uint32_t selector;
538 14ce26e7 bellard
    target_ulong base;
539 2c0262af bellard
    uint32_t limit;
540 2c0262af bellard
    uint32_t flags;
541 2c0262af bellard
} SegmentCache;
542 2c0262af bellard
543 826461bb bellard
typedef union {
544 664e0f19 bellard
    uint8_t _b[16];
545 664e0f19 bellard
    uint16_t _w[8];
546 664e0f19 bellard
    uint32_t _l[4];
547 664e0f19 bellard
    uint64_t _q[2];
548 7a0e1f41 bellard
    float32 _s[4];
549 7a0e1f41 bellard
    float64 _d[2];
550 14ce26e7 bellard
} XMMReg;
551 14ce26e7 bellard
552 826461bb bellard
typedef union {
553 826461bb bellard
    uint8_t _b[8];
554 a35f3ec7 aurel32
    uint16_t _w[4];
555 a35f3ec7 aurel32
    uint32_t _l[2];
556 a35f3ec7 aurel32
    float32 _s[2];
557 826461bb bellard
    uint64_t q;
558 826461bb bellard
} MMXReg;
559 826461bb bellard
560 e2542fe2 Juan Quintela
#ifdef HOST_WORDS_BIGENDIAN
561 826461bb bellard
#define XMM_B(n) _b[15 - (n)]
562 826461bb bellard
#define XMM_W(n) _w[7 - (n)]
563 826461bb bellard
#define XMM_L(n) _l[3 - (n)]
564 664e0f19 bellard
#define XMM_S(n) _s[3 - (n)]
565 826461bb bellard
#define XMM_Q(n) _q[1 - (n)]
566 664e0f19 bellard
#define XMM_D(n) _d[1 - (n)]
567 826461bb bellard
568 826461bb bellard
#define MMX_B(n) _b[7 - (n)]
569 826461bb bellard
#define MMX_W(n) _w[3 - (n)]
570 826461bb bellard
#define MMX_L(n) _l[1 - (n)]
571 a35f3ec7 aurel32
#define MMX_S(n) _s[1 - (n)]
572 826461bb bellard
#else
573 826461bb bellard
#define XMM_B(n) _b[n]
574 826461bb bellard
#define XMM_W(n) _w[n]
575 826461bb bellard
#define XMM_L(n) _l[n]
576 664e0f19 bellard
#define XMM_S(n) _s[n]
577 826461bb bellard
#define XMM_Q(n) _q[n]
578 664e0f19 bellard
#define XMM_D(n) _d[n]
579 826461bb bellard
580 826461bb bellard
#define MMX_B(n) _b[n]
581 826461bb bellard
#define MMX_W(n) _w[n]
582 826461bb bellard
#define MMX_L(n) _l[n]
583 a35f3ec7 aurel32
#define MMX_S(n) _s[n]
584 826461bb bellard
#endif
585 664e0f19 bellard
#define MMX_Q(n) q
586 826461bb bellard
587 acc68836 Juan Quintela
typedef union {
588 acc68836 Juan Quintela
#ifdef USE_X86LDOUBLE
589 acc68836 Juan Quintela
    CPU86_LDouble d __attribute__((aligned(16)));
590 acc68836 Juan Quintela
#else
591 acc68836 Juan Quintela
    CPU86_LDouble d;
592 acc68836 Juan Quintela
#endif
593 acc68836 Juan Quintela
    MMXReg mmx;
594 acc68836 Juan Quintela
} FPReg;
595 acc68836 Juan Quintela
596 c1a54d57 Juan Quintela
typedef struct {
597 c1a54d57 Juan Quintela
    uint64_t base;
598 c1a54d57 Juan Quintela
    uint64_t mask;
599 c1a54d57 Juan Quintela
} MTRRVar;
600 c1a54d57 Juan Quintela
601 5f30fa18 Jan Kiszka
#define CPU_NB_REGS64 16
602 5f30fa18 Jan Kiszka
#define CPU_NB_REGS32 8
603 5f30fa18 Jan Kiszka
604 14ce26e7 bellard
#ifdef TARGET_X86_64
605 5f30fa18 Jan Kiszka
#define CPU_NB_REGS CPU_NB_REGS64
606 14ce26e7 bellard
#else
607 5f30fa18 Jan Kiszka
#define CPU_NB_REGS CPU_NB_REGS32
608 14ce26e7 bellard
#endif
609 14ce26e7 bellard
610 6ebbf390 j_mayer
#define NB_MMU_MODES 2
611 6ebbf390 j_mayer
612 2c0262af bellard
typedef struct CPUX86State {
613 2c0262af bellard
    /* standard registers */
614 14ce26e7 bellard
    target_ulong regs[CPU_NB_REGS];
615 14ce26e7 bellard
    target_ulong eip;
616 14ce26e7 bellard
    target_ulong eflags; /* eflags register. During CPU emulation, CC
617 2c0262af bellard
                        flags and DF are set to zero because they are
618 2c0262af bellard
                        stored elsewhere */
619 2c0262af bellard
620 2c0262af bellard
    /* emulator internal eflags handling */
621 14ce26e7 bellard
    target_ulong cc_src;
622 14ce26e7 bellard
    target_ulong cc_dst;
623 2c0262af bellard
    uint32_t cc_op;
624 2c0262af bellard
    int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
625 db620f46 bellard
    uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
626 db620f46 bellard
                        are known at translation time. */
627 db620f46 bellard
    uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
628 2c0262af bellard
629 9df217a3 bellard
    /* segments */
630 9df217a3 bellard
    SegmentCache segs[6]; /* selector values */
631 9df217a3 bellard
    SegmentCache ldt;
632 9df217a3 bellard
    SegmentCache tr;
633 9df217a3 bellard
    SegmentCache gdt; /* only base and limit are used */
634 9df217a3 bellard
    SegmentCache idt; /* only base and limit are used */
635 9df217a3 bellard
636 db620f46 bellard
    target_ulong cr[5]; /* NOTE: cr1 is unused */
637 5ee0ffaa Juan Quintela
    int32_t a20_mask;
638 9df217a3 bellard
639 2c0262af bellard
    /* FPU state */
640 2c0262af bellard
    unsigned int fpstt; /* top of stack index */
641 67b8f419 Juan Quintela
    uint16_t fpus;
642 eb831623 Juan Quintela
    uint16_t fpuc;
643 2c0262af bellard
    uint8_t fptags[8];   /* 0 = valid, 1 = empty */
644 acc68836 Juan Quintela
    FPReg fpregs[8];
645 2c0262af bellard
646 2c0262af bellard
    /* emulator internal variables */
647 7a0e1f41 bellard
    float_status fp_status;
648 2c0262af bellard
    CPU86_LDouble ft0;
649 3b46e624 ths
650 a35f3ec7 aurel32
    float_status mmx_status; /* for 3DNow! float ops */
651 7a0e1f41 bellard
    float_status sse_status;
652 664e0f19 bellard
    uint32_t mxcsr;
653 14ce26e7 bellard
    XMMReg xmm_regs[CPU_NB_REGS];
654 14ce26e7 bellard
    XMMReg xmm_t0;
655 664e0f19 bellard
    MMXReg mmx_t0;
656 1e4840bf bellard
    target_ulong cc_tmp; /* temporary for rcr/rcl */
657 14ce26e7 bellard
658 2c0262af bellard
    /* sysenter registers */
659 2c0262af bellard
    uint32_t sysenter_cs;
660 2436b61a balrog
    target_ulong sysenter_esp;
661 2436b61a balrog
    target_ulong sysenter_eip;
662 8d9bfc2b bellard
    uint64_t efer;
663 8d9bfc2b bellard
    uint64_t star;
664 0573fbfc ths
665 5cc1d1e6 bellard
    uint64_t vm_hsave;
666 5cc1d1e6 bellard
    uint64_t vm_vmcb;
667 33c263df bellard
    uint64_t tsc_offset;
668 0573fbfc ths
    uint64_t intercept;
669 0573fbfc ths
    uint16_t intercept_cr_read;
670 0573fbfc ths
    uint16_t intercept_cr_write;
671 0573fbfc ths
    uint16_t intercept_dr_read;
672 0573fbfc ths
    uint16_t intercept_dr_write;
673 0573fbfc ths
    uint32_t intercept_exceptions;
674 db620f46 bellard
    uint8_t v_tpr;
675 0573fbfc ths
676 14ce26e7 bellard
#ifdef TARGET_X86_64
677 14ce26e7 bellard
    target_ulong lstar;
678 14ce26e7 bellard
    target_ulong cstar;
679 14ce26e7 bellard
    target_ulong fmask;
680 14ce26e7 bellard
    target_ulong kernelgsbase;
681 14ce26e7 bellard
#endif
682 1a03675d Glauber Costa
    uint64_t system_time_msr;
683 1a03675d Glauber Costa
    uint64_t wall_clock_msr;
684 58fe2f10 bellard
685 7ba1e619 aliguori
    uint64_t tsc;
686 7ba1e619 aliguori
687 8f091a59 bellard
    uint64_t pat;
688 8f091a59 bellard
689 2c0262af bellard
    /* exception/interrupt handling */
690 2c0262af bellard
    int error_code;
691 2c0262af bellard
    int exception_is_int;
692 826461bb bellard
    target_ulong exception_next_eip;
693 14ce26e7 bellard
    target_ulong dr[8]; /* debug registers */
694 01df040b aliguori
    union {
695 01df040b aliguori
        CPUBreakpoint *cpu_breakpoint[4];
696 01df040b aliguori
        CPUWatchpoint *cpu_watchpoint[4];
697 01df040b aliguori
    }; /* break/watchpoints for dr[0..3] */
698 3b21e03e bellard
    uint32_t smbase;
699 678dde13 ths
    int old_exception;  /* exception in flight */
700 2c0262af bellard
701 a316d335 bellard
    CPU_COMMON
702 2c0262af bellard
703 14ce26e7 bellard
    /* processor features (e.g. for CPUID insn) */
704 8d9bfc2b bellard
    uint32_t cpuid_level;
705 14ce26e7 bellard
    uint32_t cpuid_vendor1;
706 14ce26e7 bellard
    uint32_t cpuid_vendor2;
707 14ce26e7 bellard
    uint32_t cpuid_vendor3;
708 14ce26e7 bellard
    uint32_t cpuid_version;
709 14ce26e7 bellard
    uint32_t cpuid_features;
710 9df217a3 bellard
    uint32_t cpuid_ext_features;
711 8d9bfc2b bellard
    uint32_t cpuid_xlevel;
712 8d9bfc2b bellard
    uint32_t cpuid_model[12];
713 8d9bfc2b bellard
    uint32_t cpuid_ext2_features;
714 0573fbfc ths
    uint32_t cpuid_ext3_features;
715 eae7629b ths
    uint32_t cpuid_apic_id;
716 ef768138 Andre Przywara
    int cpuid_vendor_override;
717 3b46e624 ths
718 165d9b82 aliguori
    /* MTRRs */
719 165d9b82 aliguori
    uint64_t mtrr_fixed[11];
720 165d9b82 aliguori
    uint64_t mtrr_deftype;
721 c1a54d57 Juan Quintela
    MTRRVar mtrr_var[8];
722 165d9b82 aliguori
723 7ba1e619 aliguori
    /* For KVM */
724 f8d926e9 Jan Kiszka
    uint32_t mp_state;
725 31827373 Jan Kiszka
    int32_t exception_injected;
726 0e607a80 Jan Kiszka
    int32_t interrupt_injected;
727 a0fb002c Jan Kiszka
    uint8_t soft_interrupt;
728 a0fb002c Jan Kiszka
    uint8_t nmi_injected;
729 a0fb002c Jan Kiszka
    uint8_t nmi_pending;
730 a0fb002c Jan Kiszka
    uint8_t has_error_code;
731 a0fb002c Jan Kiszka
    uint32_t sipi_vector;
732 bb0300dc Gleb Natapov
    uint32_t cpuid_kvm_features;
733 296acb64 Joerg Roedel
    uint32_t cpuid_svm_features;
734 bb0300dc Gleb Natapov
    
735 14ce26e7 bellard
    /* in order to simplify APIC support, we leave this pointer to the
736 14ce26e7 bellard
       user */
737 92a16d7a Blue Swirl
    struct DeviceState *apic_state;
738 79c4f6b0 Huang Ying
739 79c4f6b0 Huang Ying
    uint64 mcg_cap;
740 79c4f6b0 Huang Ying
    uint64 mcg_status;
741 79c4f6b0 Huang Ying
    uint64 mcg_ctl;
742 ac74d0f1 Juan Quintela
    uint64 mce_banks[MCE_BANKS_DEF*4];
743 1b050077 Andre Przywara
744 1b050077 Andre Przywara
    uint64_t tsc_aux;
745 5a2d0e57 Aurelien Jarno
746 5a2d0e57 Aurelien Jarno
    /* vmstate */
747 5a2d0e57 Aurelien Jarno
    uint16_t fpus_vmstate;
748 5a2d0e57 Aurelien Jarno
    uint16_t fptag_vmstate;
749 5a2d0e57 Aurelien Jarno
    uint16_t fpregs_format_vmstate;
750 f1665b21 Sheng Yang
751 f1665b21 Sheng Yang
    uint64_t xstate_bv;
752 f1665b21 Sheng Yang
    XMMReg ymmh_regs[CPU_NB_REGS];
753 f1665b21 Sheng Yang
754 f1665b21 Sheng Yang
    uint64_t xcr0;
755 2c0262af bellard
} CPUX86State;
756 2c0262af bellard
757 aaed909a bellard
CPUX86State *cpu_x86_init(const char *cpu_model);
758 2c0262af bellard
int cpu_x86_exec(CPUX86State *s);
759 2c0262af bellard
void cpu_x86_close(CPUX86State *s);
760 9a78eead Stefan Weil
void x86_cpu_list (FILE *f, fprintf_function cpu_fprintf, const char *optarg);
761 b5ec5ce0 john cooper
void x86_cpudef_setup(void);
762 b5ec5ce0 john cooper
763 d720b93d bellard
int cpu_get_pic_interrupt(CPUX86State *s);
764 2ee73ac3 bellard
/* MSDOS compatibility mode FPU exception support */
765 2ee73ac3 bellard
void cpu_set_ferr(CPUX86State *s);
766 2c0262af bellard
767 2c0262af bellard
/* this function must always be used to load data in the segment
768 2c0262af bellard
   cache: it synchronizes the hflags with the segment cache values */
769 5fafdf24 ths
static inline void cpu_x86_load_seg_cache(CPUX86State *env,
770 2c0262af bellard
                                          int seg_reg, unsigned int selector,
771 8988ae89 bellard
                                          target_ulong base,
772 5fafdf24 ths
                                          unsigned int limit,
773 2c0262af bellard
                                          unsigned int flags)
774 2c0262af bellard
{
775 2c0262af bellard
    SegmentCache *sc;
776 2c0262af bellard
    unsigned int new_hflags;
777 3b46e624 ths
778 2c0262af bellard
    sc = &env->segs[seg_reg];
779 2c0262af bellard
    sc->selector = selector;
780 2c0262af bellard
    sc->base = base;
781 2c0262af bellard
    sc->limit = limit;
782 2c0262af bellard
    sc->flags = flags;
783 2c0262af bellard
784 2c0262af bellard
    /* update the hidden flags */
785 14ce26e7 bellard
    {
786 14ce26e7 bellard
        if (seg_reg == R_CS) {
787 14ce26e7 bellard
#ifdef TARGET_X86_64
788 14ce26e7 bellard
            if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
789 14ce26e7 bellard
                /* long mode */
790 14ce26e7 bellard
                env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
791 14ce26e7 bellard
                env->hflags &= ~(HF_ADDSEG_MASK);
792 5fafdf24 ths
            } else
793 14ce26e7 bellard
#endif
794 14ce26e7 bellard
            {
795 14ce26e7 bellard
                /* legacy / compatibility case */
796 14ce26e7 bellard
                new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
797 14ce26e7 bellard
                    >> (DESC_B_SHIFT - HF_CS32_SHIFT);
798 14ce26e7 bellard
                env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
799 14ce26e7 bellard
                    new_hflags;
800 14ce26e7 bellard
            }
801 14ce26e7 bellard
        }
802 14ce26e7 bellard
        new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
803 14ce26e7 bellard
            >> (DESC_B_SHIFT - HF_SS32_SHIFT);
804 14ce26e7 bellard
        if (env->hflags & HF_CS64_MASK) {
805 14ce26e7 bellard
            /* zero base assumed for DS, ES and SS in long mode */
806 5fafdf24 ths
        } else if (!(env->cr[0] & CR0_PE_MASK) ||
807 735a8fd3 bellard
                   (env->eflags & VM_MASK) ||
808 735a8fd3 bellard
                   !(env->hflags & HF_CS32_MASK)) {
809 14ce26e7 bellard
            /* XXX: try to avoid this test. The problem comes from the
810 14ce26e7 bellard
               fact that is real mode or vm86 mode we only modify the
811 14ce26e7 bellard
               'base' and 'selector' fields of the segment cache to go
812 14ce26e7 bellard
               faster. A solution may be to force addseg to one in
813 14ce26e7 bellard
               translate-i386.c. */
814 14ce26e7 bellard
            new_hflags |= HF_ADDSEG_MASK;
815 14ce26e7 bellard
        } else {
816 5fafdf24 ths
            new_hflags |= ((env->segs[R_DS].base |
817 735a8fd3 bellard
                            env->segs[R_ES].base |
818 5fafdf24 ths
                            env->segs[R_SS].base) != 0) <<
819 14ce26e7 bellard
                HF_ADDSEG_SHIFT;
820 14ce26e7 bellard
        }
821 5fafdf24 ths
        env->hflags = (env->hflags &
822 14ce26e7 bellard
                       ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
823 2c0262af bellard
    }
824 2c0262af bellard
}
825 2c0262af bellard
826 0e26b7b8 Blue Swirl
static inline void cpu_x86_load_seg_cache_sipi(CPUX86State *env,
827 0e26b7b8 Blue Swirl
                                               int sipi_vector)
828 0e26b7b8 Blue Swirl
{
829 0e26b7b8 Blue Swirl
    env->eip = 0;
830 0e26b7b8 Blue Swirl
    cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
831 0e26b7b8 Blue Swirl
                           sipi_vector << 12,
832 0e26b7b8 Blue Swirl
                           env->segs[R_CS].limit,
833 0e26b7b8 Blue Swirl
                           env->segs[R_CS].flags);
834 0e26b7b8 Blue Swirl
    env->halted = 0;
835 0e26b7b8 Blue Swirl
}
836 0e26b7b8 Blue Swirl
837 84273177 Jan Kiszka
int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
838 84273177 Jan Kiszka
                            target_ulong *base, unsigned int *limit,
839 84273177 Jan Kiszka
                            unsigned int *flags);
840 84273177 Jan Kiszka
841 2c0262af bellard
/* wrapper, just in case memory mappings must be changed */
842 2c0262af bellard
static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
843 2c0262af bellard
{
844 2c0262af bellard
#if HF_CPL_MASK == 3
845 2c0262af bellard
    s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
846 2c0262af bellard
#else
847 2c0262af bellard
#error HF_CPL_MASK is hardcoded
848 2c0262af bellard
#endif
849 2c0262af bellard
}
850 2c0262af bellard
851 d9957a8b blueswir1
/* op_helper.c */
852 1f1af9fd bellard
/* used for debug or cpu save/restore */
853 1f1af9fd bellard
void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f);
854 1f1af9fd bellard
CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper);
855 1f1af9fd bellard
856 d9957a8b blueswir1
/* cpu-exec.c */
857 2c0262af bellard
/* the following helpers are only usable in user mode simulation as
858 2c0262af bellard
   they can trigger unexpected exceptions */
859 2c0262af bellard
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
860 6f12a2a6 bellard
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
861 6f12a2a6 bellard
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
862 2c0262af bellard
863 2c0262af bellard
/* you can call this signal handler from your SIGBUS and SIGSEGV
864 2c0262af bellard
   signal handlers to inform the virtual CPU of exceptions. non zero
865 2c0262af bellard
   is returned if the signal was handled by the virtual CPU.  */
866 5fafdf24 ths
int cpu_x86_signal_handler(int host_signum, void *pinfo,
867 2c0262af bellard
                           void *puc);
868 d9957a8b blueswir1
869 c6dc6f63 Andre Przywara
/* cpuid.c */
870 c6dc6f63 Andre Przywara
void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
871 c6dc6f63 Andre Przywara
                   uint32_t *eax, uint32_t *ebx,
872 c6dc6f63 Andre Przywara
                   uint32_t *ecx, uint32_t *edx);
873 c6dc6f63 Andre Przywara
int cpu_x86_register (CPUX86State *env, const char *cpu_model);
874 0e26b7b8 Blue Swirl
void cpu_clear_apic_feature(CPUX86State *env);
875 c6dc6f63 Andre Przywara
876 d9957a8b blueswir1
/* helper.c */
877 d9957a8b blueswir1
int cpu_x86_handle_mmu_fault(CPUX86State *env, target_ulong addr,
878 d9957a8b blueswir1
                             int is_write, int mmu_idx, int is_softmmu);
879 0b5c1ce8 Nathan Froyd
#define cpu_handle_mmu_fault cpu_x86_handle_mmu_fault
880 461c0471 bellard
void cpu_x86_set_a20(CPUX86State *env, int a20_state);
881 2c0262af bellard
882 d9957a8b blueswir1
static inline int hw_breakpoint_enabled(unsigned long dr7, int index)
883 d9957a8b blueswir1
{
884 d9957a8b blueswir1
    return (dr7 >> (index * 2)) & 3;
885 d9957a8b blueswir1
}
886 28ab0e2e bellard
887 d9957a8b blueswir1
static inline int hw_breakpoint_type(unsigned long dr7, int index)
888 d9957a8b blueswir1
{
889 d46272c7 Jan Kiszka
    return (dr7 >> (DR7_TYPE_SHIFT + (index * 4))) & 3;
890 d9957a8b blueswir1
}
891 d9957a8b blueswir1
892 d9957a8b blueswir1
static inline int hw_breakpoint_len(unsigned long dr7, int index)
893 d9957a8b blueswir1
{
894 d46272c7 Jan Kiszka
    int len = ((dr7 >> (DR7_LEN_SHIFT + (index * 4))) & 3);
895 d9957a8b blueswir1
    return (len == 2) ? 8 : len + 1;
896 d9957a8b blueswir1
}
897 d9957a8b blueswir1
898 d9957a8b blueswir1
void hw_breakpoint_insert(CPUX86State *env, int index);
899 d9957a8b blueswir1
void hw_breakpoint_remove(CPUX86State *env, int index);
900 d9957a8b blueswir1
int check_hw_breakpoints(CPUX86State *env, int force_dr6_update);
901 d9957a8b blueswir1
902 d9957a8b blueswir1
/* will be suppressed */
903 d9957a8b blueswir1
void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
904 d9957a8b blueswir1
void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
905 d9957a8b blueswir1
void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
906 d9957a8b blueswir1
907 d9957a8b blueswir1
/* hw/pc.c */
908 d9957a8b blueswir1
void cpu_smm_update(CPUX86State *env);
909 d9957a8b blueswir1
uint64_t cpu_get_tsc(CPUX86State *env);
910 6fd805e1 aliguori
911 2c0262af bellard
/* used to debug */
912 2c0262af bellard
#define X86_DUMP_FPU  0x0001 /* dump FPU state too */
913 2c0262af bellard
#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */
914 2c0262af bellard
915 2c0262af bellard
#define TARGET_PAGE_BITS 12
916 9467d44c ths
917 52705890 Richard Henderson
#ifdef TARGET_X86_64
918 52705890 Richard Henderson
#define TARGET_PHYS_ADDR_SPACE_BITS 52
919 52705890 Richard Henderson
/* ??? This is really 48 bits, sign-extended, but the only thing
920 52705890 Richard Henderson
   accessible to userland with bit 48 set is the VSYSCALL, and that
921 52705890 Richard Henderson
   is handled via other mechanisms.  */
922 52705890 Richard Henderson
#define TARGET_VIRT_ADDR_SPACE_BITS 47
923 52705890 Richard Henderson
#else
924 52705890 Richard Henderson
#define TARGET_PHYS_ADDR_SPACE_BITS 36
925 52705890 Richard Henderson
#define TARGET_VIRT_ADDR_SPACE_BITS 32
926 52705890 Richard Henderson
#endif
927 52705890 Richard Henderson
928 9467d44c ths
#define cpu_init cpu_x86_init
929 9467d44c ths
#define cpu_exec cpu_x86_exec
930 9467d44c ths
#define cpu_gen_code cpu_x86_gen_code
931 9467d44c ths
#define cpu_signal_handler cpu_x86_signal_handler
932 b5ec5ce0 john cooper
#define cpu_list_id x86_cpu_list
933 b5ec5ce0 john cooper
#define cpudef_setup        x86_cpudef_setup
934 9467d44c ths
935 f1665b21 Sheng Yang
#define CPU_SAVE_VERSION 12
936 b3c7724c pbrook
937 6ebbf390 j_mayer
/* MMU modes definitions */
938 6ebbf390 j_mayer
#define MMU_MODE0_SUFFIX _kernel
939 6ebbf390 j_mayer
#define MMU_MODE1_SUFFIX _user
940 6ebbf390 j_mayer
#define MMU_USER_IDX 1
941 6ebbf390 j_mayer
static inline int cpu_mmu_index (CPUState *env)
942 6ebbf390 j_mayer
{
943 6ebbf390 j_mayer
    return (env->hflags & HF_CPL_MASK) == 3 ? 1 : 0;
944 6ebbf390 j_mayer
}
945 6ebbf390 j_mayer
946 d9957a8b blueswir1
/* translate.c */
947 26a5f13b bellard
void optimize_flags_init(void);
948 26a5f13b bellard
949 b6abf97d bellard
typedef struct CCTable {
950 b6abf97d bellard
    int (*compute_all)(void); /* return all the flags */
951 b6abf97d bellard
    int (*compute_c)(void);  /* return the C flag */
952 b6abf97d bellard
} CCTable;
953 b6abf97d bellard
954 6e68e076 pbrook
#if defined(CONFIG_USER_ONLY)
955 6e68e076 pbrook
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
956 6e68e076 pbrook
{
957 f8ed7070 pbrook
    if (newsp)
958 6e68e076 pbrook
        env->regs[R_ESP] = newsp;
959 6e68e076 pbrook
    env->regs[R_EAX] = 0;
960 6e68e076 pbrook
}
961 6e68e076 pbrook
#endif
962 6e68e076 pbrook
963 2c0262af bellard
#include "cpu-all.h"
964 0573fbfc ths
#include "svm.h"
965 0573fbfc ths
966 0e26b7b8 Blue Swirl
#if !defined(CONFIG_USER_ONLY)
967 0e26b7b8 Blue Swirl
#include "hw/apic.h"
968 0e26b7b8 Blue Swirl
#endif
969 0e26b7b8 Blue Swirl
970 6b917547 aliguori
static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
971 6b917547 aliguori
                                        target_ulong *cs_base, int *flags)
972 6b917547 aliguori
{
973 6b917547 aliguori
    *cs_base = env->segs[R_CS].base;
974 6b917547 aliguori
    *pc = *cs_base + env->eip;
975 a2397807 Jan Kiszka
    *flags = env->hflags |
976 a2397807 Jan Kiszka
        (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK));
977 6b917547 aliguori
}
978 6b917547 aliguori
979 b09ea7d5 Gleb Natapov
void do_cpu_init(CPUState *env);
980 b09ea7d5 Gleb Natapov
void do_cpu_sipi(CPUState *env);
981 2c0262af bellard
#endif /* CPU_I386_H */