Statistics
| Branch: | Revision:

root / target-microblaze / translate.c @ ee7dbcf8

History | View | Annotate | Download (42.1 kB)

1
/*
2
 *  Xilinx MicroBlaze emulation for qemu: main translation routines.
3
 *
4
 *  Copyright (c) 2009 Edgar E. Iglesias.
5
 *
6
 * This library is free software; you can redistribute it and/or
7
 * modify it under the terms of the GNU Lesser General Public
8
 * License as published by the Free Software Foundation; either
9
 * version 2 of the License, or (at your option) any later version.
10
 *
11
 * This library is distributed in the hope that it will be useful,
12
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14
 * Lesser General Public License for more details.
15
 *
16
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18
 */
19

    
20
#include <stdarg.h>
21
#include <stdlib.h>
22
#include <stdio.h>
23
#include <string.h>
24
#include <inttypes.h>
25
#include <assert.h>
26

    
27
#include "cpu.h"
28
#include "exec-all.h"
29
#include "disas.h"
30
#include "tcg-op.h"
31
#include "helper.h"
32
#include "microblaze-decode.h"
33
#include "qemu-common.h"
34

    
35
#define GEN_HELPER 1
36
#include "helper.h"
37

    
38
#define SIM_COMPAT 0
39
#define DISAS_GNU 1
40
#define DISAS_MB 1
41
#if DISAS_MB && !SIM_COMPAT
42
#  define LOG_DIS(...) qemu_log_mask(CPU_LOG_TB_IN_ASM, ## __VA_ARGS__)
43
#else
44
#  define LOG_DIS(...) do { } while (0)
45
#endif
46

    
47
#define D(x)
48

    
49
#define EXTRACT_FIELD(src, start, end) \
50
            (((src) >> start) & ((1 << (end - start + 1)) - 1))
51

    
52
static TCGv env_debug;
53
static TCGv_ptr cpu_env;
54
static TCGv cpu_R[32];
55
static TCGv cpu_SR[18];
56
static TCGv env_imm;
57
static TCGv env_btaken;
58
static TCGv env_btarget;
59
static TCGv env_iflags;
60

    
61
#include "gen-icount.h"
62

    
63
/* This is the state at translation time.  */
64
typedef struct DisasContext {
65
    CPUState *env;
66
    target_ulong pc, ppc;
67
    target_ulong cache_pc;
68

    
69
    /* Decoder.  */
70
    int type_b;
71
    uint32_t ir;
72
    uint8_t opcode;
73
    uint8_t rd, ra, rb;
74
    uint16_t imm;
75

    
76
    unsigned int cpustate_changed;
77
    unsigned int delayed_branch;
78
    unsigned int tb_flags, synced_flags; /* tb dependent flags.  */
79
    unsigned int clear_imm;
80
    int is_jmp;
81

    
82
#define JMP_NOJMP    0
83
#define JMP_DIRECT   1
84
#define JMP_INDIRECT 2
85
    unsigned int jmp;
86
    uint32_t jmp_pc;
87

    
88
    int abort_at_next_insn;
89
    int nr_nops;
90
    struct TranslationBlock *tb;
91
    int singlestep_enabled;
92
} DisasContext;
93

    
94
const static char *regnames[] =
95
{
96
    "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
97
    "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
98
    "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
99
    "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31",
100
};
101

    
102
const static char *special_regnames[] =
103
{
104
    "rpc", "rmsr", "sr2", "sr3", "sr4", "sr5", "sr6", "sr7",
105
    "sr8", "sr9", "sr10", "sr11", "sr12", "sr13", "sr14", "sr15",
106
    "sr16", "sr17", "sr18"
107
};
108

    
109
/* Sign extend at translation time.  */
110
static inline int sign_extend(unsigned int val, unsigned int width)
111
{
112
        int sval;
113

    
114
        /* LSL.  */
115
        val <<= 31 - width;
116
        sval = val;
117
        /* ASR.  */
118
        sval >>= 31 - width;
119
        return sval;
120
}
121

    
122
static inline void t_sync_flags(DisasContext *dc)
123
{
124
    /* Synch the tb dependant flags between translator and runtime.  */
125
    if (dc->tb_flags != dc->synced_flags) {
126
        tcg_gen_movi_tl(env_iflags, dc->tb_flags);
127
        dc->synced_flags = dc->tb_flags;
128
    }
129
}
130

    
131
static inline void t_gen_raise_exception(DisasContext *dc, uint32_t index)
132
{
133
    TCGv_i32 tmp = tcg_const_i32(index);
134

    
135
    t_sync_flags(dc);
136
    tcg_gen_movi_tl(cpu_SR[SR_PC], dc->pc);
137
    gen_helper_raise_exception(tmp);
138
    tcg_temp_free_i32(tmp);
139
    dc->is_jmp = DISAS_UPDATE;
140
}
141

    
142
static void gen_goto_tb(DisasContext *dc, int n, target_ulong dest)
143
{
144
    TranslationBlock *tb;
145
    tb = dc->tb;
146
    if ((tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK)) {
147
        tcg_gen_goto_tb(n);
148
        tcg_gen_movi_tl(cpu_SR[SR_PC], dest);
149
        tcg_gen_exit_tb((long)tb + n);
150
    } else {
151
        tcg_gen_movi_tl(cpu_SR[SR_PC], dest);
152
        tcg_gen_exit_tb(0);
153
    }
154
}
155

    
156
static inline TCGv *dec_alu_op_b(DisasContext *dc)
157
{
158
    if (dc->type_b) {
159
        if (dc->tb_flags & IMM_FLAG)
160
            tcg_gen_ori_tl(env_imm, env_imm, dc->imm);
161
        else
162
            tcg_gen_movi_tl(env_imm, (int32_t)((int16_t)dc->imm));
163
        return &env_imm;
164
    } else
165
        return &cpu_R[dc->rb];
166
}
167

    
168
static void dec_add(DisasContext *dc)
169
{
170
    unsigned int k, c;
171

    
172
    k = dc->opcode & 4;
173
    c = dc->opcode & 2;
174

    
175
    LOG_DIS("add%s%s%s r%d r%d r%d\n",
176
            dc->type_b ? "i" : "", k ? "k" : "", c ? "c" : "",
177
            dc->rd, dc->ra, dc->rb);
178

    
179
    if (k && !c && dc->rd)
180
        tcg_gen_add_tl(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
181
    else if (dc->rd)
182
        gen_helper_addkc(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)),
183
                         tcg_const_tl(k), tcg_const_tl(c));
184
    else {
185
        TCGv d = tcg_temp_new();
186
        gen_helper_addkc(d, cpu_R[dc->ra], *(dec_alu_op_b(dc)),
187
                         tcg_const_tl(k), tcg_const_tl(c));
188
        tcg_temp_free(d);
189
    }
190
}
191

    
192
static void dec_sub(DisasContext *dc)
193
{
194
    unsigned int u, cmp, k, c;
195

    
196
    u = dc->imm & 2;
197
    k = dc->opcode & 4;
198
    c = dc->opcode & 2;
199
    cmp = (dc->imm & 1) && (!dc->type_b) && k;
200

    
201
    if (cmp) {
202
        LOG_DIS("cmp%s r%d, r%d ir=%x\n", u ? "u" : "", dc->rd, dc->ra, dc->ir);
203
        if (dc->rd) {
204
            if (u)
205
                gen_helper_cmpu(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
206
            else
207
                gen_helper_cmp(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
208
        }
209
    } else {
210
        LOG_DIS("sub%s%s r%d, r%d r%d\n",
211
                 k ? "k" : "",  c ? "c" : "", dc->rd, dc->ra, dc->rb);
212

    
213
        if (!k || c) {
214
            TCGv t;
215
            t = tcg_temp_new();
216
            if (dc->rd)
217
                gen_helper_subkc(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)),
218
                                 tcg_const_tl(k), tcg_const_tl(c));
219
            else
220
                gen_helper_subkc(t, cpu_R[dc->ra], *(dec_alu_op_b(dc)),
221
                                 tcg_const_tl(k), tcg_const_tl(c));
222
            tcg_temp_free(t);
223
        }
224
        else if (dc->rd)
225
            tcg_gen_sub_tl(cpu_R[dc->rd], *(dec_alu_op_b(dc)), cpu_R[dc->ra]);
226
    }
227
}
228

    
229
static void dec_pattern(DisasContext *dc)
230
{
231
    unsigned int mode;
232
    int l1;
233

    
234
    if ((dc->tb_flags & MSR_EE_FLAG)
235
          && !(dc->env->pvr.regs[2] & PVR2_ILL_OPCODE_EXC_MASK)
236
          && !((dc->env->pvr.regs[2] & PVR2_USE_PCMP_INSTR))) {
237
        tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_ILLEGAL_OP);
238
        t_gen_raise_exception(dc, EXCP_HW_EXCP);
239
    }
240

    
241
    mode = dc->opcode & 3;
242
    switch (mode) {
243
        case 0:
244
            /* pcmpbf.  */
245
            LOG_DIS("pcmpbf r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
246
            if (dc->rd)
247
                gen_helper_pcmpbf(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
248
            break;
249
        case 2:
250
            LOG_DIS("pcmpeq r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
251
            if (dc->rd) {
252
                TCGv t0 = tcg_temp_local_new();
253
                l1 = gen_new_label();
254
                tcg_gen_movi_tl(t0, 1);
255
                tcg_gen_brcond_tl(TCG_COND_EQ,
256
                                  cpu_R[dc->ra], cpu_R[dc->rb], l1);
257
                tcg_gen_movi_tl(t0, 0);
258
                gen_set_label(l1);
259
                tcg_gen_mov_tl(cpu_R[dc->rd], t0);
260
                tcg_temp_free(t0);
261
            }
262
            break;
263
        case 3:
264
            LOG_DIS("pcmpne r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
265
            l1 = gen_new_label();
266
            if (dc->rd) {
267
                TCGv t0 = tcg_temp_local_new();
268
                tcg_gen_movi_tl(t0, 1);
269
                tcg_gen_brcond_tl(TCG_COND_NE,
270
                                  cpu_R[dc->ra], cpu_R[dc->rb], l1);
271
                tcg_gen_movi_tl(t0, 0);
272
                gen_set_label(l1);
273
                tcg_gen_mov_tl(cpu_R[dc->rd], t0);
274
                tcg_temp_free(t0);
275
            }
276
            break;
277
        default:
278
            cpu_abort(dc->env,
279
                      "unsupported pattern insn opcode=%x\n", dc->opcode);
280
            break;
281
    }
282
}
283

    
284
static void dec_and(DisasContext *dc)
285
{
286
    unsigned int not;
287

    
288
    if (!dc->type_b && (dc->imm & (1 << 10))) {
289
        dec_pattern(dc);
290
        return;
291
    }
292

    
293
    not = dc->opcode & (1 << 1);
294
    LOG_DIS("and%s\n", not ? "n" : "");
295

    
296
    if (!dc->rd)
297
        return;
298

    
299
    if (not) {
300
        TCGv t = tcg_temp_new();
301
        tcg_gen_not_tl(t, *(dec_alu_op_b(dc)));
302
        tcg_gen_and_tl(cpu_R[dc->rd], cpu_R[dc->ra], t);
303
        tcg_temp_free(t);
304
    } else
305
        tcg_gen_and_tl(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
306
}
307

    
308
static void dec_or(DisasContext *dc)
309
{
310
    if (!dc->type_b && (dc->imm & (1 << 10))) {
311
        dec_pattern(dc);
312
        return;
313
    }
314

    
315
    LOG_DIS("or r%d r%d r%d imm=%x\n", dc->rd, dc->ra, dc->rb, dc->imm);
316
    if (dc->rd)
317
        tcg_gen_or_tl(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
318
}
319

    
320
static void dec_xor(DisasContext *dc)
321
{
322
    if (!dc->type_b && (dc->imm & (1 << 10))) {
323
        dec_pattern(dc);
324
        return;
325
    }
326

    
327
    LOG_DIS("xor r%d\n", dc->rd);
328
    if (dc->rd)
329
        tcg_gen_xor_tl(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
330
}
331

    
332
static void read_carry(DisasContext *dc, TCGv d)
333
{
334
    tcg_gen_shri_tl(d, cpu_SR[SR_MSR], 31);
335
}
336

    
337
static void write_carry(DisasContext *dc, TCGv v)
338
{
339
    TCGv t0 = tcg_temp_new();
340
    tcg_gen_shli_tl(t0, v, 31);
341
    tcg_gen_sari_tl(t0, t0, 31);
342
    tcg_gen_mov_tl(env_debug, t0);
343
    tcg_gen_andi_tl(t0, t0, (MSR_C | MSR_CC));
344
    tcg_gen_andi_tl(cpu_SR[SR_MSR], cpu_SR[SR_MSR],
345
                    ~(MSR_C | MSR_CC));
346
    tcg_gen_or_tl(cpu_SR[SR_MSR], cpu_SR[SR_MSR], t0);
347
    tcg_temp_free(t0);
348
}
349

    
350

    
351
static inline void msr_read(DisasContext *dc, TCGv d)
352
{
353
    tcg_gen_mov_tl(d, cpu_SR[SR_MSR]);
354
}
355

    
356
static inline void msr_write(DisasContext *dc, TCGv v)
357
{
358
    dc->cpustate_changed = 1;
359
    tcg_gen_mov_tl(cpu_SR[SR_MSR], v);
360
    /* PVR, we have a processor version register.  */
361
    tcg_gen_ori_tl(cpu_SR[SR_MSR], cpu_SR[SR_MSR], (1 << 10));
362
}
363

    
364
static void dec_msr(DisasContext *dc)
365
{
366
    TCGv t0, t1;
367
    unsigned int sr, to, rn;
368
    int mem_index = cpu_mmu_index(dc->env);
369

    
370
    sr = dc->imm & ((1 << 14) - 1);
371
    to = dc->imm & (1 << 14);
372
    dc->type_b = 1;
373
    if (to)
374
        dc->cpustate_changed = 1;
375

    
376
    /* msrclr and msrset.  */
377
    if (!(dc->imm & (1 << 15))) {
378
        unsigned int clr = dc->ir & (1 << 16);
379

    
380
        LOG_DIS("msr%s r%d imm=%x\n", clr ? "clr" : "set",
381
                dc->rd, dc->imm);
382

    
383
        if (!(dc->env->pvr.regs[2] & PVR2_USE_MSR_INSTR)) {
384
            /* nop??? */
385
            return;
386
        }
387

    
388
        if ((dc->tb_flags & MSR_EE_FLAG)
389
            && mem_index == MMU_USER_IDX && (dc->imm != 4 && dc->imm != 0)) {
390
            tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_PRIVINSN);
391
            t_gen_raise_exception(dc, EXCP_HW_EXCP);
392
            return;
393
        }
394

    
395
        if (dc->rd)
396
            msr_read(dc, cpu_R[dc->rd]);
397

    
398
        t0 = tcg_temp_new();
399
        t1 = tcg_temp_new();
400
        msr_read(dc, t0);
401
        tcg_gen_mov_tl(t1, *(dec_alu_op_b(dc)));
402

    
403
        if (clr) {
404
            tcg_gen_not_tl(t1, t1);
405
            tcg_gen_and_tl(t0, t0, t1);
406
        } else
407
            tcg_gen_or_tl(t0, t0, t1);
408
        msr_write(dc, t0);
409
        tcg_temp_free(t0);
410
        tcg_temp_free(t1);
411
        tcg_gen_movi_tl(cpu_SR[SR_PC], dc->pc + 4);
412
        dc->is_jmp = DISAS_UPDATE;
413
        return;
414
    }
415

    
416
    if (to) {
417
        if ((dc->tb_flags & MSR_EE_FLAG)
418
             && mem_index == MMU_USER_IDX) {
419
            tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_PRIVINSN);
420
            t_gen_raise_exception(dc, EXCP_HW_EXCP);
421
            return;
422
        }
423
    }
424

    
425
#if !defined(CONFIG_USER_ONLY)
426
    /* Catch read/writes to the mmu block.  */
427
    if ((sr & ~0xff) == 0x1000) {
428
        sr &= 7;
429
        LOG_DIS("m%ss sr%d r%d imm=%x\n", to ? "t" : "f", sr, dc->ra, dc->imm);
430
        if (to)
431
            gen_helper_mmu_write(tcg_const_tl(sr), cpu_R[dc->ra]);
432
        else
433
            gen_helper_mmu_read(cpu_R[dc->rd], tcg_const_tl(sr));
434
        return;
435
    }
436
#endif
437

    
438
    if (to) {
439
        LOG_DIS("m%ss sr%x r%d imm=%x\n", to ? "t" : "f", sr, dc->ra, dc->imm);
440
        switch (sr) {
441
            case 0:
442
                break;
443
            case 1:
444
                msr_write(dc, cpu_R[dc->ra]);
445
                break;
446
            case 0x3:
447
                tcg_gen_mov_tl(cpu_SR[SR_EAR], cpu_R[dc->ra]);
448
                break;
449
            case 0x5:
450
                tcg_gen_mov_tl(cpu_SR[SR_ESR], cpu_R[dc->ra]);
451
                break;
452
            case 0x7:
453
                /* Ignored at the moment.  */
454
                break;
455
            default:
456
                cpu_abort(dc->env, "unknown mts reg %x\n", sr);
457
                break;
458
        }
459
    } else {
460
        LOG_DIS("m%ss r%d sr%x imm=%x\n", to ? "t" : "f", dc->rd, sr, dc->imm);
461

    
462
        switch (sr) {
463
            case 0:
464
                tcg_gen_movi_tl(cpu_R[dc->rd], dc->pc);
465
                break;
466
            case 1:
467
                msr_read(dc, cpu_R[dc->rd]);
468
                break;
469
            case 0x3:
470
                tcg_gen_mov_tl(cpu_R[dc->rd], cpu_SR[SR_EAR]);
471
                break;
472
            case 0x5:
473
                tcg_gen_mov_tl(cpu_R[dc->rd], cpu_SR[SR_ESR]);
474
                break;
475
             case 0x7:
476
                tcg_gen_movi_tl(cpu_R[dc->rd], 0);
477
                break;
478
            case 0xb:
479
                tcg_gen_mov_tl(cpu_R[dc->rd], cpu_SR[SR_BTR]);
480
                break;
481
            case 0x2000:
482
            case 0x2001:
483
            case 0x2002:
484
            case 0x2003:
485
            case 0x2004:
486
            case 0x2005:
487
            case 0x2006:
488
            case 0x2007:
489
            case 0x2008:
490
            case 0x2009:
491
            case 0x200a:
492
            case 0x200b:
493
            case 0x200c:
494
                rn = sr & 0xf;
495
                tcg_gen_ld_tl(cpu_R[dc->rd],
496
                              cpu_env, offsetof(CPUState, pvr.regs[rn]));
497
                break;
498
            default:
499
                cpu_abort(dc->env, "unknown mfs reg %x\n", sr);
500
                break;
501
        }
502
    }
503

    
504
    if (dc->rd == 0) {
505
        tcg_gen_movi_tl(cpu_R[0], 0);
506
    }
507
}
508

    
509
/* 64-bit signed mul, lower result in d and upper in d2.  */
510
static void t_gen_muls(TCGv d, TCGv d2, TCGv a, TCGv b)
511
{
512
    TCGv_i64 t0, t1;
513

    
514
    t0 = tcg_temp_new_i64();
515
    t1 = tcg_temp_new_i64();
516

    
517
    tcg_gen_ext_i32_i64(t0, a);
518
    tcg_gen_ext_i32_i64(t1, b);
519
    tcg_gen_mul_i64(t0, t0, t1);
520

    
521
    tcg_gen_trunc_i64_i32(d, t0);
522
    tcg_gen_shri_i64(t0, t0, 32);
523
    tcg_gen_trunc_i64_i32(d2, t0);
524

    
525
    tcg_temp_free_i64(t0);
526
    tcg_temp_free_i64(t1);
527
}
528

    
529
/* 64-bit unsigned muls, lower result in d and upper in d2.  */
530
static void t_gen_mulu(TCGv d, TCGv d2, TCGv a, TCGv b)
531
{
532
    TCGv_i64 t0, t1;
533

    
534
    t0 = tcg_temp_new_i64();
535
    t1 = tcg_temp_new_i64();
536

    
537
    tcg_gen_extu_i32_i64(t0, a);
538
    tcg_gen_extu_i32_i64(t1, b);
539
    tcg_gen_mul_i64(t0, t0, t1);
540

    
541
    tcg_gen_trunc_i64_i32(d, t0);
542
    tcg_gen_shri_i64(t0, t0, 32);
543
    tcg_gen_trunc_i64_i32(d2, t0);
544

    
545
    tcg_temp_free_i64(t0);
546
    tcg_temp_free_i64(t1);
547
}
548

    
549
/* Multiplier unit.  */
550
static void dec_mul(DisasContext *dc)
551
{
552
    TCGv d[2];
553
    unsigned int subcode;
554

    
555
    if ((dc->tb_flags & MSR_EE_FLAG)
556
         && !(dc->env->pvr.regs[2] & PVR2_ILL_OPCODE_EXC_MASK)
557
         && !(dc->env->pvr.regs[0] & PVR0_USE_HW_MUL_MASK)) {
558
        tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_ILLEGAL_OP);
559
        t_gen_raise_exception(dc, EXCP_HW_EXCP);
560
        return;
561
    }
562

    
563
    subcode = dc->imm & 3;
564
    d[0] = tcg_temp_new();
565
    d[1] = tcg_temp_new();
566

    
567
    if (dc->type_b) {
568
        LOG_DIS("muli r%d r%d %x\n", dc->rd, dc->ra, dc->imm);
569
        t_gen_mulu(cpu_R[dc->rd], d[1], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
570
        goto done;
571
    }
572

    
573
    /* mulh, mulhsu and mulhu are not available if C_USE_HW_MUL is < 2.  */
574
    if (subcode >= 1 && subcode <= 3
575
        && !((dc->env->pvr.regs[2] & PVR2_USE_MUL64_MASK))) {
576
        /* nop??? */
577
    }
578

    
579
    switch (subcode) {
580
        case 0:
581
            LOG_DIS("mul r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
582
            t_gen_mulu(cpu_R[dc->rd], d[1], cpu_R[dc->ra], cpu_R[dc->rb]);
583
            break;
584
        case 1:
585
            LOG_DIS("mulh r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
586
            t_gen_muls(d[0], cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
587
            break;
588
        case 2:
589
            LOG_DIS("mulhsu r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
590
            t_gen_muls(d[0], cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
591
            break;
592
        case 3:
593
            LOG_DIS("mulhu r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
594
            t_gen_mulu(d[0], cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
595
            break;
596
        default:
597
            cpu_abort(dc->env, "unknown MUL insn %x\n", subcode);
598
            break;
599
    }
600
done:
601
    tcg_temp_free(d[0]);
602
    tcg_temp_free(d[1]);
603
}
604

    
605
/* Div unit.  */
606
static void dec_div(DisasContext *dc)
607
{
608
    unsigned int u;
609

    
610
    u = dc->imm & 2; 
611
    LOG_DIS("div\n");
612

    
613
    if (!(dc->env->pvr.regs[2] & PVR2_ILL_OPCODE_EXC_MASK)
614
          && !((dc->env->pvr.regs[0] & PVR0_USE_DIV_MASK))) {
615
        tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_ILLEGAL_OP);
616
        t_gen_raise_exception(dc, EXCP_HW_EXCP);
617
    }
618

    
619
    /* FIXME: support div by zero exceptions.  */
620
    if (u)
621
        gen_helper_divu(cpu_R[dc->rd], *(dec_alu_op_b(dc)), cpu_R[dc->ra]);
622
    else
623
        gen_helper_divs(cpu_R[dc->rd], *(dec_alu_op_b(dc)), cpu_R[dc->ra]);
624
    if (!dc->rd)
625
        tcg_gen_movi_tl(cpu_R[dc->rd], 0);
626
}
627

    
628
static void dec_barrel(DisasContext *dc)
629
{
630
    TCGv t0;
631
    unsigned int s, t;
632

    
633
    if ((dc->tb_flags & MSR_EE_FLAG)
634
          && !(dc->env->pvr.regs[2] & PVR2_ILL_OPCODE_EXC_MASK)
635
          && !(dc->env->pvr.regs[0] & PVR0_USE_BARREL_MASK)) {
636
        tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_ILLEGAL_OP);
637
        t_gen_raise_exception(dc, EXCP_HW_EXCP);
638
        return;
639
    }
640

    
641
    s = dc->imm & (1 << 10);
642
    t = dc->imm & (1 << 9);
643

    
644
    LOG_DIS("bs%s%s r%d r%d r%d\n",
645
            s ? "l" : "r", t ? "a" : "l", dc->rd, dc->ra, dc->rb);
646

    
647
    t0 = tcg_temp_new();
648

    
649
    tcg_gen_mov_tl(t0, *(dec_alu_op_b(dc)));
650
    tcg_gen_andi_tl(t0, t0, 31);
651

    
652
    if (s)
653
        tcg_gen_shl_tl(cpu_R[dc->rd], cpu_R[dc->ra], t0);
654
    else {
655
        if (t)
656
            tcg_gen_sar_tl(cpu_R[dc->rd], cpu_R[dc->ra], t0);
657
        else
658
            tcg_gen_shr_tl(cpu_R[dc->rd], cpu_R[dc->ra], t0);
659
    }
660
}
661

    
662
static void dec_bit(DisasContext *dc)
663
{
664
    TCGv t0, t1;
665
    unsigned int op;
666
    int mem_index = cpu_mmu_index(dc->env);
667

    
668
    op = dc->ir & ((1 << 8) - 1);
669
    switch (op) {
670
        case 0x21:
671
            /* src.  */
672
            t0 = tcg_temp_new();
673

    
674
            LOG_DIS("src r%d r%d\n", dc->rd, dc->ra);
675
            tcg_gen_andi_tl(t0, cpu_R[dc->ra], 1);
676
            if (dc->rd) {
677
                t1 = tcg_temp_new();
678
                read_carry(dc, t1);
679
                tcg_gen_shli_tl(t1, t1, 31);
680

    
681
                tcg_gen_shri_tl(cpu_R[dc->rd], cpu_R[dc->ra], 1);
682
                tcg_gen_or_tl(cpu_R[dc->rd], cpu_R[dc->rd], t1);
683
                tcg_temp_free(t1);
684
            }
685

    
686
            /* Update carry.  */
687
            write_carry(dc, t0);
688
            tcg_temp_free(t0);
689
            break;
690

    
691
        case 0x1:
692
        case 0x41:
693
            /* srl.  */
694
            t0 = tcg_temp_new();
695
            LOG_DIS("srl r%d r%d\n", dc->rd, dc->ra);
696

    
697
            /* Update carry.  */
698
            tcg_gen_andi_tl(t0, cpu_R[dc->ra], 1);
699
            write_carry(dc, t0);
700
            tcg_temp_free(t0);
701
            if (dc->rd) {
702
                if (op == 0x41)
703
                    tcg_gen_shri_tl(cpu_R[dc->rd], cpu_R[dc->ra], 1);
704
                else
705
                    tcg_gen_sari_tl(cpu_R[dc->rd], cpu_R[dc->ra], 1);
706
            }
707
            break;
708
        case 0x60:
709
            LOG_DIS("ext8s r%d r%d\n", dc->rd, dc->ra);
710
            tcg_gen_ext8s_i32(cpu_R[dc->rd], cpu_R[dc->ra]);
711
            break;
712
        case 0x61:
713
            LOG_DIS("ext16s r%d r%d\n", dc->rd, dc->ra);
714
            tcg_gen_ext16s_i32(cpu_R[dc->rd], cpu_R[dc->ra]);
715
            break;
716
        case 0x64:
717
            /* wdc.  */
718
            LOG_DIS("wdc r%d\n", dc->ra);
719
            if ((dc->tb_flags & MSR_EE_FLAG)
720
                 && mem_index == MMU_USER_IDX) {
721
                tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_PRIVINSN);
722
                t_gen_raise_exception(dc, EXCP_HW_EXCP);
723
                return;
724
            }
725
            break;
726
        case 0x68:
727
            /* wic.  */
728
            LOG_DIS("wic r%d\n", dc->ra);
729
            if ((dc->tb_flags & MSR_EE_FLAG)
730
                 && mem_index == MMU_USER_IDX) {
731
                tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_PRIVINSN);
732
                t_gen_raise_exception(dc, EXCP_HW_EXCP);
733
                return;
734
            }
735
            break;
736
        default:
737
            cpu_abort(dc->env, "unknown bit oc=%x op=%x rd=%d ra=%d rb=%d\n",
738
                     dc->pc, op, dc->rd, dc->ra, dc->rb);
739
            break;
740
    }
741
}
742

    
743
static inline void sync_jmpstate(DisasContext *dc)
744
{
745
    if (dc->jmp == JMP_DIRECT) {
746
            dc->jmp = JMP_INDIRECT;
747
            tcg_gen_movi_tl(env_btaken, 1);
748
            tcg_gen_movi_tl(env_btarget, dc->jmp_pc);
749
    }
750
}
751

    
752
static void dec_imm(DisasContext *dc)
753
{
754
    LOG_DIS("imm %x\n", dc->imm << 16);
755
    tcg_gen_movi_tl(env_imm, (dc->imm << 16));
756
    dc->tb_flags |= IMM_FLAG;
757
    dc->clear_imm = 0;
758
}
759

    
760
static inline void gen_load(DisasContext *dc, TCGv dst, TCGv addr,
761
                            unsigned int size)
762
{
763
    int mem_index = cpu_mmu_index(dc->env);
764

    
765
    if (size == 1) {
766
        tcg_gen_qemu_ld8u(dst, addr, mem_index);
767
    } else if (size == 2) {
768
        tcg_gen_qemu_ld16u(dst, addr, mem_index);
769
    } else if (size == 4) {
770
        tcg_gen_qemu_ld32u(dst, addr, mem_index);
771
    } else
772
        cpu_abort(dc->env, "Incorrect load size %d\n", size);
773
}
774

    
775
static inline TCGv *compute_ldst_addr(DisasContext *dc, TCGv *t)
776
{
777
    unsigned int extimm = dc->tb_flags & IMM_FLAG;
778

    
779
    /* Treat the fast cases first.  */
780
    if (!dc->type_b) {
781
        *t = tcg_temp_new();
782
        tcg_gen_add_tl(*t, cpu_R[dc->ra], cpu_R[dc->rb]);
783
        return t;
784
    }
785
    /* Immediate.  */
786
    if (!extimm) {
787
        if (dc->imm == 0) {
788
            return &cpu_R[dc->ra];
789
        }
790
        *t = tcg_temp_new();
791
        tcg_gen_movi_tl(*t, (int32_t)((int16_t)dc->imm));
792
        tcg_gen_add_tl(*t, cpu_R[dc->ra], *t);
793
    } else {
794
        *t = tcg_temp_new();
795
        tcg_gen_add_tl(*t, cpu_R[dc->ra], *(dec_alu_op_b(dc)));
796
    }
797

    
798
    return t;
799
}
800

    
801
static void dec_load(DisasContext *dc)
802
{
803
    TCGv t, *addr;
804
    unsigned int size;
805

    
806
    size = 1 << (dc->opcode & 3);
807

    
808
    LOG_DIS("l %x %d\n", dc->opcode, size);
809
    t_sync_flags(dc);
810
    addr = compute_ldst_addr(dc, &t);
811

    
812
    /* If we get a fault on a dslot, the jmpstate better be in sync.  */
813
    sync_jmpstate(dc);
814
    if (dc->rd)
815
        gen_load(dc, cpu_R[dc->rd], *addr, size);
816
    else {
817
        gen_load(dc, env_imm, *addr, size);
818
    }
819

    
820
    if (addr == &t)
821
        tcg_temp_free(t);
822
}
823

    
824
static void gen_store(DisasContext *dc, TCGv addr, TCGv val,
825
                      unsigned int size)
826
{
827
    int mem_index = cpu_mmu_index(dc->env);
828

    
829
    if (size == 1)
830
        tcg_gen_qemu_st8(val, addr, mem_index);
831
    else if (size == 2) {
832
        tcg_gen_qemu_st16(val, addr, mem_index);
833
    } else if (size == 4) {
834
        tcg_gen_qemu_st32(val, addr, mem_index);
835
    } else
836
        cpu_abort(dc->env, "Incorrect store size %d\n", size);
837
}
838

    
839
static void dec_store(DisasContext *dc)
840
{
841
    TCGv t, *addr;
842
    unsigned int size;
843

    
844
    size = 1 << (dc->opcode & 3);
845

    
846
    LOG_DIS("s%d%s\n", size, dc->type_b ? "i" : "");
847
    t_sync_flags(dc);
848
    /* If we get a fault on a dslot, the jmpstate better be in sync.  */
849
    sync_jmpstate(dc);
850
    addr = compute_ldst_addr(dc, &t);
851
    gen_store(dc, *addr, cpu_R[dc->rd], size);
852
    if (addr == &t)
853
        tcg_temp_free(t);
854
}
855

    
856
static inline void eval_cc(DisasContext *dc, unsigned int cc,
857
                           TCGv d, TCGv a, TCGv b)
858
{
859
    int l1;
860

    
861
    switch (cc) {
862
        case CC_EQ:
863
            l1 = gen_new_label();
864
            tcg_gen_movi_tl(env_btaken, 1);
865
            tcg_gen_brcond_tl(TCG_COND_EQ, a, b, l1);
866
            tcg_gen_movi_tl(env_btaken, 0);
867
            gen_set_label(l1);
868
            break;
869
        case CC_NE:
870
            l1 = gen_new_label();
871
            tcg_gen_movi_tl(env_btaken, 1);
872
            tcg_gen_brcond_tl(TCG_COND_NE, a, b, l1);
873
            tcg_gen_movi_tl(env_btaken, 0);
874
            gen_set_label(l1);
875
            break;
876
        case CC_LT:
877
            l1 = gen_new_label();
878
            tcg_gen_movi_tl(env_btaken, 1);
879
            tcg_gen_brcond_tl(TCG_COND_LT, a, b, l1);
880
            tcg_gen_movi_tl(env_btaken, 0);
881
            gen_set_label(l1);
882
            break;
883
        case CC_LE:
884
            l1 = gen_new_label();
885
            tcg_gen_movi_tl(env_btaken, 1);
886
            tcg_gen_brcond_tl(TCG_COND_LE, a, b, l1);
887
            tcg_gen_movi_tl(env_btaken, 0);
888
            gen_set_label(l1);
889
            break;
890
        case CC_GE:
891
            l1 = gen_new_label();
892
            tcg_gen_movi_tl(env_btaken, 1);
893
            tcg_gen_brcond_tl(TCG_COND_GE, a, b, l1);
894
            tcg_gen_movi_tl(env_btaken, 0);
895
            gen_set_label(l1);
896
            break;
897
        case CC_GT:
898
            l1 = gen_new_label();
899
            tcg_gen_movi_tl(env_btaken, 1);
900
            tcg_gen_brcond_tl(TCG_COND_GT, a, b, l1);
901
            tcg_gen_movi_tl(env_btaken, 0);
902
            gen_set_label(l1);
903
            break;
904
        default:
905
            cpu_abort(dc->env, "Unknown condition code %x.\n", cc);
906
            break;
907
    }
908
}
909

    
910
static void eval_cond_jmp(DisasContext *dc, TCGv pc_true, TCGv pc_false)
911
{
912
    int l1;
913

    
914
    l1 = gen_new_label();
915
    /* Conditional jmp.  */
916
    tcg_gen_mov_tl(cpu_SR[SR_PC], pc_false);
917
    tcg_gen_brcondi_tl(TCG_COND_EQ, env_btaken, 0, l1);
918
    tcg_gen_mov_tl(cpu_SR[SR_PC], pc_true);
919
    gen_set_label(l1);
920
}
921

    
922
static void dec_bcc(DisasContext *dc)
923
{
924
    unsigned int cc;
925
    unsigned int dslot;
926

    
927
    cc = EXTRACT_FIELD(dc->ir, 21, 23);
928
    dslot = dc->ir & (1 << 25);
929
    LOG_DIS("bcc%s r%d %x\n", dslot ? "d" : "", dc->ra, dc->imm);
930

    
931
    dc->delayed_branch = 1;
932
    if (dslot) {
933
        dc->delayed_branch = 2;
934
        dc->tb_flags |= D_FLAG;
935
        tcg_gen_st_tl(tcg_const_tl(dc->type_b && (dc->tb_flags & IMM_FLAG)),
936
                      cpu_env, offsetof(CPUState, bimm));
937
    }
938

    
939
    tcg_gen_movi_tl(env_btarget, dc->pc);
940
    tcg_gen_add_tl(env_btarget, env_btarget, *(dec_alu_op_b(dc)));
941
    eval_cc(dc, cc, env_btaken, cpu_R[dc->ra], tcg_const_tl(0));
942
    dc->jmp = JMP_INDIRECT;
943
}
944

    
945
static void dec_br(DisasContext *dc)
946
{
947
    unsigned int dslot, link, abs;
948

    
949
    dslot = dc->ir & (1 << 20);
950
    abs = dc->ir & (1 << 19);
951
    link = dc->ir & (1 << 18);
952
    LOG_DIS("br%s%s%s%s imm=%x\n",
953
             abs ? "a" : "", link ? "l" : "",
954
             dc->type_b ? "i" : "", dslot ? "d" : "",
955
             dc->imm);
956

    
957
    dc->delayed_branch = 1;
958
    if (dslot) {
959
        dc->delayed_branch = 2;
960
        dc->tb_flags |= D_FLAG;
961
        tcg_gen_st_tl(tcg_const_tl(dc->type_b && (dc->tb_flags & IMM_FLAG)),
962
                      cpu_env, offsetof(CPUState, bimm));
963
    }
964
    if (link && dc->rd)
965
        tcg_gen_movi_tl(cpu_R[dc->rd], dc->pc);
966

    
967
    dc->jmp = JMP_INDIRECT;
968
    if (abs) {
969
        tcg_gen_movi_tl(env_btaken, 1);
970
        tcg_gen_mov_tl(env_btarget, *(dec_alu_op_b(dc)));
971
        if (link && !(dc->tb_flags & IMM_FLAG)
972
            && (dc->imm == 8 || dc->imm == 0x18))
973
            t_gen_raise_exception(dc, EXCP_BREAK);
974
        if (dc->imm == 0)
975
            t_gen_raise_exception(dc, EXCP_DEBUG);
976
    } else {
977
        if (dc->tb_flags & IMM_FLAG) {
978
            tcg_gen_movi_tl(env_btaken, 1);
979
            tcg_gen_movi_tl(env_btarget, dc->pc);
980
            tcg_gen_add_tl(env_btarget, env_btarget, *(dec_alu_op_b(dc)));
981
        } else {
982
            dc->jmp = JMP_DIRECT;
983
            dc->jmp_pc = dc->pc + (int32_t)((int16_t)dc->imm);
984
        }
985
    }
986
}
987

    
988
static inline void do_rti(DisasContext *dc)
989
{
990
    TCGv t0, t1;
991
    t0 = tcg_temp_new();
992
    t1 = tcg_temp_new();
993
    tcg_gen_shri_tl(t0, cpu_SR[SR_MSR], 1);
994
    tcg_gen_ori_tl(t1, cpu_SR[SR_MSR], MSR_IE);
995
    tcg_gen_andi_tl(t0, t0, (MSR_VM | MSR_UM));
996

    
997
    tcg_gen_andi_tl(t1, t1, ~(MSR_VM | MSR_UM));
998
    tcg_gen_or_tl(t1, t1, t0);
999
    msr_write(dc, t1);
1000
    tcg_temp_free(t1);
1001
    tcg_temp_free(t0);
1002
    dc->tb_flags &= ~DRTI_FLAG;
1003
}
1004

    
1005
static inline void do_rtb(DisasContext *dc)
1006
{
1007
    TCGv t0, t1;
1008
    t0 = tcg_temp_new();
1009
    t1 = tcg_temp_new();
1010
    tcg_gen_andi_tl(t1, cpu_SR[SR_MSR], ~MSR_BIP);
1011
    tcg_gen_shri_tl(t0, t1, 1);
1012
    tcg_gen_andi_tl(t0, t0, (MSR_VM | MSR_UM));
1013

    
1014
    tcg_gen_andi_tl(t1, t1, ~(MSR_VM | MSR_UM));
1015
    tcg_gen_or_tl(t1, t1, t0);
1016
    msr_write(dc, t1);
1017
    tcg_temp_free(t1);
1018
    tcg_temp_free(t0);
1019
    dc->tb_flags &= ~DRTB_FLAG;
1020
}
1021

    
1022
static inline void do_rte(DisasContext *dc)
1023
{
1024
    TCGv t0, t1;
1025
    t0 = tcg_temp_new();
1026
    t1 = tcg_temp_new();
1027

    
1028
    tcg_gen_ori_tl(t1, cpu_SR[SR_MSR], MSR_EE);
1029
    tcg_gen_andi_tl(t1, t1, ~MSR_EIP);
1030
    tcg_gen_shri_tl(t0, t1, 1);
1031
    tcg_gen_andi_tl(t0, t0, (MSR_VM | MSR_UM));
1032

    
1033
    tcg_gen_andi_tl(t1, t1, ~(MSR_VM | MSR_UM));
1034
    tcg_gen_or_tl(t1, t1, t0);
1035
    msr_write(dc, t1);
1036
    tcg_temp_free(t1);
1037
    tcg_temp_free(t0);
1038
    dc->tb_flags &= ~DRTE_FLAG;
1039
}
1040

    
1041
static void dec_rts(DisasContext *dc)
1042
{
1043
    unsigned int b_bit, i_bit, e_bit;
1044
    int mem_index = cpu_mmu_index(dc->env);
1045

    
1046
    i_bit = dc->ir & (1 << 21);
1047
    b_bit = dc->ir & (1 << 22);
1048
    e_bit = dc->ir & (1 << 23);
1049

    
1050
    dc->delayed_branch = 2;
1051
    dc->tb_flags |= D_FLAG;
1052
    tcg_gen_st_tl(tcg_const_tl(dc->type_b && (dc->tb_flags & IMM_FLAG)),
1053
                  cpu_env, offsetof(CPUState, bimm));
1054

    
1055
    if (i_bit) {
1056
        LOG_DIS("rtid ir=%x\n", dc->ir);
1057
        if ((dc->tb_flags & MSR_EE_FLAG)
1058
             && mem_index == MMU_USER_IDX) {
1059
            tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_PRIVINSN);
1060
            t_gen_raise_exception(dc, EXCP_HW_EXCP);
1061
        }
1062
        dc->tb_flags |= DRTI_FLAG;
1063
    } else if (b_bit) {
1064
        LOG_DIS("rtbd ir=%x\n", dc->ir);
1065
        if ((dc->tb_flags & MSR_EE_FLAG)
1066
             && mem_index == MMU_USER_IDX) {
1067
            tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_PRIVINSN);
1068
            t_gen_raise_exception(dc, EXCP_HW_EXCP);
1069
        }
1070
        dc->tb_flags |= DRTB_FLAG;
1071
    } else if (e_bit) {
1072
        LOG_DIS("rted ir=%x\n", dc->ir);
1073
        if ((dc->tb_flags & MSR_EE_FLAG)
1074
             && mem_index == MMU_USER_IDX) {
1075
            tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_PRIVINSN);
1076
            t_gen_raise_exception(dc, EXCP_HW_EXCP);
1077
        }
1078
        dc->tb_flags |= DRTE_FLAG;
1079
    } else
1080
        LOG_DIS("rts ir=%x\n", dc->ir);
1081

    
1082
    tcg_gen_movi_tl(env_btaken, 1);
1083
    tcg_gen_add_tl(env_btarget, cpu_R[dc->ra], *(dec_alu_op_b(dc)));
1084
}
1085

    
1086
static void dec_fpu(DisasContext *dc)
1087
{
1088
    if ((dc->tb_flags & MSR_EE_FLAG)
1089
          && !(dc->env->pvr.regs[2] & PVR2_ILL_OPCODE_EXC_MASK)
1090
          && !((dc->env->pvr.regs[2] & PVR2_USE_FPU_MASK))) {
1091
        tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_ILLEGAL_OP);
1092
        t_gen_raise_exception(dc, EXCP_HW_EXCP);
1093
        return;
1094
    }
1095

    
1096
    qemu_log ("unimplemented FPU insn pc=%x opc=%x\n", dc->pc, dc->opcode);
1097
    dc->abort_at_next_insn = 1;
1098
}
1099

    
1100
static void dec_null(DisasContext *dc)
1101
{
1102
    qemu_log ("unknown insn pc=%x opc=%x\n", dc->pc, dc->opcode);
1103
    dc->abort_at_next_insn = 1;
1104
}
1105

    
1106
static struct decoder_info {
1107
    struct {
1108
        uint32_t bits;
1109
        uint32_t mask;
1110
    };
1111
    void (*dec)(DisasContext *dc);
1112
} decinfo[] = {
1113
    {DEC_ADD, dec_add},
1114
    {DEC_SUB, dec_sub},
1115
    {DEC_AND, dec_and},
1116
    {DEC_XOR, dec_xor},
1117
    {DEC_OR, dec_or},
1118
    {DEC_BIT, dec_bit},
1119
    {DEC_BARREL, dec_barrel},
1120
    {DEC_LD, dec_load},
1121
    {DEC_ST, dec_store},
1122
    {DEC_IMM, dec_imm},
1123
    {DEC_BR, dec_br},
1124
    {DEC_BCC, dec_bcc},
1125
    {DEC_RTS, dec_rts},
1126
    {DEC_FPU, dec_fpu},
1127
    {DEC_MUL, dec_mul},
1128
    {DEC_DIV, dec_div},
1129
    {DEC_MSR, dec_msr},
1130
    {{0, 0}, dec_null}
1131
};
1132

    
1133
static inline void decode(DisasContext *dc)
1134
{
1135
    uint32_t ir;
1136
    int i;
1137

    
1138
    if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP)))
1139
        tcg_gen_debug_insn_start(dc->pc);
1140

    
1141
    dc->ir = ir = ldl_code(dc->pc);
1142
    LOG_DIS("%8.8x\t", dc->ir);
1143

    
1144
    if (dc->ir)
1145
        dc->nr_nops = 0;
1146
    else {
1147
        if ((dc->tb_flags & MSR_EE_FLAG)
1148
              && !(dc->env->pvr.regs[2] & PVR2_ILL_OPCODE_EXC_MASK)
1149
              && !(dc->env->pvr.regs[2] & PVR2_OPCODE_0x0_ILL_MASK)) {
1150
            tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_ILLEGAL_OP);
1151
            t_gen_raise_exception(dc, EXCP_HW_EXCP);
1152
            return;
1153
        }
1154

    
1155
        LOG_DIS("nr_nops=%d\t", dc->nr_nops);
1156
        dc->nr_nops++;
1157
        if (dc->nr_nops > 4)
1158
            cpu_abort(dc->env, "fetching nop sequence\n");
1159
    }
1160
    /* bit 2 seems to indicate insn type.  */
1161
    dc->type_b = ir & (1 << 29);
1162

    
1163
    dc->opcode = EXTRACT_FIELD(ir, 26, 31);
1164
    dc->rd = EXTRACT_FIELD(ir, 21, 25);
1165
    dc->ra = EXTRACT_FIELD(ir, 16, 20);
1166
    dc->rb = EXTRACT_FIELD(ir, 11, 15);
1167
    dc->imm = EXTRACT_FIELD(ir, 0, 15);
1168

    
1169
    /* Large switch for all insns.  */
1170
    for (i = 0; i < ARRAY_SIZE(decinfo); i++) {
1171
        if ((dc->opcode & decinfo[i].mask) == decinfo[i].bits) {
1172
            decinfo[i].dec(dc);
1173
            break;
1174
        }
1175
    }
1176
}
1177

    
1178
static void check_breakpoint(CPUState *env, DisasContext *dc)
1179
{
1180
    CPUBreakpoint *bp;
1181

    
1182
    if (unlikely(!TAILQ_EMPTY(&env->breakpoints))) {
1183
        TAILQ_FOREACH(bp, &env->breakpoints, entry) {
1184
            if (bp->pc == dc->pc) {
1185
                t_gen_raise_exception(dc, EXCP_DEBUG);
1186
                dc->is_jmp = DISAS_UPDATE;
1187
             }
1188
        }
1189
    }
1190
}
1191

    
1192
/* generate intermediate code for basic block 'tb'.  */
1193
static void
1194
gen_intermediate_code_internal(CPUState *env, TranslationBlock *tb,
1195
                               int search_pc)
1196
{
1197
    uint16_t *gen_opc_end;
1198
    uint32_t pc_start;
1199
    int j, lj;
1200
    struct DisasContext ctx;
1201
    struct DisasContext *dc = &ctx;
1202
    uint32_t next_page_start, org_flags;
1203
    target_ulong npc;
1204
    int num_insns;
1205
    int max_insns;
1206

    
1207
    qemu_log_try_set_file(stderr);
1208

    
1209
    pc_start = tb->pc;
1210
    dc->env = env;
1211
    dc->tb = tb;
1212
    org_flags = dc->synced_flags = dc->tb_flags = tb->flags;
1213

    
1214
    gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
1215

    
1216
    dc->is_jmp = DISAS_NEXT;
1217
    dc->jmp = 0;
1218
    dc->delayed_branch = !!(dc->tb_flags & D_FLAG);
1219
    dc->ppc = pc_start;
1220
    dc->pc = pc_start;
1221
    dc->cache_pc = -1;
1222
    dc->singlestep_enabled = env->singlestep_enabled;
1223
    dc->cpustate_changed = 0;
1224
    dc->abort_at_next_insn = 0;
1225
    dc->nr_nops = 0;
1226

    
1227
    if (pc_start & 3)
1228
        cpu_abort(env, "Microblaze: unaligned PC=%x\n", pc_start);
1229

    
1230
    if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
1231
#if !SIM_COMPAT
1232
        qemu_log("--------------\n");
1233
        log_cpu_state(env, 0);
1234
#endif
1235
    }
1236

    
1237
    next_page_start = (pc_start & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE;
1238
    lj = -1;
1239
    num_insns = 0;
1240
    max_insns = tb->cflags & CF_COUNT_MASK;
1241
    if (max_insns == 0)
1242
        max_insns = CF_COUNT_MASK;
1243

    
1244
    gen_icount_start();
1245
    do
1246
    {
1247
#if SIM_COMPAT
1248
        if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
1249
            tcg_gen_movi_tl(cpu_SR[SR_PC], dc->pc);
1250
            gen_helper_debug();
1251
        }
1252
#endif
1253
        check_breakpoint(env, dc);
1254

    
1255
        if (search_pc) {
1256
            j = gen_opc_ptr - gen_opc_buf;
1257
            if (lj < j) {
1258
                lj++;
1259
                while (lj < j)
1260
                    gen_opc_instr_start[lj++] = 0;
1261
            }
1262
            gen_opc_pc[lj] = dc->pc;
1263
            gen_opc_instr_start[lj] = 1;
1264
                        gen_opc_icount[lj] = num_insns;
1265
        }
1266

    
1267
        /* Pretty disas.  */
1268
        LOG_DIS("%8.8x:\t", dc->pc);
1269

    
1270
        if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO))
1271
            gen_io_start();
1272

    
1273
        dc->clear_imm = 1;
1274
        decode(dc);
1275
        if (dc->clear_imm)
1276
            dc->tb_flags &= ~IMM_FLAG;
1277
        dc->ppc = dc->pc;
1278
        dc->pc += 4;
1279
        num_insns++;
1280

    
1281
        if (dc->delayed_branch) {
1282
            dc->delayed_branch--;
1283
            if (!dc->delayed_branch) {
1284
                if (dc->tb_flags & DRTI_FLAG)
1285
                    do_rti(dc);
1286
                 if (dc->tb_flags & DRTB_FLAG)
1287
                    do_rtb(dc);
1288
                if (dc->tb_flags & DRTE_FLAG)
1289
                    do_rte(dc);
1290
                /* Clear the delay slot flag.  */
1291
                dc->tb_flags &= ~D_FLAG;
1292
                /* If it is a direct jump, try direct chaining.  */
1293
                if (dc->jmp != JMP_DIRECT) {
1294
                    eval_cond_jmp(dc, env_btarget, tcg_const_tl(dc->pc));
1295
                    dc->is_jmp = DISAS_JUMP;
1296
                }
1297
                break;
1298
            }
1299
        }
1300
        if (env->singlestep_enabled)
1301
            break;
1302
    } while (!dc->is_jmp && !dc->cpustate_changed
1303
         && gen_opc_ptr < gen_opc_end
1304
                 && !singlestep
1305
         && (dc->pc < next_page_start)
1306
                 && num_insns < max_insns);
1307

    
1308
    npc = dc->pc;
1309
    if (dc->jmp == JMP_DIRECT) {
1310
        if (dc->tb_flags & D_FLAG) {
1311
            dc->is_jmp = DISAS_UPDATE;
1312
            tcg_gen_movi_tl(cpu_SR[SR_PC], npc);
1313
            sync_jmpstate(dc);
1314
        } else
1315
            npc = dc->jmp_pc;
1316
    }
1317

    
1318
    if (tb->cflags & CF_LAST_IO)
1319
        gen_io_end();
1320
    /* Force an update if the per-tb cpu state has changed.  */
1321
    if (dc->is_jmp == DISAS_NEXT
1322
        && (dc->cpustate_changed || org_flags != dc->tb_flags)) {
1323
        dc->is_jmp = DISAS_UPDATE;
1324
        tcg_gen_movi_tl(cpu_SR[SR_PC], npc);
1325
    }
1326
    t_sync_flags(dc);
1327

    
1328
    if (unlikely(env->singlestep_enabled)) {
1329
        t_gen_raise_exception(dc, EXCP_DEBUG);
1330
        if (dc->is_jmp == DISAS_NEXT)
1331
            tcg_gen_movi_tl(cpu_SR[SR_PC], npc);
1332
    } else {
1333
        switch(dc->is_jmp) {
1334
            case DISAS_NEXT:
1335
                gen_goto_tb(dc, 1, npc);
1336
                break;
1337
            default:
1338
            case DISAS_JUMP:
1339
            case DISAS_UPDATE:
1340
                /* indicate that the hash table must be used
1341
                   to find the next TB */
1342
                tcg_gen_exit_tb(0);
1343
                break;
1344
            case DISAS_TB_JUMP:
1345
                /* nothing more to generate */
1346
                break;
1347
        }
1348
    }
1349
    gen_icount_end(tb, num_insns);
1350
    *gen_opc_ptr = INDEX_op_end;
1351
    if (search_pc) {
1352
        j = gen_opc_ptr - gen_opc_buf;
1353
        lj++;
1354
        while (lj <= j)
1355
            gen_opc_instr_start[lj++] = 0;
1356
    } else {
1357
        tb->size = dc->pc - pc_start;
1358
                tb->icount = num_insns;
1359
    }
1360

    
1361
#ifdef DEBUG_DISAS
1362
#if !SIM_COMPAT
1363
    if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
1364
        qemu_log("\n");
1365
#if DISAS_GNU
1366
        log_target_disas(pc_start, dc->pc - pc_start, 0);
1367
#endif
1368
        qemu_log("\nisize=%d osize=%zd\n",
1369
            dc->pc - pc_start, gen_opc_ptr - gen_opc_buf);
1370
    }
1371
#endif
1372
#endif
1373
    assert(!dc->abort_at_next_insn);
1374
}
1375

    
1376
void gen_intermediate_code (CPUState *env, struct TranslationBlock *tb)
1377
{
1378
    gen_intermediate_code_internal(env, tb, 0);
1379
}
1380

    
1381
void gen_intermediate_code_pc (CPUState *env, struct TranslationBlock *tb)
1382
{
1383
    gen_intermediate_code_internal(env, tb, 1);
1384
}
1385

    
1386
void cpu_dump_state (CPUState *env, FILE *f,
1387
                     int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
1388
                     int flags)
1389
{
1390
    int i;
1391

    
1392
    if (!env || !f)
1393
        return;
1394

    
1395
    cpu_fprintf(f, "IN: PC=%x %s\n",
1396
                env->sregs[SR_PC], lookup_symbol(env->sregs[SR_PC]));
1397
    cpu_fprintf(f, "rmsr=%x resr=%x debug[%x] imm=%x iflags=%x\n",
1398
             env->sregs[SR_MSR], env->sregs[SR_ESR],
1399
             env->debug, env->imm, env->iflags);
1400
    cpu_fprintf(f, "btaken=%d btarget=%x mode=%s(saved=%s)\n",
1401
             env->btaken, env->btarget,
1402
             (env->sregs[SR_MSR] & MSR_UM) ? "user" : "kernel",
1403
             (env->sregs[SR_MSR] & MSR_UMS) ? "user" : "kernel");
1404
    for (i = 0; i < 32; i++) {
1405
        cpu_fprintf(f, "r%2.2d=%8.8x ", i, env->regs[i]);
1406
        if ((i + 1) % 4 == 0)
1407
            cpu_fprintf(f, "\n");
1408
        }
1409
    cpu_fprintf(f, "\n\n");
1410
}
1411

    
1412
CPUState *cpu_mb_init (const char *cpu_model)
1413
{
1414
    CPUState *env;
1415
    static int tcg_initialized = 0;
1416
    int i;
1417

    
1418
    env = qemu_mallocz(sizeof(CPUState));
1419

    
1420
    cpu_exec_init(env);
1421
    cpu_reset(env);
1422

    
1423
    env->pvr.regs[0] = PVR0_PVR_FULL_MASK \
1424
                       | PVR0_USE_BARREL_MASK \
1425
                       | PVR0_USE_DIV_MASK \
1426
                       | PVR0_USE_HW_MUL_MASK \
1427
                       | PVR0_USE_EXC_MASK \
1428
                       | PVR0_USE_ICACHE_MASK \
1429
                       | PVR0_USE_DCACHE_MASK \
1430
                       | PVR0_USE_MMU \
1431
                       | (0xb << 8);
1432
     env->pvr.regs[2] = PVR2_D_OPB_MASK \
1433
                        | PVR2_D_LMB_MASK \
1434
                        | PVR2_I_OPB_MASK \
1435
                        | PVR2_I_LMB_MASK \
1436
                        | PVR2_USE_MSR_INSTR \
1437
                        | PVR2_USE_PCMP_INSTR \
1438
                        | PVR2_USE_BARREL_MASK \
1439
                        | PVR2_USE_DIV_MASK \
1440
                        | PVR2_USE_HW_MUL_MASK \
1441
                        | PVR2_USE_MUL64_MASK \
1442
                        | 0;
1443
     env->pvr.regs[10] = 0x0c000000; /* Default to spartan 3a dsp family.  */
1444
     env->pvr.regs[11] = PVR11_USE_MMU;
1445

    
1446
    if (tcg_initialized)
1447
        return env;
1448

    
1449
    tcg_initialized = 1;
1450

    
1451
    cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
1452

    
1453
    env_debug = tcg_global_mem_new(TCG_AREG0, 
1454
                    offsetof(CPUState, debug),
1455
                    "debug0");
1456
    env_iflags = tcg_global_mem_new(TCG_AREG0, 
1457
                    offsetof(CPUState, iflags),
1458
                    "iflags");
1459
    env_imm = tcg_global_mem_new(TCG_AREG0, 
1460
                    offsetof(CPUState, imm),
1461
                    "imm");
1462
    env_btarget = tcg_global_mem_new(TCG_AREG0,
1463
                     offsetof(CPUState, btarget),
1464
                     "btarget");
1465
    env_btaken = tcg_global_mem_new(TCG_AREG0,
1466
                     offsetof(CPUState, btaken),
1467
                     "btaken");
1468
    for (i = 0; i < ARRAY_SIZE(cpu_R); i++) {
1469
        cpu_R[i] = tcg_global_mem_new(TCG_AREG0,
1470
                          offsetof(CPUState, regs[i]),
1471
                          regnames[i]);
1472
    }
1473
    for (i = 0; i < ARRAY_SIZE(cpu_SR); i++) {
1474
        cpu_SR[i] = tcg_global_mem_new(TCG_AREG0,
1475
                          offsetof(CPUState, sregs[i]),
1476
                          special_regnames[i]);
1477
    }
1478
#define GEN_HELPER 2
1479
#include "helper.h"
1480

    
1481
    return env;
1482
}
1483

    
1484
void cpu_reset (CPUState *env)
1485
{
1486
    if (qemu_loglevel_mask(CPU_LOG_RESET)) {
1487
        qemu_log("CPU Reset (CPU %d)\n", env->cpu_index);
1488
        log_cpu_state(env, 0);
1489
    }
1490

    
1491
    memset(env, 0, offsetof(CPUMBState, breakpoints));
1492
    tlb_flush(env, 1);
1493

    
1494
    env->sregs[SR_MSR] = 0;
1495
#if defined(CONFIG_USER_ONLY)
1496
    /* start in user mode with interrupts enabled.  */
1497
    env->pvr.regs[10] = 0x0c000000; /* Spartan 3a dsp.  */
1498
#else
1499
    mmu_init(&env->mmu);
1500
#endif
1501
}
1502

    
1503
void gen_pc_load(CPUState *env, struct TranslationBlock *tb,
1504
                 unsigned long searched_pc, int pc_pos, void *puc)
1505
{
1506
    env->sregs[SR_PC] = gen_opc_pc[pc_pos];
1507
}