root / hw / sun4u.c @ ef816d83
History | View | Annotate | Download (22.1 kB)
1 | 3475187d | bellard | /*
|
---|---|---|---|
2 | c7ba218d | blueswir1 | * QEMU Sun4u/Sun4v System Emulator
|
3 | 5fafdf24 | ths | *
|
4 | 3475187d | bellard | * Copyright (c) 2005 Fabrice Bellard
|
5 | 5fafdf24 | ths | *
|
6 | 3475187d | bellard | * Permission is hereby granted, free of charge, to any person obtaining a copy
|
7 | 3475187d | bellard | * of this software and associated documentation files (the "Software"), to deal
|
8 | 3475187d | bellard | * in the Software without restriction, including without limitation the rights
|
9 | 3475187d | bellard | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
10 | 3475187d | bellard | * copies of the Software, and to permit persons to whom the Software is
|
11 | 3475187d | bellard | * furnished to do so, subject to the following conditions:
|
12 | 3475187d | bellard | *
|
13 | 3475187d | bellard | * The above copyright notice and this permission notice shall be included in
|
14 | 3475187d | bellard | * all copies or substantial portions of the Software.
|
15 | 3475187d | bellard | *
|
16 | 3475187d | bellard | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
17 | 3475187d | bellard | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
18 | 3475187d | bellard | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
19 | 3475187d | bellard | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
20 | 3475187d | bellard | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
21 | 3475187d | bellard | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
22 | 3475187d | bellard | * THE SOFTWARE.
|
23 | 3475187d | bellard | */
|
24 | 87ecb68b | pbrook | #include "hw.h" |
25 | 87ecb68b | pbrook | #include "pci.h" |
26 | 87ecb68b | pbrook | #include "pc.h" |
27 | 87ecb68b | pbrook | #include "nvram.h" |
28 | 87ecb68b | pbrook | #include "fdc.h" |
29 | 87ecb68b | pbrook | #include "net.h" |
30 | 87ecb68b | pbrook | #include "qemu-timer.h" |
31 | 87ecb68b | pbrook | #include "sysemu.h" |
32 | 87ecb68b | pbrook | #include "boards.h" |
33 | d2c63fc1 | blueswir1 | #include "firmware_abi.h" |
34 | 3cce6243 | blueswir1 | #include "fw_cfg.h" |
35 | 1baffa46 | Blue Swirl | #include "sysbus.h" |
36 | 977e1244 | Gerd Hoffmann | #include "ide.h" |
37 | ca20cf32 | Blue Swirl | #include "loader.h" |
38 | ca20cf32 | Blue Swirl | #include "elf.h" |
39 | 3475187d | bellard | |
40 | 9d926598 | blueswir1 | //#define DEBUG_IRQ
|
41 | 9d926598 | blueswir1 | |
42 | 9d926598 | blueswir1 | #ifdef DEBUG_IRQ
|
43 | 001faf32 | Blue Swirl | #define DPRINTF(fmt, ...) \
|
44 | 001faf32 | Blue Swirl | do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0) |
45 | 9d926598 | blueswir1 | #else
|
46 | 001faf32 | Blue Swirl | #define DPRINTF(fmt, ...)
|
47 | 9d926598 | blueswir1 | #endif
|
48 | 9d926598 | blueswir1 | |
49 | 83469015 | bellard | #define KERNEL_LOAD_ADDR 0x00404000 |
50 | 83469015 | bellard | #define CMDLINE_ADDR 0x003ff000 |
51 | 83469015 | bellard | #define INITRD_LOAD_ADDR 0x00300000 |
52 | ac2e9d66 | blueswir1 | #define PROM_SIZE_MAX (4 * 1024 * 1024) |
53 | f930d07e | blueswir1 | #define PROM_VADDR 0x000ffd00000ULL |
54 | 83469015 | bellard | #define APB_SPECIAL_BASE 0x1fe00000000ULL |
55 | f930d07e | blueswir1 | #define APB_MEM_BASE 0x1ff00000000ULL |
56 | f930d07e | blueswir1 | #define VGA_BASE (APB_MEM_BASE + 0x400000ULL) |
57 | f930d07e | blueswir1 | #define PROM_FILENAME "openbios-sparc64" |
58 | 83469015 | bellard | #define NVRAM_SIZE 0x2000 |
59 | e4bcb14c | ths | #define MAX_IDE_BUS 2 |
60 | 3cce6243 | blueswir1 | #define BIOS_CFG_IOPORT 0x510 |
61 | 7589690c | Blue Swirl | #define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00) |
62 | 7589690c | Blue Swirl | #define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01) |
63 | 7589690c | Blue Swirl | #define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02) |
64 | 3475187d | bellard | |
65 | 9d926598 | blueswir1 | #define MAX_PILS 16 |
66 | 9d926598 | blueswir1 | |
67 | 8fa211e8 | blueswir1 | #define TICK_INT_DIS 0x8000000000000000ULL |
68 | 8fa211e8 | blueswir1 | #define TICK_MAX 0x7fffffffffffffffULL |
69 | 8fa211e8 | blueswir1 | |
70 | c7ba218d | blueswir1 | struct hwdef {
|
71 | c7ba218d | blueswir1 | const char * const default_cpu_model; |
72 | 905fdcb5 | blueswir1 | uint16_t machine_id; |
73 | e87231d4 | blueswir1 | uint64_t prom_addr; |
74 | e87231d4 | blueswir1 | uint64_t console_serial_base; |
75 | c7ba218d | blueswir1 | }; |
76 | c7ba218d | blueswir1 | |
77 | 3475187d | bellard | int DMA_get_channel_mode (int nchan) |
78 | 3475187d | bellard | { |
79 | 3475187d | bellard | return 0; |
80 | 3475187d | bellard | } |
81 | 3475187d | bellard | int DMA_read_memory (int nchan, void *buf, int pos, int size) |
82 | 3475187d | bellard | { |
83 | 3475187d | bellard | return 0; |
84 | 3475187d | bellard | } |
85 | 3475187d | bellard | int DMA_write_memory (int nchan, void *buf, int pos, int size) |
86 | 3475187d | bellard | { |
87 | 3475187d | bellard | return 0; |
88 | 3475187d | bellard | } |
89 | 3475187d | bellard | void DMA_hold_DREQ (int nchan) {} |
90 | 3475187d | bellard | void DMA_release_DREQ (int nchan) {} |
91 | 3475187d | bellard | void DMA_schedule(int nchan) {} |
92 | 3475187d | bellard | void DMA_init (int high_page_enable) {} |
93 | 3475187d | bellard | void DMA_register_channel (int nchan, |
94 | 3475187d | bellard | DMA_transfer_handler transfer_handler, |
95 | 3475187d | bellard | void *opaque)
|
96 | 3475187d | bellard | { |
97 | 3475187d | bellard | } |
98 | 3475187d | bellard | |
99 | 513f789f | blueswir1 | static int fw_cfg_boot_set(void *opaque, const char *boot_device) |
100 | 81864572 | blueswir1 | { |
101 | 513f789f | blueswir1 | fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
|
102 | 81864572 | blueswir1 | return 0; |
103 | 81864572 | blueswir1 | } |
104 | 81864572 | blueswir1 | |
105 | c227f099 | Anthony Liguori | static int sun4u_NVRAM_set_params (m48t59_t *nvram, uint16_t NVRAM_size, |
106 | e7fb1406 | blueswir1 | const char *arch, |
107 | c227f099 | Anthony Liguori | ram_addr_t RAM_size, |
108 | 77f193da | blueswir1 | const char *boot_devices, |
109 | d2c63fc1 | blueswir1 | uint32_t kernel_image, uint32_t kernel_size, |
110 | d2c63fc1 | blueswir1 | const char *cmdline, |
111 | d2c63fc1 | blueswir1 | uint32_t initrd_image, uint32_t initrd_size, |
112 | d2c63fc1 | blueswir1 | uint32_t NVRAM_image, |
113 | 0d31cb99 | blueswir1 | int width, int height, int depth, |
114 | 0d31cb99 | blueswir1 | const uint8_t *macaddr)
|
115 | 83469015 | bellard | { |
116 | 66508601 | blueswir1 | unsigned int i; |
117 | 66508601 | blueswir1 | uint32_t start, end; |
118 | d2c63fc1 | blueswir1 | uint8_t image[0x1ff0];
|
119 | d2c63fc1 | blueswir1 | struct OpenBIOS_nvpart_v1 *part_header;
|
120 | d2c63fc1 | blueswir1 | |
121 | d2c63fc1 | blueswir1 | memset(image, '\0', sizeof(image)); |
122 | d2c63fc1 | blueswir1 | |
123 | 513f789f | blueswir1 | start = 0;
|
124 | 83469015 | bellard | |
125 | 66508601 | blueswir1 | // OpenBIOS nvram variables
|
126 | 66508601 | blueswir1 | // Variable partition
|
127 | d2c63fc1 | blueswir1 | part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
|
128 | d2c63fc1 | blueswir1 | part_header->signature = OPENBIOS_PART_SYSTEM; |
129 | 363a37d5 | blueswir1 | pstrcpy(part_header->name, sizeof(part_header->name), "system"); |
130 | 66508601 | blueswir1 | |
131 | d2c63fc1 | blueswir1 | end = start + sizeof(struct OpenBIOS_nvpart_v1); |
132 | 66508601 | blueswir1 | for (i = 0; i < nb_prom_envs; i++) |
133 | d2c63fc1 | blueswir1 | end = OpenBIOS_set_var(image, end, prom_envs[i]); |
134 | d2c63fc1 | blueswir1 | |
135 | d2c63fc1 | blueswir1 | // End marker
|
136 | d2c63fc1 | blueswir1 | image[end++] = '\0';
|
137 | 66508601 | blueswir1 | |
138 | 66508601 | blueswir1 | end = start + ((end - start + 15) & ~15); |
139 | d2c63fc1 | blueswir1 | OpenBIOS_finish_partition(part_header, end - start); |
140 | 66508601 | blueswir1 | |
141 | 66508601 | blueswir1 | // free partition
|
142 | 66508601 | blueswir1 | start = end; |
143 | d2c63fc1 | blueswir1 | part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
|
144 | d2c63fc1 | blueswir1 | part_header->signature = OPENBIOS_PART_FREE; |
145 | 363a37d5 | blueswir1 | pstrcpy(part_header->name, sizeof(part_header->name), "free"); |
146 | 66508601 | blueswir1 | |
147 | 66508601 | blueswir1 | end = 0x1fd0;
|
148 | d2c63fc1 | blueswir1 | OpenBIOS_finish_partition(part_header, end - start); |
149 | d2c63fc1 | blueswir1 | |
150 | 0d31cb99 | blueswir1 | Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80); |
151 | 0d31cb99 | blueswir1 | |
152 | d2c63fc1 | blueswir1 | for (i = 0; i < sizeof(image); i++) |
153 | d2c63fc1 | blueswir1 | m48t59_write(nvram, i, image[i]); |
154 | 66508601 | blueswir1 | |
155 | 83469015 | bellard | return 0; |
156 | 3475187d | bellard | } |
157 | 636aa70a | Blue Swirl | static unsigned long sun4u_load_kernel(const char *kernel_filename, |
158 | 636aa70a | Blue Swirl | const char *initrd_filename, |
159 | c227f099 | Anthony Liguori | ram_addr_t RAM_size, long *initrd_size)
|
160 | 636aa70a | Blue Swirl | { |
161 | 636aa70a | Blue Swirl | int linux_boot;
|
162 | 636aa70a | Blue Swirl | unsigned int i; |
163 | 636aa70a | Blue Swirl | long kernel_size;
|
164 | 636aa70a | Blue Swirl | |
165 | 636aa70a | Blue Swirl | linux_boot = (kernel_filename != NULL);
|
166 | 636aa70a | Blue Swirl | |
167 | 636aa70a | Blue Swirl | kernel_size = 0;
|
168 | 636aa70a | Blue Swirl | if (linux_boot) {
|
169 | ca20cf32 | Blue Swirl | int bswap_needed;
|
170 | ca20cf32 | Blue Swirl | |
171 | ca20cf32 | Blue Swirl | #ifdef BSWAP_NEEDED
|
172 | ca20cf32 | Blue Swirl | bswap_needed = 1;
|
173 | ca20cf32 | Blue Swirl | #else
|
174 | ca20cf32 | Blue Swirl | bswap_needed = 0;
|
175 | ca20cf32 | Blue Swirl | #endif
|
176 | ca20cf32 | Blue Swirl | kernel_size = load_elf(kernel_filename, 0, NULL, NULL, NULL, |
177 | ca20cf32 | Blue Swirl | 1, ELF_MACHINE, 0); |
178 | 636aa70a | Blue Swirl | if (kernel_size < 0) |
179 | 636aa70a | Blue Swirl | kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR, |
180 | ca20cf32 | Blue Swirl | RAM_size - KERNEL_LOAD_ADDR, bswap_needed, |
181 | ca20cf32 | Blue Swirl | TARGET_PAGE_SIZE); |
182 | 636aa70a | Blue Swirl | if (kernel_size < 0) |
183 | 636aa70a | Blue Swirl | kernel_size = load_image_targphys(kernel_filename, |
184 | 636aa70a | Blue Swirl | KERNEL_LOAD_ADDR, |
185 | 636aa70a | Blue Swirl | RAM_size - KERNEL_LOAD_ADDR); |
186 | 636aa70a | Blue Swirl | if (kernel_size < 0) { |
187 | 636aa70a | Blue Swirl | fprintf(stderr, "qemu: could not load kernel '%s'\n",
|
188 | 636aa70a | Blue Swirl | kernel_filename); |
189 | 636aa70a | Blue Swirl | exit(1);
|
190 | 636aa70a | Blue Swirl | } |
191 | 636aa70a | Blue Swirl | |
192 | 636aa70a | Blue Swirl | /* load initrd */
|
193 | 636aa70a | Blue Swirl | *initrd_size = 0;
|
194 | 636aa70a | Blue Swirl | if (initrd_filename) {
|
195 | 636aa70a | Blue Swirl | *initrd_size = load_image_targphys(initrd_filename, |
196 | 636aa70a | Blue Swirl | INITRD_LOAD_ADDR, |
197 | 636aa70a | Blue Swirl | RAM_size - INITRD_LOAD_ADDR); |
198 | 636aa70a | Blue Swirl | if (*initrd_size < 0) { |
199 | 636aa70a | Blue Swirl | fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
|
200 | 636aa70a | Blue Swirl | initrd_filename); |
201 | 636aa70a | Blue Swirl | exit(1);
|
202 | 636aa70a | Blue Swirl | } |
203 | 636aa70a | Blue Swirl | } |
204 | 636aa70a | Blue Swirl | if (*initrd_size > 0) { |
205 | 636aa70a | Blue Swirl | for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) { |
206 | 636aa70a | Blue Swirl | if (ldl_phys(KERNEL_LOAD_ADDR + i) == 0x48647253) { // HdrS |
207 | 636aa70a | Blue Swirl | stl_phys(KERNEL_LOAD_ADDR + i + 16, INITRD_LOAD_ADDR);
|
208 | 636aa70a | Blue Swirl | stl_phys(KERNEL_LOAD_ADDR + i + 20, *initrd_size);
|
209 | 636aa70a | Blue Swirl | break;
|
210 | 636aa70a | Blue Swirl | } |
211 | 636aa70a | Blue Swirl | } |
212 | 636aa70a | Blue Swirl | } |
213 | 636aa70a | Blue Swirl | } |
214 | 636aa70a | Blue Swirl | return kernel_size;
|
215 | 636aa70a | Blue Swirl | } |
216 | 3475187d | bellard | |
217 | b4950060 | blueswir1 | void pic_info(Monitor *mon)
|
218 | 3475187d | bellard | { |
219 | 3475187d | bellard | } |
220 | 3475187d | bellard | |
221 | b4950060 | blueswir1 | void irq_info(Monitor *mon)
|
222 | 3475187d | bellard | { |
223 | 3475187d | bellard | } |
224 | 3475187d | bellard | |
225 | 9d926598 | blueswir1 | void cpu_check_irqs(CPUState *env)
|
226 | 9d926598 | blueswir1 | { |
227 | 9d926598 | blueswir1 | uint32_t pil = env->pil_in | (env->softint & ~SOFTINT_TIMER) | |
228 | 9d926598 | blueswir1 | ((env->softint & SOFTINT_TIMER) << 14);
|
229 | 9d926598 | blueswir1 | |
230 | 9d926598 | blueswir1 | if (pil && (env->interrupt_index == 0 || |
231 | 9d926598 | blueswir1 | (env->interrupt_index & ~15) == TT_EXTINT)) {
|
232 | 9d926598 | blueswir1 | unsigned int i; |
233 | 9d926598 | blueswir1 | |
234 | 9d926598 | blueswir1 | for (i = 15; i > 0; i--) { |
235 | 9d926598 | blueswir1 | if (pil & (1 << i)) { |
236 | 9d926598 | blueswir1 | int old_interrupt = env->interrupt_index;
|
237 | 9d926598 | blueswir1 | |
238 | 9d926598 | blueswir1 | env->interrupt_index = TT_EXTINT | i; |
239 | 9d926598 | blueswir1 | if (old_interrupt != env->interrupt_index) {
|
240 | 9d926598 | blueswir1 | DPRINTF("Set CPU IRQ %d\n", i);
|
241 | 9d926598 | blueswir1 | cpu_interrupt(env, CPU_INTERRUPT_HARD); |
242 | 9d926598 | blueswir1 | } |
243 | 9d926598 | blueswir1 | break;
|
244 | 9d926598 | blueswir1 | } |
245 | 9d926598 | blueswir1 | } |
246 | 9d926598 | blueswir1 | } else if (!pil && (env->interrupt_index & ~15) == TT_EXTINT) { |
247 | 9d926598 | blueswir1 | DPRINTF("Reset CPU IRQ %d\n", env->interrupt_index & 15); |
248 | 9d926598 | blueswir1 | env->interrupt_index = 0;
|
249 | 9d926598 | blueswir1 | cpu_reset_interrupt(env, CPU_INTERRUPT_HARD); |
250 | 9d926598 | blueswir1 | } |
251 | 9d926598 | blueswir1 | } |
252 | 9d926598 | blueswir1 | |
253 | 9d926598 | blueswir1 | static void cpu_set_irq(void *opaque, int irq, int level) |
254 | 9d926598 | blueswir1 | { |
255 | 9d926598 | blueswir1 | CPUState *env = opaque; |
256 | 9d926598 | blueswir1 | |
257 | 9d926598 | blueswir1 | if (level) {
|
258 | 9d926598 | blueswir1 | DPRINTF("Raise CPU IRQ %d\n", irq);
|
259 | 9d926598 | blueswir1 | env->halted = 0;
|
260 | 9d926598 | blueswir1 | env->pil_in |= 1 << irq;
|
261 | 9d926598 | blueswir1 | cpu_check_irqs(env); |
262 | 9d926598 | blueswir1 | } else {
|
263 | 9d926598 | blueswir1 | DPRINTF("Lower CPU IRQ %d\n", irq);
|
264 | 9d926598 | blueswir1 | env->pil_in &= ~(1 << irq);
|
265 | 9d926598 | blueswir1 | cpu_check_irqs(env); |
266 | 9d926598 | blueswir1 | } |
267 | 9d926598 | blueswir1 | } |
268 | 9d926598 | blueswir1 | |
269 | e87231d4 | blueswir1 | typedef struct ResetData { |
270 | e87231d4 | blueswir1 | CPUState *env; |
271 | e87231d4 | blueswir1 | uint64_t reset_addr; |
272 | e87231d4 | blueswir1 | } ResetData; |
273 | e87231d4 | blueswir1 | |
274 | c68ea704 | bellard | static void main_cpu_reset(void *opaque) |
275 | c68ea704 | bellard | { |
276 | e87231d4 | blueswir1 | ResetData *s = (ResetData *)opaque; |
277 | e87231d4 | blueswir1 | CPUState *env = s->env; |
278 | 20c9f095 | blueswir1 | |
279 | c68ea704 | bellard | cpu_reset(env); |
280 | 8fa211e8 | blueswir1 | env->tick_cmpr = TICK_INT_DIS | 0;
|
281 | 8fa211e8 | blueswir1 | ptimer_set_limit(env->tick, TICK_MAX, 1);
|
282 | 2f43e00e | blueswir1 | ptimer_run(env->tick, 1);
|
283 | 8fa211e8 | blueswir1 | env->stick_cmpr = TICK_INT_DIS | 0;
|
284 | 8fa211e8 | blueswir1 | ptimer_set_limit(env->stick, TICK_MAX, 1);
|
285 | 2f43e00e | blueswir1 | ptimer_run(env->stick, 1);
|
286 | 8fa211e8 | blueswir1 | env->hstick_cmpr = TICK_INT_DIS | 0;
|
287 | 8fa211e8 | blueswir1 | ptimer_set_limit(env->hstick, TICK_MAX, 1);
|
288 | 2f43e00e | blueswir1 | ptimer_run(env->hstick, 1);
|
289 | e87231d4 | blueswir1 | env->gregs[1] = 0; // Memory start |
290 | e87231d4 | blueswir1 | env->gregs[2] = ram_size; // Memory size |
291 | e87231d4 | blueswir1 | env->gregs[3] = 0; // Machine description XXX |
292 | e87231d4 | blueswir1 | env->pc = s->reset_addr; |
293 | e87231d4 | blueswir1 | env->npc = env->pc + 4;
|
294 | 20c9f095 | blueswir1 | } |
295 | 20c9f095 | blueswir1 | |
296 | 22548760 | blueswir1 | static void tick_irq(void *opaque) |
297 | 20c9f095 | blueswir1 | { |
298 | 20c9f095 | blueswir1 | CPUState *env = opaque; |
299 | 20c9f095 | blueswir1 | |
300 | 8fa211e8 | blueswir1 | if (!(env->tick_cmpr & TICK_INT_DIS)) {
|
301 | 8fa211e8 | blueswir1 | env->softint |= SOFTINT_TIMER; |
302 | 8fa211e8 | blueswir1 | cpu_interrupt(env, CPU_INTERRUPT_TIMER); |
303 | 8fa211e8 | blueswir1 | } |
304 | 20c9f095 | blueswir1 | } |
305 | 20c9f095 | blueswir1 | |
306 | 22548760 | blueswir1 | static void stick_irq(void *opaque) |
307 | 20c9f095 | blueswir1 | { |
308 | 20c9f095 | blueswir1 | CPUState *env = opaque; |
309 | 20c9f095 | blueswir1 | |
310 | 8fa211e8 | blueswir1 | if (!(env->stick_cmpr & TICK_INT_DIS)) {
|
311 | 8fa211e8 | blueswir1 | env->softint |= SOFTINT_STIMER; |
312 | 8fa211e8 | blueswir1 | cpu_interrupt(env, CPU_INTERRUPT_TIMER); |
313 | 8fa211e8 | blueswir1 | } |
314 | 20c9f095 | blueswir1 | } |
315 | 20c9f095 | blueswir1 | |
316 | 22548760 | blueswir1 | static void hstick_irq(void *opaque) |
317 | 20c9f095 | blueswir1 | { |
318 | 20c9f095 | blueswir1 | CPUState *env = opaque; |
319 | 20c9f095 | blueswir1 | |
320 | 8fa211e8 | blueswir1 | if (!(env->hstick_cmpr & TICK_INT_DIS)) {
|
321 | 8fa211e8 | blueswir1 | cpu_interrupt(env, CPU_INTERRUPT_TIMER); |
322 | 8fa211e8 | blueswir1 | } |
323 | c68ea704 | bellard | } |
324 | c68ea704 | bellard | |
325 | f4b1a842 | blueswir1 | void cpu_tick_set_count(void *opaque, uint64_t count) |
326 | f4b1a842 | blueswir1 | { |
327 | f4b1a842 | blueswir1 | ptimer_set_count(opaque, -count); |
328 | f4b1a842 | blueswir1 | } |
329 | f4b1a842 | blueswir1 | |
330 | f4b1a842 | blueswir1 | uint64_t cpu_tick_get_count(void *opaque)
|
331 | f4b1a842 | blueswir1 | { |
332 | f4b1a842 | blueswir1 | return -ptimer_get_count(opaque);
|
333 | f4b1a842 | blueswir1 | } |
334 | f4b1a842 | blueswir1 | |
335 | f4b1a842 | blueswir1 | void cpu_tick_set_limit(void *opaque, uint64_t limit) |
336 | f4b1a842 | blueswir1 | { |
337 | f4b1a842 | blueswir1 | ptimer_set_limit(opaque, -limit, 0);
|
338 | f4b1a842 | blueswir1 | } |
339 | f4b1a842 | blueswir1 | |
340 | 83469015 | bellard | static const int serial_io[MAX_SERIAL_PORTS] = { 0x3f8, 0x2f8, 0x3e8, 0x2e8 }; |
341 | 83469015 | bellard | static const int serial_irq[MAX_SERIAL_PORTS] = { 4, 3, 4, 3 }; |
342 | 83469015 | bellard | |
343 | 83469015 | bellard | static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc }; |
344 | 83469015 | bellard | static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 }; |
345 | 83469015 | bellard | |
346 | c190ea07 | blueswir1 | static void ebus_mmio_mapfunc(PCIDevice *pci_dev, int region_num, |
347 | c190ea07 | blueswir1 | uint32_t addr, uint32_t size, int type)
|
348 | c190ea07 | blueswir1 | { |
349 | c190ea07 | blueswir1 | DPRINTF("Mapping region %d registers at %08x\n", region_num, addr);
|
350 | c190ea07 | blueswir1 | switch (region_num) {
|
351 | c190ea07 | blueswir1 | case 0: |
352 | c190ea07 | blueswir1 | isa_mmio_init(addr, 0x1000000);
|
353 | c190ea07 | blueswir1 | break;
|
354 | c190ea07 | blueswir1 | case 1: |
355 | c190ea07 | blueswir1 | isa_mmio_init(addr, 0x800000);
|
356 | c190ea07 | blueswir1 | break;
|
357 | c190ea07 | blueswir1 | } |
358 | c190ea07 | blueswir1 | } |
359 | c190ea07 | blueswir1 | |
360 | 1387fe4a | Blue Swirl | static void dummy_isa_irq_handler(void *opaque, int n, int level) |
361 | 1387fe4a | Blue Swirl | { |
362 | 1387fe4a | Blue Swirl | } |
363 | 1387fe4a | Blue Swirl | |
364 | c190ea07 | blueswir1 | /* EBUS (Eight bit bus) bridge */
|
365 | c190ea07 | blueswir1 | static void |
366 | c190ea07 | blueswir1 | pci_ebus_init(PCIBus *bus, int devfn)
|
367 | c190ea07 | blueswir1 | { |
368 | 1387fe4a | Blue Swirl | qemu_irq *isa_irq; |
369 | 1387fe4a | Blue Swirl | |
370 | 53e3c4f9 | Blue Swirl | pci_create_simple(bus, devfn, "ebus");
|
371 | 1387fe4a | Blue Swirl | isa_irq = qemu_allocate_irqs(dummy_isa_irq_handler, NULL, 16); |
372 | 1387fe4a | Blue Swirl | isa_bus_irqs(isa_irq); |
373 | 53e3c4f9 | Blue Swirl | } |
374 | c190ea07 | blueswir1 | |
375 | 81a322d4 | Gerd Hoffmann | static int |
376 | 53e3c4f9 | Blue Swirl | pci_ebus_init1(PCIDevice *s) |
377 | 53e3c4f9 | Blue Swirl | { |
378 | 0c5b8d83 | Blue Swirl | isa_bus_new(&s->qdev); |
379 | 0c5b8d83 | Blue Swirl | |
380 | deb54399 | aliguori | pci_config_set_vendor_id(s->config, PCI_VENDOR_ID_SUN); |
381 | deb54399 | aliguori | pci_config_set_device_id(s->config, PCI_DEVICE_ID_SUN_EBUS); |
382 | c190ea07 | blueswir1 | s->config[0x04] = 0x06; // command = bus master, pci mem |
383 | c190ea07 | blueswir1 | s->config[0x05] = 0x00; |
384 | c190ea07 | blueswir1 | s->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error |
385 | c190ea07 | blueswir1 | s->config[0x07] = 0x03; // status = medium devsel |
386 | c190ea07 | blueswir1 | s->config[0x08] = 0x01; // revision |
387 | c190ea07 | blueswir1 | s->config[0x09] = 0x00; // programming i/f |
388 | 173a543b | blueswir1 | pci_config_set_class(s->config, PCI_CLASS_BRIDGE_OTHER); |
389 | c190ea07 | blueswir1 | s->config[0x0D] = 0x0a; // latency_timer |
390 | 6407f373 | Isaku Yamahata | s->config[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type
|
391 | c190ea07 | blueswir1 | |
392 | 28c2c264 | Avi Kivity | pci_register_bar(s, 0, 0x1000000, PCI_ADDRESS_SPACE_MEM, |
393 | c190ea07 | blueswir1 | ebus_mmio_mapfunc); |
394 | 28c2c264 | Avi Kivity | pci_register_bar(s, 1, 0x800000, PCI_ADDRESS_SPACE_MEM, |
395 | c190ea07 | blueswir1 | ebus_mmio_mapfunc); |
396 | 81a322d4 | Gerd Hoffmann | return 0; |
397 | c190ea07 | blueswir1 | } |
398 | c190ea07 | blueswir1 | |
399 | 53e3c4f9 | Blue Swirl | static PCIDeviceInfo ebus_info = {
|
400 | 53e3c4f9 | Blue Swirl | .qdev.name = "ebus",
|
401 | 53e3c4f9 | Blue Swirl | .qdev.size = sizeof(PCIDevice),
|
402 | 53e3c4f9 | Blue Swirl | .init = pci_ebus_init1, |
403 | 53e3c4f9 | Blue Swirl | }; |
404 | 53e3c4f9 | Blue Swirl | |
405 | 53e3c4f9 | Blue Swirl | static void pci_ebus_register(void) |
406 | 53e3c4f9 | Blue Swirl | { |
407 | 53e3c4f9 | Blue Swirl | pci_qdev_register(&ebus_info); |
408 | 53e3c4f9 | Blue Swirl | } |
409 | 53e3c4f9 | Blue Swirl | |
410 | 53e3c4f9 | Blue Swirl | device_init(pci_ebus_register); |
411 | 53e3c4f9 | Blue Swirl | |
412 | 1baffa46 | Blue Swirl | /* Boot PROM (OpenBIOS) */
|
413 | c227f099 | Anthony Liguori | static void prom_init(target_phys_addr_t addr, const char *bios_name) |
414 | 1baffa46 | Blue Swirl | { |
415 | 1baffa46 | Blue Swirl | DeviceState *dev; |
416 | 1baffa46 | Blue Swirl | SysBusDevice *s; |
417 | 1baffa46 | Blue Swirl | char *filename;
|
418 | 1baffa46 | Blue Swirl | int ret;
|
419 | 1baffa46 | Blue Swirl | |
420 | 1baffa46 | Blue Swirl | dev = qdev_create(NULL, "openprom"); |
421 | 1baffa46 | Blue Swirl | qdev_init(dev); |
422 | 1baffa46 | Blue Swirl | s = sysbus_from_qdev(dev); |
423 | 1baffa46 | Blue Swirl | |
424 | 1baffa46 | Blue Swirl | sysbus_mmio_map(s, 0, addr);
|
425 | 1baffa46 | Blue Swirl | |
426 | 1baffa46 | Blue Swirl | /* load boot prom */
|
427 | 1baffa46 | Blue Swirl | if (bios_name == NULL) { |
428 | 1baffa46 | Blue Swirl | bios_name = PROM_FILENAME; |
429 | 1baffa46 | Blue Swirl | } |
430 | 1baffa46 | Blue Swirl | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); |
431 | 1baffa46 | Blue Swirl | if (filename) {
|
432 | ca20cf32 | Blue Swirl | ret = load_elf(filename, addr - PROM_VADDR, NULL, NULL, NULL, |
433 | ca20cf32 | Blue Swirl | 1, ELF_MACHINE, 0); |
434 | 1baffa46 | Blue Swirl | if (ret < 0 || ret > PROM_SIZE_MAX) { |
435 | 1baffa46 | Blue Swirl | ret = load_image_targphys(filename, addr, PROM_SIZE_MAX); |
436 | 1baffa46 | Blue Swirl | } |
437 | 1baffa46 | Blue Swirl | qemu_free(filename); |
438 | 1baffa46 | Blue Swirl | } else {
|
439 | 1baffa46 | Blue Swirl | ret = -1;
|
440 | 1baffa46 | Blue Swirl | } |
441 | 1baffa46 | Blue Swirl | if (ret < 0 || ret > PROM_SIZE_MAX) { |
442 | 1baffa46 | Blue Swirl | fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
|
443 | 1baffa46 | Blue Swirl | exit(1);
|
444 | 1baffa46 | Blue Swirl | } |
445 | 1baffa46 | Blue Swirl | } |
446 | 1baffa46 | Blue Swirl | |
447 | 81a322d4 | Gerd Hoffmann | static int prom_init1(SysBusDevice *dev) |
448 | 1baffa46 | Blue Swirl | { |
449 | c227f099 | Anthony Liguori | ram_addr_t prom_offset; |
450 | 1baffa46 | Blue Swirl | |
451 | 1baffa46 | Blue Swirl | prom_offset = qemu_ram_alloc(PROM_SIZE_MAX); |
452 | 1baffa46 | Blue Swirl | sysbus_init_mmio(dev, PROM_SIZE_MAX, prom_offset | IO_MEM_ROM); |
453 | 81a322d4 | Gerd Hoffmann | return 0; |
454 | 1baffa46 | Blue Swirl | } |
455 | 1baffa46 | Blue Swirl | |
456 | 1baffa46 | Blue Swirl | static SysBusDeviceInfo prom_info = {
|
457 | 1baffa46 | Blue Swirl | .init = prom_init1, |
458 | 1baffa46 | Blue Swirl | .qdev.name = "openprom",
|
459 | 1baffa46 | Blue Swirl | .qdev.size = sizeof(SysBusDevice),
|
460 | 1baffa46 | Blue Swirl | .qdev.props = (Property[]) { |
461 | 1baffa46 | Blue Swirl | {/* end of property list */}
|
462 | 1baffa46 | Blue Swirl | } |
463 | 1baffa46 | Blue Swirl | }; |
464 | 1baffa46 | Blue Swirl | |
465 | 1baffa46 | Blue Swirl | static void prom_register_devices(void) |
466 | 1baffa46 | Blue Swirl | { |
467 | 1baffa46 | Blue Swirl | sysbus_register_withprop(&prom_info); |
468 | 1baffa46 | Blue Swirl | } |
469 | 1baffa46 | Blue Swirl | |
470 | 1baffa46 | Blue Swirl | device_init(prom_register_devices); |
471 | 1baffa46 | Blue Swirl | |
472 | bda42033 | Blue Swirl | |
473 | bda42033 | Blue Swirl | typedef struct RamDevice |
474 | bda42033 | Blue Swirl | { |
475 | bda42033 | Blue Swirl | SysBusDevice busdev; |
476 | 04843626 | Blue Swirl | uint64_t size; |
477 | bda42033 | Blue Swirl | } RamDevice; |
478 | bda42033 | Blue Swirl | |
479 | bda42033 | Blue Swirl | /* System RAM */
|
480 | 81a322d4 | Gerd Hoffmann | static int ram_init1(SysBusDevice *dev) |
481 | bda42033 | Blue Swirl | { |
482 | c227f099 | Anthony Liguori | ram_addr_t RAM_size, ram_offset; |
483 | bda42033 | Blue Swirl | RamDevice *d = FROM_SYSBUS(RamDevice, dev); |
484 | bda42033 | Blue Swirl | |
485 | bda42033 | Blue Swirl | RAM_size = d->size; |
486 | bda42033 | Blue Swirl | |
487 | bda42033 | Blue Swirl | ram_offset = qemu_ram_alloc(RAM_size); |
488 | bda42033 | Blue Swirl | sysbus_init_mmio(dev, RAM_size, ram_offset); |
489 | 81a322d4 | Gerd Hoffmann | return 0; |
490 | bda42033 | Blue Swirl | } |
491 | bda42033 | Blue Swirl | |
492 | c227f099 | Anthony Liguori | static void ram_init(target_phys_addr_t addr, ram_addr_t RAM_size) |
493 | bda42033 | Blue Swirl | { |
494 | bda42033 | Blue Swirl | DeviceState *dev; |
495 | bda42033 | Blue Swirl | SysBusDevice *s; |
496 | bda42033 | Blue Swirl | RamDevice *d; |
497 | bda42033 | Blue Swirl | |
498 | bda42033 | Blue Swirl | /* allocate RAM */
|
499 | bda42033 | Blue Swirl | dev = qdev_create(NULL, "memory"); |
500 | bda42033 | Blue Swirl | s = sysbus_from_qdev(dev); |
501 | bda42033 | Blue Swirl | |
502 | bda42033 | Blue Swirl | d = FROM_SYSBUS(RamDevice, s); |
503 | bda42033 | Blue Swirl | d->size = RAM_size; |
504 | bda42033 | Blue Swirl | qdev_init(dev); |
505 | bda42033 | Blue Swirl | |
506 | bda42033 | Blue Swirl | sysbus_mmio_map(s, 0, addr);
|
507 | bda42033 | Blue Swirl | } |
508 | bda42033 | Blue Swirl | |
509 | bda42033 | Blue Swirl | static SysBusDeviceInfo ram_info = {
|
510 | bda42033 | Blue Swirl | .init = ram_init1, |
511 | bda42033 | Blue Swirl | .qdev.name = "memory",
|
512 | bda42033 | Blue Swirl | .qdev.size = sizeof(RamDevice),
|
513 | bda42033 | Blue Swirl | .qdev.props = (Property[]) { |
514 | 32a7ee98 | Gerd Hoffmann | DEFINE_PROP_UINT64("size", RamDevice, size, 0), |
515 | 32a7ee98 | Gerd Hoffmann | DEFINE_PROP_END_OF_LIST(), |
516 | bda42033 | Blue Swirl | } |
517 | bda42033 | Blue Swirl | }; |
518 | bda42033 | Blue Swirl | |
519 | bda42033 | Blue Swirl | static void ram_register_devices(void) |
520 | bda42033 | Blue Swirl | { |
521 | bda42033 | Blue Swirl | sysbus_register_withprop(&ram_info); |
522 | bda42033 | Blue Swirl | } |
523 | bda42033 | Blue Swirl | |
524 | bda42033 | Blue Swirl | device_init(ram_register_devices); |
525 | bda42033 | Blue Swirl | |
526 | 7b833f5b | Blue Swirl | static CPUState *cpu_devinit(const char *cpu_model, const struct hwdef *hwdef) |
527 | 3475187d | bellard | { |
528 | c68ea704 | bellard | CPUState *env; |
529 | 20c9f095 | blueswir1 | QEMUBH *bh; |
530 | e87231d4 | blueswir1 | ResetData *reset_info; |
531 | 3475187d | bellard | |
532 | c7ba218d | blueswir1 | if (!cpu_model)
|
533 | c7ba218d | blueswir1 | cpu_model = hwdef->default_cpu_model; |
534 | aaed909a | bellard | env = cpu_init(cpu_model); |
535 | aaed909a | bellard | if (!env) {
|
536 | 62724a37 | blueswir1 | fprintf(stderr, "Unable to find Sparc CPU definition\n");
|
537 | 62724a37 | blueswir1 | exit(1);
|
538 | 62724a37 | blueswir1 | } |
539 | 20c9f095 | blueswir1 | bh = qemu_bh_new(tick_irq, env); |
540 | 20c9f095 | blueswir1 | env->tick = ptimer_init(bh); |
541 | 20c9f095 | blueswir1 | ptimer_set_period(env->tick, 1ULL);
|
542 | 20c9f095 | blueswir1 | |
543 | 20c9f095 | blueswir1 | bh = qemu_bh_new(stick_irq, env); |
544 | 20c9f095 | blueswir1 | env->stick = ptimer_init(bh); |
545 | 20c9f095 | blueswir1 | ptimer_set_period(env->stick, 1ULL);
|
546 | 20c9f095 | blueswir1 | |
547 | 20c9f095 | blueswir1 | bh = qemu_bh_new(hstick_irq, env); |
548 | 20c9f095 | blueswir1 | env->hstick = ptimer_init(bh); |
549 | 20c9f095 | blueswir1 | ptimer_set_period(env->hstick, 1ULL);
|
550 | e87231d4 | blueswir1 | |
551 | e87231d4 | blueswir1 | reset_info = qemu_mallocz(sizeof(ResetData));
|
552 | e87231d4 | blueswir1 | reset_info->env = env; |
553 | e87231d4 | blueswir1 | reset_info->reset_addr = hwdef->prom_addr + 0x40ULL;
|
554 | a08d4367 | Jan Kiszka | qemu_register_reset(main_cpu_reset, reset_info); |
555 | e87231d4 | blueswir1 | main_cpu_reset(reset_info); |
556 | e87231d4 | blueswir1 | // Override warm reset address with cold start address
|
557 | e87231d4 | blueswir1 | env->pc = hwdef->prom_addr + 0x20ULL;
|
558 | e87231d4 | blueswir1 | env->npc = env->pc + 4;
|
559 | c68ea704 | bellard | |
560 | 7b833f5b | Blue Swirl | return env;
|
561 | 7b833f5b | Blue Swirl | } |
562 | 7b833f5b | Blue Swirl | |
563 | c227f099 | Anthony Liguori | static void sun4uv_init(ram_addr_t RAM_size, |
564 | 7b833f5b | Blue Swirl | const char *boot_devices, |
565 | 7b833f5b | Blue Swirl | const char *kernel_filename, const char *kernel_cmdline, |
566 | 7b833f5b | Blue Swirl | const char *initrd_filename, const char *cpu_model, |
567 | 7b833f5b | Blue Swirl | const struct hwdef *hwdef) |
568 | 7b833f5b | Blue Swirl | { |
569 | 7b833f5b | Blue Swirl | CPUState *env; |
570 | c227f099 | Anthony Liguori | m48t59_t *nvram; |
571 | 7b833f5b | Blue Swirl | unsigned int i; |
572 | 7b833f5b | Blue Swirl | long initrd_size, kernel_size;
|
573 | 7b833f5b | Blue Swirl | PCIBus *pci_bus, *pci_bus2, *pci_bus3; |
574 | 7b833f5b | Blue Swirl | qemu_irq *irq; |
575 | f455e98c | Gerd Hoffmann | DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS]; |
576 | 7b833f5b | Blue Swirl | BlockDriverState *fd[MAX_FD]; |
577 | 7b833f5b | Blue Swirl | void *fw_cfg;
|
578 | 751c6a17 | Gerd Hoffmann | DriveInfo *dinfo; |
579 | 7b833f5b | Blue Swirl | |
580 | 7b833f5b | Blue Swirl | /* init CPUs */
|
581 | 7b833f5b | Blue Swirl | env = cpu_devinit(cpu_model, hwdef); |
582 | 7b833f5b | Blue Swirl | |
583 | bda42033 | Blue Swirl | /* set up devices */
|
584 | bda42033 | Blue Swirl | ram_init(0, RAM_size);
|
585 | 3475187d | bellard | |
586 | 1baffa46 | Blue Swirl | prom_init(hwdef->prom_addr, bios_name); |
587 | 3475187d | bellard | |
588 | 7d55273f | Igor Kovalenko | |
589 | 7d55273f | Igor Kovalenko | irq = qemu_allocate_irqs(cpu_set_irq, env, MAX_PILS); |
590 | 7d55273f | Igor Kovalenko | pci_bus = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE, irq, &pci_bus2, |
591 | c190ea07 | blueswir1 | &pci_bus3); |
592 | 83469015 | bellard | isa_mem_base = VGA_BASE; |
593 | fbe1b595 | Paul Brook | pci_vga_init(pci_bus, 0, 0); |
594 | 83469015 | bellard | |
595 | c190ea07 | blueswir1 | // XXX Should be pci_bus3
|
596 | c190ea07 | blueswir1 | pci_ebus_init(pci_bus, -1);
|
597 | c190ea07 | blueswir1 | |
598 | e87231d4 | blueswir1 | i = 0;
|
599 | e87231d4 | blueswir1 | if (hwdef->console_serial_base) {
|
600 | e87231d4 | blueswir1 | serial_mm_init(hwdef->console_serial_base, 0, NULL, 115200, |
601 | e87231d4 | blueswir1 | serial_hds[i], 1);
|
602 | e87231d4 | blueswir1 | i++; |
603 | e87231d4 | blueswir1 | } |
604 | e87231d4 | blueswir1 | for(; i < MAX_SERIAL_PORTS; i++) {
|
605 | 83469015 | bellard | if (serial_hds[i]) {
|
606 | cbf5c748 | blueswir1 | serial_init(serial_io[i], NULL/*serial_irq[i]*/, 115200, |
607 | cbf5c748 | blueswir1 | serial_hds[i]); |
608 | 83469015 | bellard | } |
609 | 83469015 | bellard | } |
610 | 83469015 | bellard | |
611 | 83469015 | bellard | for(i = 0; i < MAX_PARALLEL_PORTS; i++) { |
612 | 83469015 | bellard | if (parallel_hds[i]) {
|
613 | 021f0674 | Gerd Hoffmann | parallel_init(i, parallel_hds[i]); |
614 | 83469015 | bellard | } |
615 | 83469015 | bellard | } |
616 | 83469015 | bellard | |
617 | cb457d76 | aliguori | for(i = 0; i < nb_nics; i++) |
618 | 6d53bfd1 | Igor V. Kovalenko | pci_nic_init(&nd_table[i], "ne2k_pci", NULL); |
619 | 83469015 | bellard | |
620 | e4bcb14c | ths | if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
|
621 | e4bcb14c | ths | fprintf(stderr, "qemu: too many IDE bus\n");
|
622 | e4bcb14c | ths | exit(1);
|
623 | e4bcb14c | ths | } |
624 | e4bcb14c | ths | for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) { |
625 | f455e98c | Gerd Hoffmann | hd[i] = drive_get(IF_IDE, i / MAX_IDE_DEVS, |
626 | 751c6a17 | Gerd Hoffmann | i % MAX_IDE_DEVS); |
627 | e4bcb14c | ths | } |
628 | e4bcb14c | ths | |
629 | 3b898dda | blueswir1 | pci_cmd646_ide_init(pci_bus, hd, 1);
|
630 | 3b898dda | blueswir1 | |
631 | 2e15e23b | Gerd Hoffmann | isa_create_simple("i8042");
|
632 | e4bcb14c | ths | for(i = 0; i < MAX_FD; i++) { |
633 | 751c6a17 | Gerd Hoffmann | dinfo = drive_get(IF_FLOPPY, 0, i);
|
634 | 751c6a17 | Gerd Hoffmann | fd[i] = dinfo ? dinfo->bdrv : NULL;
|
635 | e4bcb14c | ths | } |
636 | 86c86157 | Gerd Hoffmann | fdctrl_init_isa(fd); |
637 | f80237d4 | Blue Swirl | nvram = m48t59_init_isa(0x0074, NVRAM_SIZE, 59); |
638 | 636aa70a | Blue Swirl | |
639 | 636aa70a | Blue Swirl | initrd_size = 0;
|
640 | 636aa70a | Blue Swirl | kernel_size = sun4u_load_kernel(kernel_filename, initrd_filename, |
641 | 636aa70a | Blue Swirl | ram_size, &initrd_size); |
642 | 636aa70a | Blue Swirl | |
643 | 22548760 | blueswir1 | sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", RAM_size, boot_devices,
|
644 | 0d31cb99 | blueswir1 | KERNEL_LOAD_ADDR, kernel_size, |
645 | 0d31cb99 | blueswir1 | kernel_cmdline, |
646 | 0d31cb99 | blueswir1 | INITRD_LOAD_ADDR, initrd_size, |
647 | 0d31cb99 | blueswir1 | /* XXX: need an option to load a NVRAM image */
|
648 | 0d31cb99 | blueswir1 | 0,
|
649 | 0d31cb99 | blueswir1 | graphic_width, graphic_height, graphic_depth, |
650 | 0d31cb99 | blueswir1 | (uint8_t *)&nd_table[0].macaddr);
|
651 | 83469015 | bellard | |
652 | 3cce6243 | blueswir1 | fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0); |
653 | 3cce6243 | blueswir1 | fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
|
654 | 905fdcb5 | blueswir1 | fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); |
655 | 905fdcb5 | blueswir1 | fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id); |
656 | 513f789f | blueswir1 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR); |
657 | 513f789f | blueswir1 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); |
658 | 513f789f | blueswir1 | if (kernel_cmdline) {
|
659 | 513f789f | blueswir1 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR); |
660 | 513f789f | blueswir1 | pstrcpy_targphys(CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline); |
661 | 513f789f | blueswir1 | } else {
|
662 | 513f789f | blueswir1 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
|
663 | 513f789f | blueswir1 | } |
664 | 513f789f | blueswir1 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR); |
665 | 513f789f | blueswir1 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size); |
666 | 513f789f | blueswir1 | fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_devices[0]);
|
667 | 7589690c | Blue Swirl | |
668 | 7589690c | Blue Swirl | fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width); |
669 | 7589690c | Blue Swirl | fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height); |
670 | 7589690c | Blue Swirl | fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth); |
671 | 7589690c | Blue Swirl | |
672 | 513f789f | blueswir1 | qemu_register_boot_set(fw_cfg_boot_set, fw_cfg); |
673 | 3475187d | bellard | } |
674 | 3475187d | bellard | |
675 | 905fdcb5 | blueswir1 | enum {
|
676 | 905fdcb5 | blueswir1 | sun4u_id = 0,
|
677 | 905fdcb5 | blueswir1 | sun4v_id = 64,
|
678 | e87231d4 | blueswir1 | niagara_id, |
679 | 905fdcb5 | blueswir1 | }; |
680 | 905fdcb5 | blueswir1 | |
681 | c7ba218d | blueswir1 | static const struct hwdef hwdefs[] = { |
682 | c7ba218d | blueswir1 | /* Sun4u generic PC-like machine */
|
683 | c7ba218d | blueswir1 | { |
684 | c7ba218d | blueswir1 | .default_cpu_model = "TI UltraSparc II",
|
685 | 905fdcb5 | blueswir1 | .machine_id = sun4u_id, |
686 | e87231d4 | blueswir1 | .prom_addr = 0x1fff0000000ULL,
|
687 | e87231d4 | blueswir1 | .console_serial_base = 0,
|
688 | c7ba218d | blueswir1 | }, |
689 | c7ba218d | blueswir1 | /* Sun4v generic PC-like machine */
|
690 | c7ba218d | blueswir1 | { |
691 | c7ba218d | blueswir1 | .default_cpu_model = "Sun UltraSparc T1",
|
692 | 905fdcb5 | blueswir1 | .machine_id = sun4v_id, |
693 | e87231d4 | blueswir1 | .prom_addr = 0x1fff0000000ULL,
|
694 | e87231d4 | blueswir1 | .console_serial_base = 0,
|
695 | e87231d4 | blueswir1 | }, |
696 | e87231d4 | blueswir1 | /* Sun4v generic Niagara machine */
|
697 | e87231d4 | blueswir1 | { |
698 | e87231d4 | blueswir1 | .default_cpu_model = "Sun UltraSparc T1",
|
699 | e87231d4 | blueswir1 | .machine_id = niagara_id, |
700 | e87231d4 | blueswir1 | .prom_addr = 0xfff0000000ULL,
|
701 | e87231d4 | blueswir1 | .console_serial_base = 0xfff0c2c000ULL,
|
702 | c7ba218d | blueswir1 | }, |
703 | c7ba218d | blueswir1 | }; |
704 | c7ba218d | blueswir1 | |
705 | c7ba218d | blueswir1 | /* Sun4u hardware initialisation */
|
706 | c227f099 | Anthony Liguori | static void sun4u_init(ram_addr_t RAM_size, |
707 | 3023f332 | aliguori | const char *boot_devices, |
708 | c7ba218d | blueswir1 | const char *kernel_filename, const char *kernel_cmdline, |
709 | c7ba218d | blueswir1 | const char *initrd_filename, const char *cpu_model) |
710 | c7ba218d | blueswir1 | { |
711 | fbe1b595 | Paul Brook | sun4uv_init(RAM_size, boot_devices, kernel_filename, |
712 | c7ba218d | blueswir1 | kernel_cmdline, initrd_filename, cpu_model, &hwdefs[0]);
|
713 | c7ba218d | blueswir1 | } |
714 | c7ba218d | blueswir1 | |
715 | c7ba218d | blueswir1 | /* Sun4v hardware initialisation */
|
716 | c227f099 | Anthony Liguori | static void sun4v_init(ram_addr_t RAM_size, |
717 | 3023f332 | aliguori | const char *boot_devices, |
718 | c7ba218d | blueswir1 | const char *kernel_filename, const char *kernel_cmdline, |
719 | c7ba218d | blueswir1 | const char *initrd_filename, const char *cpu_model) |
720 | c7ba218d | blueswir1 | { |
721 | fbe1b595 | Paul Brook | sun4uv_init(RAM_size, boot_devices, kernel_filename, |
722 | c7ba218d | blueswir1 | kernel_cmdline, initrd_filename, cpu_model, &hwdefs[1]);
|
723 | c7ba218d | blueswir1 | } |
724 | c7ba218d | blueswir1 | |
725 | e87231d4 | blueswir1 | /* Niagara hardware initialisation */
|
726 | c227f099 | Anthony Liguori | static void niagara_init(ram_addr_t RAM_size, |
727 | 3023f332 | aliguori | const char *boot_devices, |
728 | e87231d4 | blueswir1 | const char *kernel_filename, const char *kernel_cmdline, |
729 | e87231d4 | blueswir1 | const char *initrd_filename, const char *cpu_model) |
730 | e87231d4 | blueswir1 | { |
731 | fbe1b595 | Paul Brook | sun4uv_init(RAM_size, boot_devices, kernel_filename, |
732 | e87231d4 | blueswir1 | kernel_cmdline, initrd_filename, cpu_model, &hwdefs[2]);
|
733 | e87231d4 | blueswir1 | } |
734 | e87231d4 | blueswir1 | |
735 | f80f9ec9 | Anthony Liguori | static QEMUMachine sun4u_machine = {
|
736 | 66de733b | blueswir1 | .name = "sun4u",
|
737 | 66de733b | blueswir1 | .desc = "Sun4u platform",
|
738 | 66de733b | blueswir1 | .init = sun4u_init, |
739 | 1bcee014 | blueswir1 | .max_cpus = 1, // XXX for now |
740 | 0c257437 | Anthony Liguori | .is_default = 1,
|
741 | 3475187d | bellard | }; |
742 | c7ba218d | blueswir1 | |
743 | f80f9ec9 | Anthony Liguori | static QEMUMachine sun4v_machine = {
|
744 | 66de733b | blueswir1 | .name = "sun4v",
|
745 | 66de733b | blueswir1 | .desc = "Sun4v platform",
|
746 | 66de733b | blueswir1 | .init = sun4v_init, |
747 | 1bcee014 | blueswir1 | .max_cpus = 1, // XXX for now |
748 | c7ba218d | blueswir1 | }; |
749 | e87231d4 | blueswir1 | |
750 | f80f9ec9 | Anthony Liguori | static QEMUMachine niagara_machine = {
|
751 | e87231d4 | blueswir1 | .name = "Niagara",
|
752 | e87231d4 | blueswir1 | .desc = "Sun4v platform, Niagara",
|
753 | e87231d4 | blueswir1 | .init = niagara_init, |
754 | 1bcee014 | blueswir1 | .max_cpus = 1, // XXX for now |
755 | e87231d4 | blueswir1 | }; |
756 | f80f9ec9 | Anthony Liguori | |
757 | f80f9ec9 | Anthony Liguori | static void sun4u_machine_init(void) |
758 | f80f9ec9 | Anthony Liguori | { |
759 | f80f9ec9 | Anthony Liguori | qemu_register_machine(&sun4u_machine); |
760 | f80f9ec9 | Anthony Liguori | qemu_register_machine(&sun4v_machine); |
761 | f80f9ec9 | Anthony Liguori | qemu_register_machine(&niagara_machine); |
762 | f80f9ec9 | Anthony Liguori | } |
763 | f80f9ec9 | Anthony Liguori | |
764 | f80f9ec9 | Anthony Liguori | machine_init(sun4u_machine_init); |