Statistics
| Branch: | Revision:

root / hw / vmware_vga.c @ f08b32fe

History | View | Annotate | Download (33.7 kB)

1 d34cab9f ths
/*
2 d34cab9f ths
 * QEMU VMware-SVGA "chipset".
3 d34cab9f ths
 *
4 d34cab9f ths
 * Copyright (c) 2007 Andrzej Zaborowski  <balrog@zabor.org>
5 d34cab9f ths
 *
6 d34cab9f ths
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 d34cab9f ths
 * of this software and associated documentation files (the "Software"), to deal
8 d34cab9f ths
 * in the Software without restriction, including without limitation the rights
9 d34cab9f ths
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 d34cab9f ths
 * copies of the Software, and to permit persons to whom the Software is
11 d34cab9f ths
 * furnished to do so, subject to the following conditions:
12 d34cab9f ths
 *
13 d34cab9f ths
 * The above copyright notice and this permission notice shall be included in
14 d34cab9f ths
 * all copies or substantial portions of the Software.
15 d34cab9f ths
 *
16 d34cab9f ths
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 d34cab9f ths
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 d34cab9f ths
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 d34cab9f ths
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 d34cab9f ths
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 d34cab9f ths
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 d34cab9f ths
 * THE SOFTWARE.
23 d34cab9f ths
 */
24 87ecb68b pbrook
#include "hw.h"
25 87ecb68b pbrook
#include "console.h"
26 87ecb68b pbrook
#include "pci.h"
27 18e08a55 Michael S. Tsirkin
#include "vmware_vga.h"
28 d34cab9f ths
29 d34cab9f ths
#define VERBOSE
30 d34cab9f ths
#undef DIRECT_VRAM
31 d34cab9f ths
#define HW_RECT_ACCEL
32 d34cab9f ths
#define HW_FILL_ACCEL
33 d34cab9f ths
#define HW_MOUSE_ACCEL
34 d34cab9f ths
35 d34cab9f ths
# include "vga_int.h"
36 d34cab9f ths
37 d34cab9f ths
struct vmsvga_state_s {
38 4e12cd94 Avi Kivity
    VGACommonState vga;
39 d34cab9f ths
40 d34cab9f ths
    int width;
41 d34cab9f ths
    int height;
42 d34cab9f ths
    int invalidated;
43 d34cab9f ths
    int depth;
44 d34cab9f ths
    int bypp;
45 d34cab9f ths
    int enable;
46 d34cab9f ths
    int config;
47 d34cab9f ths
    struct {
48 d34cab9f ths
        int id;
49 d34cab9f ths
        int x;
50 d34cab9f ths
        int y;
51 d34cab9f ths
        int on;
52 d34cab9f ths
    } cursor;
53 d34cab9f ths
54 c227f099 Anthony Liguori
    target_phys_addr_t vram_base;
55 d34cab9f ths
56 d34cab9f ths
    int index;
57 d34cab9f ths
    int scratch_size;
58 d34cab9f ths
    uint32_t *scratch;
59 d34cab9f ths
    int new_width;
60 d34cab9f ths
    int new_height;
61 d34cab9f ths
    uint32_t guest;
62 d34cab9f ths
    uint32_t svgaid;
63 d34cab9f ths
    uint32_t wred;
64 d34cab9f ths
    uint32_t wgreen;
65 d34cab9f ths
    uint32_t wblue;
66 d34cab9f ths
    int syncing;
67 d34cab9f ths
    int fb_size;
68 d34cab9f ths
69 d34cab9f ths
    union {
70 d34cab9f ths
        uint32_t *fifo;
71 d34cab9f ths
        struct __attribute__((__packed__)) {
72 d34cab9f ths
            uint32_t min;
73 d34cab9f ths
            uint32_t max;
74 d34cab9f ths
            uint32_t next_cmd;
75 d34cab9f ths
            uint32_t stop;
76 d34cab9f ths
            /* Add registers here when adding capabilities.  */
77 d34cab9f ths
            uint32_t fifo[0];
78 d34cab9f ths
        } *cmd;
79 d34cab9f ths
    };
80 d34cab9f ths
81 d34cab9f ths
#define REDRAW_FIFO_LEN        512
82 d34cab9f ths
    struct vmsvga_rect_s {
83 d34cab9f ths
        int x, y, w, h;
84 d34cab9f ths
    } redraw_fifo[REDRAW_FIFO_LEN];
85 d34cab9f ths
    int redraw_fifo_first, redraw_fifo_last;
86 d34cab9f ths
};
87 d34cab9f ths
88 d34cab9f ths
struct pci_vmsvga_state_s {
89 d34cab9f ths
    PCIDevice card;
90 d34cab9f ths
    struct vmsvga_state_s chip;
91 d34cab9f ths
};
92 d34cab9f ths
93 d34cab9f ths
#define SVGA_MAGIC                0x900000UL
94 d34cab9f ths
#define SVGA_MAKE_ID(ver)        (SVGA_MAGIC << 8 | (ver))
95 d34cab9f ths
#define SVGA_ID_0                SVGA_MAKE_ID(0)
96 d34cab9f ths
#define SVGA_ID_1                SVGA_MAKE_ID(1)
97 d34cab9f ths
#define SVGA_ID_2                SVGA_MAKE_ID(2)
98 d34cab9f ths
99 d34cab9f ths
#define SVGA_LEGACY_BASE_PORT        0x4560
100 d34cab9f ths
#define SVGA_INDEX_PORT                0x0
101 d34cab9f ths
#define SVGA_VALUE_PORT                0x1
102 d34cab9f ths
#define SVGA_BIOS_PORT                0x2
103 d34cab9f ths
104 d34cab9f ths
#define SVGA_VERSION_2
105 d34cab9f ths
106 d34cab9f ths
#ifdef SVGA_VERSION_2
107 d34cab9f ths
# define SVGA_ID                SVGA_ID_2
108 d34cab9f ths
# define SVGA_IO_BASE                SVGA_LEGACY_BASE_PORT
109 d34cab9f ths
# define SVGA_IO_MUL                1
110 d34cab9f ths
# define SVGA_FIFO_SIZE                0x10000
111 1f72aae5 balrog
# define SVGA_MEM_BASE                0xe0000000
112 d34cab9f ths
# define SVGA_PCI_DEVICE_ID        PCI_DEVICE_ID_VMWARE_SVGA2
113 d34cab9f ths
#else
114 d34cab9f ths
# define SVGA_ID                SVGA_ID_1
115 d34cab9f ths
# define SVGA_IO_BASE                SVGA_LEGACY_BASE_PORT
116 d34cab9f ths
# define SVGA_IO_MUL                4
117 d34cab9f ths
# define SVGA_FIFO_SIZE                0x10000
118 1f72aae5 balrog
# define SVGA_MEM_BASE                0xe0000000
119 d34cab9f ths
# define SVGA_PCI_DEVICE_ID        PCI_DEVICE_ID_VMWARE_SVGA
120 d34cab9f ths
#endif
121 d34cab9f ths
122 d34cab9f ths
enum {
123 d34cab9f ths
    /* ID 0, 1 and 2 registers */
124 d34cab9f ths
    SVGA_REG_ID = 0,
125 d34cab9f ths
    SVGA_REG_ENABLE = 1,
126 d34cab9f ths
    SVGA_REG_WIDTH = 2,
127 d34cab9f ths
    SVGA_REG_HEIGHT = 3,
128 d34cab9f ths
    SVGA_REG_MAX_WIDTH = 4,
129 d34cab9f ths
    SVGA_REG_MAX_HEIGHT = 5,
130 d34cab9f ths
    SVGA_REG_DEPTH = 6,
131 d34cab9f ths
    SVGA_REG_BITS_PER_PIXEL = 7,        /* Current bpp in the guest */
132 d34cab9f ths
    SVGA_REG_PSEUDOCOLOR = 8,
133 d34cab9f ths
    SVGA_REG_RED_MASK = 9,
134 d34cab9f ths
    SVGA_REG_GREEN_MASK = 10,
135 d34cab9f ths
    SVGA_REG_BLUE_MASK = 11,
136 d34cab9f ths
    SVGA_REG_BYTES_PER_LINE = 12,
137 d34cab9f ths
    SVGA_REG_FB_START = 13,
138 d34cab9f ths
    SVGA_REG_FB_OFFSET = 14,
139 d34cab9f ths
    SVGA_REG_VRAM_SIZE = 15,
140 d34cab9f ths
    SVGA_REG_FB_SIZE = 16,
141 d34cab9f ths
142 d34cab9f ths
    /* ID 1 and 2 registers */
143 d34cab9f ths
    SVGA_REG_CAPABILITIES = 17,
144 d34cab9f ths
    SVGA_REG_MEM_START = 18,                /* Memory for command FIFO */
145 d34cab9f ths
    SVGA_REG_MEM_SIZE = 19,
146 d34cab9f ths
    SVGA_REG_CONFIG_DONE = 20,                /* Set when memory area configured */
147 d34cab9f ths
    SVGA_REG_SYNC = 21,                        /* Write to force synchronization */
148 d34cab9f ths
    SVGA_REG_BUSY = 22,                        /* Read to check if sync is done */
149 d34cab9f ths
    SVGA_REG_GUEST_ID = 23,                /* Set guest OS identifier */
150 d34cab9f ths
    SVGA_REG_CURSOR_ID = 24,                /* ID of cursor */
151 d34cab9f ths
    SVGA_REG_CURSOR_X = 25,                /* Set cursor X position */
152 d34cab9f ths
    SVGA_REG_CURSOR_Y = 26,                /* Set cursor Y position */
153 d34cab9f ths
    SVGA_REG_CURSOR_ON = 27,                /* Turn cursor on/off */
154 d34cab9f ths
    SVGA_REG_HOST_BITS_PER_PIXEL = 28,        /* Current bpp in the host */
155 d34cab9f ths
    SVGA_REG_SCRATCH_SIZE = 29,                /* Number of scratch registers */
156 d34cab9f ths
    SVGA_REG_MEM_REGS = 30,                /* Number of FIFO registers */
157 d34cab9f ths
    SVGA_REG_NUM_DISPLAYS = 31,                /* Number of guest displays */
158 d34cab9f ths
    SVGA_REG_PITCHLOCK = 32,                /* Fixed pitch for all modes */
159 d34cab9f ths
160 d34cab9f ths
    SVGA_PALETTE_BASE = 1024,                /* Base of SVGA color map */
161 d34cab9f ths
    SVGA_PALETTE_END  = SVGA_PALETTE_BASE + 767,
162 d34cab9f ths
    SVGA_SCRATCH_BASE = SVGA_PALETTE_BASE + 768,
163 d34cab9f ths
};
164 d34cab9f ths
165 d34cab9f ths
#define SVGA_CAP_NONE                        0
166 d34cab9f ths
#define SVGA_CAP_RECT_FILL                (1 << 0)
167 d34cab9f ths
#define SVGA_CAP_RECT_COPY                (1 << 1)
168 d34cab9f ths
#define SVGA_CAP_RECT_PAT_FILL                (1 << 2)
169 d34cab9f ths
#define SVGA_CAP_LEGACY_OFFSCREEN        (1 << 3)
170 d34cab9f ths
#define SVGA_CAP_RASTER_OP                (1 << 4)
171 d34cab9f ths
#define SVGA_CAP_CURSOR                        (1 << 5)
172 d34cab9f ths
#define SVGA_CAP_CURSOR_BYPASS                (1 << 6)
173 d34cab9f ths
#define SVGA_CAP_CURSOR_BYPASS_2        (1 << 7)
174 d34cab9f ths
#define SVGA_CAP_8BIT_EMULATION                (1 << 8)
175 d34cab9f ths
#define SVGA_CAP_ALPHA_CURSOR                (1 << 9)
176 d34cab9f ths
#define SVGA_CAP_GLYPH                        (1 << 10)
177 d34cab9f ths
#define SVGA_CAP_GLYPH_CLIPPING                (1 << 11)
178 d34cab9f ths
#define SVGA_CAP_OFFSCREEN_1                (1 << 12)
179 d34cab9f ths
#define SVGA_CAP_ALPHA_BLEND                (1 << 13)
180 d34cab9f ths
#define SVGA_CAP_3D                        (1 << 14)
181 d34cab9f ths
#define SVGA_CAP_EXTENDED_FIFO                (1 << 15)
182 d34cab9f ths
#define SVGA_CAP_MULTIMON                (1 << 16)
183 d34cab9f ths
#define SVGA_CAP_PITCHLOCK                (1 << 17)
184 d34cab9f ths
185 d34cab9f ths
/*
186 d34cab9f ths
 * FIFO offsets (seen as an array of 32-bit words)
187 d34cab9f ths
 */
188 d34cab9f ths
enum {
189 d34cab9f ths
    /*
190 d34cab9f ths
     * The original defined FIFO offsets
191 d34cab9f ths
     */
192 d34cab9f ths
    SVGA_FIFO_MIN = 0,
193 d34cab9f ths
    SVGA_FIFO_MAX,        /* The distance from MIN to MAX must be at least 10K */
194 d34cab9f ths
    SVGA_FIFO_NEXT_CMD,
195 d34cab9f ths
    SVGA_FIFO_STOP,
196 d34cab9f ths
197 d34cab9f ths
    /*
198 d34cab9f ths
     * Additional offsets added as of SVGA_CAP_EXTENDED_FIFO
199 d34cab9f ths
     */
200 d34cab9f ths
    SVGA_FIFO_CAPABILITIES = 4,
201 d34cab9f ths
    SVGA_FIFO_FLAGS,
202 d34cab9f ths
    SVGA_FIFO_FENCE,
203 d34cab9f ths
    SVGA_FIFO_3D_HWVERSION,
204 d34cab9f ths
    SVGA_FIFO_PITCHLOCK,
205 d34cab9f ths
};
206 d34cab9f ths
207 d34cab9f ths
#define SVGA_FIFO_CAP_NONE                0
208 d34cab9f ths
#define SVGA_FIFO_CAP_FENCE                (1 << 0)
209 d34cab9f ths
#define SVGA_FIFO_CAP_ACCELFRONT        (1 << 1)
210 d34cab9f ths
#define SVGA_FIFO_CAP_PITCHLOCK                (1 << 2)
211 d34cab9f ths
212 d34cab9f ths
#define SVGA_FIFO_FLAG_NONE                0
213 d34cab9f ths
#define SVGA_FIFO_FLAG_ACCELFRONT        (1 << 0)
214 d34cab9f ths
215 d34cab9f ths
/* These values can probably be changed arbitrarily.  */
216 d34cab9f ths
#define SVGA_SCRATCH_SIZE                0x8000
217 d34cab9f ths
#define SVGA_MAX_WIDTH                        2360
218 d34cab9f ths
#define SVGA_MAX_HEIGHT                        1770
219 d34cab9f ths
220 d34cab9f ths
#ifdef VERBOSE
221 d34cab9f ths
# define GUEST_OS_BASE                0x5001
222 d34cab9f ths
static const char *vmsvga_guest_id[] = {
223 f707cfba balrog
    [0x00] = "Dos",
224 f707cfba balrog
    [0x01] = "Windows 3.1",
225 f707cfba balrog
    [0x02] = "Windows 95",
226 f707cfba balrog
    [0x03] = "Windows 98",
227 f707cfba balrog
    [0x04] = "Windows ME",
228 f707cfba balrog
    [0x05] = "Windows NT",
229 f707cfba balrog
    [0x06] = "Windows 2000",
230 f707cfba balrog
    [0x07] = "Linux",
231 f707cfba balrog
    [0x08] = "OS/2",
232 511d2b14 blueswir1
    [0x09] = "an unknown OS",
233 f707cfba balrog
    [0x0a] = "BSD",
234 f707cfba balrog
    [0x0b] = "Whistler",
235 511d2b14 blueswir1
    [0x0c] = "an unknown OS",
236 511d2b14 blueswir1
    [0x0d] = "an unknown OS",
237 511d2b14 blueswir1
    [0x0e] = "an unknown OS",
238 511d2b14 blueswir1
    [0x0f] = "an unknown OS",
239 511d2b14 blueswir1
    [0x10] = "an unknown OS",
240 511d2b14 blueswir1
    [0x11] = "an unknown OS",
241 511d2b14 blueswir1
    [0x12] = "an unknown OS",
242 511d2b14 blueswir1
    [0x13] = "an unknown OS",
243 511d2b14 blueswir1
    [0x14] = "an unknown OS",
244 f707cfba balrog
    [0x15] = "Windows 2003",
245 d34cab9f ths
};
246 d34cab9f ths
#endif
247 d34cab9f ths
248 d34cab9f ths
enum {
249 d34cab9f ths
    SVGA_CMD_INVALID_CMD = 0,
250 d34cab9f ths
    SVGA_CMD_UPDATE = 1,
251 d34cab9f ths
    SVGA_CMD_RECT_FILL = 2,
252 d34cab9f ths
    SVGA_CMD_RECT_COPY = 3,
253 d34cab9f ths
    SVGA_CMD_DEFINE_BITMAP = 4,
254 d34cab9f ths
    SVGA_CMD_DEFINE_BITMAP_SCANLINE = 5,
255 d34cab9f ths
    SVGA_CMD_DEFINE_PIXMAP = 6,
256 d34cab9f ths
    SVGA_CMD_DEFINE_PIXMAP_SCANLINE = 7,
257 d34cab9f ths
    SVGA_CMD_RECT_BITMAP_FILL = 8,
258 d34cab9f ths
    SVGA_CMD_RECT_PIXMAP_FILL = 9,
259 d34cab9f ths
    SVGA_CMD_RECT_BITMAP_COPY = 10,
260 d34cab9f ths
    SVGA_CMD_RECT_PIXMAP_COPY = 11,
261 d34cab9f ths
    SVGA_CMD_FREE_OBJECT = 12,
262 d34cab9f ths
    SVGA_CMD_RECT_ROP_FILL = 13,
263 d34cab9f ths
    SVGA_CMD_RECT_ROP_COPY = 14,
264 d34cab9f ths
    SVGA_CMD_RECT_ROP_BITMAP_FILL = 15,
265 d34cab9f ths
    SVGA_CMD_RECT_ROP_PIXMAP_FILL = 16,
266 d34cab9f ths
    SVGA_CMD_RECT_ROP_BITMAP_COPY = 17,
267 d34cab9f ths
    SVGA_CMD_RECT_ROP_PIXMAP_COPY = 18,
268 d34cab9f ths
    SVGA_CMD_DEFINE_CURSOR = 19,
269 d34cab9f ths
    SVGA_CMD_DISPLAY_CURSOR = 20,
270 d34cab9f ths
    SVGA_CMD_MOVE_CURSOR = 21,
271 d34cab9f ths
    SVGA_CMD_DEFINE_ALPHA_CURSOR = 22,
272 d34cab9f ths
    SVGA_CMD_DRAW_GLYPH = 23,
273 d34cab9f ths
    SVGA_CMD_DRAW_GLYPH_CLIPPED = 24,
274 d34cab9f ths
    SVGA_CMD_UPDATE_VERBOSE = 25,
275 d34cab9f ths
    SVGA_CMD_SURFACE_FILL = 26,
276 d34cab9f ths
    SVGA_CMD_SURFACE_COPY = 27,
277 d34cab9f ths
    SVGA_CMD_SURFACE_ALPHA_BLEND = 28,
278 d34cab9f ths
    SVGA_CMD_FRONT_ROP_FILL = 29,
279 d34cab9f ths
    SVGA_CMD_FENCE = 30,
280 d34cab9f ths
};
281 d34cab9f ths
282 d34cab9f ths
/* Legal values for the SVGA_REG_CURSOR_ON register in cursor bypass mode */
283 d34cab9f ths
enum {
284 d34cab9f ths
    SVGA_CURSOR_ON_HIDE = 0,
285 d34cab9f ths
    SVGA_CURSOR_ON_SHOW = 1,
286 d34cab9f ths
    SVGA_CURSOR_ON_REMOVE_FROM_FB = 2,
287 d34cab9f ths
    SVGA_CURSOR_ON_RESTORE_TO_FB = 3,
288 d34cab9f ths
};
289 d34cab9f ths
290 d34cab9f ths
static inline void vmsvga_update_rect(struct vmsvga_state_s *s,
291 d34cab9f ths
                int x, int y, int w, int h)
292 d34cab9f ths
{
293 d34cab9f ths
#ifndef DIRECT_VRAM
294 a8fbaf96 balrog
    int line;
295 a8fbaf96 balrog
    int bypl;
296 a8fbaf96 balrog
    int width;
297 a8fbaf96 balrog
    int start;
298 a8fbaf96 balrog
    uint8_t *src;
299 a8fbaf96 balrog
    uint8_t *dst;
300 a8fbaf96 balrog
301 a8fbaf96 balrog
    if (x + w > s->width) {
302 a8fbaf96 balrog
        fprintf(stderr, "%s: update width too large x: %d, w: %d\n",
303 a8fbaf96 balrog
                        __FUNCTION__, x, w);
304 a8fbaf96 balrog
        x = MIN(x, s->width);
305 a8fbaf96 balrog
        w = s->width - x;
306 a8fbaf96 balrog
    }
307 a8fbaf96 balrog
308 a8fbaf96 balrog
    if (y + h > s->height) {
309 a8fbaf96 balrog
        fprintf(stderr, "%s: update height too large y: %d, h: %d\n",
310 a8fbaf96 balrog
                        __FUNCTION__, y, h);
311 a8fbaf96 balrog
        y = MIN(y, s->height);
312 a8fbaf96 balrog
        h = s->height - y;
313 a8fbaf96 balrog
    }
314 a8fbaf96 balrog
315 a8fbaf96 balrog
    line = h;
316 a8fbaf96 balrog
    bypl = s->bypp * s->width;
317 a8fbaf96 balrog
    width = s->bypp * w;
318 a8fbaf96 balrog
    start = s->bypp * x + bypl * y;
319 4e12cd94 Avi Kivity
    src = s->vga.vram_ptr + start;
320 4e12cd94 Avi Kivity
    dst = ds_get_data(s->vga.ds) + start;
321 d34cab9f ths
322 d34cab9f ths
    for (; line > 0; line --, src += bypl, dst += bypl)
323 d34cab9f ths
        memcpy(dst, src, width);
324 d34cab9f ths
#endif
325 d34cab9f ths
326 4e12cd94 Avi Kivity
    dpy_update(s->vga.ds, x, y, w, h);
327 d34cab9f ths
}
328 d34cab9f ths
329 d34cab9f ths
static inline void vmsvga_update_screen(struct vmsvga_state_s *s)
330 d34cab9f ths
{
331 d34cab9f ths
#ifndef DIRECT_VRAM
332 4e12cd94 Avi Kivity
    memcpy(ds_get_data(s->vga.ds), s->vga.vram_ptr, s->bypp * s->width * s->height);
333 d34cab9f ths
#endif
334 d34cab9f ths
335 4e12cd94 Avi Kivity
    dpy_update(s->vga.ds, 0, 0, s->width, s->height);
336 d34cab9f ths
}
337 d34cab9f ths
338 d34cab9f ths
#ifdef DIRECT_VRAM
339 d34cab9f ths
# define vmsvga_update_rect_delayed        vmsvga_update_rect
340 d34cab9f ths
#else
341 d34cab9f ths
static inline void vmsvga_update_rect_delayed(struct vmsvga_state_s *s,
342 d34cab9f ths
                int x, int y, int w, int h)
343 d34cab9f ths
{
344 d34cab9f ths
    struct vmsvga_rect_s *rect = &s->redraw_fifo[s->redraw_fifo_last ++];
345 d34cab9f ths
    s->redraw_fifo_last &= REDRAW_FIFO_LEN - 1;
346 d34cab9f ths
    rect->x = x;
347 d34cab9f ths
    rect->y = y;
348 d34cab9f ths
    rect->w = w;
349 d34cab9f ths
    rect->h = h;
350 d34cab9f ths
}
351 d34cab9f ths
#endif
352 d34cab9f ths
353 d34cab9f ths
static inline void vmsvga_update_rect_flush(struct vmsvga_state_s *s)
354 d34cab9f ths
{
355 d34cab9f ths
    struct vmsvga_rect_s *rect;
356 d34cab9f ths
    if (s->invalidated) {
357 d34cab9f ths
        s->redraw_fifo_first = s->redraw_fifo_last;
358 d34cab9f ths
        return;
359 d34cab9f ths
    }
360 d34cab9f ths
    /* Overlapping region updates can be optimised out here - if someone
361 d34cab9f ths
     * knows a smart algorithm to do that, please share.  */
362 d34cab9f ths
    while (s->redraw_fifo_first != s->redraw_fifo_last) {
363 d34cab9f ths
        rect = &s->redraw_fifo[s->redraw_fifo_first ++];
364 d34cab9f ths
        s->redraw_fifo_first &= REDRAW_FIFO_LEN - 1;
365 d34cab9f ths
        vmsvga_update_rect(s, rect->x, rect->y, rect->w, rect->h);
366 d34cab9f ths
    }
367 d34cab9f ths
}
368 d34cab9f ths
369 d34cab9f ths
#ifdef HW_RECT_ACCEL
370 d34cab9f ths
static inline void vmsvga_copy_rect(struct vmsvga_state_s *s,
371 d34cab9f ths
                int x0, int y0, int x1, int y1, int w, int h)
372 d34cab9f ths
{
373 d34cab9f ths
# ifdef DIRECT_VRAM
374 0e1f5a0c aliguori
    uint8_t *vram = ds_get_data(s->ds);
375 d34cab9f ths
# else
376 4e12cd94 Avi Kivity
    uint8_t *vram = s->vga.vram_ptr;
377 d34cab9f ths
# endif
378 d34cab9f ths
    int bypl = s->bypp * s->width;
379 d34cab9f ths
    int width = s->bypp * w;
380 d34cab9f ths
    int line = h;
381 d34cab9f ths
    uint8_t *ptr[2];
382 d34cab9f ths
383 d34cab9f ths
# ifdef DIRECT_VRAM
384 d34cab9f ths
    if (s->ds->dpy_copy)
385 3023f332 aliguori
        qemu_console_copy(s->ds, x0, y0, x1, y1, w, h);
386 d34cab9f ths
    else
387 d34cab9f ths
# endif
388 d34cab9f ths
    {
389 d34cab9f ths
        if (y1 > y0) {
390 d34cab9f ths
            ptr[0] = vram + s->bypp * x0 + bypl * (y0 + h - 1);
391 d34cab9f ths
            ptr[1] = vram + s->bypp * x1 + bypl * (y1 + h - 1);
392 d34cab9f ths
            for (; line > 0; line --, ptr[0] -= bypl, ptr[1] -= bypl)
393 d34cab9f ths
                memmove(ptr[1], ptr[0], width);
394 d34cab9f ths
        } else {
395 d34cab9f ths
            ptr[0] = vram + s->bypp * x0 + bypl * y0;
396 d34cab9f ths
            ptr[1] = vram + s->bypp * x1 + bypl * y1;
397 d34cab9f ths
            for (; line > 0; line --, ptr[0] += bypl, ptr[1] += bypl)
398 d34cab9f ths
                memmove(ptr[1], ptr[0], width);
399 d34cab9f ths
        }
400 d34cab9f ths
    }
401 d34cab9f ths
402 d34cab9f ths
    vmsvga_update_rect_delayed(s, x1, y1, w, h);
403 d34cab9f ths
}
404 d34cab9f ths
#endif
405 d34cab9f ths
406 d34cab9f ths
#ifdef HW_FILL_ACCEL
407 d34cab9f ths
static inline void vmsvga_fill_rect(struct vmsvga_state_s *s,
408 d34cab9f ths
                uint32_t c, int x, int y, int w, int h)
409 d34cab9f ths
{
410 d34cab9f ths
# ifdef DIRECT_VRAM
411 0e1f5a0c aliguori
    uint8_t *vram = ds_get_data(s->ds);
412 d34cab9f ths
# else
413 4e12cd94 Avi Kivity
    uint8_t *vram = s->vga.vram_ptr;
414 d34cab9f ths
# endif
415 d34cab9f ths
    int bypp = s->bypp;
416 d34cab9f ths
    int bypl = bypp * s->width;
417 d34cab9f ths
    int width = bypp * w;
418 d34cab9f ths
    int line = h;
419 d34cab9f ths
    int column;
420 d34cab9f ths
    uint8_t *fst = vram + bypp * x + bypl * y;
421 d34cab9f ths
    uint8_t *dst;
422 d34cab9f ths
    uint8_t *src;
423 d34cab9f ths
    uint8_t col[4];
424 d34cab9f ths
425 d34cab9f ths
# ifdef DIRECT_VRAM
426 d34cab9f ths
    if (s->ds->dpy_fill)
427 d34cab9f ths
        s->ds->dpy_fill(s->ds, x, y, w, h, c);
428 d34cab9f ths
    else
429 d34cab9f ths
# endif
430 d34cab9f ths
    {
431 d34cab9f ths
        col[0] = c;
432 d34cab9f ths
        col[1] = c >> 8;
433 d34cab9f ths
        col[2] = c >> 16;
434 d34cab9f ths
        col[3] = c >> 24;
435 d34cab9f ths
436 d34cab9f ths
        if (line --) {
437 d34cab9f ths
            dst = fst;
438 d34cab9f ths
            src = col;
439 d34cab9f ths
            for (column = width; column > 0; column --) {
440 d34cab9f ths
                *(dst ++) = *(src ++);
441 d34cab9f ths
                if (src - col == bypp)
442 d34cab9f ths
                    src = col;
443 d34cab9f ths
            }
444 d34cab9f ths
            dst = fst;
445 d34cab9f ths
            for (; line > 0; line --) {
446 d34cab9f ths
                dst += bypl;
447 d34cab9f ths
                memcpy(dst, fst, width);
448 d34cab9f ths
            }
449 d34cab9f ths
        }
450 d34cab9f ths
    }
451 d34cab9f ths
452 d34cab9f ths
    vmsvga_update_rect_delayed(s, x, y, w, h);
453 d34cab9f ths
}
454 d34cab9f ths
#endif
455 d34cab9f ths
456 d34cab9f ths
struct vmsvga_cursor_definition_s {
457 d34cab9f ths
    int width;
458 d34cab9f ths
    int height;
459 d34cab9f ths
    int id;
460 d34cab9f ths
    int bpp;
461 d34cab9f ths
    int hot_x;
462 d34cab9f ths
    int hot_y;
463 d34cab9f ths
    uint32_t mask[1024];
464 d34cab9f ths
    uint32_t image[1024];
465 d34cab9f ths
};
466 d34cab9f ths
467 d34cab9f ths
#define SVGA_BITMAP_SIZE(w, h)                ((((w) + 31) >> 5) * (h))
468 d34cab9f ths
#define SVGA_PIXMAP_SIZE(w, h, bpp)        (((((w) * (bpp)) + 31) >> 5) * (h))
469 d34cab9f ths
470 d34cab9f ths
#ifdef HW_MOUSE_ACCEL
471 d34cab9f ths
static inline void vmsvga_cursor_define(struct vmsvga_state_s *s,
472 d34cab9f ths
                struct vmsvga_cursor_definition_s *c)
473 d34cab9f ths
{
474 d34cab9f ths
    int i;
475 d34cab9f ths
    for (i = SVGA_BITMAP_SIZE(c->width, c->height) - 1; i >= 0; i --)
476 d34cab9f ths
        c->mask[i] = ~c->mask[i];
477 d34cab9f ths
478 4e12cd94 Avi Kivity
    if (s->vga.ds->cursor_define)
479 4e12cd94 Avi Kivity
        s->vga.ds->cursor_define(c->width, c->height, c->bpp, c->hot_x, c->hot_y,
480 d34cab9f ths
                        (uint8_t *) c->image, (uint8_t *) c->mask);
481 d34cab9f ths
}
482 d34cab9f ths
#endif
483 d34cab9f ths
484 ff9cf2cb balrog
#define CMD(f)        le32_to_cpu(s->cmd->f)
485 ff9cf2cb balrog
486 d34cab9f ths
static inline int vmsvga_fifo_empty(struct vmsvga_state_s *s)
487 d34cab9f ths
{
488 d34cab9f ths
    if (!s->config || !s->enable)
489 f707cfba balrog
        return 1;
490 d34cab9f ths
    return (s->cmd->next_cmd == s->cmd->stop);
491 d34cab9f ths
}
492 d34cab9f ths
493 ff9cf2cb balrog
static inline uint32_t vmsvga_fifo_read_raw(struct vmsvga_state_s *s)
494 d34cab9f ths
{
495 ff9cf2cb balrog
    uint32_t cmd = s->fifo[CMD(stop) >> 2];
496 ff9cf2cb balrog
    s->cmd->stop = cpu_to_le32(CMD(stop) + 4);
497 ff9cf2cb balrog
    if (CMD(stop) >= CMD(max))
498 d34cab9f ths
        s->cmd->stop = s->cmd->min;
499 d34cab9f ths
    return cmd;
500 d34cab9f ths
}
501 d34cab9f ths
502 ff9cf2cb balrog
static inline uint32_t vmsvga_fifo_read(struct vmsvga_state_s *s)
503 ff9cf2cb balrog
{
504 ff9cf2cb balrog
    return le32_to_cpu(vmsvga_fifo_read_raw(s));
505 ff9cf2cb balrog
}
506 ff9cf2cb balrog
507 d34cab9f ths
static void vmsvga_fifo_run(struct vmsvga_state_s *s)
508 d34cab9f ths
{
509 d34cab9f ths
    uint32_t cmd, colour;
510 d34cab9f ths
    int args = 0;
511 d34cab9f ths
    int x, y, dx, dy, width, height;
512 d34cab9f ths
    struct vmsvga_cursor_definition_s cursor;
513 d34cab9f ths
    while (!vmsvga_fifo_empty(s))
514 d34cab9f ths
        switch (cmd = vmsvga_fifo_read(s)) {
515 d34cab9f ths
        case SVGA_CMD_UPDATE:
516 d34cab9f ths
        case SVGA_CMD_UPDATE_VERBOSE:
517 d34cab9f ths
            x = vmsvga_fifo_read(s);
518 d34cab9f ths
            y = vmsvga_fifo_read(s);
519 d34cab9f ths
            width = vmsvga_fifo_read(s);
520 d34cab9f ths
            height = vmsvga_fifo_read(s);
521 d34cab9f ths
            vmsvga_update_rect_delayed(s, x, y, width, height);
522 d34cab9f ths
            break;
523 d34cab9f ths
524 d34cab9f ths
        case SVGA_CMD_RECT_FILL:
525 d34cab9f ths
            colour = vmsvga_fifo_read(s);
526 d34cab9f ths
            x = vmsvga_fifo_read(s);
527 d34cab9f ths
            y = vmsvga_fifo_read(s);
528 d34cab9f ths
            width = vmsvga_fifo_read(s);
529 d34cab9f ths
            height = vmsvga_fifo_read(s);
530 d34cab9f ths
#ifdef HW_FILL_ACCEL
531 d34cab9f ths
            vmsvga_fill_rect(s, colour, x, y, width, height);
532 d34cab9f ths
            break;
533 d34cab9f ths
#else
534 d34cab9f ths
            goto badcmd;
535 d34cab9f ths
#endif
536 d34cab9f ths
537 d34cab9f ths
        case SVGA_CMD_RECT_COPY:
538 d34cab9f ths
            x = vmsvga_fifo_read(s);
539 d34cab9f ths
            y = vmsvga_fifo_read(s);
540 d34cab9f ths
            dx = vmsvga_fifo_read(s);
541 d34cab9f ths
            dy = vmsvga_fifo_read(s);
542 d34cab9f ths
            width = vmsvga_fifo_read(s);
543 d34cab9f ths
            height = vmsvga_fifo_read(s);
544 d34cab9f ths
#ifdef HW_RECT_ACCEL
545 d34cab9f ths
            vmsvga_copy_rect(s, x, y, dx, dy, width, height);
546 d34cab9f ths
            break;
547 d34cab9f ths
#else
548 d34cab9f ths
            goto badcmd;
549 d34cab9f ths
#endif
550 d34cab9f ths
551 d34cab9f ths
        case SVGA_CMD_DEFINE_CURSOR:
552 d34cab9f ths
            cursor.id = vmsvga_fifo_read(s);
553 d34cab9f ths
            cursor.hot_x = vmsvga_fifo_read(s);
554 d34cab9f ths
            cursor.hot_y = vmsvga_fifo_read(s);
555 d34cab9f ths
            cursor.width = x = vmsvga_fifo_read(s);
556 d34cab9f ths
            cursor.height = y = vmsvga_fifo_read(s);
557 d34cab9f ths
            vmsvga_fifo_read(s);
558 d34cab9f ths
            cursor.bpp = vmsvga_fifo_read(s);
559 d34cab9f ths
            for (args = 0; args < SVGA_BITMAP_SIZE(x, y); args ++)
560 ff9cf2cb balrog
                cursor.mask[args] = vmsvga_fifo_read_raw(s);
561 d34cab9f ths
            for (args = 0; args < SVGA_PIXMAP_SIZE(x, y, cursor.bpp); args ++)
562 ff9cf2cb balrog
                cursor.image[args] = vmsvga_fifo_read_raw(s);
563 d34cab9f ths
#ifdef HW_MOUSE_ACCEL
564 d34cab9f ths
            vmsvga_cursor_define(s, &cursor);
565 d34cab9f ths
            break;
566 d34cab9f ths
#else
567 d34cab9f ths
            args = 0;
568 d34cab9f ths
            goto badcmd;
569 d34cab9f ths
#endif
570 d34cab9f ths
571 d34cab9f ths
        /*
572 d34cab9f ths
         * Other commands that we at least know the number of arguments
573 d34cab9f ths
         * for so we can avoid FIFO desync if driver uses them illegally.
574 d34cab9f ths
         */
575 d34cab9f ths
        case SVGA_CMD_DEFINE_ALPHA_CURSOR:
576 d34cab9f ths
            vmsvga_fifo_read(s);
577 d34cab9f ths
            vmsvga_fifo_read(s);
578 d34cab9f ths
            vmsvga_fifo_read(s);
579 d34cab9f ths
            x = vmsvga_fifo_read(s);
580 d34cab9f ths
            y = vmsvga_fifo_read(s);
581 d34cab9f ths
            args = x * y;
582 d34cab9f ths
            goto badcmd;
583 d34cab9f ths
        case SVGA_CMD_RECT_ROP_FILL:
584 d34cab9f ths
            args = 6;
585 d34cab9f ths
            goto badcmd;
586 d34cab9f ths
        case SVGA_CMD_RECT_ROP_COPY:
587 d34cab9f ths
            args = 7;
588 d34cab9f ths
            goto badcmd;
589 d34cab9f ths
        case SVGA_CMD_DRAW_GLYPH_CLIPPED:
590 d34cab9f ths
            vmsvga_fifo_read(s);
591 d34cab9f ths
            vmsvga_fifo_read(s);
592 d34cab9f ths
            args = 7 + (vmsvga_fifo_read(s) >> 2);
593 d34cab9f ths
            goto badcmd;
594 d34cab9f ths
        case SVGA_CMD_SURFACE_ALPHA_BLEND:
595 d34cab9f ths
            args = 12;
596 d34cab9f ths
            goto badcmd;
597 d34cab9f ths
598 d34cab9f ths
        /*
599 d34cab9f ths
         * Other commands that are not listed as depending on any
600 d34cab9f ths
         * CAPABILITIES bits, but are not described in the README either.
601 d34cab9f ths
         */
602 d34cab9f ths
        case SVGA_CMD_SURFACE_FILL:
603 d34cab9f ths
        case SVGA_CMD_SURFACE_COPY:
604 d34cab9f ths
        case SVGA_CMD_FRONT_ROP_FILL:
605 d34cab9f ths
        case SVGA_CMD_FENCE:
606 d34cab9f ths
        case SVGA_CMD_INVALID_CMD:
607 d34cab9f ths
            break; /* Nop */
608 d34cab9f ths
609 d34cab9f ths
        default:
610 d34cab9f ths
        badcmd:
611 d34cab9f ths
            while (args --)
612 d34cab9f ths
                vmsvga_fifo_read(s);
613 d34cab9f ths
            printf("%s: Unknown command 0x%02x in SVGA command FIFO\n",
614 d34cab9f ths
                            __FUNCTION__, cmd);
615 d34cab9f ths
            break;
616 d34cab9f ths
        }
617 d34cab9f ths
618 d34cab9f ths
    s->syncing = 0;
619 d34cab9f ths
}
620 d34cab9f ths
621 d34cab9f ths
static uint32_t vmsvga_index_read(void *opaque, uint32_t address)
622 d34cab9f ths
{
623 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
624 d34cab9f ths
    return s->index;
625 d34cab9f ths
}
626 d34cab9f ths
627 d34cab9f ths
static void vmsvga_index_write(void *opaque, uint32_t address, uint32_t index)
628 d34cab9f ths
{
629 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
630 d34cab9f ths
    s->index = index;
631 d34cab9f ths
}
632 d34cab9f ths
633 d34cab9f ths
static uint32_t vmsvga_value_read(void *opaque, uint32_t address)
634 d34cab9f ths
{
635 d34cab9f ths
    uint32_t caps;
636 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
637 d34cab9f ths
    switch (s->index) {
638 d34cab9f ths
    case SVGA_REG_ID:
639 d34cab9f ths
        return s->svgaid;
640 d34cab9f ths
641 d34cab9f ths
    case SVGA_REG_ENABLE:
642 d34cab9f ths
        return s->enable;
643 d34cab9f ths
644 d34cab9f ths
    case SVGA_REG_WIDTH:
645 d34cab9f ths
        return s->width;
646 d34cab9f ths
647 d34cab9f ths
    case SVGA_REG_HEIGHT:
648 d34cab9f ths
        return s->height;
649 d34cab9f ths
650 d34cab9f ths
    case SVGA_REG_MAX_WIDTH:
651 d34cab9f ths
        return SVGA_MAX_WIDTH;
652 d34cab9f ths
653 d34cab9f ths
    case SVGA_REG_MAX_HEIGHT:
654 f707cfba balrog
        return SVGA_MAX_HEIGHT;
655 d34cab9f ths
656 d34cab9f ths
    case SVGA_REG_DEPTH:
657 d34cab9f ths
        return s->depth;
658 d34cab9f ths
659 d34cab9f ths
    case SVGA_REG_BITS_PER_PIXEL:
660 d34cab9f ths
        return (s->depth + 7) & ~7;
661 d34cab9f ths
662 d34cab9f ths
    case SVGA_REG_PSEUDOCOLOR:
663 d34cab9f ths
        return 0x0;
664 d34cab9f ths
665 d34cab9f ths
    case SVGA_REG_RED_MASK:
666 d34cab9f ths
        return s->wred;
667 d34cab9f ths
    case SVGA_REG_GREEN_MASK:
668 d34cab9f ths
        return s->wgreen;
669 d34cab9f ths
    case SVGA_REG_BLUE_MASK:
670 d34cab9f ths
        return s->wblue;
671 d34cab9f ths
672 d34cab9f ths
    case SVGA_REG_BYTES_PER_LINE:
673 d34cab9f ths
        return ((s->depth + 7) >> 3) * s->new_width;
674 d34cab9f ths
675 d34cab9f ths
    case SVGA_REG_FB_START:
676 3016d80b balrog
        return s->vram_base;
677 d34cab9f ths
678 d34cab9f ths
    case SVGA_REG_FB_OFFSET:
679 d34cab9f ths
        return 0x0;
680 d34cab9f ths
681 d34cab9f ths
    case SVGA_REG_VRAM_SIZE:
682 4e12cd94 Avi Kivity
        return s->vga.vram_size - SVGA_FIFO_SIZE;
683 d34cab9f ths
684 d34cab9f ths
    case SVGA_REG_FB_SIZE:
685 d34cab9f ths
        return s->fb_size;
686 d34cab9f ths
687 d34cab9f ths
    case SVGA_REG_CAPABILITIES:
688 d34cab9f ths
        caps = SVGA_CAP_NONE;
689 d34cab9f ths
#ifdef HW_RECT_ACCEL
690 d34cab9f ths
        caps |= SVGA_CAP_RECT_COPY;
691 d34cab9f ths
#endif
692 d34cab9f ths
#ifdef HW_FILL_ACCEL
693 d34cab9f ths
        caps |= SVGA_CAP_RECT_FILL;
694 d34cab9f ths
#endif
695 d34cab9f ths
#ifdef HW_MOUSE_ACCEL
696 4e12cd94 Avi Kivity
        if (s->vga.ds->mouse_set)
697 d34cab9f ths
            caps |= SVGA_CAP_CURSOR | SVGA_CAP_CURSOR_BYPASS_2 |
698 d34cab9f ths
                    SVGA_CAP_CURSOR_BYPASS;
699 d34cab9f ths
#endif
700 d34cab9f ths
        return caps;
701 d34cab9f ths
702 d34cab9f ths
    case SVGA_REG_MEM_START:
703 4e12cd94 Avi Kivity
        return s->vram_base + s->vga.vram_size - SVGA_FIFO_SIZE;
704 d34cab9f ths
705 d34cab9f ths
    case SVGA_REG_MEM_SIZE:
706 d34cab9f ths
        return SVGA_FIFO_SIZE;
707 d34cab9f ths
708 d34cab9f ths
    case SVGA_REG_CONFIG_DONE:
709 d34cab9f ths
        return s->config;
710 d34cab9f ths
711 d34cab9f ths
    case SVGA_REG_SYNC:
712 d34cab9f ths
    case SVGA_REG_BUSY:
713 d34cab9f ths
        return s->syncing;
714 d34cab9f ths
715 d34cab9f ths
    case SVGA_REG_GUEST_ID:
716 d34cab9f ths
        return s->guest;
717 d34cab9f ths
718 d34cab9f ths
    case SVGA_REG_CURSOR_ID:
719 d34cab9f ths
        return s->cursor.id;
720 d34cab9f ths
721 d34cab9f ths
    case SVGA_REG_CURSOR_X:
722 d34cab9f ths
        return s->cursor.x;
723 d34cab9f ths
724 d34cab9f ths
    case SVGA_REG_CURSOR_Y:
725 d34cab9f ths
        return s->cursor.x;
726 d34cab9f ths
727 d34cab9f ths
    case SVGA_REG_CURSOR_ON:
728 d34cab9f ths
        return s->cursor.on;
729 d34cab9f ths
730 d34cab9f ths
    case SVGA_REG_HOST_BITS_PER_PIXEL:
731 d34cab9f ths
        return (s->depth + 7) & ~7;
732 d34cab9f ths
733 d34cab9f ths
    case SVGA_REG_SCRATCH_SIZE:
734 d34cab9f ths
        return s->scratch_size;
735 d34cab9f ths
736 d34cab9f ths
    case SVGA_REG_MEM_REGS:
737 d34cab9f ths
    case SVGA_REG_NUM_DISPLAYS:
738 d34cab9f ths
    case SVGA_REG_PITCHLOCK:
739 d34cab9f ths
    case SVGA_PALETTE_BASE ... SVGA_PALETTE_END:
740 d34cab9f ths
        return 0;
741 d34cab9f ths
742 d34cab9f ths
    default:
743 d34cab9f ths
        if (s->index >= SVGA_SCRATCH_BASE &&
744 d34cab9f ths
                s->index < SVGA_SCRATCH_BASE + s->scratch_size)
745 d34cab9f ths
            return s->scratch[s->index - SVGA_SCRATCH_BASE];
746 d34cab9f ths
        printf("%s: Bad register %02x\n", __FUNCTION__, s->index);
747 d34cab9f ths
    }
748 d34cab9f ths
749 d34cab9f ths
    return 0;
750 d34cab9f ths
}
751 d34cab9f ths
752 d34cab9f ths
static void vmsvga_value_write(void *opaque, uint32_t address, uint32_t value)
753 d34cab9f ths
{
754 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
755 d34cab9f ths
    switch (s->index) {
756 d34cab9f ths
    case SVGA_REG_ID:
757 d34cab9f ths
        if (value == SVGA_ID_2 || value == SVGA_ID_1 || value == SVGA_ID_0)
758 d34cab9f ths
            s->svgaid = value;
759 d34cab9f ths
        break;
760 d34cab9f ths
761 d34cab9f ths
    case SVGA_REG_ENABLE:
762 f707cfba balrog
        s->enable = value;
763 f707cfba balrog
        s->config &= !!value;
764 d34cab9f ths
        s->width = -1;
765 d34cab9f ths
        s->height = -1;
766 d34cab9f ths
        s->invalidated = 1;
767 4e12cd94 Avi Kivity
        s->vga.invalidate(&s->vga);
768 d34cab9f ths
        if (s->enable)
769 d34cab9f ths
            s->fb_size = ((s->depth + 7) >> 3) * s->new_width * s->new_height;
770 d34cab9f ths
        break;
771 d34cab9f ths
772 d34cab9f ths
    case SVGA_REG_WIDTH:
773 d34cab9f ths
        s->new_width = value;
774 d34cab9f ths
        s->invalidated = 1;
775 d34cab9f ths
        break;
776 d34cab9f ths
777 d34cab9f ths
    case SVGA_REG_HEIGHT:
778 d34cab9f ths
        s->new_height = value;
779 d34cab9f ths
        s->invalidated = 1;
780 d34cab9f ths
        break;
781 d34cab9f ths
782 d34cab9f ths
    case SVGA_REG_DEPTH:
783 d34cab9f ths
    case SVGA_REG_BITS_PER_PIXEL:
784 d34cab9f ths
        if (value != s->depth) {
785 d34cab9f ths
            printf("%s: Bad colour depth: %i bits\n", __FUNCTION__, value);
786 d34cab9f ths
            s->config = 0;
787 d34cab9f ths
        }
788 d34cab9f ths
        break;
789 d34cab9f ths
790 d34cab9f ths
    case SVGA_REG_CONFIG_DONE:
791 d34cab9f ths
        if (value) {
792 4e12cd94 Avi Kivity
            s->fifo = (uint32_t *) &s->vga.vram_ptr[s->vga.vram_size - SVGA_FIFO_SIZE];
793 d34cab9f ths
            /* Check range and alignment.  */
794 ff9cf2cb balrog
            if ((CMD(min) | CMD(max) |
795 ff9cf2cb balrog
                        CMD(next_cmd) | CMD(stop)) & 3)
796 d34cab9f ths
                break;
797 ff9cf2cb balrog
            if (CMD(min) < (uint8_t *) s->cmd->fifo - (uint8_t *) s->fifo)
798 d34cab9f ths
                break;
799 ff9cf2cb balrog
            if (CMD(max) > SVGA_FIFO_SIZE)
800 d34cab9f ths
                break;
801 ff9cf2cb balrog
            if (CMD(max) < CMD(min) + 10 * 1024)
802 d34cab9f ths
                break;
803 d34cab9f ths
        }
804 f707cfba balrog
        s->config = !!value;
805 d34cab9f ths
        break;
806 d34cab9f ths
807 d34cab9f ths
    case SVGA_REG_SYNC:
808 d34cab9f ths
        s->syncing = 1;
809 d34cab9f ths
        vmsvga_fifo_run(s); /* Or should we just wait for update_display? */
810 d34cab9f ths
        break;
811 d34cab9f ths
812 d34cab9f ths
    case SVGA_REG_GUEST_ID:
813 d34cab9f ths
        s->guest = value;
814 d34cab9f ths
#ifdef VERBOSE
815 d34cab9f ths
        if (value >= GUEST_OS_BASE && value < GUEST_OS_BASE +
816 b1503cda malc
                ARRAY_SIZE(vmsvga_guest_id))
817 d34cab9f ths
            printf("%s: guest runs %s.\n", __FUNCTION__,
818 d34cab9f ths
                            vmsvga_guest_id[value - GUEST_OS_BASE]);
819 d34cab9f ths
#endif
820 d34cab9f ths
        break;
821 d34cab9f ths
822 d34cab9f ths
    case SVGA_REG_CURSOR_ID:
823 d34cab9f ths
        s->cursor.id = value;
824 d34cab9f ths
        break;
825 d34cab9f ths
826 d34cab9f ths
    case SVGA_REG_CURSOR_X:
827 d34cab9f ths
        s->cursor.x = value;
828 d34cab9f ths
        break;
829 d34cab9f ths
830 d34cab9f ths
    case SVGA_REG_CURSOR_Y:
831 d34cab9f ths
        s->cursor.y = value;
832 d34cab9f ths
        break;
833 d34cab9f ths
834 d34cab9f ths
    case SVGA_REG_CURSOR_ON:
835 d34cab9f ths
        s->cursor.on |= (value == SVGA_CURSOR_ON_SHOW);
836 d34cab9f ths
        s->cursor.on &= (value != SVGA_CURSOR_ON_HIDE);
837 d34cab9f ths
#ifdef HW_MOUSE_ACCEL
838 4e12cd94 Avi Kivity
        if (s->vga.ds->mouse_set && value <= SVGA_CURSOR_ON_SHOW)
839 4e12cd94 Avi Kivity
            s->vga.ds->mouse_set(s->cursor.x, s->cursor.y, s->cursor.on);
840 d34cab9f ths
#endif
841 d34cab9f ths
        break;
842 d34cab9f ths
843 d34cab9f ths
    case SVGA_REG_MEM_REGS:
844 d34cab9f ths
    case SVGA_REG_NUM_DISPLAYS:
845 d34cab9f ths
    case SVGA_REG_PITCHLOCK:
846 d34cab9f ths
    case SVGA_PALETTE_BASE ... SVGA_PALETTE_END:
847 d34cab9f ths
        break;
848 d34cab9f ths
849 d34cab9f ths
    default:
850 d34cab9f ths
        if (s->index >= SVGA_SCRATCH_BASE &&
851 d34cab9f ths
                s->index < SVGA_SCRATCH_BASE + s->scratch_size) {
852 d34cab9f ths
            s->scratch[s->index - SVGA_SCRATCH_BASE] = value;
853 d34cab9f ths
            break;
854 d34cab9f ths
        }
855 d34cab9f ths
        printf("%s: Bad register %02x\n", __FUNCTION__, s->index);
856 d34cab9f ths
    }
857 d34cab9f ths
}
858 d34cab9f ths
859 d34cab9f ths
static uint32_t vmsvga_bios_read(void *opaque, uint32_t address)
860 d34cab9f ths
{
861 d34cab9f ths
    printf("%s: what are we supposed to return?\n", __FUNCTION__);
862 d34cab9f ths
    return 0xcafe;
863 d34cab9f ths
}
864 d34cab9f ths
865 d34cab9f ths
static void vmsvga_bios_write(void *opaque, uint32_t address, uint32_t data)
866 d34cab9f ths
{
867 d34cab9f ths
    printf("%s: what are we supposed to do with (%08x)?\n",
868 d34cab9f ths
                    __FUNCTION__, data);
869 d34cab9f ths
}
870 d34cab9f ths
871 d34cab9f ths
static inline void vmsvga_size(struct vmsvga_state_s *s)
872 d34cab9f ths
{
873 d34cab9f ths
    if (s->new_width != s->width || s->new_height != s->height) {
874 d34cab9f ths
        s->width = s->new_width;
875 d34cab9f ths
        s->height = s->new_height;
876 4e12cd94 Avi Kivity
        qemu_console_resize(s->vga.ds, s->width, s->height);
877 d34cab9f ths
        s->invalidated = 1;
878 d34cab9f ths
    }
879 d34cab9f ths
}
880 d34cab9f ths
881 d34cab9f ths
static void vmsvga_update_display(void *opaque)
882 d34cab9f ths
{
883 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
884 d34cab9f ths
    if (!s->enable) {
885 4e12cd94 Avi Kivity
        s->vga.update(&s->vga);
886 d34cab9f ths
        return;
887 d34cab9f ths
    }
888 d34cab9f ths
889 d34cab9f ths
    vmsvga_size(s);
890 d34cab9f ths
891 d34cab9f ths
    vmsvga_fifo_run(s);
892 d34cab9f ths
    vmsvga_update_rect_flush(s);
893 d34cab9f ths
894 d34cab9f ths
    /*
895 d34cab9f ths
     * Is it more efficient to look at vram VGA-dirty bits or wait
896 d34cab9f ths
     * for the driver to issue SVGA_CMD_UPDATE?
897 d34cab9f ths
     */
898 d34cab9f ths
    if (s->invalidated) {
899 d34cab9f ths
        s->invalidated = 0;
900 d34cab9f ths
        vmsvga_update_screen(s);
901 d34cab9f ths
    }
902 d34cab9f ths
}
903 d34cab9f ths
904 d34cab9f ths
static void vmsvga_reset(struct vmsvga_state_s *s)
905 d34cab9f ths
{
906 d34cab9f ths
    s->index = 0;
907 d34cab9f ths
    s->enable = 0;
908 d34cab9f ths
    s->config = 0;
909 d34cab9f ths
    s->width = -1;
910 d34cab9f ths
    s->height = -1;
911 d34cab9f ths
    s->svgaid = SVGA_ID;
912 4445b0a6 Andrzej Zaborowski
    s->depth = 24;
913 d34cab9f ths
    s->bypp = (s->depth + 7) >> 3;
914 d34cab9f ths
    s->cursor.on = 0;
915 d34cab9f ths
    s->redraw_fifo_first = 0;
916 d34cab9f ths
    s->redraw_fifo_last = 0;
917 d34cab9f ths
    switch (s->depth) {
918 d34cab9f ths
    case 8:
919 d34cab9f ths
        s->wred   = 0x00000007;
920 d34cab9f ths
        s->wgreen = 0x00000038;
921 d34cab9f ths
        s->wblue  = 0x000000c0;
922 d34cab9f ths
        break;
923 d34cab9f ths
    case 15:
924 d34cab9f ths
        s->wred   = 0x0000001f;
925 d34cab9f ths
        s->wgreen = 0x000003e0;
926 d34cab9f ths
        s->wblue  = 0x00007c00;
927 d34cab9f ths
        break;
928 d34cab9f ths
    case 16:
929 d34cab9f ths
        s->wred   = 0x0000001f;
930 d34cab9f ths
        s->wgreen = 0x000007e0;
931 d34cab9f ths
        s->wblue  = 0x0000f800;
932 d34cab9f ths
        break;
933 d34cab9f ths
    case 24:
934 f707cfba balrog
        s->wred   = 0x00ff0000;
935 d34cab9f ths
        s->wgreen = 0x0000ff00;
936 f707cfba balrog
        s->wblue  = 0x000000ff;
937 d34cab9f ths
        break;
938 d34cab9f ths
    case 32:
939 f707cfba balrog
        s->wred   = 0x00ff0000;
940 d34cab9f ths
        s->wgreen = 0x0000ff00;
941 f707cfba balrog
        s->wblue  = 0x000000ff;
942 d34cab9f ths
        break;
943 d34cab9f ths
    }
944 d34cab9f ths
    s->syncing = 0;
945 d34cab9f ths
}
946 d34cab9f ths
947 d34cab9f ths
static void vmsvga_invalidate_display(void *opaque)
948 d34cab9f ths
{
949 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
950 d34cab9f ths
    if (!s->enable) {
951 4e12cd94 Avi Kivity
        s->vga.invalidate(&s->vga);
952 d34cab9f ths
        return;
953 d34cab9f ths
    }
954 d34cab9f ths
955 d34cab9f ths
    s->invalidated = 1;
956 d34cab9f ths
}
957 d34cab9f ths
958 f707cfba balrog
/* save the vga display in a PPM image even if no display is
959 f707cfba balrog
   available */
960 d34cab9f ths
static void vmsvga_screen_dump(void *opaque, const char *filename)
961 d34cab9f ths
{
962 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
963 d34cab9f ths
    if (!s->enable) {
964 4e12cd94 Avi Kivity
        s->vga.screen_dump(&s->vga, filename);
965 d34cab9f ths
        return;
966 d34cab9f ths
    }
967 d34cab9f ths
968 f707cfba balrog
    if (s->depth == 32) {
969 e07d630a aliguori
        DisplaySurface *ds = qemu_create_displaysurface_from(s->width,
970 4e12cd94 Avi Kivity
                s->height, 32, ds_get_linesize(s->vga.ds), s->vga.vram_ptr);
971 e07d630a aliguori
        ppm_save(filename, ds);
972 e07d630a aliguori
        qemu_free(ds);
973 f707cfba balrog
    }
974 d34cab9f ths
}
975 d34cab9f ths
976 c227f099 Anthony Liguori
static void vmsvga_text_update(void *opaque, console_ch_t *chardata)
977 4d3b6f6e balrog
{
978 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
979 4d3b6f6e balrog
980 4e12cd94 Avi Kivity
    if (s->vga.text_update)
981 4e12cd94 Avi Kivity
        s->vga.text_update(&s->vga, chardata);
982 4d3b6f6e balrog
}
983 4d3b6f6e balrog
984 d34cab9f ths
#ifdef DIRECT_VRAM
985 c227f099 Anthony Liguori
static uint32_t vmsvga_vram_readb(void *opaque, target_phys_addr_t addr)
986 d34cab9f ths
{
987 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
988 d34cab9f ths
    if (addr < s->fb_size)
989 0e1f5a0c aliguori
        return *(uint8_t *) (ds_get_data(s->ds) + addr);
990 d34cab9f ths
    else
991 b584726d pbrook
        return *(uint8_t *) (s->vram_ptr + addr);
992 d34cab9f ths
}
993 d34cab9f ths
994 c227f099 Anthony Liguori
static uint32_t vmsvga_vram_readw(void *opaque, target_phys_addr_t addr)
995 d34cab9f ths
{
996 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
997 d34cab9f ths
    if (addr < s->fb_size)
998 0e1f5a0c aliguori
        return *(uint16_t *) (ds_get_data(s->ds) + addr);
999 d34cab9f ths
    else
1000 b584726d pbrook
        return *(uint16_t *) (s->vram_ptr + addr);
1001 d34cab9f ths
}
1002 d34cab9f ths
1003 c227f099 Anthony Liguori
static uint32_t vmsvga_vram_readl(void *opaque, target_phys_addr_t addr)
1004 d34cab9f ths
{
1005 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
1006 d34cab9f ths
    if (addr < s->fb_size)
1007 0e1f5a0c aliguori
        return *(uint32_t *) (ds_get_data(s->ds) + addr);
1008 d34cab9f ths
    else
1009 b584726d pbrook
        return *(uint32_t *) (s->vram_ptr + addr);
1010 d34cab9f ths
}
1011 d34cab9f ths
1012 c227f099 Anthony Liguori
static void vmsvga_vram_writeb(void *opaque, target_phys_addr_t addr,
1013 d34cab9f ths
                uint32_t value)
1014 d34cab9f ths
{
1015 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
1016 d34cab9f ths
    if (addr < s->fb_size)
1017 0e1f5a0c aliguori
        *(uint8_t *) (ds_get_data(s->ds) + addr) = value;
1018 d34cab9f ths
    else
1019 b584726d pbrook
        *(uint8_t *) (s->vram_ptr + addr) = value;
1020 d34cab9f ths
}
1021 d34cab9f ths
1022 c227f099 Anthony Liguori
static void vmsvga_vram_writew(void *opaque, target_phys_addr_t addr,
1023 d34cab9f ths
                uint32_t value)
1024 d34cab9f ths
{
1025 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
1026 d34cab9f ths
    if (addr < s->fb_size)
1027 0e1f5a0c aliguori
        *(uint16_t *) (ds_get_data(s->ds) + addr) = value;
1028 d34cab9f ths
    else
1029 b584726d pbrook
        *(uint16_t *) (s->vram_ptr + addr) = value;
1030 d34cab9f ths
}
1031 d34cab9f ths
1032 c227f099 Anthony Liguori
static void vmsvga_vram_writel(void *opaque, target_phys_addr_t addr,
1033 d34cab9f ths
                uint32_t value)
1034 d34cab9f ths
{
1035 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
1036 d34cab9f ths
    if (addr < s->fb_size)
1037 0e1f5a0c aliguori
        *(uint32_t *) (ds_get_data(s->ds) + addr) = value;
1038 d34cab9f ths
    else
1039 b584726d pbrook
        *(uint32_t *) (s->vram_ptr + addr) = value;
1040 d34cab9f ths
}
1041 d34cab9f ths
1042 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const vmsvga_vram_read[] = {
1043 d34cab9f ths
    vmsvga_vram_readb,
1044 d34cab9f ths
    vmsvga_vram_readw,
1045 d34cab9f ths
    vmsvga_vram_readl,
1046 d34cab9f ths
};
1047 d34cab9f ths
1048 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const vmsvga_vram_write[] = {
1049 d34cab9f ths
    vmsvga_vram_writeb,
1050 d34cab9f ths
    vmsvga_vram_writew,
1051 d34cab9f ths
    vmsvga_vram_writel,
1052 d34cab9f ths
};
1053 d34cab9f ths
#endif
1054 d34cab9f ths
1055 bacbe284 Juan Quintela
static int vmsvga_post_load(void *opaque, int version_id)
1056 d34cab9f ths
{
1057 bacbe284 Juan Quintela
    struct vmsvga_state_s *s = opaque;
1058 d34cab9f ths
1059 d34cab9f ths
    s->invalidated = 1;
1060 d34cab9f ths
    if (s->config)
1061 4e12cd94 Avi Kivity
        s->fifo = (uint32_t *) &s->vga.vram_ptr[s->vga.vram_size - SVGA_FIFO_SIZE];
1062 d34cab9f ths
1063 d34cab9f ths
    return 0;
1064 d34cab9f ths
}
1065 d34cab9f ths
1066 bacbe284 Juan Quintela
const VMStateDescription vmstate_vmware_vga_internal = {
1067 bacbe284 Juan Quintela
    .name = "vmware_vga_internal",
1068 bacbe284 Juan Quintela
    .version_id = 0,
1069 bacbe284 Juan Quintela
    .minimum_version_id = 0,
1070 bacbe284 Juan Quintela
    .minimum_version_id_old = 0,
1071 bacbe284 Juan Quintela
    .post_load = vmsvga_post_load,
1072 bacbe284 Juan Quintela
    .fields      = (VMStateField []) {
1073 bacbe284 Juan Quintela
        VMSTATE_INT32_EQUAL(depth, struct vmsvga_state_s),
1074 bacbe284 Juan Quintela
        VMSTATE_INT32(enable, struct vmsvga_state_s),
1075 bacbe284 Juan Quintela
        VMSTATE_INT32(config, struct vmsvga_state_s),
1076 bacbe284 Juan Quintela
        VMSTATE_INT32(cursor.id, struct vmsvga_state_s),
1077 bacbe284 Juan Quintela
        VMSTATE_INT32(cursor.x, struct vmsvga_state_s),
1078 bacbe284 Juan Quintela
        VMSTATE_INT32(cursor.y, struct vmsvga_state_s),
1079 bacbe284 Juan Quintela
        VMSTATE_INT32(cursor.on, struct vmsvga_state_s),
1080 bacbe284 Juan Quintela
        VMSTATE_INT32(index, struct vmsvga_state_s),
1081 bacbe284 Juan Quintela
        VMSTATE_VARRAY_INT32(scratch, struct vmsvga_state_s,
1082 bacbe284 Juan Quintela
                             scratch_size, 0, vmstate_info_uint32, uint32_t),
1083 bacbe284 Juan Quintela
        VMSTATE_INT32(new_width, struct vmsvga_state_s),
1084 bacbe284 Juan Quintela
        VMSTATE_INT32(new_height, struct vmsvga_state_s),
1085 bacbe284 Juan Quintela
        VMSTATE_UINT32(guest, struct vmsvga_state_s),
1086 bacbe284 Juan Quintela
        VMSTATE_UINT32(svgaid, struct vmsvga_state_s),
1087 bacbe284 Juan Quintela
        VMSTATE_INT32(syncing, struct vmsvga_state_s),
1088 bacbe284 Juan Quintela
        VMSTATE_INT32(fb_size, struct vmsvga_state_s),
1089 bacbe284 Juan Quintela
        VMSTATE_END_OF_LIST()
1090 bacbe284 Juan Quintela
    }
1091 bacbe284 Juan Quintela
};
1092 bacbe284 Juan Quintela
1093 bacbe284 Juan Quintela
const VMStateDescription vmstate_vmware_vga = {
1094 bacbe284 Juan Quintela
    .name = "vmware_vga",
1095 bacbe284 Juan Quintela
    .version_id = 0,
1096 bacbe284 Juan Quintela
    .minimum_version_id = 0,
1097 bacbe284 Juan Quintela
    .minimum_version_id_old = 0,
1098 bacbe284 Juan Quintela
    .fields      = (VMStateField []) {
1099 bacbe284 Juan Quintela
        VMSTATE_PCI_DEVICE(card, struct pci_vmsvga_state_s),
1100 bacbe284 Juan Quintela
        VMSTATE_STRUCT(chip, struct pci_vmsvga_state_s, 0,
1101 bacbe284 Juan Quintela
                       vmstate_vmware_vga_internal, struct vmsvga_state_s),
1102 bacbe284 Juan Quintela
        VMSTATE_END_OF_LIST()
1103 bacbe284 Juan Quintela
    }
1104 bacbe284 Juan Quintela
};
1105 bacbe284 Juan Quintela
1106 b584726d pbrook
static void vmsvga_init(struct vmsvga_state_s *s, int vga_ram_size)
1107 d34cab9f ths
{
1108 d34cab9f ths
    s->scratch_size = SVGA_SCRATCH_SIZE;
1109 fe740c43 Juan Quintela
    s->scratch = qemu_malloc(s->scratch_size * 4);
1110 d34cab9f ths
1111 4445b0a6 Andrzej Zaborowski
    vmsvga_reset(s);
1112 4445b0a6 Andrzej Zaborowski
1113 a4a2f59c Juan Quintela
    vga_common_init(&s->vga, vga_ram_size);
1114 a4a2f59c Juan Quintela
    vga_init(&s->vga);
1115 f74599c4 Juan Quintela
    vmstate_register(0, &vmstate_vga_common, &s->vga);
1116 e93a5f4f balrog
1117 4e12cd94 Avi Kivity
    s->vga.ds = graphic_console_init(vmsvga_update_display,
1118 4e12cd94 Avi Kivity
                                     vmsvga_invalidate_display,
1119 4e12cd94 Avi Kivity
                                     vmsvga_screen_dump,
1120 c89507f7 Juan Quintela
                                     vmsvga_text_update, s);
1121 931ea435 balrog
1122 931ea435 balrog
#ifdef CONFIG_BOCHS_VBE
1123 931ea435 balrog
    /* XXX: use optimized standard vga accesses */
1124 931ea435 balrog
    cpu_register_physical_memory(VBE_DISPI_LFB_PHYSICAL_ADDRESS,
1125 4e12cd94 Avi Kivity
                                 vga_ram_size, s->vga.vram_offset);
1126 931ea435 balrog
#endif
1127 d34cab9f ths
}
1128 d34cab9f ths
1129 1492a3c4 balrog
static void pci_vmsvga_map_ioport(PCIDevice *pci_dev, int region_num,
1130 6e355d90 Isaku Yamahata
                pcibus_t addr, pcibus_t size, int type)
1131 1492a3c4 balrog
{
1132 1492a3c4 balrog
    struct pci_vmsvga_state_s *d = (struct pci_vmsvga_state_s *) pci_dev;
1133 1492a3c4 balrog
    struct vmsvga_state_s *s = &d->chip;
1134 1492a3c4 balrog
1135 1492a3c4 balrog
    register_ioport_read(addr + SVGA_IO_MUL * SVGA_INDEX_PORT,
1136 1492a3c4 balrog
                    1, 4, vmsvga_index_read, s);
1137 1492a3c4 balrog
    register_ioport_write(addr + SVGA_IO_MUL * SVGA_INDEX_PORT,
1138 1492a3c4 balrog
                    1, 4, vmsvga_index_write, s);
1139 1492a3c4 balrog
    register_ioport_read(addr + SVGA_IO_MUL * SVGA_VALUE_PORT,
1140 1492a3c4 balrog
                    1, 4, vmsvga_value_read, s);
1141 1492a3c4 balrog
    register_ioport_write(addr + SVGA_IO_MUL * SVGA_VALUE_PORT,
1142 1492a3c4 balrog
                    1, 4, vmsvga_value_write, s);
1143 1492a3c4 balrog
    register_ioport_read(addr + SVGA_IO_MUL * SVGA_BIOS_PORT,
1144 1492a3c4 balrog
                    1, 4, vmsvga_bios_read, s);
1145 1492a3c4 balrog
    register_ioport_write(addr + SVGA_IO_MUL * SVGA_BIOS_PORT,
1146 1492a3c4 balrog
                    1, 4, vmsvga_bios_write, s);
1147 1492a3c4 balrog
}
1148 1492a3c4 balrog
1149 3016d80b balrog
static void pci_vmsvga_map_mem(PCIDevice *pci_dev, int region_num,
1150 6e355d90 Isaku Yamahata
                pcibus_t addr, pcibus_t size, int type)
1151 3016d80b balrog
{
1152 3016d80b balrog
    struct pci_vmsvga_state_s *d = (struct pci_vmsvga_state_s *) pci_dev;
1153 3016d80b balrog
    struct vmsvga_state_s *s = &d->chip;
1154 c227f099 Anthony Liguori
    ram_addr_t iomemtype;
1155 3016d80b balrog
1156 3016d80b balrog
    s->vram_base = addr;
1157 3016d80b balrog
#ifdef DIRECT_VRAM
1158 1eed09cb Avi Kivity
    iomemtype = cpu_register_io_memory(vmsvga_vram_read,
1159 3016d80b balrog
                    vmsvga_vram_write, s);
1160 3016d80b balrog
#else
1161 4e12cd94 Avi Kivity
    iomemtype = s->vga.vram_offset | IO_MEM_RAM;
1162 3016d80b balrog
#endif
1163 4e12cd94 Avi Kivity
    cpu_register_physical_memory(s->vram_base, s->vga.vram_size,
1164 3016d80b balrog
                    iomemtype);
1165 3016d80b balrog
}
1166 3016d80b balrog
1167 81a322d4 Gerd Hoffmann
static int pci_vmsvga_initfn(PCIDevice *dev)
1168 d34cab9f ths
{
1169 a414c306 Gerd Hoffmann
    struct pci_vmsvga_state_s *s =
1170 a414c306 Gerd Hoffmann
        DO_UPCAST(struct pci_vmsvga_state_s, card, dev);
1171 d34cab9f ths
1172 deb54399 aliguori
    pci_config_set_vendor_id(s->card.config, PCI_VENDOR_ID_VMWARE);
1173 deb54399 aliguori
    pci_config_set_device_id(s->card.config, SVGA_PCI_DEVICE_ID);
1174 d34cab9f ths
    s->card.config[PCI_COMMAND]                = 0x07;                /* I/O + Memory */
1175 173a543b blueswir1
    pci_config_set_class(s->card.config, PCI_CLASS_DISPLAY_VGA);
1176 d34cab9f ths
    s->card.config[0x0c]                = 0x08;                /* Cache line size */
1177 d34cab9f ths
    s->card.config[0x0d]                = 0x40;                /* Latency timer */
1178 6407f373 Isaku Yamahata
    s->card.config[PCI_HEADER_TYPE]        = PCI_HEADER_TYPE_NORMAL;
1179 d34cab9f ths
    s->card.config[0x2c]                = PCI_VENDOR_ID_VMWARE & 0xff;
1180 d34cab9f ths
    s->card.config[0x2d]                = PCI_VENDOR_ID_VMWARE >> 8;
1181 d34cab9f ths
    s->card.config[0x2e]                = SVGA_PCI_DEVICE_ID & 0xff;
1182 d34cab9f ths
    s->card.config[0x2f]                = SVGA_PCI_DEVICE_ID >> 8;
1183 d34cab9f ths
    s->card.config[0x3c]                = 0xff;                /* End */
1184 d34cab9f ths
1185 28c2c264 Avi Kivity
    pci_register_bar(&s->card, 0, 0x10,
1186 0392a017 Isaku Yamahata
                    PCI_BASE_ADDRESS_SPACE_IO, pci_vmsvga_map_ioport);
1187 28c2c264 Avi Kivity
    pci_register_bar(&s->card, 1, VGA_RAM_SIZE,
1188 0392a017 Isaku Yamahata
                    PCI_BASE_ADDRESS_MEM_PREFETCH, pci_vmsvga_map_mem);
1189 1492a3c4 balrog
1190 fbe1b595 Paul Brook
    vmsvga_init(&s->chip, VGA_RAM_SIZE);
1191 d34cab9f ths
1192 bacbe284 Juan Quintela
    vmstate_register(0, &vmstate_vmware_vga, s);
1193 81a322d4 Gerd Hoffmann
    return 0;
1194 d34cab9f ths
}
1195 a414c306 Gerd Hoffmann
1196 a414c306 Gerd Hoffmann
void pci_vmsvga_init(PCIBus *bus)
1197 a414c306 Gerd Hoffmann
{
1198 a414c306 Gerd Hoffmann
    pci_create_simple(bus, -1, "QEMUware SVGA");
1199 a414c306 Gerd Hoffmann
}
1200 a414c306 Gerd Hoffmann
1201 a414c306 Gerd Hoffmann
static PCIDeviceInfo vmsvga_info = {
1202 a414c306 Gerd Hoffmann
    .qdev.name    = "QEMUware SVGA",
1203 a414c306 Gerd Hoffmann
    .qdev.size    = sizeof(struct pci_vmsvga_state_s),
1204 a414c306 Gerd Hoffmann
    .init         = pci_vmsvga_initfn,
1205 a414c306 Gerd Hoffmann
};
1206 a414c306 Gerd Hoffmann
1207 a414c306 Gerd Hoffmann
static void vmsvga_register(void)
1208 a414c306 Gerd Hoffmann
{
1209 a414c306 Gerd Hoffmann
    pci_qdev_register(&vmsvga_info);
1210 a414c306 Gerd Hoffmann
}
1211 a414c306 Gerd Hoffmann
device_init(vmsvga_register);