Statistics
| Branch: | Revision:

root / hw / pxa2xx_dma.c @ f0fc6f8f

History | View | Annotate | Download (15.9 kB)

1 c1713132 balrog
/*
2 c1713132 balrog
 * Intel XScale PXA255/270 DMA controller.
3 c1713132 balrog
 *
4 c1713132 balrog
 * Copyright (c) 2006 Openedhand Ltd.
5 c1713132 balrog
 * Copyright (c) 2006 Thorsten Zitterell
6 c1713132 balrog
 * Written by Andrzej Zaborowski <balrog@zabor.org>
7 c1713132 balrog
 *
8 c1713132 balrog
 * This code is licenced under the GPL.
9 c1713132 balrog
 */
10 c1713132 balrog
11 c1713132 balrog
#include "vl.h"
12 c1713132 balrog
13 c1713132 balrog
struct pxa2xx_dma_channel_s {
14 c1713132 balrog
    target_phys_addr_t descr;
15 c1713132 balrog
    target_phys_addr_t src;
16 c1713132 balrog
    target_phys_addr_t dest;
17 c1713132 balrog
    uint32_t cmd;
18 c1713132 balrog
    uint32_t state;
19 c1713132 balrog
    int request;
20 c1713132 balrog
};
21 c1713132 balrog
22 c1713132 balrog
/* Allow the DMA to be used as a PIC.  */
23 c1713132 balrog
typedef void (*pxa2xx_dma_handler_t)(void *opaque, int irq, int level);
24 c1713132 balrog
25 c1713132 balrog
struct pxa2xx_dma_state_s {
26 c1713132 balrog
    pxa2xx_dma_handler_t handler;
27 c1713132 balrog
    target_phys_addr_t base;
28 c1713132 balrog
    qemu_irq irq;
29 c1713132 balrog
30 c1713132 balrog
    uint32_t stopintr;
31 c1713132 balrog
    uint32_t eorintr;
32 c1713132 balrog
    uint32_t rasintr;
33 c1713132 balrog
    uint32_t startintr;
34 c1713132 balrog
    uint32_t endintr;
35 c1713132 balrog
36 c1713132 balrog
    uint32_t align;
37 c1713132 balrog
    uint32_t pio;
38 c1713132 balrog
39 c1713132 balrog
    int channels;
40 c1713132 balrog
    struct pxa2xx_dma_channel_s *chan;
41 c1713132 balrog
42 c1713132 balrog
    uint8_t *req;
43 c1713132 balrog
44 c1713132 balrog
    /* Flag to avoid recursive DMA invocations.  */
45 c1713132 balrog
    int running;
46 c1713132 balrog
};
47 c1713132 balrog
48 c1713132 balrog
#define PXA255_DMA_NUM_CHANNELS        16
49 c1713132 balrog
#define PXA27X_DMA_NUM_CHANNELS        32
50 c1713132 balrog
51 c1713132 balrog
#define PXA2XX_DMA_NUM_REQUESTS        75
52 c1713132 balrog
53 c1713132 balrog
#define DCSR0        0x0000        /* DMA Control / Status register for Channel 0 */
54 c1713132 balrog
#define DCSR31        0x007c        /* DMA Control / Status register for Channel 31 */
55 c1713132 balrog
#define DALGN        0x00a0        /* DMA Alignment register */
56 c1713132 balrog
#define DPCSR        0x00a4        /* DMA Programmed I/O Control Status register */
57 c1713132 balrog
#define DRQSR0        0x00e0        /* DMA DREQ<0> Status register */
58 c1713132 balrog
#define DRQSR1        0x00e4        /* DMA DREQ<1> Status register */
59 c1713132 balrog
#define DRQSR2        0x00e8        /* DMA DREQ<2> Status register */
60 c1713132 balrog
#define DINT        0x00f0        /* DMA Interrupt register */
61 c1713132 balrog
#define DRCMR0        0x0100        /* Request to Channel Map register 0 */
62 c1713132 balrog
#define DRCMR63        0x01fc        /* Request to Channel Map register 63 */
63 c1713132 balrog
#define D_CH0        0x0200        /* Channel 0 Descriptor start */
64 c1713132 balrog
#define DRCMR64        0x1100        /* Request to Channel Map register 64 */
65 c1713132 balrog
#define DRCMR74        0x1128        /* Request to Channel Map register 74 */
66 c1713132 balrog
67 c1713132 balrog
/* Per-channel register */
68 c1713132 balrog
#define DDADR        0x00
69 c1713132 balrog
#define DSADR        0x01
70 c1713132 balrog
#define DTADR        0x02
71 c1713132 balrog
#define DCMD        0x03
72 c1713132 balrog
73 c1713132 balrog
/* Bit-field masks */
74 c1713132 balrog
#define DRCMR_CHLNUM                0x1f
75 c1713132 balrog
#define DRCMR_MAPVLD                (1 << 7)
76 c1713132 balrog
#define DDADR_STOP                (1 << 0)
77 c1713132 balrog
#define DDADR_BREN                (1 << 1)
78 c1713132 balrog
#define DCMD_LEN                0x1fff
79 c1713132 balrog
#define DCMD_WIDTH(x)                (1 << ((((x) >> 14) & 3) - 1))
80 c1713132 balrog
#define DCMD_SIZE(x)                (4 << (((x) >> 16) & 3))
81 c1713132 balrog
#define DCMD_FLYBYT                (1 << 19)
82 c1713132 balrog
#define DCMD_FLYBYS                (1 << 20)
83 c1713132 balrog
#define DCMD_ENDIRQEN                (1 << 21)
84 c1713132 balrog
#define DCMD_STARTIRQEN                (1 << 22)
85 c1713132 balrog
#define DCMD_CMPEN                (1 << 25)
86 c1713132 balrog
#define DCMD_FLOWTRG                (1 << 28)
87 c1713132 balrog
#define DCMD_FLOWSRC                (1 << 29)
88 c1713132 balrog
#define DCMD_INCTRGADDR                (1 << 30)
89 c1713132 balrog
#define DCMD_INCSRCADDR                (1 << 31)
90 c1713132 balrog
#define DCSR_BUSERRINTR                (1 << 0)
91 c1713132 balrog
#define DCSR_STARTINTR                (1 << 1)
92 c1713132 balrog
#define DCSR_ENDINTR                (1 << 2)
93 c1713132 balrog
#define DCSR_STOPINTR                (1 << 3)
94 c1713132 balrog
#define DCSR_RASINTR                (1 << 4)
95 c1713132 balrog
#define DCSR_REQPEND                (1 << 8)
96 c1713132 balrog
#define DCSR_EORINT                (1 << 9)
97 c1713132 balrog
#define DCSR_CMPST                (1 << 10)
98 c1713132 balrog
#define DCSR_MASKRUN                (1 << 22)
99 c1713132 balrog
#define DCSR_RASIRQEN                (1 << 23)
100 c1713132 balrog
#define DCSR_CLRCMPST                (1 << 24)
101 c1713132 balrog
#define DCSR_SETCMPST                (1 << 25)
102 c1713132 balrog
#define DCSR_EORSTOPEN                (1 << 26)
103 c1713132 balrog
#define DCSR_EORJMPEN                (1 << 27)
104 c1713132 balrog
#define DCSR_EORIRQEN                (1 << 28)
105 c1713132 balrog
#define DCSR_STOPIRQEN                (1 << 29)
106 c1713132 balrog
#define DCSR_NODESCFETCH        (1 << 30)
107 c1713132 balrog
#define DCSR_RUN                (1 << 31)
108 c1713132 balrog
109 c1713132 balrog
static inline void pxa2xx_dma_update(struct pxa2xx_dma_state_s *s, int ch)
110 c1713132 balrog
{
111 c1713132 balrog
    if (ch >= 0) {
112 c1713132 balrog
        if ((s->chan[ch].state & DCSR_STOPIRQEN) &&
113 c1713132 balrog
                (s->chan[ch].state & DCSR_STOPINTR))
114 c1713132 balrog
            s->stopintr |= 1 << ch;
115 c1713132 balrog
        else
116 c1713132 balrog
            s->stopintr &= ~(1 << ch);
117 c1713132 balrog
118 c1713132 balrog
        if ((s->chan[ch].state & DCSR_EORIRQEN) &&
119 c1713132 balrog
                (s->chan[ch].state & DCSR_EORINT))
120 c1713132 balrog
            s->eorintr |= 1 << ch;
121 c1713132 balrog
        else
122 c1713132 balrog
            s->eorintr &= ~(1 << ch);
123 c1713132 balrog
124 c1713132 balrog
        if ((s->chan[ch].state & DCSR_RASIRQEN) &&
125 c1713132 balrog
                (s->chan[ch].state & DCSR_RASINTR))
126 c1713132 balrog
            s->rasintr |= 1 << ch;
127 c1713132 balrog
        else
128 c1713132 balrog
            s->rasintr &= ~(1 << ch);
129 c1713132 balrog
130 c1713132 balrog
        if (s->chan[ch].state & DCSR_STARTINTR)
131 c1713132 balrog
            s->startintr |= 1 << ch;
132 c1713132 balrog
        else
133 c1713132 balrog
            s->startintr &= ~(1 << ch);
134 c1713132 balrog
135 c1713132 balrog
        if (s->chan[ch].state & DCSR_ENDINTR)
136 c1713132 balrog
            s->endintr |= 1 << ch;
137 c1713132 balrog
        else
138 c1713132 balrog
            s->endintr &= ~(1 << ch);
139 c1713132 balrog
    }
140 c1713132 balrog
141 c1713132 balrog
    if (s->stopintr | s->eorintr | s->rasintr | s->startintr | s->endintr)
142 c1713132 balrog
        qemu_irq_raise(s->irq);
143 c1713132 balrog
    else
144 c1713132 balrog
        qemu_irq_lower(s->irq);
145 c1713132 balrog
}
146 c1713132 balrog
147 c1713132 balrog
static inline void pxa2xx_dma_descriptor_fetch(
148 c1713132 balrog
                struct pxa2xx_dma_state_s *s, int ch)
149 c1713132 balrog
{
150 c1713132 balrog
    uint32_t desc[4];
151 c1713132 balrog
    target_phys_addr_t daddr = s->chan[ch].descr & ~0xf;
152 c1713132 balrog
    if ((s->chan[ch].descr & DDADR_BREN) && (s->chan[ch].state & DCSR_CMPST))
153 c1713132 balrog
        daddr += 32;
154 c1713132 balrog
155 c1713132 balrog
    cpu_physical_memory_read(daddr, (uint8_t *) desc, 16);
156 c1713132 balrog
    s->chan[ch].descr = desc[DDADR];
157 c1713132 balrog
    s->chan[ch].src = desc[DSADR];
158 c1713132 balrog
    s->chan[ch].dest = desc[DTADR];
159 c1713132 balrog
    s->chan[ch].cmd = desc[DCMD];
160 c1713132 balrog
161 c1713132 balrog
    if (s->chan[ch].cmd & DCMD_FLOWSRC)
162 c1713132 balrog
        s->chan[ch].src &= ~3;
163 c1713132 balrog
    if (s->chan[ch].cmd & DCMD_FLOWTRG)
164 c1713132 balrog
        s->chan[ch].dest &= ~3;
165 c1713132 balrog
166 c1713132 balrog
    if (s->chan[ch].cmd & (DCMD_CMPEN | DCMD_FLYBYS | DCMD_FLYBYT))
167 c1713132 balrog
        printf("%s: unsupported mode in channel %i\n", __FUNCTION__, ch);
168 c1713132 balrog
169 c1713132 balrog
    if (s->chan[ch].cmd & DCMD_STARTIRQEN)
170 c1713132 balrog
        s->chan[ch].state |= DCSR_STARTINTR;
171 c1713132 balrog
}
172 c1713132 balrog
173 c1713132 balrog
static void pxa2xx_dma_run(struct pxa2xx_dma_state_s *s)
174 c1713132 balrog
{
175 c1713132 balrog
    int c, srcinc, destinc;
176 c1713132 balrog
    uint32_t n, size;
177 c1713132 balrog
    uint32_t width;
178 c1713132 balrog
    uint32_t length;
179 c1713132 balrog
    char buffer[32];
180 c1713132 balrog
    struct pxa2xx_dma_channel_s *ch;
181 c1713132 balrog
182 c1713132 balrog
    if (s->running ++)
183 c1713132 balrog
        return;
184 c1713132 balrog
185 c1713132 balrog
    while (s->running) {
186 c1713132 balrog
        s->running = 1;
187 c1713132 balrog
        for (c = 0; c < s->channels; c ++) {
188 c1713132 balrog
            ch = &s->chan[c];
189 c1713132 balrog
190 c1713132 balrog
            while ((ch->state & DCSR_RUN) && !(ch->state & DCSR_STOPINTR)) {
191 c1713132 balrog
                /* Test for pending requests */
192 c1713132 balrog
                if ((ch->cmd & (DCMD_FLOWSRC | DCMD_FLOWTRG)) && !ch->request)
193 c1713132 balrog
                    break;
194 c1713132 balrog
195 c1713132 balrog
                length = ch->cmd & DCMD_LEN;
196 c1713132 balrog
                size = DCMD_SIZE(ch->cmd);
197 c1713132 balrog
                width = DCMD_WIDTH(ch->cmd);
198 c1713132 balrog
199 c1713132 balrog
                srcinc = (ch->cmd & DCMD_INCSRCADDR) ? width : 0;
200 c1713132 balrog
                destinc = (ch->cmd & DCMD_INCTRGADDR) ? width : 0;
201 c1713132 balrog
202 c1713132 balrog
                while (length) {
203 c1713132 balrog
                    size = MIN(length, size);
204 c1713132 balrog
205 c1713132 balrog
                    for (n = 0; n < size; n += width) {
206 c1713132 balrog
                        cpu_physical_memory_read(ch->src, buffer + n, width);
207 c1713132 balrog
                        ch->src += srcinc;
208 c1713132 balrog
                    }
209 c1713132 balrog
210 c1713132 balrog
                    for (n = 0; n < size; n += width) {
211 c1713132 balrog
                        cpu_physical_memory_write(ch->dest, buffer + n, width);
212 c1713132 balrog
                        ch->dest += destinc;
213 c1713132 balrog
                    }
214 c1713132 balrog
215 c1713132 balrog
                    length -= size;
216 c1713132 balrog
217 c1713132 balrog
                    if ((ch->cmd & (DCMD_FLOWSRC | DCMD_FLOWTRG)) &&
218 c1713132 balrog
                            !ch->request) {
219 c1713132 balrog
                        ch->state |= DCSR_EORINT;
220 c1713132 balrog
                        if (ch->state & DCSR_EORSTOPEN)
221 c1713132 balrog
                            ch->state |= DCSR_STOPINTR;
222 c1713132 balrog
                        if ((ch->state & DCSR_EORJMPEN) &&
223 c1713132 balrog
                                        !(ch->state & DCSR_NODESCFETCH))
224 c1713132 balrog
                            pxa2xx_dma_descriptor_fetch(s, c);
225 c1713132 balrog
                        break;
226 c1713132 balrog
                    }
227 c1713132 balrog
                }
228 c1713132 balrog
229 c1713132 balrog
                ch->cmd = (ch->cmd & ~DCMD_LEN) | length;
230 c1713132 balrog
231 c1713132 balrog
                /* Is the transfer complete now? */
232 c1713132 balrog
                if (!length) {
233 c1713132 balrog
                    if (ch->cmd & DCMD_ENDIRQEN)
234 c1713132 balrog
                        ch->state |= DCSR_ENDINTR;
235 c1713132 balrog
236 c1713132 balrog
                    if ((ch->state & DCSR_NODESCFETCH) ||
237 c1713132 balrog
                                (ch->descr & DDADR_STOP) ||
238 c1713132 balrog
                                (ch->state & DCSR_EORSTOPEN)) {
239 c1713132 balrog
                        ch->state |= DCSR_STOPINTR;
240 c1713132 balrog
                        ch->state &= ~DCSR_RUN;
241 c1713132 balrog
242 c1713132 balrog
                        break;
243 c1713132 balrog
                    }
244 c1713132 balrog
245 c1713132 balrog
                    ch->state |= DCSR_STOPINTR;
246 c1713132 balrog
                    break;
247 c1713132 balrog
                }
248 c1713132 balrog
            }
249 c1713132 balrog
        }
250 c1713132 balrog
251 c1713132 balrog
        s->running --;
252 c1713132 balrog
    }
253 c1713132 balrog
}
254 c1713132 balrog
255 c1713132 balrog
static uint32_t pxa2xx_dma_read(void *opaque, target_phys_addr_t offset)
256 c1713132 balrog
{
257 c1713132 balrog
    struct pxa2xx_dma_state_s *s = (struct pxa2xx_dma_state_s *) opaque;
258 c1713132 balrog
    unsigned int channel;
259 c1713132 balrog
    offset -= s->base;
260 c1713132 balrog
261 c1713132 balrog
    switch (offset) {
262 c1713132 balrog
    case DRCMR64 ... DRCMR74:
263 c1713132 balrog
        offset -= DRCMR64 - DRCMR0 - (64 << 2);
264 c1713132 balrog
        /* Fall through */
265 c1713132 balrog
    case DRCMR0 ... DRCMR63:
266 c1713132 balrog
        channel = (offset - DRCMR0) >> 2;
267 c1713132 balrog
        return s->req[channel];
268 c1713132 balrog
269 c1713132 balrog
    case DRQSR0:
270 c1713132 balrog
    case DRQSR1:
271 c1713132 balrog
    case DRQSR2:
272 c1713132 balrog
        return 0;
273 c1713132 balrog
274 c1713132 balrog
    case DCSR0 ... DCSR31:
275 c1713132 balrog
        channel = offset >> 2;
276 c1713132 balrog
        if (s->chan[channel].request)
277 c1713132 balrog
            return s->chan[channel].state | DCSR_REQPEND;
278 c1713132 balrog
        return s->chan[channel].state;
279 c1713132 balrog
280 c1713132 balrog
    case DINT:
281 c1713132 balrog
        return s->stopintr | s->eorintr | s->rasintr |
282 c1713132 balrog
                s->startintr | s->endintr;
283 c1713132 balrog
284 c1713132 balrog
    case DALGN:
285 c1713132 balrog
        return s->align;
286 c1713132 balrog
287 c1713132 balrog
    case DPCSR:
288 c1713132 balrog
        return s->pio;
289 c1713132 balrog
    }
290 c1713132 balrog
291 c1713132 balrog
    if (offset >= D_CH0 && offset < D_CH0 + (s->channels << 4)) {
292 c1713132 balrog
        channel = (offset - D_CH0) >> 4;
293 c1713132 balrog
        switch ((offset & 0x0f) >> 2) {
294 c1713132 balrog
        case DDADR:
295 c1713132 balrog
            return s->chan[channel].descr;
296 c1713132 balrog
        case DSADR:
297 c1713132 balrog
            return s->chan[channel].src;
298 c1713132 balrog
        case DTADR:
299 c1713132 balrog
            return s->chan[channel].dest;
300 c1713132 balrog
        case DCMD:
301 c1713132 balrog
            return s->chan[channel].cmd;
302 c1713132 balrog
        }
303 c1713132 balrog
    }
304 c1713132 balrog
305 c1713132 balrog
    cpu_abort(cpu_single_env,
306 c1713132 balrog
                    "%s: Bad offset 0x%04lx\n", __FUNCTION__, offset);
307 c1713132 balrog
    return 7;
308 c1713132 balrog
}
309 c1713132 balrog
310 c1713132 balrog
static void pxa2xx_dma_write(void *opaque,
311 c1713132 balrog
                 target_phys_addr_t offset, uint32_t value)
312 c1713132 balrog
{
313 c1713132 balrog
    struct pxa2xx_dma_state_s *s = (struct pxa2xx_dma_state_s *) opaque;
314 c1713132 balrog
    unsigned int channel;
315 c1713132 balrog
    offset -= s->base;
316 c1713132 balrog
317 c1713132 balrog
    switch (offset) {
318 c1713132 balrog
    case DRCMR64 ... DRCMR74:
319 c1713132 balrog
        offset -= DRCMR64 - DRCMR0 - (64 << 2);
320 c1713132 balrog
        /* Fall through */
321 c1713132 balrog
    case DRCMR0 ... DRCMR63:
322 c1713132 balrog
        channel = (offset - DRCMR0) >> 2;
323 c1713132 balrog
324 c1713132 balrog
        if (value & DRCMR_MAPVLD)
325 c1713132 balrog
            if ((value & DRCMR_CHLNUM) > s->channels)
326 c1713132 balrog
                cpu_abort(cpu_single_env, "%s: Bad DMA channel %i\n",
327 c1713132 balrog
                        __FUNCTION__, value & DRCMR_CHLNUM);
328 c1713132 balrog
329 c1713132 balrog
        s->req[channel] = value;
330 c1713132 balrog
        break;
331 c1713132 balrog
332 c1713132 balrog
    case DRQSR0:
333 c1713132 balrog
    case DRQSR1:
334 c1713132 balrog
    case DRQSR2:
335 c1713132 balrog
        /* Nothing to do */
336 c1713132 balrog
        break;
337 c1713132 balrog
338 c1713132 balrog
    case DCSR0 ... DCSR31:
339 c1713132 balrog
        channel = offset >> 2;
340 c1713132 balrog
        s->chan[channel].state &= 0x0000071f & ~(value &
341 c1713132 balrog
                        (DCSR_EORINT | DCSR_ENDINTR |
342 c1713132 balrog
                         DCSR_STARTINTR | DCSR_BUSERRINTR));
343 c1713132 balrog
        s->chan[channel].state |= value & 0xfc800000;
344 c1713132 balrog
345 c1713132 balrog
        if (s->chan[channel].state & DCSR_STOPIRQEN)
346 c1713132 balrog
            s->chan[channel].state &= ~DCSR_STOPINTR;
347 c1713132 balrog
348 c1713132 balrog
        if (value & DCSR_NODESCFETCH) {
349 c1713132 balrog
            /* No-descriptor-fetch mode */
350 c1713132 balrog
            if (value & DCSR_RUN)
351 c1713132 balrog
                pxa2xx_dma_run(s);
352 c1713132 balrog
        } else {
353 c1713132 balrog
            /* Descriptor-fetch mode */
354 c1713132 balrog
            if (value & DCSR_RUN) {
355 c1713132 balrog
                s->chan[channel].state &= ~DCSR_STOPINTR;
356 c1713132 balrog
                pxa2xx_dma_descriptor_fetch(s, channel);
357 c1713132 balrog
                pxa2xx_dma_run(s);
358 c1713132 balrog
            }
359 c1713132 balrog
        }
360 c1713132 balrog
361 c1713132 balrog
        /* Shouldn't matter as our DMA is synchronous.  */
362 c1713132 balrog
        if (!(value & (DCSR_RUN | DCSR_MASKRUN)))
363 c1713132 balrog
            s->chan[channel].state |= DCSR_STOPINTR;
364 c1713132 balrog
365 c1713132 balrog
        if (value & DCSR_CLRCMPST)
366 c1713132 balrog
            s->chan[channel].state &= ~DCSR_CMPST;
367 c1713132 balrog
        if (value & DCSR_SETCMPST)
368 c1713132 balrog
            s->chan[channel].state |= DCSR_CMPST;
369 c1713132 balrog
370 c1713132 balrog
        pxa2xx_dma_update(s, channel);
371 c1713132 balrog
        break;
372 c1713132 balrog
373 c1713132 balrog
    case DALGN:
374 c1713132 balrog
        s->align = value;
375 c1713132 balrog
        break;
376 c1713132 balrog
377 c1713132 balrog
    case DPCSR:
378 c1713132 balrog
        s->pio = value & 0x80000001;
379 c1713132 balrog
        break;
380 c1713132 balrog
381 c1713132 balrog
    default:
382 c1713132 balrog
        if (offset >= D_CH0 && offset < D_CH0 + (s->channels << 4)) {
383 c1713132 balrog
            channel = (offset - D_CH0) >> 4;
384 c1713132 balrog
            switch ((offset & 0x0f) >> 2) {
385 c1713132 balrog
            case DDADR:
386 c1713132 balrog
                s->chan[channel].descr = value;
387 c1713132 balrog
                break;
388 c1713132 balrog
            case DSADR:
389 c1713132 balrog
                s->chan[channel].src = value;
390 c1713132 balrog
                break;
391 c1713132 balrog
            case DTADR:
392 c1713132 balrog
                s->chan[channel].dest = value;
393 c1713132 balrog
                break;
394 c1713132 balrog
            case DCMD:
395 c1713132 balrog
                s->chan[channel].cmd = value;
396 c1713132 balrog
                break;
397 c1713132 balrog
            default:
398 c1713132 balrog
                goto fail;
399 c1713132 balrog
            }
400 c1713132 balrog
401 c1713132 balrog
            break;
402 c1713132 balrog
        }
403 c1713132 balrog
    fail:
404 c1713132 balrog
        cpu_abort(cpu_single_env, "%s: Bad offset 0x%04lx\n",
405 c1713132 balrog
                __FUNCTION__, offset);
406 c1713132 balrog
    }
407 c1713132 balrog
}
408 c1713132 balrog
409 c1713132 balrog
static uint32_t pxa2xx_dma_readbad(void *opaque, target_phys_addr_t offset)
410 c1713132 balrog
{
411 c1713132 balrog
    cpu_abort(cpu_single_env, "%s: Bad access width\n", __FUNCTION__);
412 c1713132 balrog
    return 5;
413 c1713132 balrog
}
414 c1713132 balrog
415 c1713132 balrog
static void pxa2xx_dma_writebad(void *opaque,
416 c1713132 balrog
                 target_phys_addr_t offset, uint32_t value)
417 c1713132 balrog
{
418 c1713132 balrog
    cpu_abort(cpu_single_env, "%s: Bad access width\n", __FUNCTION__);
419 c1713132 balrog
}
420 c1713132 balrog
421 c1713132 balrog
static CPUReadMemoryFunc *pxa2xx_dma_readfn[] = {
422 c1713132 balrog
    pxa2xx_dma_readbad,
423 c1713132 balrog
    pxa2xx_dma_readbad,
424 c1713132 balrog
    pxa2xx_dma_read
425 c1713132 balrog
};
426 c1713132 balrog
427 c1713132 balrog
static CPUWriteMemoryFunc *pxa2xx_dma_writefn[] = {
428 c1713132 balrog
    pxa2xx_dma_writebad,
429 c1713132 balrog
    pxa2xx_dma_writebad,
430 c1713132 balrog
    pxa2xx_dma_write
431 c1713132 balrog
};
432 c1713132 balrog
433 aa941b94 balrog
static void pxa2xx_dma_save(QEMUFile *f, void *opaque)
434 aa941b94 balrog
{
435 aa941b94 balrog
    struct pxa2xx_dma_state_s *s = (struct pxa2xx_dma_state_s *) opaque;
436 aa941b94 balrog
    int i;
437 aa941b94 balrog
438 aa941b94 balrog
    qemu_put_be32(f, s->channels);
439 aa941b94 balrog
440 aa941b94 balrog
    qemu_put_be32s(f, &s->stopintr);
441 aa941b94 balrog
    qemu_put_be32s(f, &s->eorintr);
442 aa941b94 balrog
    qemu_put_be32s(f, &s->rasintr);
443 aa941b94 balrog
    qemu_put_be32s(f, &s->startintr);
444 aa941b94 balrog
    qemu_put_be32s(f, &s->endintr);
445 aa941b94 balrog
    qemu_put_be32s(f, &s->align);
446 aa941b94 balrog
    qemu_put_be32s(f, &s->pio);
447 aa941b94 balrog
448 aa941b94 balrog
    qemu_put_buffer(f, s->req, PXA2XX_DMA_NUM_REQUESTS);
449 aa941b94 balrog
    for (i = 0; i < s->channels; i ++) {
450 aa941b94 balrog
        qemu_put_betl(f, s->chan[i].descr);
451 aa941b94 balrog
        qemu_put_betl(f, s->chan[i].src);
452 aa941b94 balrog
        qemu_put_betl(f, s->chan[i].dest);
453 aa941b94 balrog
        qemu_put_be32s(f, &s->chan[i].cmd);
454 aa941b94 balrog
        qemu_put_be32s(f, &s->chan[i].state);
455 aa941b94 balrog
        qemu_put_be32(f, s->chan[i].request);
456 aa941b94 balrog
    };
457 aa941b94 balrog
}
458 aa941b94 balrog
459 aa941b94 balrog
static int pxa2xx_dma_load(QEMUFile *f, void *opaque, int version_id)
460 aa941b94 balrog
{
461 aa941b94 balrog
    struct pxa2xx_dma_state_s *s = (struct pxa2xx_dma_state_s *) opaque;
462 aa941b94 balrog
    int i;
463 aa941b94 balrog
464 aa941b94 balrog
    if (qemu_get_be32(f) != s->channels)
465 aa941b94 balrog
        return -EINVAL;
466 aa941b94 balrog
467 aa941b94 balrog
    qemu_get_be32s(f, &s->stopintr);
468 aa941b94 balrog
    qemu_get_be32s(f, &s->eorintr);
469 aa941b94 balrog
    qemu_get_be32s(f, &s->rasintr);
470 aa941b94 balrog
    qemu_get_be32s(f, &s->startintr);
471 aa941b94 balrog
    qemu_get_be32s(f, &s->endintr);
472 aa941b94 balrog
    qemu_get_be32s(f, &s->align);
473 aa941b94 balrog
    qemu_get_be32s(f, &s->pio);
474 aa941b94 balrog
475 aa941b94 balrog
    qemu_get_buffer(f, s->req, PXA2XX_DMA_NUM_REQUESTS);
476 aa941b94 balrog
    for (i = 0; i < s->channels; i ++) {
477 aa941b94 balrog
        s->chan[i].descr = qemu_get_betl(f);
478 aa941b94 balrog
        s->chan[i].src = qemu_get_betl(f);
479 aa941b94 balrog
        s->chan[i].dest = qemu_get_betl(f);
480 aa941b94 balrog
        qemu_get_be32s(f, &s->chan[i].cmd);
481 aa941b94 balrog
        qemu_get_be32s(f, &s->chan[i].state);
482 aa941b94 balrog
        s->chan[i].request = qemu_get_be32(f);
483 aa941b94 balrog
    };
484 aa941b94 balrog
485 aa941b94 balrog
    return 0;
486 aa941b94 balrog
}
487 aa941b94 balrog
488 c1713132 balrog
static struct pxa2xx_dma_state_s *pxa2xx_dma_init(target_phys_addr_t base,
489 c1713132 balrog
                qemu_irq irq, int channels)
490 c1713132 balrog
{
491 c1713132 balrog
    int i, iomemtype;
492 c1713132 balrog
    struct pxa2xx_dma_state_s *s;
493 c1713132 balrog
    s = (struct pxa2xx_dma_state_s *)
494 c1713132 balrog
            qemu_mallocz(sizeof(struct pxa2xx_dma_state_s));
495 c1713132 balrog
496 c1713132 balrog
    s->channels = channels;
497 c1713132 balrog
    s->chan = qemu_mallocz(sizeof(struct pxa2xx_dma_channel_s) * s->channels);
498 c1713132 balrog
    s->base = base;
499 c1713132 balrog
    s->irq = irq;
500 c1713132 balrog
    s->handler = (pxa2xx_dma_handler_t) pxa2xx_dma_request;
501 3f582262 balrog
    s->req = qemu_mallocz(sizeof(uint8_t) * PXA2XX_DMA_NUM_REQUESTS);
502 c1713132 balrog
503 c1713132 balrog
    memset(s->chan, 0, sizeof(struct pxa2xx_dma_channel_s) * s->channels);
504 c1713132 balrog
    for (i = 0; i < s->channels; i ++)
505 c1713132 balrog
        s->chan[i].state = DCSR_STOPINTR;
506 c1713132 balrog
507 3f582262 balrog
    memset(s->req, 0, sizeof(uint8_t) * PXA2XX_DMA_NUM_REQUESTS);
508 c1713132 balrog
509 c1713132 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_dma_readfn,
510 3f582262 balrog
                    pxa2xx_dma_writefn, s);
511 187337f8 pbrook
    cpu_register_physical_memory(base, 0x00010000, iomemtype);
512 c1713132 balrog
513 aa941b94 balrog
    register_savevm("pxa2xx_dma", 0, 0, pxa2xx_dma_save, pxa2xx_dma_load, s);
514 aa941b94 balrog
515 c1713132 balrog
    return s;
516 c1713132 balrog
}
517 c1713132 balrog
518 c1713132 balrog
struct pxa2xx_dma_state_s *pxa27x_dma_init(target_phys_addr_t base,
519 c1713132 balrog
                qemu_irq irq)
520 c1713132 balrog
{
521 c1713132 balrog
    return pxa2xx_dma_init(base, irq, PXA27X_DMA_NUM_CHANNELS);
522 c1713132 balrog
}
523 c1713132 balrog
524 c1713132 balrog
struct pxa2xx_dma_state_s *pxa255_dma_init(target_phys_addr_t base,
525 c1713132 balrog
                qemu_irq irq)
526 c1713132 balrog
{
527 c1713132 balrog
    return pxa2xx_dma_init(base, irq, PXA255_DMA_NUM_CHANNELS);
528 c1713132 balrog
}
529 c1713132 balrog
530 c1713132 balrog
void pxa2xx_dma_request(struct pxa2xx_dma_state_s *s, int req_num, int on)
531 c1713132 balrog
{
532 c1713132 balrog
    int ch;
533 c1713132 balrog
    if (req_num < 0 || req_num >= PXA2XX_DMA_NUM_REQUESTS)
534 c1713132 balrog
        cpu_abort(cpu_single_env,
535 c1713132 balrog
              "%s: Bad DMA request %i\n", __FUNCTION__, req_num);
536 c1713132 balrog
537 c1713132 balrog
    if (!(s->req[req_num] & DRCMR_MAPVLD))
538 c1713132 balrog
        return;
539 c1713132 balrog
    ch = s->req[req_num] & DRCMR_CHLNUM;
540 c1713132 balrog
541 c1713132 balrog
    if (!s->chan[ch].request && on)
542 c1713132 balrog
        s->chan[ch].state |= DCSR_RASINTR;
543 c1713132 balrog
    else
544 c1713132 balrog
        s->chan[ch].state &= ~DCSR_RASINTR;
545 c1713132 balrog
    if (s->chan[ch].request && !on)
546 c1713132 balrog
        s->chan[ch].state |= DCSR_EORINT;
547 c1713132 balrog
548 c1713132 balrog
    s->chan[ch].request = on;
549 c1713132 balrog
    if (on) {
550 c1713132 balrog
        pxa2xx_dma_run(s);
551 c1713132 balrog
        pxa2xx_dma_update(s, ch);
552 c1713132 balrog
    }
553 c1713132 balrog
}