Statistics
| Branch: | Revision:

root / hw / misc / eccmemctl.c @ f487b677

History | View | Annotate | Download (11.2 kB)

1 7eb0c8e8 blueswir1
/*
2 7eb0c8e8 blueswir1
 * QEMU Sparc Sun4m ECC memory controller emulation
3 7eb0c8e8 blueswir1
 *
4 7eb0c8e8 blueswir1
 * Copyright (c) 2007 Robert Reif
5 7eb0c8e8 blueswir1
 *
6 7eb0c8e8 blueswir1
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 7eb0c8e8 blueswir1
 * of this software and associated documentation files (the "Software"), to deal
8 7eb0c8e8 blueswir1
 * in the Software without restriction, including without limitation the rights
9 7eb0c8e8 blueswir1
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 7eb0c8e8 blueswir1
 * copies of the Software, and to permit persons to whom the Software is
11 7eb0c8e8 blueswir1
 * furnished to do so, subject to the following conditions:
12 7eb0c8e8 blueswir1
 *
13 7eb0c8e8 blueswir1
 * The above copyright notice and this permission notice shall be included in
14 7eb0c8e8 blueswir1
 * all copies or substantial portions of the Software.
15 7eb0c8e8 blueswir1
 *
16 7eb0c8e8 blueswir1
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 7eb0c8e8 blueswir1
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 7eb0c8e8 blueswir1
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 7eb0c8e8 blueswir1
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 7eb0c8e8 blueswir1
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 7eb0c8e8 blueswir1
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 7eb0c8e8 blueswir1
 * THE SOFTWARE.
23 7eb0c8e8 blueswir1
 */
24 49e66373 Blue Swirl
25 83c9f4ca Paolo Bonzini
#include "hw/sysbus.h"
26 97bf4851 Blue Swirl
#include "trace.h"
27 7eb0c8e8 blueswir1
28 7eb0c8e8 blueswir1
/* There are 3 versions of this chip used in SMP sun4m systems:
29 7eb0c8e8 blueswir1
 * MCC (version 0, implementation 0) SS-600MP
30 7eb0c8e8 blueswir1
 * EMC (version 0, implementation 1) SS-10
31 7eb0c8e8 blueswir1
 * SMC (version 0, implementation 2) SS-10SX and SS-20
32 5ac574c4 Blue Swirl
 *
33 5ac574c4 Blue Swirl
 * Chipset docs:
34 5ac574c4 Blue Swirl
 * "Sun-4M System Architecture (revision 2.0) by Chuck Narad", 950-1373-01,
35 5ac574c4 Blue Swirl
 * http://mediacast.sun.com/users/Barton808/media/Sun4M_SystemArchitecture_edited2.pdf
36 7eb0c8e8 blueswir1
 */
37 7eb0c8e8 blueswir1
38 0bb3602c blueswir1
#define ECC_MCC        0x00000000
39 0bb3602c blueswir1
#define ECC_EMC        0x10000000
40 0bb3602c blueswir1
#define ECC_SMC        0x20000000
41 0bb3602c blueswir1
42 8f2ad0a3 blueswir1
/* Register indexes */
43 8f2ad0a3 blueswir1
#define ECC_MER        0               /* Memory Enable Register */
44 8f2ad0a3 blueswir1
#define ECC_MDR        1               /* Memory Delay Register */
45 8f2ad0a3 blueswir1
#define ECC_MFSR       2               /* Memory Fault Status Register */
46 8f2ad0a3 blueswir1
#define ECC_VCR        3               /* Video Configuration Register */
47 8f2ad0a3 blueswir1
#define ECC_MFAR0      4               /* Memory Fault Address Register 0 */
48 8f2ad0a3 blueswir1
#define ECC_MFAR1      5               /* Memory Fault Address Register 1 */
49 8f2ad0a3 blueswir1
#define ECC_DR         6               /* Diagnostic Register */
50 8f2ad0a3 blueswir1
#define ECC_ECR0       7               /* Event Count Register 0 */
51 8f2ad0a3 blueswir1
#define ECC_ECR1       8               /* Event Count Register 1 */
52 7eb0c8e8 blueswir1
53 7eb0c8e8 blueswir1
/* ECC fault control register */
54 dd53ded3 blueswir1
#define ECC_MER_EE     0x00000001      /* Enable ECC checking */
55 77f193da blueswir1
#define ECC_MER_EI     0x00000002      /* Enable Interrupts on
56 77f193da blueswir1
                                          correctable errors */
57 dd53ded3 blueswir1
#define ECC_MER_MRR0   0x00000004      /* SIMM 0 */
58 dd53ded3 blueswir1
#define ECC_MER_MRR1   0x00000008      /* SIMM 1 */
59 dd53ded3 blueswir1
#define ECC_MER_MRR2   0x00000010      /* SIMM 2 */
60 dd53ded3 blueswir1
#define ECC_MER_MRR3   0x00000020      /* SIMM 3 */
61 dd53ded3 blueswir1
#define ECC_MER_MRR4   0x00000040      /* SIMM 4 */
62 dd53ded3 blueswir1
#define ECC_MER_MRR5   0x00000080      /* SIMM 5 */
63 dd53ded3 blueswir1
#define ECC_MER_MRR6   0x00000100      /* SIMM 6 */
64 dd53ded3 blueswir1
#define ECC_MER_MRR7   0x00000200      /* SIMM 7 */
65 0bb3602c blueswir1
#define ECC_MER_REU    0x00000100      /* Memory Refresh Enable (600MP) */
66 dd53ded3 blueswir1
#define ECC_MER_MRR    0x000003fc      /* MRR mask */
67 0bb3602c blueswir1
#define ECC_MER_A      0x00000400      /* Memory controller addr map select */
68 77f193da blueswir1
#define ECC_MER_DCI    0x00000800      /* Disables Coherent Invalidate ACK */
69 dd53ded3 blueswir1
#define ECC_MER_VER    0x0f000000      /* Version */
70 dd53ded3 blueswir1
#define ECC_MER_IMPL   0xf0000000      /* Implementation */
71 0bb3602c blueswir1
#define ECC_MER_MASK_0 0x00000103      /* Version 0 (MCC) mask */
72 0bb3602c blueswir1
#define ECC_MER_MASK_1 0x00000bff      /* Version 1 (EMC) mask */
73 0bb3602c blueswir1
#define ECC_MER_MASK_2 0x00000bff      /* Version 2 (SMC) mask */
74 dd53ded3 blueswir1
75 dd53ded3 blueswir1
/* ECC memory delay register */
76 dd53ded3 blueswir1
#define ECC_MDR_RRI    0x000003ff      /* Refresh Request Interval */
77 dd53ded3 blueswir1
#define ECC_MDR_MI     0x00001c00      /* MIH Delay */
78 dd53ded3 blueswir1
#define ECC_MDR_CI     0x0000e000      /* Coherent Invalidate Delay */
79 dd53ded3 blueswir1
#define ECC_MDR_MDL    0x001f0000      /* MBus Master arbitration delay */
80 dd53ded3 blueswir1
#define ECC_MDR_MDH    0x03e00000      /* MBus Master arbitration delay */
81 dd53ded3 blueswir1
#define ECC_MDR_GAD    0x7c000000      /* Graphics Arbitration Delay */
82 dd53ded3 blueswir1
#define ECC_MDR_RSC    0x80000000      /* Refresh load control */
83 dd53ded3 blueswir1
#define ECC_MDR_MASK   0x7fffffff
84 7eb0c8e8 blueswir1
85 7eb0c8e8 blueswir1
/* ECC fault status register */
86 dd53ded3 blueswir1
#define ECC_MFSR_CE    0x00000001      /* Correctable error */
87 dd53ded3 blueswir1
#define ECC_MFSR_BS    0x00000002      /* C2 graphics bad slot access */
88 dd53ded3 blueswir1
#define ECC_MFSR_TO    0x00000004      /* Timeout on write */
89 dd53ded3 blueswir1
#define ECC_MFSR_UE    0x00000008      /* Uncorrectable error */
90 dd53ded3 blueswir1
#define ECC_MFSR_DW    0x000000f0      /* Index of double word in block */
91 dd53ded3 blueswir1
#define ECC_MFSR_SYND  0x0000ff00      /* Syndrome for correctable error */
92 dd53ded3 blueswir1
#define ECC_MFSR_ME    0x00010000      /* Multiple errors */
93 dd53ded3 blueswir1
#define ECC_MFSR_C2ERR 0x00020000      /* C2 graphics error */
94 7eb0c8e8 blueswir1
95 7eb0c8e8 blueswir1
/* ECC fault address register 0 */
96 dd53ded3 blueswir1
#define ECC_MFAR0_PADDR 0x0000000f     /* PA[32-35] */
97 dd53ded3 blueswir1
#define ECC_MFAR0_TYPE  0x000000f0     /* Transaction type */
98 dd53ded3 blueswir1
#define ECC_MFAR0_SIZE  0x00000700     /* Transaction size */
99 dd53ded3 blueswir1
#define ECC_MFAR0_CACHE 0x00000800     /* Mapped cacheable */
100 dd53ded3 blueswir1
#define ECC_MFAR0_LOCK  0x00001000     /* Error occurred in atomic cycle */
101 dd53ded3 blueswir1
#define ECC_MFAR0_BMODE 0x00002000     /* Boot mode */
102 dd53ded3 blueswir1
#define ECC_MFAR0_VADDR 0x003fc000     /* VA[12-19] (superset bits) */
103 dd53ded3 blueswir1
#define ECC_MFAR0_S     0x08000000     /* Supervisor mode */
104 dd53ded3 blueswir1
#define ECC_MFARO_MID   0xf0000000     /* Module ID */
105 7eb0c8e8 blueswir1
106 7eb0c8e8 blueswir1
/* ECC diagnostic register */
107 dd53ded3 blueswir1
#define ECC_DR_CBX     0x00000001
108 dd53ded3 blueswir1
#define ECC_DR_CB0     0x00000002
109 dd53ded3 blueswir1
#define ECC_DR_CB1     0x00000004
110 dd53ded3 blueswir1
#define ECC_DR_CB2     0x00000008
111 dd53ded3 blueswir1
#define ECC_DR_CB4     0x00000010
112 dd53ded3 blueswir1
#define ECC_DR_CB8     0x00000020
113 dd53ded3 blueswir1
#define ECC_DR_CB16    0x00000040
114 dd53ded3 blueswir1
#define ECC_DR_CB32    0x00000080
115 dd53ded3 blueswir1
#define ECC_DR_DMODE   0x00000c00
116 dd53ded3 blueswir1
117 dd53ded3 blueswir1
#define ECC_NREGS      9
118 7eb0c8e8 blueswir1
#define ECC_SIZE       (ECC_NREGS * sizeof(uint32_t))
119 dd53ded3 blueswir1
120 dd53ded3 blueswir1
#define ECC_DIAG_SIZE  4
121 dd53ded3 blueswir1
#define ECC_DIAG_MASK  (ECC_DIAG_SIZE - 1)
122 7eb0c8e8 blueswir1
123 7eb0c8e8 blueswir1
typedef struct ECCState {
124 49e66373 Blue Swirl
    SysBusDevice busdev;
125 7ef57cca Avi Kivity
    MemoryRegion iomem, iomem_diag;
126 e42c20b4 blueswir1
    qemu_irq irq;
127 7eb0c8e8 blueswir1
    uint32_t regs[ECC_NREGS];
128 dd53ded3 blueswir1
    uint8_t diag[ECC_DIAG_SIZE];
129 0bb3602c blueswir1
    uint32_t version;
130 7eb0c8e8 blueswir1
} ECCState;
131 7eb0c8e8 blueswir1
132 a8170e5e Avi Kivity
static void ecc_mem_write(void *opaque, hwaddr addr, uint64_t val,
133 7ef57cca Avi Kivity
                          unsigned size)
134 7eb0c8e8 blueswir1
{
135 7eb0c8e8 blueswir1
    ECCState *s = opaque;
136 7eb0c8e8 blueswir1
137 e64d7d59 blueswir1
    switch (addr >> 2) {
138 dd53ded3 blueswir1
    case ECC_MER:
139 0bb3602c blueswir1
        if (s->version == ECC_MCC)
140 0bb3602c blueswir1
            s->regs[ECC_MER] = (val & ECC_MER_MASK_0);
141 0bb3602c blueswir1
        else if (s->version == ECC_EMC)
142 0bb3602c blueswir1
            s->regs[ECC_MER] = s->version | (val & ECC_MER_MASK_1);
143 0bb3602c blueswir1
        else if (s->version == ECC_SMC)
144 0bb3602c blueswir1
            s->regs[ECC_MER] = s->version | (val & ECC_MER_MASK_2);
145 97bf4851 Blue Swirl
        trace_ecc_mem_writel_mer(val);
146 7eb0c8e8 blueswir1
        break;
147 dd53ded3 blueswir1
    case ECC_MDR:
148 8f2ad0a3 blueswir1
        s->regs[ECC_MDR] =  val & ECC_MDR_MASK;
149 97bf4851 Blue Swirl
        trace_ecc_mem_writel_mdr(val);
150 7eb0c8e8 blueswir1
        break;
151 dd53ded3 blueswir1
    case ECC_MFSR:
152 8f2ad0a3 blueswir1
        s->regs[ECC_MFSR] =  val;
153 0bb3602c blueswir1
        qemu_irq_lower(s->irq);
154 97bf4851 Blue Swirl
        trace_ecc_mem_writel_mfsr(val);
155 7eb0c8e8 blueswir1
        break;
156 dd53ded3 blueswir1
    case ECC_VCR:
157 8f2ad0a3 blueswir1
        s->regs[ECC_VCR] =  val;
158 97bf4851 Blue Swirl
        trace_ecc_mem_writel_vcr(val);
159 7eb0c8e8 blueswir1
        break;
160 dd53ded3 blueswir1
    case ECC_DR:
161 8f2ad0a3 blueswir1
        s->regs[ECC_DR] =  val;
162 97bf4851 Blue Swirl
        trace_ecc_mem_writel_dr(val);
163 dd53ded3 blueswir1
        break;
164 dd53ded3 blueswir1
    case ECC_ECR0:
165 8f2ad0a3 blueswir1
        s->regs[ECC_ECR0] =  val;
166 97bf4851 Blue Swirl
        trace_ecc_mem_writel_ecr0(val);
167 7eb0c8e8 blueswir1
        break;
168 dd53ded3 blueswir1
    case ECC_ECR1:
169 8f2ad0a3 blueswir1
        s->regs[ECC_ECR0] =  val;
170 97bf4851 Blue Swirl
        trace_ecc_mem_writel_ecr1(val);
171 7eb0c8e8 blueswir1
        break;
172 7eb0c8e8 blueswir1
    }
173 7eb0c8e8 blueswir1
}
174 7eb0c8e8 blueswir1
175 a8170e5e Avi Kivity
static uint64_t ecc_mem_read(void *opaque, hwaddr addr,
176 7ef57cca Avi Kivity
                             unsigned size)
177 7eb0c8e8 blueswir1
{
178 7eb0c8e8 blueswir1
    ECCState *s = opaque;
179 7eb0c8e8 blueswir1
    uint32_t ret = 0;
180 7eb0c8e8 blueswir1
181 e64d7d59 blueswir1
    switch (addr >> 2) {
182 dd53ded3 blueswir1
    case ECC_MER:
183 8f2ad0a3 blueswir1
        ret = s->regs[ECC_MER];
184 97bf4851 Blue Swirl
        trace_ecc_mem_readl_mer(ret);
185 7eb0c8e8 blueswir1
        break;
186 dd53ded3 blueswir1
    case ECC_MDR:
187 8f2ad0a3 blueswir1
        ret = s->regs[ECC_MDR];
188 97bf4851 Blue Swirl
        trace_ecc_mem_readl_mdr(ret);
189 7eb0c8e8 blueswir1
        break;
190 dd53ded3 blueswir1
    case ECC_MFSR:
191 8f2ad0a3 blueswir1
        ret = s->regs[ECC_MFSR];
192 97bf4851 Blue Swirl
        trace_ecc_mem_readl_mfsr(ret);
193 7eb0c8e8 blueswir1
        break;
194 dd53ded3 blueswir1
    case ECC_VCR:
195 8f2ad0a3 blueswir1
        ret = s->regs[ECC_VCR];
196 97bf4851 Blue Swirl
        trace_ecc_mem_readl_vcr(ret);
197 7eb0c8e8 blueswir1
        break;
198 dd53ded3 blueswir1
    case ECC_MFAR0:
199 8f2ad0a3 blueswir1
        ret = s->regs[ECC_MFAR0];
200 97bf4851 Blue Swirl
        trace_ecc_mem_readl_mfar0(ret);
201 7eb0c8e8 blueswir1
        break;
202 dd53ded3 blueswir1
    case ECC_MFAR1:
203 8f2ad0a3 blueswir1
        ret = s->regs[ECC_MFAR1];
204 97bf4851 Blue Swirl
        trace_ecc_mem_readl_mfar1(ret);
205 7eb0c8e8 blueswir1
        break;
206 dd53ded3 blueswir1
    case ECC_DR:
207 8f2ad0a3 blueswir1
        ret = s->regs[ECC_DR];
208 97bf4851 Blue Swirl
        trace_ecc_mem_readl_dr(ret);
209 7eb0c8e8 blueswir1
        break;
210 dd53ded3 blueswir1
    case ECC_ECR0:
211 8f2ad0a3 blueswir1
        ret = s->regs[ECC_ECR0];
212 97bf4851 Blue Swirl
        trace_ecc_mem_readl_ecr0(ret);
213 dd53ded3 blueswir1
        break;
214 dd53ded3 blueswir1
    case ECC_ECR1:
215 8f2ad0a3 blueswir1
        ret = s->regs[ECC_ECR0];
216 97bf4851 Blue Swirl
        trace_ecc_mem_readl_ecr1(ret);
217 7eb0c8e8 blueswir1
        break;
218 7eb0c8e8 blueswir1
    }
219 7eb0c8e8 blueswir1
    return ret;
220 7eb0c8e8 blueswir1
}
221 7eb0c8e8 blueswir1
222 7ef57cca Avi Kivity
static const MemoryRegionOps ecc_mem_ops = {
223 7ef57cca Avi Kivity
    .read = ecc_mem_read,
224 7ef57cca Avi Kivity
    .write = ecc_mem_write,
225 7ef57cca Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
226 7ef57cca Avi Kivity
    .valid = {
227 7ef57cca Avi Kivity
        .min_access_size = 4,
228 7ef57cca Avi Kivity
        .max_access_size = 4,
229 7ef57cca Avi Kivity
    },
230 7eb0c8e8 blueswir1
};
231 7eb0c8e8 blueswir1
232 a8170e5e Avi Kivity
static void ecc_diag_mem_write(void *opaque, hwaddr addr,
233 7ef57cca Avi Kivity
                               uint64_t val, unsigned size)
234 dd53ded3 blueswir1
{
235 dd53ded3 blueswir1
    ECCState *s = opaque;
236 dd53ded3 blueswir1
237 97bf4851 Blue Swirl
    trace_ecc_diag_mem_writeb(addr, val);
238 dd53ded3 blueswir1
    s->diag[addr & ECC_DIAG_MASK] = val;
239 dd53ded3 blueswir1
}
240 dd53ded3 blueswir1
241 a8170e5e Avi Kivity
static uint64_t ecc_diag_mem_read(void *opaque, hwaddr addr,
242 7ef57cca Avi Kivity
                                  unsigned size)
243 dd53ded3 blueswir1
{
244 dd53ded3 blueswir1
    ECCState *s = opaque;
245 e64d7d59 blueswir1
    uint32_t ret = s->diag[(int)addr];
246 e64d7d59 blueswir1
247 97bf4851 Blue Swirl
    trace_ecc_diag_mem_readb(addr, ret);
248 dd53ded3 blueswir1
    return ret;
249 dd53ded3 blueswir1
}
250 dd53ded3 blueswir1
251 7ef57cca Avi Kivity
static const MemoryRegionOps ecc_diag_mem_ops = {
252 7ef57cca Avi Kivity
    .read = ecc_diag_mem_read,
253 7ef57cca Avi Kivity
    .write = ecc_diag_mem_write,
254 7ef57cca Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
255 7ef57cca Avi Kivity
    .valid = {
256 7ef57cca Avi Kivity
        .min_access_size = 1,
257 7ef57cca Avi Kivity
        .max_access_size = 1,
258 7ef57cca Avi Kivity
    },
259 dd53ded3 blueswir1
};
260 dd53ded3 blueswir1
261 c21011a9 Blue Swirl
static const VMStateDescription vmstate_ecc = {
262 c21011a9 Blue Swirl
    .name ="ECC",
263 c21011a9 Blue Swirl
    .version_id = 3,
264 c21011a9 Blue Swirl
    .minimum_version_id = 3,
265 c21011a9 Blue Swirl
    .minimum_version_id_old = 3,
266 c21011a9 Blue Swirl
    .fields      = (VMStateField []) {
267 c21011a9 Blue Swirl
        VMSTATE_UINT32_ARRAY(regs, ECCState, ECC_NREGS),
268 c21011a9 Blue Swirl
        VMSTATE_BUFFER(diag, ECCState),
269 c21011a9 Blue Swirl
        VMSTATE_UINT32(version, ECCState),
270 c21011a9 Blue Swirl
        VMSTATE_END_OF_LIST()
271 c21011a9 Blue Swirl
    }
272 c21011a9 Blue Swirl
};
273 7eb0c8e8 blueswir1
274 0284dc54 Blue Swirl
static void ecc_reset(DeviceState *d)
275 7eb0c8e8 blueswir1
{
276 0284dc54 Blue Swirl
    ECCState *s = container_of(d, ECCState, busdev.qdev);
277 7eb0c8e8 blueswir1
278 0bb3602c blueswir1
    if (s->version == ECC_MCC)
279 0bb3602c blueswir1
        s->regs[ECC_MER] &= ECC_MER_REU;
280 0bb3602c blueswir1
    else
281 0bb3602c blueswir1
        s->regs[ECC_MER] &= (ECC_MER_VER | ECC_MER_IMPL | ECC_MER_MRR |
282 0bb3602c blueswir1
                             ECC_MER_DCI);
283 dd53ded3 blueswir1
    s->regs[ECC_MDR] = 0x20;
284 dd53ded3 blueswir1
    s->regs[ECC_MFSR] = 0;
285 dd53ded3 blueswir1
    s->regs[ECC_VCR] = 0;
286 dd53ded3 blueswir1
    s->regs[ECC_MFAR0] = 0x07c00000;
287 dd53ded3 blueswir1
    s->regs[ECC_MFAR1] = 0;
288 dd53ded3 blueswir1
    s->regs[ECC_DR] = 0;
289 dd53ded3 blueswir1
    s->regs[ECC_ECR0] = 0;
290 dd53ded3 blueswir1
    s->regs[ECC_ECR1] = 0;
291 7eb0c8e8 blueswir1
}
292 7eb0c8e8 blueswir1
293 81a322d4 Gerd Hoffmann
static int ecc_init1(SysBusDevice *dev)
294 7eb0c8e8 blueswir1
{
295 49e66373 Blue Swirl
    ECCState *s = FROM_SYSBUS(ECCState, dev);
296 7eb0c8e8 blueswir1
297 49e66373 Blue Swirl
    sysbus_init_irq(dev, &s->irq);
298 49e66373 Blue Swirl
    s->regs[0] = s->version;
299 7ef57cca Avi Kivity
    memory_region_init_io(&s->iomem, &ecc_mem_ops, s, "ecc", ECC_SIZE);
300 750ecd44 Avi Kivity
    sysbus_init_mmio(dev, &s->iomem);
301 49e66373 Blue Swirl
302 49e66373 Blue Swirl
    if (s->version == ECC_MCC) { // SS-600MP only
303 7ef57cca Avi Kivity
        memory_region_init_io(&s->iomem_diag, &ecc_diag_mem_ops, s,
304 7ef57cca Avi Kivity
                              "ecc.diag", ECC_DIAG_SIZE);
305 750ecd44 Avi Kivity
        sysbus_init_mmio(dev, &s->iomem_diag);
306 dd53ded3 blueswir1
    }
307 0284dc54 Blue Swirl
308 81a322d4 Gerd Hoffmann
    return 0;
309 7eb0c8e8 blueswir1
}
310 49e66373 Blue Swirl
311 999e12bb Anthony Liguori
static Property ecc_properties[] = {
312 999e12bb Anthony Liguori
    DEFINE_PROP_HEX32("version", ECCState, version, -1),
313 999e12bb Anthony Liguori
    DEFINE_PROP_END_OF_LIST(),
314 999e12bb Anthony Liguori
};
315 999e12bb Anthony Liguori
316 999e12bb Anthony Liguori
static void ecc_class_init(ObjectClass *klass, void *data)
317 999e12bb Anthony Liguori
{
318 39bffca2 Anthony Liguori
    DeviceClass *dc = DEVICE_CLASS(klass);
319 999e12bb Anthony Liguori
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
320 999e12bb Anthony Liguori
321 999e12bb Anthony Liguori
    k->init = ecc_init1;
322 39bffca2 Anthony Liguori
    dc->reset = ecc_reset;
323 39bffca2 Anthony Liguori
    dc->vmsd = &vmstate_ecc;
324 39bffca2 Anthony Liguori
    dc->props = ecc_properties;
325 999e12bb Anthony Liguori
}
326 999e12bb Anthony Liguori
327 8c43a6f0 Andreas Färber
static const TypeInfo ecc_info = {
328 39bffca2 Anthony Liguori
    .name          = "eccmemctl",
329 39bffca2 Anthony Liguori
    .parent        = TYPE_SYS_BUS_DEVICE,
330 39bffca2 Anthony Liguori
    .instance_size = sizeof(ECCState),
331 39bffca2 Anthony Liguori
    .class_init    = ecc_class_init,
332 ee6847d1 Gerd Hoffmann
};
333 ee6847d1 Gerd Hoffmann
334 ee6847d1 Gerd Hoffmann
335 83f7d43a Andreas Färber
static void ecc_register_types(void)
336 49e66373 Blue Swirl
{
337 39bffca2 Anthony Liguori
    type_register_static(&ecc_info);
338 49e66373 Blue Swirl
}
339 49e66373 Blue Swirl
340 83f7d43a Andreas Färber
type_init(ecc_register_types)