Statistics
| Branch: | Revision:

root / target-m68k / cpu.h @ f8ed7070

History | View | Annotate | Download (6.7 kB)

1 e6e5906b pbrook
/*
2 e6e5906b pbrook
 * m68k virtual CPU header
3 5fafdf24 ths
 *
4 0633879f pbrook
 *  Copyright (c) 2005-2007 CodeSourcery
5 e6e5906b pbrook
 *  Written by Paul Brook
6 e6e5906b pbrook
 *
7 e6e5906b pbrook
 * This library is free software; you can redistribute it and/or
8 e6e5906b pbrook
 * modify it under the terms of the GNU Lesser General Public
9 e6e5906b pbrook
 * License as published by the Free Software Foundation; either
10 e6e5906b pbrook
 * version 2 of the License, or (at your option) any later version.
11 e6e5906b pbrook
 *
12 e6e5906b pbrook
 * This library is distributed in the hope that it will be useful,
13 e6e5906b pbrook
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 e6e5906b pbrook
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15 e6e5906b pbrook
 * General Public License for more details.
16 e6e5906b pbrook
 *
17 e6e5906b pbrook
 * You should have received a copy of the GNU Lesser General Public
18 e6e5906b pbrook
 * License along with this library; if not, write to the Free Software
19 e6e5906b pbrook
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
20 e6e5906b pbrook
 */
21 e6e5906b pbrook
#ifndef CPU_M68K_H
22 e6e5906b pbrook
#define CPU_M68K_H
23 e6e5906b pbrook
24 e6e5906b pbrook
#define TARGET_LONG_BITS 32
25 e6e5906b pbrook
26 e6e5906b pbrook
#include "cpu-defs.h"
27 e6e5906b pbrook
28 e6e5906b pbrook
#include "softfloat.h"
29 e6e5906b pbrook
30 e6e5906b pbrook
#define MAX_QREGS 32
31 e6e5906b pbrook
32 e6e5906b pbrook
#define TARGET_HAS_ICE 1
33 e6e5906b pbrook
34 9042c0e2 ths
#define ELF_MACHINE        EM_68K
35 9042c0e2 ths
36 e6e5906b pbrook
#define EXCP_ACCESS         2   /* Access (MMU) error.  */
37 e6e5906b pbrook
#define EXCP_ADDRESS        3   /* Address error.  */
38 e6e5906b pbrook
#define EXCP_ILLEGAL        4   /* Illegal instruction.  */
39 e6e5906b pbrook
#define EXCP_DIV0           5   /* Divide by zero */
40 e6e5906b pbrook
#define EXCP_PRIVILEGE      8   /* Privilege violation.  */
41 e6e5906b pbrook
#define EXCP_TRACE          9
42 e6e5906b pbrook
#define EXCP_LINEA          10  /* Unimplemented line-A (MAC) opcode.  */
43 e6e5906b pbrook
#define EXCP_LINEF          11  /* Unimplemented line-F (FPU) opcode.  */
44 e6e5906b pbrook
#define EXCP_DEBUGNBP       12  /* Non-breakpoint debug interrupt.  */
45 e6e5906b pbrook
#define EXCP_DEBEGBP        13  /* Breakpoint debug interrupt.  */
46 e6e5906b pbrook
#define EXCP_FORMAT         14  /* RTE format error.  */
47 e6e5906b pbrook
#define EXCP_UNINITIALIZED  15
48 e6e5906b pbrook
#define EXCP_TRAP0          32   /* User trap #0.  */
49 e6e5906b pbrook
#define EXCP_TRAP15         47   /* User trap #15.  */
50 e6e5906b pbrook
#define EXCP_UNSUPPORTED    61
51 e6e5906b pbrook
#define EXCP_ICE            13
52 e6e5906b pbrook
53 0633879f pbrook
#define EXCP_RTE            0x100
54 a87295e8 pbrook
#define EXCP_HALT_INSN      0x101
55 0633879f pbrook
56 6ebbf390 j_mayer
#define NB_MMU_MODES 2
57 6ebbf390 j_mayer
58 e6e5906b pbrook
typedef struct CPUM68KState {
59 e6e5906b pbrook
    uint32_t dregs[8];
60 e6e5906b pbrook
    uint32_t aregs[8];
61 e6e5906b pbrook
    uint32_t pc;
62 e6e5906b pbrook
    uint32_t sr;
63 e6e5906b pbrook
64 20dcee94 pbrook
    /* SSP and USP.  The current_sp is stored in aregs[7], the other here.  */
65 20dcee94 pbrook
    int current_sp;
66 20dcee94 pbrook
    uint32_t sp[2];
67 20dcee94 pbrook
68 e6e5906b pbrook
    /* Condition flags.  */
69 e6e5906b pbrook
    uint32_t cc_op;
70 e6e5906b pbrook
    uint32_t cc_dest;
71 e6e5906b pbrook
    uint32_t cc_src;
72 e6e5906b pbrook
    uint32_t cc_x;
73 e6e5906b pbrook
74 e6e5906b pbrook
    float64 fregs[8];
75 e6e5906b pbrook
    float64 fp_result;
76 e6e5906b pbrook
    uint32_t fpcr;
77 e6e5906b pbrook
    uint32_t fpsr;
78 e6e5906b pbrook
    float_status fp_status;
79 e6e5906b pbrook
80 acf930aa pbrook
    uint64_t mactmp;
81 acf930aa pbrook
    /* EMAC Hardware deals with 48-bit values composed of one 32-bit and
82 acf930aa pbrook
       two 8-bit parts.  We store a single 64-bit value and
83 acf930aa pbrook
       rearrange/extend this when changing modes.  */
84 acf930aa pbrook
    uint64_t macc[4];
85 acf930aa pbrook
    uint32_t macsr;
86 acf930aa pbrook
    uint32_t mac_mask;
87 acf930aa pbrook
88 e6e5906b pbrook
    /* Temporary storage for DIV helpers.  */
89 e6e5906b pbrook
    uint32_t div1;
90 e6e5906b pbrook
    uint32_t div2;
91 3b46e624 ths
92 e6e5906b pbrook
    /* MMU status.  */
93 e6e5906b pbrook
    struct {
94 e6e5906b pbrook
        uint32_t ar;
95 e6e5906b pbrook
    } mmu;
96 0633879f pbrook
97 0633879f pbrook
    /* Control registers.  */
98 0633879f pbrook
    uint32_t vbr;
99 0633879f pbrook
    uint32_t mbar;
100 0633879f pbrook
    uint32_t rambar0;
101 20dcee94 pbrook
    uint32_t cacr;
102 0633879f pbrook
103 e6e5906b pbrook
    /* ??? remove this.  */
104 e6e5906b pbrook
    uint32_t t1;
105 e6e5906b pbrook
106 e6e5906b pbrook
    /* exception/interrupt handling */
107 e6e5906b pbrook
    int interrupt_request;
108 e6e5906b pbrook
    int user_mode_only;
109 0633879f pbrook
110 0633879f pbrook
    int pending_vector;
111 0633879f pbrook
    int pending_level;
112 e6e5906b pbrook
113 e6e5906b pbrook
    uint32_t qregs[MAX_QREGS];
114 e6e5906b pbrook
115 e6e5906b pbrook
    CPU_COMMON
116 aaed909a bellard
117 aaed909a bellard
    uint32_t features;
118 e6e5906b pbrook
} CPUM68KState;
119 e6e5906b pbrook
120 e1f3808e pbrook
void m68k_tcg_init(void);
121 aaed909a bellard
CPUM68KState *cpu_m68k_init(const char *cpu_model);
122 e6e5906b pbrook
int cpu_m68k_exec(CPUM68KState *s);
123 e6e5906b pbrook
void cpu_m68k_close(CPUM68KState *s);
124 0633879f pbrook
void do_interrupt(int is_hw);
125 e6e5906b pbrook
/* you can call this signal handler from your SIGBUS and SIGSEGV
126 e6e5906b pbrook
   signal handlers to inform the virtual CPU of exceptions. non zero
127 e6e5906b pbrook
   is returned if the signal was handled by the virtual CPU.  */
128 5fafdf24 ths
int cpu_m68k_signal_handler(int host_signum, void *pinfo,
129 e6e5906b pbrook
                           void *puc);
130 e6e5906b pbrook
void cpu_m68k_flush_flags(CPUM68KState *, int);
131 e6e5906b pbrook
132 e6e5906b pbrook
enum {
133 e6e5906b pbrook
    CC_OP_DYNAMIC, /* Use env->cc_op  */
134 e6e5906b pbrook
    CC_OP_FLAGS, /* CC_DEST = CVZN, CC_SRC = unused */
135 e6e5906b pbrook
    CC_OP_LOGIC, /* CC_DEST = result, CC_SRC = unused */
136 e6e5906b pbrook
    CC_OP_ADD,   /* CC_DEST = result, CC_SRC = source */
137 e6e5906b pbrook
    CC_OP_SUB,   /* CC_DEST = result, CC_SRC = source */
138 e6e5906b pbrook
    CC_OP_CMPB,  /* CC_DEST = result, CC_SRC = source */
139 e6e5906b pbrook
    CC_OP_CMPW,  /* CC_DEST = result, CC_SRC = source */
140 e6e5906b pbrook
    CC_OP_ADDX,  /* CC_DEST = result, CC_SRC = source */
141 e6e5906b pbrook
    CC_OP_SUBX,  /* CC_DEST = result, CC_SRC = source */
142 e1f3808e pbrook
    CC_OP_SHIFT, /* CC_DEST = result, CC_SRC = carry */
143 e6e5906b pbrook
};
144 e6e5906b pbrook
145 e6e5906b pbrook
#define CCF_C 0x01
146 e6e5906b pbrook
#define CCF_V 0x02
147 e6e5906b pbrook
#define CCF_Z 0x04
148 e6e5906b pbrook
#define CCF_N 0x08
149 0633879f pbrook
#define CCF_X 0x10
150 0633879f pbrook
151 0633879f pbrook
#define SR_I_SHIFT 8
152 0633879f pbrook
#define SR_I  0x0700
153 0633879f pbrook
#define SR_M  0x1000
154 0633879f pbrook
#define SR_S  0x2000
155 0633879f pbrook
#define SR_T  0x8000
156 e6e5906b pbrook
157 20dcee94 pbrook
#define M68K_SSP    0
158 20dcee94 pbrook
#define M68K_USP    1
159 20dcee94 pbrook
160 20dcee94 pbrook
/* CACR fields are implementation defined, but some bits are common.  */
161 20dcee94 pbrook
#define M68K_CACR_EUSP  0x10
162 20dcee94 pbrook
163 acf930aa pbrook
#define MACSR_PAV0  0x100
164 acf930aa pbrook
#define MACSR_OMC   0x080
165 acf930aa pbrook
#define MACSR_SU    0x040
166 acf930aa pbrook
#define MACSR_FI    0x020
167 acf930aa pbrook
#define MACSR_RT    0x010
168 acf930aa pbrook
#define MACSR_N     0x008
169 acf930aa pbrook
#define MACSR_Z     0x004
170 acf930aa pbrook
#define MACSR_V     0x002
171 acf930aa pbrook
#define MACSR_EV    0x001
172 acf930aa pbrook
173 0633879f pbrook
void m68k_set_irq_level(CPUM68KState *env, int level, uint8_t vector);
174 acf930aa pbrook
void m68k_set_macsr(CPUM68KState *env, uint32_t val);
175 20dcee94 pbrook
void m68k_switch_sp(CPUM68KState *env);
176 e6e5906b pbrook
177 e6e5906b pbrook
#define M68K_FPCR_PREC (1 << 6)
178 e6e5906b pbrook
179 a87295e8 pbrook
void do_m68k_semihosting(CPUM68KState *env, int nr);
180 a87295e8 pbrook
181 d315c888 pbrook
/* There are 4 ColdFire core ISA revisions: A, A+, B and C.
182 d315c888 pbrook
   Each feature covers the subset of instructions common to the
183 d315c888 pbrook
   ISA revisions mentioned.  */
184 d315c888 pbrook
185 0402f767 pbrook
enum m68k_features {
186 0402f767 pbrook
    M68K_FEATURE_CF_ISA_A,
187 d315c888 pbrook
    M68K_FEATURE_CF_ISA_B, /* (ISA B or C).  */
188 d315c888 pbrook
    M68K_FEATURE_CF_ISA_APLUSC, /* BIT/BITREV, FF1, STRLDSR (ISA A+ or C).  */
189 d315c888 pbrook
    M68K_FEATURE_BRAL, /* Long unconditional branch.  (ISA A+ or B).  */
190 0402f767 pbrook
    M68K_FEATURE_CF_FPU,
191 0402f767 pbrook
    M68K_FEATURE_CF_MAC,
192 0402f767 pbrook
    M68K_FEATURE_CF_EMAC,
193 d315c888 pbrook
    M68K_FEATURE_CF_EMAC_B, /* Revision B EMAC (dual accumulate).  */
194 d315c888 pbrook
    M68K_FEATURE_USP, /* User Stack Pointer.  (ISA A+, B or C).  */
195 e6dbd3b3 pbrook
    M68K_FEATURE_EXT_FULL, /* 68020+ full extension word.  */
196 e6dbd3b3 pbrook
    M68K_FEATURE_WORD_INDEX /* word sized address index registers.  */
197 0402f767 pbrook
};
198 0402f767 pbrook
199 0402f767 pbrook
static inline int m68k_feature(CPUM68KState *env, int feature)
200 0402f767 pbrook
{
201 0402f767 pbrook
    return (env->features & (1u << feature)) != 0;
202 0402f767 pbrook
}
203 0402f767 pbrook
204 0402f767 pbrook
void register_m68k_insns (CPUM68KState *env);
205 0402f767 pbrook
206 e6e5906b pbrook
#ifdef CONFIG_USER_ONLY
207 e6e5906b pbrook
/* Linux uses 8k pages.  */
208 e6e5906b pbrook
#define TARGET_PAGE_BITS 13
209 e6e5906b pbrook
#else
210 5fafdf24 ths
/* Smallest TLB entry size is 1k.  */
211 e6e5906b pbrook
#define TARGET_PAGE_BITS 10
212 e6e5906b pbrook
#endif
213 9467d44c ths
214 9467d44c ths
#define CPUState CPUM68KState
215 9467d44c ths
#define cpu_init cpu_m68k_init
216 9467d44c ths
#define cpu_exec cpu_m68k_exec
217 9467d44c ths
#define cpu_gen_code cpu_m68k_gen_code
218 9467d44c ths
#define cpu_signal_handler cpu_m68k_signal_handler
219 9467d44c ths
220 6ebbf390 j_mayer
/* MMU modes definitions */
221 6ebbf390 j_mayer
#define MMU_MODE0_SUFFIX _kernel
222 6ebbf390 j_mayer
#define MMU_MODE1_SUFFIX _user
223 6ebbf390 j_mayer
#define MMU_USER_IDX 1
224 6ebbf390 j_mayer
static inline int cpu_mmu_index (CPUState *env)
225 6ebbf390 j_mayer
{
226 6ebbf390 j_mayer
    return (env->sr & SR_S) == 0 ? 1 : 0;
227 6ebbf390 j_mayer
}
228 6ebbf390 j_mayer
229 6e68e076 pbrook
#if defined(CONFIG_USER_ONLY)
230 6e68e076 pbrook
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
231 6e68e076 pbrook
{
232 f8ed7070 pbrook
    if (newsp)
233 6e68e076 pbrook
        env->aregs[7] = newsp;
234 6e68e076 pbrook
    env->dregs[0] = 0;
235 6e68e076 pbrook
}
236 6e68e076 pbrook
#endif
237 6e68e076 pbrook
238 e6e5906b pbrook
#include "cpu-all.h"
239 e6e5906b pbrook
240 e6e5906b pbrook
#endif