Statistics
| Branch: | Revision:

root / hw / pc.c @ fa2ddcb4

History | View | Annotate | Download (30.5 kB)

1 80cabfad bellard
/*
2 80cabfad bellard
 * QEMU PC System Emulator
3 5fafdf24 ths
 *
4 80cabfad bellard
 * Copyright (c) 2003-2004 Fabrice Bellard
5 5fafdf24 ths
 *
6 80cabfad bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 80cabfad bellard
 * of this software and associated documentation files (the "Software"), to deal
8 80cabfad bellard
 * in the Software without restriction, including without limitation the rights
9 80cabfad bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 80cabfad bellard
 * copies of the Software, and to permit persons to whom the Software is
11 80cabfad bellard
 * furnished to do so, subject to the following conditions:
12 80cabfad bellard
 *
13 80cabfad bellard
 * The above copyright notice and this permission notice shall be included in
14 80cabfad bellard
 * all copies or substantial portions of the Software.
15 80cabfad bellard
 *
16 80cabfad bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 80cabfad bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 80cabfad bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 80cabfad bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 80cabfad bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 80cabfad bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 80cabfad bellard
 * THE SOFTWARE.
23 80cabfad bellard
 */
24 87ecb68b pbrook
#include "hw.h"
25 87ecb68b pbrook
#include "pc.h"
26 aa28b9bf Blue Swirl
#include "apic.h"
27 87ecb68b pbrook
#include "fdc.h"
28 c0897e0c Markus Armbruster
#include "ide.h"
29 87ecb68b pbrook
#include "pci.h"
30 376253ec aliguori
#include "monitor.h"
31 3cce6243 blueswir1
#include "fw_cfg.h"
32 16b29ae1 aliguori
#include "hpet_emul.h"
33 b6f6e3d3 aliguori
#include "smbios.h"
34 ca20cf32 Blue Swirl
#include "loader.h"
35 ca20cf32 Blue Swirl
#include "elf.h"
36 52001445 Adam Lackorzynski
#include "multiboot.h"
37 1d914fa0 Isaku Yamahata
#include "mc146818rtc.h"
38 b1277b03 Jan Kiszka
#include "i8254.h"
39 302fe51b Jan Kiszka
#include "pcspk.h"
40 60ba3cc2 Jan Kiszka
#include "msi.h"
41 822557eb Jan Kiszka
#include "sysbus.h"
42 666daa68 Markus Armbruster
#include "sysemu.h"
43 9b5b76d4 Jan Kiszka
#include "kvm.h"
44 1d31f66b Peter Maydell
#include "kvm_i386.h"
45 9468e9c4 Wei Liu
#include "xen.h"
46 2446333c Blue Swirl
#include "blockdev.h"
47 2b584959 Markus Armbruster
#include "hw/block-common.h"
48 a19cbfb3 Gerd Hoffmann
#include "ui/qemu-spice.h"
49 00cb2a99 Avi Kivity
#include "memory.h"
50 be20f9e9 Avi Kivity
#include "exec-memory.h"
51 c2d8d311 Stefano Stabellini
#include "arch_init.h"
52 ee785fed Chegu Vinod
#include "bitmap.h"
53 80cabfad bellard
54 471fd342 Blue Swirl
/* debug PC/ISA interrupts */
55 471fd342 Blue Swirl
//#define DEBUG_IRQ
56 471fd342 Blue Swirl
57 471fd342 Blue Swirl
#ifdef DEBUG_IRQ
58 471fd342 Blue Swirl
#define DPRINTF(fmt, ...)                                       \
59 471fd342 Blue Swirl
    do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
60 471fd342 Blue Swirl
#else
61 471fd342 Blue Swirl
#define DPRINTF(fmt, ...)
62 471fd342 Blue Swirl
#endif
63 471fd342 Blue Swirl
64 a80274c3 pbrook
/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables.  */
65 a80274c3 pbrook
#define ACPI_DATA_SIZE       0x10000
66 3cce6243 blueswir1
#define BIOS_CFG_IOPORT 0x510
67 8a92ea2f aliguori
#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
68 b6f6e3d3 aliguori
#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
69 6b35e7bf Jes Sorensen
#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
70 4c5b10b7 Jes Sorensen
#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
71 40ac17cd Gleb Natapov
#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
72 80cabfad bellard
73 92a16d7a Blue Swirl
#define MSI_ADDR_BASE 0xfee00000
74 92a16d7a Blue Swirl
75 4c5b10b7 Jes Sorensen
#define E820_NR_ENTRIES                16
76 4c5b10b7 Jes Sorensen
77 4c5b10b7 Jes Sorensen
struct e820_entry {
78 4c5b10b7 Jes Sorensen
    uint64_t address;
79 4c5b10b7 Jes Sorensen
    uint64_t length;
80 4c5b10b7 Jes Sorensen
    uint32_t type;
81 541dc0d4 Stefan Weil
} QEMU_PACKED __attribute((__aligned__(4)));
82 4c5b10b7 Jes Sorensen
83 4c5b10b7 Jes Sorensen
struct e820_table {
84 4c5b10b7 Jes Sorensen
    uint32_t count;
85 4c5b10b7 Jes Sorensen
    struct e820_entry entry[E820_NR_ENTRIES];
86 541dc0d4 Stefan Weil
} QEMU_PACKED __attribute((__aligned__(4)));
87 4c5b10b7 Jes Sorensen
88 4c5b10b7 Jes Sorensen
static struct e820_table e820_table;
89 dd703b99 Blue Swirl
struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
90 4c5b10b7 Jes Sorensen
91 b881fbe9 Jan Kiszka
void gsi_handler(void *opaque, int n, int level)
92 1452411b Avi Kivity
{
93 b881fbe9 Jan Kiszka
    GSIState *s = opaque;
94 1452411b Avi Kivity
95 b881fbe9 Jan Kiszka
    DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
96 b881fbe9 Jan Kiszka
    if (n < ISA_NUM_IRQS) {
97 b881fbe9 Jan Kiszka
        qemu_set_irq(s->i8259_irq[n], level);
98 1632dc6a Avi Kivity
    }
99 b881fbe9 Jan Kiszka
    qemu_set_irq(s->ioapic_irq[n], level);
100 2e9947d2 Jan Kiszka
}
101 1452411b Avi Kivity
102 b41a2cd1 bellard
static void ioport80_write(void *opaque, uint32_t addr, uint32_t data)
103 80cabfad bellard
{
104 80cabfad bellard
}
105 80cabfad bellard
106 f929aad6 bellard
/* MSDOS compatibility mode FPU exception support */
107 d537cf6c pbrook
static qemu_irq ferr_irq;
108 8e78eb28 Isaku Yamahata
109 8e78eb28 Isaku Yamahata
void pc_register_ferr_irq(qemu_irq irq)
110 8e78eb28 Isaku Yamahata
{
111 8e78eb28 Isaku Yamahata
    ferr_irq = irq;
112 8e78eb28 Isaku Yamahata
}
113 8e78eb28 Isaku Yamahata
114 f929aad6 bellard
/* XXX: add IGNNE support */
115 f929aad6 bellard
void cpu_set_ferr(CPUX86State *s)
116 f929aad6 bellard
{
117 d537cf6c pbrook
    qemu_irq_raise(ferr_irq);
118 f929aad6 bellard
}
119 f929aad6 bellard
120 f929aad6 bellard
static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data)
121 f929aad6 bellard
{
122 d537cf6c pbrook
    qemu_irq_lower(ferr_irq);
123 f929aad6 bellard
}
124 f929aad6 bellard
125 28ab0e2e bellard
/* TSC handling */
126 28ab0e2e bellard
uint64_t cpu_get_tsc(CPUX86State *env)
127 28ab0e2e bellard
{
128 4a1418e0 Anthony Liguori
    return cpu_get_ticks();
129 28ab0e2e bellard
}
130 28ab0e2e bellard
131 a5954d5c bellard
/* SMM support */
132 f885f1ea Isaku Yamahata
133 f885f1ea Isaku Yamahata
static cpu_set_smm_t smm_set;
134 f885f1ea Isaku Yamahata
static void *smm_arg;
135 f885f1ea Isaku Yamahata
136 f885f1ea Isaku Yamahata
void cpu_smm_register(cpu_set_smm_t callback, void *arg)
137 f885f1ea Isaku Yamahata
{
138 f885f1ea Isaku Yamahata
    assert(smm_set == NULL);
139 f885f1ea Isaku Yamahata
    assert(smm_arg == NULL);
140 f885f1ea Isaku Yamahata
    smm_set = callback;
141 f885f1ea Isaku Yamahata
    smm_arg = arg;
142 f885f1ea Isaku Yamahata
}
143 f885f1ea Isaku Yamahata
144 4a8fa5dc Andreas Färber
void cpu_smm_update(CPUX86State *env)
145 a5954d5c bellard
{
146 f885f1ea Isaku Yamahata
    if (smm_set && smm_arg && env == first_cpu)
147 f885f1ea Isaku Yamahata
        smm_set(!!(env->hflags & HF_SMM_MASK), smm_arg);
148 a5954d5c bellard
}
149 a5954d5c bellard
150 a5954d5c bellard
151 3de388f6 bellard
/* IRQ handling */
152 4a8fa5dc Andreas Färber
int cpu_get_pic_interrupt(CPUX86State *env)
153 3de388f6 bellard
{
154 3de388f6 bellard
    int intno;
155 3de388f6 bellard
156 cf6d64bf Blue Swirl
    intno = apic_get_interrupt(env->apic_state);
157 3de388f6 bellard
    if (intno >= 0) {
158 3de388f6 bellard
        return intno;
159 3de388f6 bellard
    }
160 3de388f6 bellard
    /* read the irq from the PIC */
161 cf6d64bf Blue Swirl
    if (!apic_accept_pic_intr(env->apic_state)) {
162 0e21e12b ths
        return -1;
163 cf6d64bf Blue Swirl
    }
164 0e21e12b ths
165 3de388f6 bellard
    intno = pic_read_irq(isa_pic);
166 3de388f6 bellard
    return intno;
167 3de388f6 bellard
}
168 3de388f6 bellard
169 d537cf6c pbrook
static void pic_irq_request(void *opaque, int irq, int level)
170 3de388f6 bellard
{
171 4a8fa5dc Andreas Färber
    CPUX86State *env = first_cpu;
172 a5b38b51 aurel32
173 471fd342 Blue Swirl
    DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
174 d5529471 aurel32
    if (env->apic_state) {
175 d5529471 aurel32
        while (env) {
176 cf6d64bf Blue Swirl
            if (apic_accept_pic_intr(env->apic_state)) {
177 cf6d64bf Blue Swirl
                apic_deliver_pic_intr(env->apic_state, level);
178 cf6d64bf Blue Swirl
            }
179 d5529471 aurel32
            env = env->next_cpu;
180 d5529471 aurel32
        }
181 d5529471 aurel32
    } else {
182 b614106a aurel32
        if (level)
183 b614106a aurel32
            cpu_interrupt(env, CPU_INTERRUPT_HARD);
184 b614106a aurel32
        else
185 b614106a aurel32
            cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
186 a5b38b51 aurel32
    }
187 3de388f6 bellard
}
188 3de388f6 bellard
189 b0a21b53 bellard
/* PC cmos mappings */
190 b0a21b53 bellard
191 80cabfad bellard
#define REG_EQUIPMENT_BYTE          0x14
192 80cabfad bellard
193 d288c7ba Blue Swirl
static int cmos_get_fd_drive_type(FDriveType fd0)
194 777428f2 bellard
{
195 777428f2 bellard
    int val;
196 777428f2 bellard
197 777428f2 bellard
    switch (fd0) {
198 d288c7ba Blue Swirl
    case FDRIVE_DRV_144:
199 777428f2 bellard
        /* 1.44 Mb 3"5 drive */
200 777428f2 bellard
        val = 4;
201 777428f2 bellard
        break;
202 d288c7ba Blue Swirl
    case FDRIVE_DRV_288:
203 777428f2 bellard
        /* 2.88 Mb 3"5 drive */
204 777428f2 bellard
        val = 5;
205 777428f2 bellard
        break;
206 d288c7ba Blue Swirl
    case FDRIVE_DRV_120:
207 777428f2 bellard
        /* 1.2 Mb 5"5 drive */
208 777428f2 bellard
        val = 2;
209 777428f2 bellard
        break;
210 d288c7ba Blue Swirl
    case FDRIVE_DRV_NONE:
211 777428f2 bellard
    default:
212 777428f2 bellard
        val = 0;
213 777428f2 bellard
        break;
214 777428f2 bellard
    }
215 777428f2 bellard
    return val;
216 777428f2 bellard
}
217 777428f2 bellard
218 9139046c Markus Armbruster
static void cmos_init_hd(ISADevice *s, int type_ofs, int info_ofs,
219 9139046c Markus Armbruster
                         int16_t cylinders, int8_t heads, int8_t sectors)
220 ba6c2377 bellard
{
221 ba6c2377 bellard
    rtc_set_memory(s, type_ofs, 47);
222 ba6c2377 bellard
    rtc_set_memory(s, info_ofs, cylinders);
223 ba6c2377 bellard
    rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
224 ba6c2377 bellard
    rtc_set_memory(s, info_ofs + 2, heads);
225 ba6c2377 bellard
    rtc_set_memory(s, info_ofs + 3, 0xff);
226 ba6c2377 bellard
    rtc_set_memory(s, info_ofs + 4, 0xff);
227 ba6c2377 bellard
    rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
228 ba6c2377 bellard
    rtc_set_memory(s, info_ofs + 6, cylinders);
229 ba6c2377 bellard
    rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
230 ba6c2377 bellard
    rtc_set_memory(s, info_ofs + 8, sectors);
231 ba6c2377 bellard
}
232 ba6c2377 bellard
233 6ac0e82d balrog
/* convert boot_device letter to something recognizable by the bios */
234 6ac0e82d balrog
static int boot_device2nibble(char boot_device)
235 6ac0e82d balrog
{
236 6ac0e82d balrog
    switch(boot_device) {
237 6ac0e82d balrog
    case 'a':
238 6ac0e82d balrog
    case 'b':
239 6ac0e82d balrog
        return 0x01; /* floppy boot */
240 6ac0e82d balrog
    case 'c':
241 6ac0e82d balrog
        return 0x02; /* hard drive boot */
242 6ac0e82d balrog
    case 'd':
243 6ac0e82d balrog
        return 0x03; /* CD-ROM boot */
244 6ac0e82d balrog
    case 'n':
245 6ac0e82d balrog
        return 0x04; /* Network boot */
246 6ac0e82d balrog
    }
247 6ac0e82d balrog
    return 0;
248 6ac0e82d balrog
}
249 6ac0e82d balrog
250 1d914fa0 Isaku Yamahata
static int set_boot_dev(ISADevice *s, const char *boot_device, int fd_bootchk)
251 0ecdffbb aurel32
{
252 0ecdffbb aurel32
#define PC_MAX_BOOT_DEVICES 3
253 0ecdffbb aurel32
    int nbds, bds[3] = { 0, };
254 0ecdffbb aurel32
    int i;
255 0ecdffbb aurel32
256 0ecdffbb aurel32
    nbds = strlen(boot_device);
257 0ecdffbb aurel32
    if (nbds > PC_MAX_BOOT_DEVICES) {
258 1ecda02b Markus Armbruster
        error_report("Too many boot devices for PC");
259 0ecdffbb aurel32
        return(1);
260 0ecdffbb aurel32
    }
261 0ecdffbb aurel32
    for (i = 0; i < nbds; i++) {
262 0ecdffbb aurel32
        bds[i] = boot_device2nibble(boot_device[i]);
263 0ecdffbb aurel32
        if (bds[i] == 0) {
264 1ecda02b Markus Armbruster
            error_report("Invalid boot device for PC: '%c'",
265 1ecda02b Markus Armbruster
                         boot_device[i]);
266 0ecdffbb aurel32
            return(1);
267 0ecdffbb aurel32
        }
268 0ecdffbb aurel32
    }
269 0ecdffbb aurel32
    rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
270 d9346e81 Markus Armbruster
    rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
271 0ecdffbb aurel32
    return(0);
272 0ecdffbb aurel32
}
273 0ecdffbb aurel32
274 d9346e81 Markus Armbruster
static int pc_boot_set(void *opaque, const char *boot_device)
275 d9346e81 Markus Armbruster
{
276 d9346e81 Markus Armbruster
    return set_boot_dev(opaque, boot_device, 0);
277 d9346e81 Markus Armbruster
}
278 d9346e81 Markus Armbruster
279 c0897e0c Markus Armbruster
typedef struct pc_cmos_init_late_arg {
280 c0897e0c Markus Armbruster
    ISADevice *rtc_state;
281 9139046c Markus Armbruster
    BusState *idebus[2];
282 c0897e0c Markus Armbruster
} pc_cmos_init_late_arg;
283 c0897e0c Markus Armbruster
284 c0897e0c Markus Armbruster
static void pc_cmos_init_late(void *opaque)
285 c0897e0c Markus Armbruster
{
286 c0897e0c Markus Armbruster
    pc_cmos_init_late_arg *arg = opaque;
287 c0897e0c Markus Armbruster
    ISADevice *s = arg->rtc_state;
288 9139046c Markus Armbruster
    int16_t cylinders;
289 9139046c Markus Armbruster
    int8_t heads, sectors;
290 c0897e0c Markus Armbruster
    int val;
291 2adc99b2 Markus Armbruster
    int i, trans;
292 c0897e0c Markus Armbruster
293 9139046c Markus Armbruster
    val = 0;
294 9139046c Markus Armbruster
    if (ide_get_geometry(arg->idebus[0], 0,
295 9139046c Markus Armbruster
                         &cylinders, &heads, &sectors) >= 0) {
296 9139046c Markus Armbruster
        cmos_init_hd(s, 0x19, 0x1b, cylinders, heads, sectors);
297 9139046c Markus Armbruster
        val |= 0xf0;
298 9139046c Markus Armbruster
    }
299 9139046c Markus Armbruster
    if (ide_get_geometry(arg->idebus[0], 1,
300 9139046c Markus Armbruster
                         &cylinders, &heads, &sectors) >= 0) {
301 9139046c Markus Armbruster
        cmos_init_hd(s, 0x1a, 0x24, cylinders, heads, sectors);
302 9139046c Markus Armbruster
        val |= 0x0f;
303 9139046c Markus Armbruster
    }
304 9139046c Markus Armbruster
    rtc_set_memory(s, 0x12, val);
305 c0897e0c Markus Armbruster
306 c0897e0c Markus Armbruster
    val = 0;
307 c0897e0c Markus Armbruster
    for (i = 0; i < 4; i++) {
308 9139046c Markus Armbruster
        /* NOTE: ide_get_geometry() returns the physical
309 9139046c Markus Armbruster
           geometry.  It is always such that: 1 <= sects <= 63, 1
310 9139046c Markus Armbruster
           <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
311 9139046c Markus Armbruster
           geometry can be different if a translation is done. */
312 9139046c Markus Armbruster
        if (ide_get_geometry(arg->idebus[i / 2], i % 2,
313 9139046c Markus Armbruster
                             &cylinders, &heads, &sectors) >= 0) {
314 2adc99b2 Markus Armbruster
            trans = ide_get_bios_chs_trans(arg->idebus[i / 2], i % 2) - 1;
315 2adc99b2 Markus Armbruster
            assert((trans & ~3) == 0);
316 2adc99b2 Markus Armbruster
            val |= trans << (i * 2);
317 c0897e0c Markus Armbruster
        }
318 c0897e0c Markus Armbruster
    }
319 c0897e0c Markus Armbruster
    rtc_set_memory(s, 0x39, val);
320 c0897e0c Markus Armbruster
321 c0897e0c Markus Armbruster
    qemu_unregister_reset(pc_cmos_init_late, opaque);
322 c0897e0c Markus Armbruster
}
323 c0897e0c Markus Armbruster
324 845773ab Isaku Yamahata
void pc_cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
325 c0897e0c Markus Armbruster
                  const char *boot_device,
326 34d4260e Kevin Wolf
                  ISADevice *floppy, BusState *idebus0, BusState *idebus1,
327 63ffb564 Blue Swirl
                  ISADevice *s)
328 80cabfad bellard
{
329 61a8d649 Markus Armbruster
    int val, nb, i;
330 980bda8b Peter Maydell
    FDriveType fd_type[2] = { FDRIVE_DRV_NONE, FDRIVE_DRV_NONE };
331 c0897e0c Markus Armbruster
    static pc_cmos_init_late_arg arg;
332 b0a21b53 bellard
333 b0a21b53 bellard
    /* various important CMOS locations needed by PC/Bochs bios */
334 80cabfad bellard
335 80cabfad bellard
    /* memory size */
336 e89001f7 Markus Armbruster
    /* base memory (first MiB) */
337 e89001f7 Markus Armbruster
    val = MIN(ram_size / 1024, 640);
338 333190eb bellard
    rtc_set_memory(s, 0x15, val);
339 333190eb bellard
    rtc_set_memory(s, 0x16, val >> 8);
340 e89001f7 Markus Armbruster
    /* extended memory (next 64MiB) */
341 e89001f7 Markus Armbruster
    if (ram_size > 1024 * 1024) {
342 e89001f7 Markus Armbruster
        val = (ram_size - 1024 * 1024) / 1024;
343 e89001f7 Markus Armbruster
    } else {
344 e89001f7 Markus Armbruster
        val = 0;
345 e89001f7 Markus Armbruster
    }
346 80cabfad bellard
    if (val > 65535)
347 80cabfad bellard
        val = 65535;
348 b0a21b53 bellard
    rtc_set_memory(s, 0x17, val);
349 b0a21b53 bellard
    rtc_set_memory(s, 0x18, val >> 8);
350 b0a21b53 bellard
    rtc_set_memory(s, 0x30, val);
351 b0a21b53 bellard
    rtc_set_memory(s, 0x31, val >> 8);
352 e89001f7 Markus Armbruster
    /* memory between 16MiB and 4GiB */
353 e89001f7 Markus Armbruster
    if (ram_size > 16 * 1024 * 1024) {
354 e89001f7 Markus Armbruster
        val = (ram_size - 16 * 1024 * 1024) / 65536;
355 e89001f7 Markus Armbruster
    } else {
356 9da98861 bellard
        val = 0;
357 e89001f7 Markus Armbruster
    }
358 80cabfad bellard
    if (val > 65535)
359 80cabfad bellard
        val = 65535;
360 b0a21b53 bellard
    rtc_set_memory(s, 0x34, val);
361 b0a21b53 bellard
    rtc_set_memory(s, 0x35, val >> 8);
362 e89001f7 Markus Armbruster
    /* memory above 4GiB */
363 e89001f7 Markus Armbruster
    val = above_4g_mem_size / 65536;
364 e89001f7 Markus Armbruster
    rtc_set_memory(s, 0x5b, val);
365 e89001f7 Markus Armbruster
    rtc_set_memory(s, 0x5c, val >> 8);
366 e89001f7 Markus Armbruster
    rtc_set_memory(s, 0x5d, val >> 16);
367 3b46e624 ths
368 298e01b6 aurel32
    /* set the number of CPU */
369 298e01b6 aurel32
    rtc_set_memory(s, 0x5f, smp_cpus - 1);
370 298e01b6 aurel32
371 6ac0e82d balrog
    /* set boot devices, and disable floppy signature check if requested */
372 d9346e81 Markus Armbruster
    if (set_boot_dev(s, boot_device, fd_bootchk)) {
373 28c5af54 j_mayer
        exit(1);
374 28c5af54 j_mayer
    }
375 80cabfad bellard
376 b41a2cd1 bellard
    /* floppy type */
377 34d4260e Kevin Wolf
    if (floppy) {
378 34d4260e Kevin Wolf
        for (i = 0; i < 2; i++) {
379 61a8d649 Markus Armbruster
            fd_type[i] = isa_fdc_get_drive_type(floppy, i);
380 63ffb564 Blue Swirl
        }
381 63ffb564 Blue Swirl
    }
382 63ffb564 Blue Swirl
    val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
383 63ffb564 Blue Swirl
        cmos_get_fd_drive_type(fd_type[1]);
384 b0a21b53 bellard
    rtc_set_memory(s, 0x10, val);
385 3b46e624 ths
386 b0a21b53 bellard
    val = 0;
387 b41a2cd1 bellard
    nb = 0;
388 63ffb564 Blue Swirl
    if (fd_type[0] < FDRIVE_DRV_NONE) {
389 80cabfad bellard
        nb++;
390 d288c7ba Blue Swirl
    }
391 63ffb564 Blue Swirl
    if (fd_type[1] < FDRIVE_DRV_NONE) {
392 80cabfad bellard
        nb++;
393 d288c7ba Blue Swirl
    }
394 80cabfad bellard
    switch (nb) {
395 80cabfad bellard
    case 0:
396 80cabfad bellard
        break;
397 80cabfad bellard
    case 1:
398 b0a21b53 bellard
        val |= 0x01; /* 1 drive, ready for boot */
399 80cabfad bellard
        break;
400 80cabfad bellard
    case 2:
401 b0a21b53 bellard
        val |= 0x41; /* 2 drives, ready for boot */
402 80cabfad bellard
        break;
403 80cabfad bellard
    }
404 b0a21b53 bellard
    val |= 0x02; /* FPU is there */
405 b0a21b53 bellard
    val |= 0x04; /* PS/2 mouse installed */
406 b0a21b53 bellard
    rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
407 b0a21b53 bellard
408 ba6c2377 bellard
    /* hard drives */
409 c0897e0c Markus Armbruster
    arg.rtc_state = s;
410 9139046c Markus Armbruster
    arg.idebus[0] = idebus0;
411 9139046c Markus Armbruster
    arg.idebus[1] = idebus1;
412 c0897e0c Markus Armbruster
    qemu_register_reset(pc_cmos_init_late, &arg);
413 80cabfad bellard
}
414 80cabfad bellard
415 4b78a802 Blue Swirl
/* port 92 stuff: could be split off */
416 4b78a802 Blue Swirl
typedef struct Port92State {
417 4b78a802 Blue Swirl
    ISADevice dev;
418 23af670e Richard Henderson
    MemoryRegion io;
419 4b78a802 Blue Swirl
    uint8_t outport;
420 4b78a802 Blue Swirl
    qemu_irq *a20_out;
421 4b78a802 Blue Swirl
} Port92State;
422 4b78a802 Blue Swirl
423 4b78a802 Blue Swirl
static void port92_write(void *opaque, uint32_t addr, uint32_t val)
424 4b78a802 Blue Swirl
{
425 4b78a802 Blue Swirl
    Port92State *s = opaque;
426 4b78a802 Blue Swirl
427 4b78a802 Blue Swirl
    DPRINTF("port92: write 0x%02x\n", val);
428 4b78a802 Blue Swirl
    s->outport = val;
429 4b78a802 Blue Swirl
    qemu_set_irq(*s->a20_out, (val >> 1) & 1);
430 4b78a802 Blue Swirl
    if (val & 1) {
431 4b78a802 Blue Swirl
        qemu_system_reset_request();
432 4b78a802 Blue Swirl
    }
433 4b78a802 Blue Swirl
}
434 4b78a802 Blue Swirl
435 4b78a802 Blue Swirl
static uint32_t port92_read(void *opaque, uint32_t addr)
436 4b78a802 Blue Swirl
{
437 4b78a802 Blue Swirl
    Port92State *s = opaque;
438 4b78a802 Blue Swirl
    uint32_t ret;
439 4b78a802 Blue Swirl
440 4b78a802 Blue Swirl
    ret = s->outport;
441 4b78a802 Blue Swirl
    DPRINTF("port92: read 0x%02x\n", ret);
442 4b78a802 Blue Swirl
    return ret;
443 4b78a802 Blue Swirl
}
444 4b78a802 Blue Swirl
445 4b78a802 Blue Swirl
static void port92_init(ISADevice *dev, qemu_irq *a20_out)
446 4b78a802 Blue Swirl
{
447 4b78a802 Blue Swirl
    Port92State *s = DO_UPCAST(Port92State, dev, dev);
448 4b78a802 Blue Swirl
449 4b78a802 Blue Swirl
    s->a20_out = a20_out;
450 4b78a802 Blue Swirl
}
451 4b78a802 Blue Swirl
452 4b78a802 Blue Swirl
static const VMStateDescription vmstate_port92_isa = {
453 4b78a802 Blue Swirl
    .name = "port92",
454 4b78a802 Blue Swirl
    .version_id = 1,
455 4b78a802 Blue Swirl
    .minimum_version_id = 1,
456 4b78a802 Blue Swirl
    .minimum_version_id_old = 1,
457 4b78a802 Blue Swirl
    .fields      = (VMStateField []) {
458 4b78a802 Blue Swirl
        VMSTATE_UINT8(outport, Port92State),
459 4b78a802 Blue Swirl
        VMSTATE_END_OF_LIST()
460 4b78a802 Blue Swirl
    }
461 4b78a802 Blue Swirl
};
462 4b78a802 Blue Swirl
463 4b78a802 Blue Swirl
static void port92_reset(DeviceState *d)
464 4b78a802 Blue Swirl
{
465 4b78a802 Blue Swirl
    Port92State *s = container_of(d, Port92State, dev.qdev);
466 4b78a802 Blue Swirl
467 4b78a802 Blue Swirl
    s->outport &= ~1;
468 4b78a802 Blue Swirl
}
469 4b78a802 Blue Swirl
470 23af670e Richard Henderson
static const MemoryRegionPortio port92_portio[] = {
471 23af670e Richard Henderson
    { 0, 1, 1, .read = port92_read, .write = port92_write },
472 23af670e Richard Henderson
    PORTIO_END_OF_LIST(),
473 23af670e Richard Henderson
};
474 23af670e Richard Henderson
475 23af670e Richard Henderson
static const MemoryRegionOps port92_ops = {
476 23af670e Richard Henderson
    .old_portio = port92_portio
477 23af670e Richard Henderson
};
478 23af670e Richard Henderson
479 4b78a802 Blue Swirl
static int port92_initfn(ISADevice *dev)
480 4b78a802 Blue Swirl
{
481 4b78a802 Blue Swirl
    Port92State *s = DO_UPCAST(Port92State, dev, dev);
482 4b78a802 Blue Swirl
483 23af670e Richard Henderson
    memory_region_init_io(&s->io, &port92_ops, s, "port92", 1);
484 23af670e Richard Henderson
    isa_register_ioport(dev, &s->io, 0x92);
485 23af670e Richard Henderson
486 4b78a802 Blue Swirl
    s->outport = 0;
487 4b78a802 Blue Swirl
    return 0;
488 4b78a802 Blue Swirl
}
489 4b78a802 Blue Swirl
490 8f04ee08 Anthony Liguori
static void port92_class_initfn(ObjectClass *klass, void *data)
491 8f04ee08 Anthony Liguori
{
492 39bffca2 Anthony Liguori
    DeviceClass *dc = DEVICE_CLASS(klass);
493 8f04ee08 Anthony Liguori
    ISADeviceClass *ic = ISA_DEVICE_CLASS(klass);
494 8f04ee08 Anthony Liguori
    ic->init = port92_initfn;
495 39bffca2 Anthony Liguori
    dc->no_user = 1;
496 39bffca2 Anthony Liguori
    dc->reset = port92_reset;
497 39bffca2 Anthony Liguori
    dc->vmsd = &vmstate_port92_isa;
498 8f04ee08 Anthony Liguori
}
499 8f04ee08 Anthony Liguori
500 39bffca2 Anthony Liguori
static TypeInfo port92_info = {
501 39bffca2 Anthony Liguori
    .name          = "port92",
502 39bffca2 Anthony Liguori
    .parent        = TYPE_ISA_DEVICE,
503 39bffca2 Anthony Liguori
    .instance_size = sizeof(Port92State),
504 39bffca2 Anthony Liguori
    .class_init    = port92_class_initfn,
505 4b78a802 Blue Swirl
};
506 4b78a802 Blue Swirl
507 83f7d43a Andreas Färber
static void port92_register_types(void)
508 4b78a802 Blue Swirl
{
509 39bffca2 Anthony Liguori
    type_register_static(&port92_info);
510 4b78a802 Blue Swirl
}
511 83f7d43a Andreas Färber
512 83f7d43a Andreas Färber
type_init(port92_register_types)
513 4b78a802 Blue Swirl
514 956a3e6b Blue Swirl
static void handle_a20_line_change(void *opaque, int irq, int level)
515 59b8ad81 bellard
{
516 4a8fa5dc Andreas Färber
    CPUX86State *cpu = opaque;
517 e1a23744 bellard
518 956a3e6b Blue Swirl
    /* XXX: send to all CPUs ? */
519 4b78a802 Blue Swirl
    /* XXX: add logic to handle multiple A20 line sources */
520 956a3e6b Blue Swirl
    cpu_x86_set_a20(cpu, level);
521 e1a23744 bellard
}
522 e1a23744 bellard
523 80cabfad bellard
/***********************************************************/
524 80cabfad bellard
/* Bochs BIOS debug ports */
525 80cabfad bellard
526 9596ebb7 pbrook
static void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val)
527 80cabfad bellard
{
528 a2f659ee bellard
    static const char shutdown_str[8] = "Shutdown";
529 a2f659ee bellard
    static int shutdown_index = 0;
530 3b46e624 ths
531 80cabfad bellard
    switch(addr) {
532 a2f659ee bellard
    case 0x8900:
533 a2f659ee bellard
        /* same as Bochs power off */
534 a2f659ee bellard
        if (val == shutdown_str[shutdown_index]) {
535 a2f659ee bellard
            shutdown_index++;
536 a2f659ee bellard
            if (shutdown_index == 8) {
537 a2f659ee bellard
                shutdown_index = 0;
538 a2f659ee bellard
                qemu_system_shutdown_request();
539 a2f659ee bellard
            }
540 a2f659ee bellard
        } else {
541 a2f659ee bellard
            shutdown_index = 0;
542 a2f659ee bellard
        }
543 a2f659ee bellard
        break;
544 80cabfad bellard
545 80cabfad bellard
    case 0x501:
546 80cabfad bellard
    case 0x502:
547 4333979e Anthony Liguori
        exit((val << 1) | 1);
548 80cabfad bellard
    }
549 80cabfad bellard
}
550 80cabfad bellard
551 4c5b10b7 Jes Sorensen
int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
552 4c5b10b7 Jes Sorensen
{
553 8ca209ad Alex Williamson
    int index = le32_to_cpu(e820_table.count);
554 4c5b10b7 Jes Sorensen
    struct e820_entry *entry;
555 4c5b10b7 Jes Sorensen
556 4c5b10b7 Jes Sorensen
    if (index >= E820_NR_ENTRIES)
557 4c5b10b7 Jes Sorensen
        return -EBUSY;
558 8ca209ad Alex Williamson
    entry = &e820_table.entry[index++];
559 4c5b10b7 Jes Sorensen
560 8ca209ad Alex Williamson
    entry->address = cpu_to_le64(address);
561 8ca209ad Alex Williamson
    entry->length = cpu_to_le64(length);
562 8ca209ad Alex Williamson
    entry->type = cpu_to_le32(type);
563 4c5b10b7 Jes Sorensen
564 8ca209ad Alex Williamson
    e820_table.count = cpu_to_le32(index);
565 8ca209ad Alex Williamson
    return index;
566 4c5b10b7 Jes Sorensen
}
567 4c5b10b7 Jes Sorensen
568 bf483392 Alexander Graf
static void *bochs_bios_init(void)
569 80cabfad bellard
{
570 3cce6243 blueswir1
    void *fw_cfg;
571 b6f6e3d3 aliguori
    uint8_t *smbios_table;
572 b6f6e3d3 aliguori
    size_t smbios_len;
573 11c2fd3e aliguori
    uint64_t *numa_fw_cfg;
574 11c2fd3e aliguori
    int i, j;
575 3cce6243 blueswir1
576 a2f659ee bellard
    register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL);
577 b41a2cd1 bellard
578 4333979e Anthony Liguori
    register_ioport_write(0x501, 1, 1, bochs_bios_write, NULL);
579 b41a2cd1 bellard
    register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL);
580 b41a2cd1 bellard
    register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL);
581 3cce6243 blueswir1
582 3cce6243 blueswir1
    fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
583 bf483392 Alexander Graf
584 3cce6243 blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
585 905fdcb5 blueswir1
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
586 80deece2 blueswir1
    fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, (uint8_t *)acpi_tables,
587 80deece2 blueswir1
                     acpi_tables_len);
588 9b5b76d4 Jan Kiszka
    fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
589 b6f6e3d3 aliguori
590 b6f6e3d3 aliguori
    smbios_table = smbios_get_table(&smbios_len);
591 b6f6e3d3 aliguori
    if (smbios_table)
592 b6f6e3d3 aliguori
        fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
593 b6f6e3d3 aliguori
                         smbios_table, smbios_len);
594 4c5b10b7 Jes Sorensen
    fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE, (uint8_t *)&e820_table,
595 4c5b10b7 Jes Sorensen
                     sizeof(struct e820_table));
596 11c2fd3e aliguori
597 40ac17cd Gleb Natapov
    fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, (uint8_t *)&hpet_cfg,
598 40ac17cd Gleb Natapov
                     sizeof(struct hpet_fw_config));
599 11c2fd3e aliguori
    /* allocate memory for the NUMA channel: one (64bit) word for the number
600 11c2fd3e aliguori
     * of nodes, one word for each VCPU->node and one word for each node to
601 11c2fd3e aliguori
     * hold the amount of memory.
602 11c2fd3e aliguori
     */
603 991dfefd Vasilis Liaskovitis
    numa_fw_cfg = g_malloc0((1 + max_cpus + nb_numa_nodes) * 8);
604 11c2fd3e aliguori
    numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
605 991dfefd Vasilis Liaskovitis
    for (i = 0; i < max_cpus; i++) {
606 11c2fd3e aliguori
        for (j = 0; j < nb_numa_nodes; j++) {
607 ee785fed Chegu Vinod
            if (test_bit(i, node_cpumask[j])) {
608 11c2fd3e aliguori
                numa_fw_cfg[i + 1] = cpu_to_le64(j);
609 11c2fd3e aliguori
                break;
610 11c2fd3e aliguori
            }
611 11c2fd3e aliguori
        }
612 11c2fd3e aliguori
    }
613 11c2fd3e aliguori
    for (i = 0; i < nb_numa_nodes; i++) {
614 991dfefd Vasilis Liaskovitis
        numa_fw_cfg[max_cpus + 1 + i] = cpu_to_le64(node_mem[i]);
615 11c2fd3e aliguori
    }
616 11c2fd3e aliguori
    fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, (uint8_t *)numa_fw_cfg,
617 991dfefd Vasilis Liaskovitis
                     (1 + max_cpus + nb_numa_nodes) * 8);
618 bf483392 Alexander Graf
619 bf483392 Alexander Graf
    return fw_cfg;
620 80cabfad bellard
}
621 80cabfad bellard
622 642a4f96 ths
static long get_file_size(FILE *f)
623 642a4f96 ths
{
624 642a4f96 ths
    long where, size;
625 642a4f96 ths
626 642a4f96 ths
    /* XXX: on Unix systems, using fstat() probably makes more sense */
627 642a4f96 ths
628 642a4f96 ths
    where = ftell(f);
629 642a4f96 ths
    fseek(f, 0, SEEK_END);
630 642a4f96 ths
    size = ftell(f);
631 642a4f96 ths
    fseek(f, where, SEEK_SET);
632 642a4f96 ths
633 642a4f96 ths
    return size;
634 642a4f96 ths
}
635 642a4f96 ths
636 f16408df Alexander Graf
static void load_linux(void *fw_cfg,
637 4fc9af53 aliguori
                       const char *kernel_filename,
638 642a4f96 ths
                       const char *initrd_filename,
639 e6ade764 Glauber Costa
                       const char *kernel_cmdline,
640 45a50b16 Gerd Hoffmann
                       target_phys_addr_t max_ram_size)
641 642a4f96 ths
{
642 642a4f96 ths
    uint16_t protocol;
643 5cea8590 Paul Brook
    int setup_size, kernel_size, initrd_size = 0, cmdline_size;
644 642a4f96 ths
    uint32_t initrd_max;
645 57a46d05 Alexander Graf
    uint8_t header[8192], *setup, *kernel, *initrd_data;
646 c227f099 Anthony Liguori
    target_phys_addr_t real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
647 45a50b16 Gerd Hoffmann
    FILE *f;
648 bf4e5d92 Pascal Terjan
    char *vmode;
649 642a4f96 ths
650 642a4f96 ths
    /* Align to 16 bytes as a paranoia measure */
651 642a4f96 ths
    cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
652 642a4f96 ths
653 642a4f96 ths
    /* load the kernel header */
654 642a4f96 ths
    f = fopen(kernel_filename, "rb");
655 642a4f96 ths
    if (!f || !(kernel_size = get_file_size(f)) ||
656 f16408df Alexander Graf
        fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
657 f16408df Alexander Graf
        MIN(ARRAY_SIZE(header), kernel_size)) {
658 850810d0 Justin M. Forbes
        fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
659 850810d0 Justin M. Forbes
                kernel_filename, strerror(errno));
660 642a4f96 ths
        exit(1);
661 642a4f96 ths
    }
662 642a4f96 ths
663 642a4f96 ths
    /* kernel protocol version */
664 bc4edd79 bellard
#if 0
665 642a4f96 ths
    fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
666 bc4edd79 bellard
#endif
667 642a4f96 ths
    if (ldl_p(header+0x202) == 0x53726448)
668 642a4f96 ths
        protocol = lduw_p(header+0x206);
669 f16408df Alexander Graf
    else {
670 f16408df Alexander Graf
        /* This looks like a multiboot kernel. If it is, let's stop
671 f16408df Alexander Graf
           treating it like a Linux kernel. */
672 52001445 Adam Lackorzynski
        if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
673 52001445 Adam Lackorzynski
                           kernel_cmdline, kernel_size, header))
674 82663ee2 Blue Swirl
            return;
675 642a4f96 ths
        protocol = 0;
676 f16408df Alexander Graf
    }
677 642a4f96 ths
678 642a4f96 ths
    if (protocol < 0x200 || !(header[0x211] & 0x01)) {
679 642a4f96 ths
        /* Low kernel */
680 a37af289 blueswir1
        real_addr    = 0x90000;
681 a37af289 blueswir1
        cmdline_addr = 0x9a000 - cmdline_size;
682 a37af289 blueswir1
        prot_addr    = 0x10000;
683 642a4f96 ths
    } else if (protocol < 0x202) {
684 642a4f96 ths
        /* High but ancient kernel */
685 a37af289 blueswir1
        real_addr    = 0x90000;
686 a37af289 blueswir1
        cmdline_addr = 0x9a000 - cmdline_size;
687 a37af289 blueswir1
        prot_addr    = 0x100000;
688 642a4f96 ths
    } else {
689 642a4f96 ths
        /* High and recent kernel */
690 a37af289 blueswir1
        real_addr    = 0x10000;
691 a37af289 blueswir1
        cmdline_addr = 0x20000;
692 a37af289 blueswir1
        prot_addr    = 0x100000;
693 642a4f96 ths
    }
694 642a4f96 ths
695 bc4edd79 bellard
#if 0
696 642a4f96 ths
    fprintf(stderr,
697 526ccb7a balrog
            "qemu: real_addr     = 0x" TARGET_FMT_plx "\n"
698 526ccb7a balrog
            "qemu: cmdline_addr  = 0x" TARGET_FMT_plx "\n"
699 526ccb7a balrog
            "qemu: prot_addr     = 0x" TARGET_FMT_plx "\n",
700 a37af289 blueswir1
            real_addr,
701 a37af289 blueswir1
            cmdline_addr,
702 a37af289 blueswir1
            prot_addr);
703 bc4edd79 bellard
#endif
704 642a4f96 ths
705 642a4f96 ths
    /* highest address for loading the initrd */
706 642a4f96 ths
    if (protocol >= 0x203)
707 642a4f96 ths
        initrd_max = ldl_p(header+0x22c);
708 642a4f96 ths
    else
709 642a4f96 ths
        initrd_max = 0x37ffffff;
710 642a4f96 ths
711 e6ade764 Glauber Costa
    if (initrd_max >= max_ram_size-ACPI_DATA_SIZE)
712 e6ade764 Glauber Costa
            initrd_max = max_ram_size-ACPI_DATA_SIZE-1;
713 642a4f96 ths
714 57a46d05 Alexander Graf
    fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
715 57a46d05 Alexander Graf
    fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
716 57a46d05 Alexander Graf
    fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
717 57a46d05 Alexander Graf
                     (uint8_t*)strdup(kernel_cmdline),
718 57a46d05 Alexander Graf
                     strlen(kernel_cmdline)+1);
719 642a4f96 ths
720 642a4f96 ths
    if (protocol >= 0x202) {
721 a37af289 blueswir1
        stl_p(header+0x228, cmdline_addr);
722 642a4f96 ths
    } else {
723 642a4f96 ths
        stw_p(header+0x20, 0xA33F);
724 642a4f96 ths
        stw_p(header+0x22, cmdline_addr-real_addr);
725 642a4f96 ths
    }
726 642a4f96 ths
727 bf4e5d92 Pascal Terjan
    /* handle vga= parameter */
728 bf4e5d92 Pascal Terjan
    vmode = strstr(kernel_cmdline, "vga=");
729 bf4e5d92 Pascal Terjan
    if (vmode) {
730 bf4e5d92 Pascal Terjan
        unsigned int video_mode;
731 bf4e5d92 Pascal Terjan
        /* skip "vga=" */
732 bf4e5d92 Pascal Terjan
        vmode += 4;
733 bf4e5d92 Pascal Terjan
        if (!strncmp(vmode, "normal", 6)) {
734 bf4e5d92 Pascal Terjan
            video_mode = 0xffff;
735 bf4e5d92 Pascal Terjan
        } else if (!strncmp(vmode, "ext", 3)) {
736 bf4e5d92 Pascal Terjan
            video_mode = 0xfffe;
737 bf4e5d92 Pascal Terjan
        } else if (!strncmp(vmode, "ask", 3)) {
738 bf4e5d92 Pascal Terjan
            video_mode = 0xfffd;
739 bf4e5d92 Pascal Terjan
        } else {
740 bf4e5d92 Pascal Terjan
            video_mode = strtol(vmode, NULL, 0);
741 bf4e5d92 Pascal Terjan
        }
742 bf4e5d92 Pascal Terjan
        stw_p(header+0x1fa, video_mode);
743 bf4e5d92 Pascal Terjan
    }
744 bf4e5d92 Pascal Terjan
745 642a4f96 ths
    /* loader type */
746 5cbdb3a3 Stefan Weil
    /* High nybble = B reserved for QEMU; low nybble is revision number.
747 642a4f96 ths
       If this code is substantially changed, you may want to consider
748 642a4f96 ths
       incrementing the revision. */
749 642a4f96 ths
    if (protocol >= 0x200)
750 642a4f96 ths
        header[0x210] = 0xB0;
751 642a4f96 ths
752 642a4f96 ths
    /* heap */
753 642a4f96 ths
    if (protocol >= 0x201) {
754 642a4f96 ths
        header[0x211] |= 0x80;        /* CAN_USE_HEAP */
755 642a4f96 ths
        stw_p(header+0x224, cmdline_addr-real_addr-0x200);
756 642a4f96 ths
    }
757 642a4f96 ths
758 642a4f96 ths
    /* load initrd */
759 642a4f96 ths
    if (initrd_filename) {
760 642a4f96 ths
        if (protocol < 0x200) {
761 642a4f96 ths
            fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
762 642a4f96 ths
            exit(1);
763 642a4f96 ths
        }
764 642a4f96 ths
765 45a50b16 Gerd Hoffmann
        initrd_size = get_image_size(initrd_filename);
766 d6fa4b77 M. Mohan Kumar
        if (initrd_size < 0) {
767 d6fa4b77 M. Mohan Kumar
            fprintf(stderr, "qemu: error reading initrd %s\n",
768 d6fa4b77 M. Mohan Kumar
                    initrd_filename);
769 d6fa4b77 M. Mohan Kumar
            exit(1);
770 d6fa4b77 M. Mohan Kumar
        }
771 d6fa4b77 M. Mohan Kumar
772 45a50b16 Gerd Hoffmann
        initrd_addr = (initrd_max-initrd_size) & ~4095;
773 57a46d05 Alexander Graf
774 7267c094 Anthony Liguori
        initrd_data = g_malloc(initrd_size);
775 57a46d05 Alexander Graf
        load_image(initrd_filename, initrd_data);
776 57a46d05 Alexander Graf
777 57a46d05 Alexander Graf
        fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
778 57a46d05 Alexander Graf
        fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
779 57a46d05 Alexander Graf
        fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
780 642a4f96 ths
781 a37af289 blueswir1
        stl_p(header+0x218, initrd_addr);
782 642a4f96 ths
        stl_p(header+0x21c, initrd_size);
783 642a4f96 ths
    }
784 642a4f96 ths
785 45a50b16 Gerd Hoffmann
    /* load kernel and setup */
786 642a4f96 ths
    setup_size = header[0x1f1];
787 642a4f96 ths
    if (setup_size == 0)
788 642a4f96 ths
        setup_size = 4;
789 642a4f96 ths
    setup_size = (setup_size+1)*512;
790 45a50b16 Gerd Hoffmann
    kernel_size -= setup_size;
791 642a4f96 ths
792 7267c094 Anthony Liguori
    setup  = g_malloc(setup_size);
793 7267c094 Anthony Liguori
    kernel = g_malloc(kernel_size);
794 45a50b16 Gerd Hoffmann
    fseek(f, 0, SEEK_SET);
795 5a41ecc5 Kirill A. Shutemov
    if (fread(setup, 1, setup_size, f) != setup_size) {
796 5a41ecc5 Kirill A. Shutemov
        fprintf(stderr, "fread() failed\n");
797 5a41ecc5 Kirill A. Shutemov
        exit(1);
798 5a41ecc5 Kirill A. Shutemov
    }
799 5a41ecc5 Kirill A. Shutemov
    if (fread(kernel, 1, kernel_size, f) != kernel_size) {
800 5a41ecc5 Kirill A. Shutemov
        fprintf(stderr, "fread() failed\n");
801 5a41ecc5 Kirill A. Shutemov
        exit(1);
802 5a41ecc5 Kirill A. Shutemov
    }
803 642a4f96 ths
    fclose(f);
804 45a50b16 Gerd Hoffmann
    memcpy(setup, header, MIN(sizeof(header), setup_size));
805 57a46d05 Alexander Graf
806 57a46d05 Alexander Graf
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
807 57a46d05 Alexander Graf
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
808 57a46d05 Alexander Graf
    fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
809 57a46d05 Alexander Graf
810 57a46d05 Alexander Graf
    fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
811 57a46d05 Alexander Graf
    fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
812 57a46d05 Alexander Graf
    fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
813 57a46d05 Alexander Graf
814 2e55e842 Gleb Natapov
    option_rom[nb_option_roms].name = "linuxboot.bin";
815 2e55e842 Gleb Natapov
    option_rom[nb_option_roms].bootindex = 0;
816 57a46d05 Alexander Graf
    nb_option_roms++;
817 642a4f96 ths
}
818 642a4f96 ths
819 b41a2cd1 bellard
#define NE2000_NB_MAX 6
820 b41a2cd1 bellard
821 675d6f82 Blue Swirl
static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
822 675d6f82 Blue Swirl
                                              0x280, 0x380 };
823 675d6f82 Blue Swirl
static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
824 b41a2cd1 bellard
825 675d6f82 Blue Swirl
static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
826 675d6f82 Blue Swirl
static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
827 6508fe59 bellard
828 48a18b3c Hervé Poussineau
void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
829 a41b2ff2 pbrook
{
830 a41b2ff2 pbrook
    static int nb_ne2k = 0;
831 a41b2ff2 pbrook
832 a41b2ff2 pbrook
    if (nb_ne2k == NE2000_NB_MAX)
833 a41b2ff2 pbrook
        return;
834 48a18b3c Hervé Poussineau
    isa_ne2000_init(bus, ne2000_io[nb_ne2k],
835 9453c5bc Gerd Hoffmann
                    ne2000_irq[nb_ne2k], nd);
836 a41b2ff2 pbrook
    nb_ne2k++;
837 a41b2ff2 pbrook
}
838 a41b2ff2 pbrook
839 92a16d7a Blue Swirl
DeviceState *cpu_get_current_apic(void)
840 0e26b7b8 Blue Swirl
{
841 0e26b7b8 Blue Swirl
    if (cpu_single_env) {
842 0e26b7b8 Blue Swirl
        return cpu_single_env->apic_state;
843 0e26b7b8 Blue Swirl
    } else {
844 0e26b7b8 Blue Swirl
        return NULL;
845 0e26b7b8 Blue Swirl
    }
846 0e26b7b8 Blue Swirl
}
847 0e26b7b8 Blue Swirl
848 92a16d7a Blue Swirl
static DeviceState *apic_init(void *env, uint8_t apic_id)
849 92a16d7a Blue Swirl
{
850 92a16d7a Blue Swirl
    DeviceState *dev;
851 92a16d7a Blue Swirl
    static int apic_mapped;
852 92a16d7a Blue Swirl
853 3d4b2649 Jan Kiszka
    if (kvm_irqchip_in_kernel()) {
854 680c1c6f Jan Kiszka
        dev = qdev_create(NULL, "kvm-apic");
855 9468e9c4 Wei Liu
    } else if (xen_enabled()) {
856 9468e9c4 Wei Liu
        dev = qdev_create(NULL, "xen-apic");
857 680c1c6f Jan Kiszka
    } else {
858 680c1c6f Jan Kiszka
        dev = qdev_create(NULL, "apic");
859 680c1c6f Jan Kiszka
    }
860 9468e9c4 Wei Liu
861 92a16d7a Blue Swirl
    qdev_prop_set_uint8(dev, "id", apic_id);
862 92a16d7a Blue Swirl
    qdev_prop_set_ptr(dev, "cpu_env", env);
863 92a16d7a Blue Swirl
    qdev_init_nofail(dev);
864 92a16d7a Blue Swirl
865 92a16d7a Blue Swirl
    /* XXX: mapping more APICs at the same memory location */
866 92a16d7a Blue Swirl
    if (apic_mapped == 0) {
867 92a16d7a Blue Swirl
        /* NOTE: the APIC is directly connected to the CPU - it is not
868 92a16d7a Blue Swirl
           on the global memory bus. */
869 92a16d7a Blue Swirl
        /* XXX: what if the base changes? */
870 680c1c6f Jan Kiszka
        sysbus_mmio_map(sysbus_from_qdev(dev), 0, MSI_ADDR_BASE);
871 92a16d7a Blue Swirl
        apic_mapped = 1;
872 92a16d7a Blue Swirl
    }
873 92a16d7a Blue Swirl
874 92a16d7a Blue Swirl
    return dev;
875 92a16d7a Blue Swirl
}
876 92a16d7a Blue Swirl
877 845773ab Isaku Yamahata
void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
878 53b67b30 Blue Swirl
{
879 4a8fa5dc Andreas Färber
    CPUX86State *s = opaque;
880 53b67b30 Blue Swirl
881 53b67b30 Blue Swirl
    if (level) {
882 53b67b30 Blue Swirl
        cpu_interrupt(s, CPU_INTERRUPT_SMI);
883 53b67b30 Blue Swirl
    }
884 53b67b30 Blue Swirl
}
885 53b67b30 Blue Swirl
886 608911ac Andreas Färber
static X86CPU *pc_new_cpu(const char *cpu_model)
887 3a31f36a Jan Kiszka
{
888 608911ac Andreas Färber
    X86CPU *cpu;
889 4a8fa5dc Andreas Färber
    CPUX86State *env;
890 3a31f36a Jan Kiszka
891 608911ac Andreas Färber
    cpu = cpu_x86_init(cpu_model);
892 608911ac Andreas Färber
    if (cpu == NULL) {
893 3a31f36a Jan Kiszka
        fprintf(stderr, "Unable to find x86 CPU definition\n");
894 3a31f36a Jan Kiszka
        exit(1);
895 3a31f36a Jan Kiszka
    }
896 608911ac Andreas Färber
    env = &cpu->env;
897 3a31f36a Jan Kiszka
    if ((env->cpuid_features & CPUID_APIC) || smp_cpus > 1) {
898 0e26b7b8 Blue Swirl
        env->apic_state = apic_init(env, env->cpuid_apic_id);
899 0e26b7b8 Blue Swirl
    }
900 65dee380 Igor Mammedov
    cpu_reset(CPU(cpu));
901 608911ac Andreas Färber
    return cpu;
902 3a31f36a Jan Kiszka
}
903 3a31f36a Jan Kiszka
904 845773ab Isaku Yamahata
void pc_cpus_init(const char *cpu_model)
905 70166477 Isaku Yamahata
{
906 70166477 Isaku Yamahata
    int i;
907 70166477 Isaku Yamahata
908 70166477 Isaku Yamahata
    /* init CPUs */
909 70166477 Isaku Yamahata
    if (cpu_model == NULL) {
910 70166477 Isaku Yamahata
#ifdef TARGET_X86_64
911 70166477 Isaku Yamahata
        cpu_model = "qemu64";
912 70166477 Isaku Yamahata
#else
913 70166477 Isaku Yamahata
        cpu_model = "qemu32";
914 70166477 Isaku Yamahata
#endif
915 70166477 Isaku Yamahata
    }
916 70166477 Isaku Yamahata
917 70166477 Isaku Yamahata
    for(i = 0; i < smp_cpus; i++) {
918 70166477 Isaku Yamahata
        pc_new_cpu(cpu_model);
919 70166477 Isaku Yamahata
    }
920 70166477 Isaku Yamahata
}
921 70166477 Isaku Yamahata
922 459ae5ea Gleb Natapov
void *pc_memory_init(MemoryRegion *system_memory,
923 4aa63af1 Avi Kivity
                    const char *kernel_filename,
924 845773ab Isaku Yamahata
                    const char *kernel_cmdline,
925 845773ab Isaku Yamahata
                    const char *initrd_filename,
926 e0e7e67b Anthony PERARD
                    ram_addr_t below_4g_mem_size,
927 ae0a5466 Avi Kivity
                    ram_addr_t above_4g_mem_size,
928 4463aee6 Jan Kiszka
                    MemoryRegion *rom_memory,
929 ae0a5466 Avi Kivity
                    MemoryRegion **ram_memory)
930 80cabfad bellard
{
931 cbc5b5f3 Jordan Justen
    int linux_boot, i;
932 cbc5b5f3 Jordan Justen
    MemoryRegion *ram, *option_rom_mr;
933 00cb2a99 Avi Kivity
    MemoryRegion *ram_below_4g, *ram_above_4g;
934 81a204e4 Eduard - Gabriel Munteanu
    void *fw_cfg;
935 d592d303 bellard
936 80cabfad bellard
    linux_boot = (kernel_filename != NULL);
937 80cabfad bellard
938 00cb2a99 Avi Kivity
    /* Allocate RAM.  We allocate it as a single memory region and use
939 66a0a2cb Dong Xu Wang
     * aliases to address portions of it, mostly for backwards compatibility
940 00cb2a99 Avi Kivity
     * with older qemus that used qemu_ram_alloc().
941 00cb2a99 Avi Kivity
     */
942 7267c094 Anthony Liguori
    ram = g_malloc(sizeof(*ram));
943 c5705a77 Avi Kivity
    memory_region_init_ram(ram, "pc.ram",
944 00cb2a99 Avi Kivity
                           below_4g_mem_size + above_4g_mem_size);
945 c5705a77 Avi Kivity
    vmstate_register_ram_global(ram);
946 ae0a5466 Avi Kivity
    *ram_memory = ram;
947 7267c094 Anthony Liguori
    ram_below_4g = g_malloc(sizeof(*ram_below_4g));
948 00cb2a99 Avi Kivity
    memory_region_init_alias(ram_below_4g, "ram-below-4g", ram,
949 00cb2a99 Avi Kivity
                             0, below_4g_mem_size);
950 00cb2a99 Avi Kivity
    memory_region_add_subregion(system_memory, 0, ram_below_4g);
951 bbe80adf Alex Williamson
    if (above_4g_mem_size > 0) {
952 7267c094 Anthony Liguori
        ram_above_4g = g_malloc(sizeof(*ram_above_4g));
953 00cb2a99 Avi Kivity
        memory_region_init_alias(ram_above_4g, "ram-above-4g", ram,
954 00cb2a99 Avi Kivity
                                 below_4g_mem_size, above_4g_mem_size);
955 00cb2a99 Avi Kivity
        memory_region_add_subregion(system_memory, 0x100000000ULL,
956 00cb2a99 Avi Kivity
                                    ram_above_4g);
957 bbe80adf Alex Williamson
    }
958 82b36dc3 aliguori
959 cbc5b5f3 Jordan Justen
960 cbc5b5f3 Jordan Justen
    /* Initialize PC system firmware */
961 cbc5b5f3 Jordan Justen
    pc_system_firmware_init(rom_memory);
962 00cb2a99 Avi Kivity
963 7267c094 Anthony Liguori
    option_rom_mr = g_malloc(sizeof(*option_rom_mr));
964 c5705a77 Avi Kivity
    memory_region_init_ram(option_rom_mr, "pc.rom", PC_ROM_SIZE);
965 c5705a77 Avi Kivity
    vmstate_register_ram_global(option_rom_mr);
966 4463aee6 Jan Kiszka
    memory_region_add_subregion_overlap(rom_memory,
967 00cb2a99 Avi Kivity
                                        PC_ROM_MIN_VGA,
968 00cb2a99 Avi Kivity
                                        option_rom_mr,
969 00cb2a99 Avi Kivity
                                        1);
970 f753ff16 pbrook
971 bf483392 Alexander Graf
    fw_cfg = bochs_bios_init();
972 8832cb80 Gerd Hoffmann
    rom_set_fw(fw_cfg);
973 1d108d97 Alexander Graf
974 f753ff16 pbrook
    if (linux_boot) {
975 81a204e4 Eduard - Gabriel Munteanu
        load_linux(fw_cfg, kernel_filename, initrd_filename, kernel_cmdline, below_4g_mem_size);
976 f753ff16 pbrook
    }
977 f753ff16 pbrook
978 f753ff16 pbrook
    for (i = 0; i < nb_option_roms; i++) {
979 2e55e842 Gleb Natapov
        rom_add_option(option_rom[i].name, option_rom[i].bootindex);
980 406c8df3 Glauber Costa
    }
981 459ae5ea Gleb Natapov
    return fw_cfg;
982 3d53f5c3 Isaku Yamahata
}
983 3d53f5c3 Isaku Yamahata
984 845773ab Isaku Yamahata
qemu_irq *pc_allocate_cpu_irq(void)
985 845773ab Isaku Yamahata
{
986 845773ab Isaku Yamahata
    return qemu_allocate_irqs(pic_irq_request, NULL, 1);
987 845773ab Isaku Yamahata
}
988 845773ab Isaku Yamahata
989 48a18b3c Hervé Poussineau
DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
990 765d7908 Isaku Yamahata
{
991 ad6d45fa Anthony Liguori
    DeviceState *dev = NULL;
992 ad6d45fa Anthony Liguori
993 16094b75 Aurelien Jarno
    if (pci_bus) {
994 16094b75 Aurelien Jarno
        PCIDevice *pcidev = pci_vga_init(pci_bus);
995 16094b75 Aurelien Jarno
        dev = pcidev ? &pcidev->qdev : NULL;
996 16094b75 Aurelien Jarno
    } else if (isa_bus) {
997 16094b75 Aurelien Jarno
        ISADevice *isadev = isa_vga_init(isa_bus);
998 16094b75 Aurelien Jarno
        dev = isadev ? &isadev->qdev : NULL;
999 765d7908 Isaku Yamahata
    }
1000 ad6d45fa Anthony Liguori
    return dev;
1001 765d7908 Isaku Yamahata
}
1002 765d7908 Isaku Yamahata
1003 4556bd8b Blue Swirl
static void cpu_request_exit(void *opaque, int irq, int level)
1004 4556bd8b Blue Swirl
{
1005 4a8fa5dc Andreas Färber
    CPUX86State *env = cpu_single_env;
1006 4556bd8b Blue Swirl
1007 4556bd8b Blue Swirl
    if (env && level) {
1008 4556bd8b Blue Swirl
        cpu_exit(env);
1009 4556bd8b Blue Swirl
    }
1010 4556bd8b Blue Swirl
}
1011 4556bd8b Blue Swirl
1012 48a18b3c Hervé Poussineau
void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
1013 1611977c Anthony PERARD
                          ISADevice **rtc_state,
1014 34d4260e Kevin Wolf
                          ISADevice **floppy,
1015 1611977c Anthony PERARD
                          bool no_vmport)
1016 ffe513da Isaku Yamahata
{
1017 ffe513da Isaku Yamahata
    int i;
1018 ffe513da Isaku Yamahata
    DriveInfo *fd[MAX_FD];
1019 ce967e2f Jan Kiszka
    DeviceState *hpet = NULL;
1020 ce967e2f Jan Kiszka
    int pit_isa_irq = 0;
1021 ce967e2f Jan Kiszka
    qemu_irq pit_alt_irq = NULL;
1022 7d932dfd Jan Kiszka
    qemu_irq rtc_irq = NULL;
1023 956a3e6b Blue Swirl
    qemu_irq *a20_line;
1024 c2d8d311 Stefano Stabellini
    ISADevice *i8042, *port92, *vmmouse, *pit = NULL;
1025 4556bd8b Blue Swirl
    qemu_irq *cpu_exit_irq;
1026 ffe513da Isaku Yamahata
1027 ffe513da Isaku Yamahata
    register_ioport_write(0x80, 1, 1, ioport80_write, NULL);
1028 ffe513da Isaku Yamahata
1029 ffe513da Isaku Yamahata
    register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL);
1030 ffe513da Isaku Yamahata
1031 5d17c0d2 Jan Kiszka
    /*
1032 5d17c0d2 Jan Kiszka
     * Check if an HPET shall be created.
1033 5d17c0d2 Jan Kiszka
     *
1034 5d17c0d2 Jan Kiszka
     * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
1035 5d17c0d2 Jan Kiszka
     * when the HPET wants to take over. Thus we have to disable the latter.
1036 5d17c0d2 Jan Kiszka
     */
1037 5d17c0d2 Jan Kiszka
    if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) {
1038 ce967e2f Jan Kiszka
        hpet = sysbus_try_create_simple("hpet", HPET_BASE, NULL);
1039 822557eb Jan Kiszka
1040 dd703b99 Blue Swirl
        if (hpet) {
1041 b881fbe9 Jan Kiszka
            for (i = 0; i < GSI_NUM_PINS; i++) {
1042 b881fbe9 Jan Kiszka
                sysbus_connect_irq(sysbus_from_qdev(hpet), i, gsi[i]);
1043 dd703b99 Blue Swirl
            }
1044 ce967e2f Jan Kiszka
            pit_isa_irq = -1;
1045 ce967e2f Jan Kiszka
            pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT);
1046 ce967e2f Jan Kiszka
            rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT);
1047 822557eb Jan Kiszka
        }
1048 ffe513da Isaku Yamahata
    }
1049 48a18b3c Hervé Poussineau
    *rtc_state = rtc_init(isa_bus, 2000, rtc_irq);
1050 7d932dfd Jan Kiszka
1051 7d932dfd Jan Kiszka
    qemu_register_boot_set(pc_boot_set, *rtc_state);
1052 7d932dfd Jan Kiszka
1053 c2d8d311 Stefano Stabellini
    if (!xen_enabled()) {
1054 c2d8d311 Stefano Stabellini
        if (kvm_irqchip_in_kernel()) {
1055 c2d8d311 Stefano Stabellini
            pit = kvm_pit_init(isa_bus, 0x40);
1056 c2d8d311 Stefano Stabellini
        } else {
1057 c2d8d311 Stefano Stabellini
            pit = pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq);
1058 c2d8d311 Stefano Stabellini
        }
1059 c2d8d311 Stefano Stabellini
        if (hpet) {
1060 c2d8d311 Stefano Stabellini
            /* connect PIT to output control line of the HPET */
1061 c2d8d311 Stefano Stabellini
            qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(&pit->qdev, 0));
1062 c2d8d311 Stefano Stabellini
        }
1063 c2d8d311 Stefano Stabellini
        pcspk_init(isa_bus, pit);
1064 ce967e2f Jan Kiszka
    }
1065 ffe513da Isaku Yamahata
1066 ffe513da Isaku Yamahata
    for(i = 0; i < MAX_SERIAL_PORTS; i++) {
1067 ffe513da Isaku Yamahata
        if (serial_hds[i]) {
1068 48a18b3c Hervé Poussineau
            serial_isa_init(isa_bus, i, serial_hds[i]);
1069 ffe513da Isaku Yamahata
        }
1070 ffe513da Isaku Yamahata
    }
1071 ffe513da Isaku Yamahata
1072 ffe513da Isaku Yamahata
    for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
1073 ffe513da Isaku Yamahata
        if (parallel_hds[i]) {
1074 48a18b3c Hervé Poussineau
            parallel_init(isa_bus, i, parallel_hds[i]);
1075 ffe513da Isaku Yamahata
        }
1076 ffe513da Isaku Yamahata
    }
1077 ffe513da Isaku Yamahata
1078 4b78a802 Blue Swirl
    a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
1079 48a18b3c Hervé Poussineau
    i8042 = isa_create_simple(isa_bus, "i8042");
1080 4b78a802 Blue Swirl
    i8042_setup_a20_line(i8042, &a20_line[0]);
1081 1611977c Anthony PERARD
    if (!no_vmport) {
1082 48a18b3c Hervé Poussineau
        vmport_init(isa_bus);
1083 48a18b3c Hervé Poussineau
        vmmouse = isa_try_create(isa_bus, "vmmouse");
1084 1611977c Anthony PERARD
    } else {
1085 1611977c Anthony PERARD
        vmmouse = NULL;
1086 1611977c Anthony PERARD
    }
1087 86d86414 Blue Swirl
    if (vmmouse) {
1088 86d86414 Blue Swirl
        qdev_prop_set_ptr(&vmmouse->qdev, "ps2_mouse", i8042);
1089 43f20196 Jan Kiszka
        qdev_init_nofail(&vmmouse->qdev);
1090 86d86414 Blue Swirl
    }
1091 48a18b3c Hervé Poussineau
    port92 = isa_create_simple(isa_bus, "port92");
1092 4b78a802 Blue Swirl
    port92_init(port92, &a20_line[1]);
1093 956a3e6b Blue Swirl
1094 4556bd8b Blue Swirl
    cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
1095 4556bd8b Blue Swirl
    DMA_init(0, cpu_exit_irq);
1096 ffe513da Isaku Yamahata
1097 ffe513da Isaku Yamahata
    for(i = 0; i < MAX_FD; i++) {
1098 ffe513da Isaku Yamahata
        fd[i] = drive_get(IF_FLOPPY, 0, i);
1099 ffe513da Isaku Yamahata
    }
1100 48a18b3c Hervé Poussineau
    *floppy = fdctrl_init_isa(isa_bus, fd);
1101 ffe513da Isaku Yamahata
}
1102 ffe513da Isaku Yamahata
1103 845773ab Isaku Yamahata
void pc_pci_device_init(PCIBus *pci_bus)
1104 e3a5cf42 Isaku Yamahata
{
1105 e3a5cf42 Isaku Yamahata
    int max_bus;
1106 e3a5cf42 Isaku Yamahata
    int bus;
1107 e3a5cf42 Isaku Yamahata
1108 e3a5cf42 Isaku Yamahata
    max_bus = drive_get_max_bus(IF_SCSI);
1109 e3a5cf42 Isaku Yamahata
    for (bus = 0; bus <= max_bus; bus++) {
1110 e3a5cf42 Isaku Yamahata
        pci_create_simple(pci_bus, -1, "lsi53c895a");
1111 e3a5cf42 Isaku Yamahata
    }
1112 e3a5cf42 Isaku Yamahata
}