root / hw / ppc405_uc.c @ fc87e185
History | View | Annotate | Download (65.5 kB)
1 | 8ecc7913 | j_mayer | /*
|
---|---|---|---|
2 | 8ecc7913 | j_mayer | * QEMU PowerPC 405 embedded processors emulation
|
3 | 5fafdf24 | ths | *
|
4 | 8ecc7913 | j_mayer | * Copyright (c) 2007 Jocelyn Mayer
|
5 | 5fafdf24 | ths | *
|
6 | 8ecc7913 | j_mayer | * Permission is hereby granted, free of charge, to any person obtaining a copy
|
7 | 8ecc7913 | j_mayer | * of this software and associated documentation files (the "Software"), to deal
|
8 | 8ecc7913 | j_mayer | * in the Software without restriction, including without limitation the rights
|
9 | 8ecc7913 | j_mayer | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
10 | 8ecc7913 | j_mayer | * copies of the Software, and to permit persons to whom the Software is
|
11 | 8ecc7913 | j_mayer | * furnished to do so, subject to the following conditions:
|
12 | 8ecc7913 | j_mayer | *
|
13 | 8ecc7913 | j_mayer | * The above copyright notice and this permission notice shall be included in
|
14 | 8ecc7913 | j_mayer | * all copies or substantial portions of the Software.
|
15 | 8ecc7913 | j_mayer | *
|
16 | 8ecc7913 | j_mayer | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
17 | 8ecc7913 | j_mayer | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
18 | 8ecc7913 | j_mayer | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
19 | 8ecc7913 | j_mayer | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
20 | 8ecc7913 | j_mayer | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
21 | 8ecc7913 | j_mayer | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
22 | 8ecc7913 | j_mayer | * THE SOFTWARE.
|
23 | 8ecc7913 | j_mayer | */
|
24 | 87ecb68b | pbrook | #include "hw.h" |
25 | 87ecb68b | pbrook | #include "ppc.h" |
26 | 04f20795 | j_mayer | #include "ppc405.h" |
27 | 87ecb68b | pbrook | #include "pc.h" |
28 | 87ecb68b | pbrook | #include "qemu-timer.h" |
29 | 87ecb68b | pbrook | #include "sysemu.h" |
30 | 3b3fb322 | blueswir1 | #include "qemu-log.h" |
31 | 8ecc7913 | j_mayer | |
32 | 8ecc7913 | j_mayer | #define DEBUG_OPBA
|
33 | 8ecc7913 | j_mayer | #define DEBUG_SDRAM
|
34 | 8ecc7913 | j_mayer | #define DEBUG_GPIO
|
35 | 8ecc7913 | j_mayer | #define DEBUG_SERIAL
|
36 | 8ecc7913 | j_mayer | #define DEBUG_OCM
|
37 | 9c02f1a2 | j_mayer | //#define DEBUG_I2C
|
38 | 9c02f1a2 | j_mayer | #define DEBUG_GPT
|
39 | 9c02f1a2 | j_mayer | #define DEBUG_MAL
|
40 | 8ecc7913 | j_mayer | #define DEBUG_CLOCKS
|
41 | aae9366a | j_mayer | //#define DEBUG_CLOCKS_LL
|
42 | 8ecc7913 | j_mayer | |
43 | c227f099 | Anthony Liguori | ram_addr_t ppc405_set_bootinfo (CPUState *env, ppc4xx_bd_info_t *bd, |
44 | b8d3f5d1 | j_mayer | uint32_t flags) |
45 | 04f20795 | j_mayer | { |
46 | c227f099 | Anthony Liguori | ram_addr_t bdloc; |
47 | 04f20795 | j_mayer | int i, n;
|
48 | 04f20795 | j_mayer | |
49 | 04f20795 | j_mayer | /* We put the bd structure at the top of memory */
|
50 | be58fc7c | j_mayer | if (bd->bi_memsize >= 0x01000000UL) |
51 | c227f099 | Anthony Liguori | bdloc = 0x01000000UL - sizeof(struct ppc4xx_bd_info_t); |
52 | be58fc7c | j_mayer | else
|
53 | c227f099 | Anthony Liguori | bdloc = bd->bi_memsize - sizeof(struct ppc4xx_bd_info_t); |
54 | 5c130f65 | pbrook | stl_phys(bdloc + 0x00, bd->bi_memstart);
|
55 | 5c130f65 | pbrook | stl_phys(bdloc + 0x04, bd->bi_memsize);
|
56 | 5c130f65 | pbrook | stl_phys(bdloc + 0x08, bd->bi_flashstart);
|
57 | 5c130f65 | pbrook | stl_phys(bdloc + 0x0C, bd->bi_flashsize);
|
58 | 5c130f65 | pbrook | stl_phys(bdloc + 0x10, bd->bi_flashoffset);
|
59 | 5c130f65 | pbrook | stl_phys(bdloc + 0x14, bd->bi_sramstart);
|
60 | 5c130f65 | pbrook | stl_phys(bdloc + 0x18, bd->bi_sramsize);
|
61 | 5c130f65 | pbrook | stl_phys(bdloc + 0x1C, bd->bi_bootflags);
|
62 | 5c130f65 | pbrook | stl_phys(bdloc + 0x20, bd->bi_ipaddr);
|
63 | 04f20795 | j_mayer | for (i = 0; i < 6; i++) |
64 | 5c130f65 | pbrook | stb_phys(bdloc + 0x24 + i, bd->bi_enetaddr[i]);
|
65 | 5c130f65 | pbrook | stw_phys(bdloc + 0x2A, bd->bi_ethspeed);
|
66 | 5c130f65 | pbrook | stl_phys(bdloc + 0x2C, bd->bi_intfreq);
|
67 | 5c130f65 | pbrook | stl_phys(bdloc + 0x30, bd->bi_busfreq);
|
68 | 5c130f65 | pbrook | stl_phys(bdloc + 0x34, bd->bi_baudrate);
|
69 | 04f20795 | j_mayer | for (i = 0; i < 4; i++) |
70 | 5c130f65 | pbrook | stb_phys(bdloc + 0x38 + i, bd->bi_s_version[i]);
|
71 | 04f20795 | j_mayer | for (i = 0; i < 32; i++) |
72 | 5c130f65 | pbrook | stb_phys(bdloc + 0x3C + i, bd->bi_s_version[i]);
|
73 | 5c130f65 | pbrook | stl_phys(bdloc + 0x5C, bd->bi_plb_busfreq);
|
74 | 5c130f65 | pbrook | stl_phys(bdloc + 0x60, bd->bi_pci_busfreq);
|
75 | 04f20795 | j_mayer | for (i = 0; i < 6; i++) |
76 | 5c130f65 | pbrook | stb_phys(bdloc + 0x64 + i, bd->bi_pci_enetaddr[i]);
|
77 | 04f20795 | j_mayer | n = 0x6A;
|
78 | b8d3f5d1 | j_mayer | if (flags & 0x00000001) { |
79 | 04f20795 | j_mayer | for (i = 0; i < 6; i++) |
80 | 5c130f65 | pbrook | stb_phys(bdloc + n++, bd->bi_pci_enetaddr2[i]); |
81 | 04f20795 | j_mayer | } |
82 | 5c130f65 | pbrook | stl_phys(bdloc + n, bd->bi_opbfreq); |
83 | 04f20795 | j_mayer | n += 4;
|
84 | 04f20795 | j_mayer | for (i = 0; i < 2; i++) { |
85 | 5c130f65 | pbrook | stl_phys(bdloc + n, bd->bi_iic_fast[i]); |
86 | 04f20795 | j_mayer | n += 4;
|
87 | 04f20795 | j_mayer | } |
88 | 04f20795 | j_mayer | |
89 | 04f20795 | j_mayer | return bdloc;
|
90 | 04f20795 | j_mayer | } |
91 | 04f20795 | j_mayer | |
92 | 8ecc7913 | j_mayer | /*****************************************************************************/
|
93 | 8ecc7913 | j_mayer | /* Shared peripherals */
|
94 | 8ecc7913 | j_mayer | |
95 | 8ecc7913 | j_mayer | /*****************************************************************************/
|
96 | 8ecc7913 | j_mayer | /* Peripheral local bus arbitrer */
|
97 | 8ecc7913 | j_mayer | enum {
|
98 | 8ecc7913 | j_mayer | PLB0_BESR = 0x084,
|
99 | 8ecc7913 | j_mayer | PLB0_BEAR = 0x086,
|
100 | 8ecc7913 | j_mayer | PLB0_ACR = 0x087,
|
101 | 8ecc7913 | j_mayer | }; |
102 | 8ecc7913 | j_mayer | |
103 | c227f099 | Anthony Liguori | typedef struct ppc4xx_plb_t ppc4xx_plb_t; |
104 | c227f099 | Anthony Liguori | struct ppc4xx_plb_t {
|
105 | 8ecc7913 | j_mayer | uint32_t acr; |
106 | 8ecc7913 | j_mayer | uint32_t bear; |
107 | 8ecc7913 | j_mayer | uint32_t besr; |
108 | 8ecc7913 | j_mayer | }; |
109 | 8ecc7913 | j_mayer | |
110 | 73b01960 | Alexander Graf | static uint32_t dcr_read_plb (void *opaque, int dcrn) |
111 | 8ecc7913 | j_mayer | { |
112 | c227f099 | Anthony Liguori | ppc4xx_plb_t *plb; |
113 | 73b01960 | Alexander Graf | uint32_t ret; |
114 | 8ecc7913 | j_mayer | |
115 | 8ecc7913 | j_mayer | plb = opaque; |
116 | 8ecc7913 | j_mayer | switch (dcrn) {
|
117 | 8ecc7913 | j_mayer | case PLB0_ACR:
|
118 | 8ecc7913 | j_mayer | ret = plb->acr; |
119 | 8ecc7913 | j_mayer | break;
|
120 | 8ecc7913 | j_mayer | case PLB0_BEAR:
|
121 | 8ecc7913 | j_mayer | ret = plb->bear; |
122 | 8ecc7913 | j_mayer | break;
|
123 | 8ecc7913 | j_mayer | case PLB0_BESR:
|
124 | 8ecc7913 | j_mayer | ret = plb->besr; |
125 | 8ecc7913 | j_mayer | break;
|
126 | 8ecc7913 | j_mayer | default:
|
127 | 8ecc7913 | j_mayer | /* Avoid gcc warning */
|
128 | 8ecc7913 | j_mayer | ret = 0;
|
129 | 8ecc7913 | j_mayer | break;
|
130 | 8ecc7913 | j_mayer | } |
131 | 8ecc7913 | j_mayer | |
132 | 8ecc7913 | j_mayer | return ret;
|
133 | 8ecc7913 | j_mayer | } |
134 | 8ecc7913 | j_mayer | |
135 | 73b01960 | Alexander Graf | static void dcr_write_plb (void *opaque, int dcrn, uint32_t val) |
136 | 8ecc7913 | j_mayer | { |
137 | c227f099 | Anthony Liguori | ppc4xx_plb_t *plb; |
138 | 8ecc7913 | j_mayer | |
139 | 8ecc7913 | j_mayer | plb = opaque; |
140 | 8ecc7913 | j_mayer | switch (dcrn) {
|
141 | 8ecc7913 | j_mayer | case PLB0_ACR:
|
142 | 9c02f1a2 | j_mayer | /* We don't care about the actual parameters written as
|
143 | 9c02f1a2 | j_mayer | * we don't manage any priorities on the bus
|
144 | 9c02f1a2 | j_mayer | */
|
145 | 9c02f1a2 | j_mayer | plb->acr = val & 0xF8000000;
|
146 | 8ecc7913 | j_mayer | break;
|
147 | 8ecc7913 | j_mayer | case PLB0_BEAR:
|
148 | 8ecc7913 | j_mayer | /* Read only */
|
149 | 8ecc7913 | j_mayer | break;
|
150 | 8ecc7913 | j_mayer | case PLB0_BESR:
|
151 | 8ecc7913 | j_mayer | /* Write-clear */
|
152 | 8ecc7913 | j_mayer | plb->besr &= ~val; |
153 | 8ecc7913 | j_mayer | break;
|
154 | 8ecc7913 | j_mayer | } |
155 | 8ecc7913 | j_mayer | } |
156 | 8ecc7913 | j_mayer | |
157 | 8ecc7913 | j_mayer | static void ppc4xx_plb_reset (void *opaque) |
158 | 8ecc7913 | j_mayer | { |
159 | c227f099 | Anthony Liguori | ppc4xx_plb_t *plb; |
160 | 8ecc7913 | j_mayer | |
161 | 8ecc7913 | j_mayer | plb = opaque; |
162 | 8ecc7913 | j_mayer | plb->acr = 0x00000000;
|
163 | 8ecc7913 | j_mayer | plb->bear = 0x00000000;
|
164 | 8ecc7913 | j_mayer | plb->besr = 0x00000000;
|
165 | 8ecc7913 | j_mayer | } |
166 | 8ecc7913 | j_mayer | |
167 | 802670e6 | Blue Swirl | static void ppc4xx_plb_init(CPUState *env) |
168 | 8ecc7913 | j_mayer | { |
169 | c227f099 | Anthony Liguori | ppc4xx_plb_t *plb; |
170 | 8ecc7913 | j_mayer | |
171 | c227f099 | Anthony Liguori | plb = qemu_mallocz(sizeof(ppc4xx_plb_t));
|
172 | 487414f1 | aliguori | ppc_dcr_register(env, PLB0_ACR, plb, &dcr_read_plb, &dcr_write_plb); |
173 | 487414f1 | aliguori | ppc_dcr_register(env, PLB0_BEAR, plb, &dcr_read_plb, &dcr_write_plb); |
174 | 487414f1 | aliguori | ppc_dcr_register(env, PLB0_BESR, plb, &dcr_read_plb, &dcr_write_plb); |
175 | a08d4367 | Jan Kiszka | qemu_register_reset(ppc4xx_plb_reset, plb); |
176 | 8ecc7913 | j_mayer | } |
177 | 8ecc7913 | j_mayer | |
178 | 8ecc7913 | j_mayer | /*****************************************************************************/
|
179 | 8ecc7913 | j_mayer | /* PLB to OPB bridge */
|
180 | 8ecc7913 | j_mayer | enum {
|
181 | 8ecc7913 | j_mayer | POB0_BESR0 = 0x0A0,
|
182 | 8ecc7913 | j_mayer | POB0_BESR1 = 0x0A2,
|
183 | 8ecc7913 | j_mayer | POB0_BEAR = 0x0A4,
|
184 | 8ecc7913 | j_mayer | }; |
185 | 8ecc7913 | j_mayer | |
186 | c227f099 | Anthony Liguori | typedef struct ppc4xx_pob_t ppc4xx_pob_t; |
187 | c227f099 | Anthony Liguori | struct ppc4xx_pob_t {
|
188 | 8ecc7913 | j_mayer | uint32_t bear; |
189 | 8ecc7913 | j_mayer | uint32_t besr[2];
|
190 | 8ecc7913 | j_mayer | }; |
191 | 8ecc7913 | j_mayer | |
192 | 73b01960 | Alexander Graf | static uint32_t dcr_read_pob (void *opaque, int dcrn) |
193 | 8ecc7913 | j_mayer | { |
194 | c227f099 | Anthony Liguori | ppc4xx_pob_t *pob; |
195 | 73b01960 | Alexander Graf | uint32_t ret; |
196 | 8ecc7913 | j_mayer | |
197 | 8ecc7913 | j_mayer | pob = opaque; |
198 | 8ecc7913 | j_mayer | switch (dcrn) {
|
199 | 8ecc7913 | j_mayer | case POB0_BEAR:
|
200 | 8ecc7913 | j_mayer | ret = pob->bear; |
201 | 8ecc7913 | j_mayer | break;
|
202 | 8ecc7913 | j_mayer | case POB0_BESR0:
|
203 | 8ecc7913 | j_mayer | case POB0_BESR1:
|
204 | 8ecc7913 | j_mayer | ret = pob->besr[dcrn - POB0_BESR0]; |
205 | 8ecc7913 | j_mayer | break;
|
206 | 8ecc7913 | j_mayer | default:
|
207 | 8ecc7913 | j_mayer | /* Avoid gcc warning */
|
208 | 8ecc7913 | j_mayer | ret = 0;
|
209 | 8ecc7913 | j_mayer | break;
|
210 | 8ecc7913 | j_mayer | } |
211 | 8ecc7913 | j_mayer | |
212 | 8ecc7913 | j_mayer | return ret;
|
213 | 8ecc7913 | j_mayer | } |
214 | 8ecc7913 | j_mayer | |
215 | 73b01960 | Alexander Graf | static void dcr_write_pob (void *opaque, int dcrn, uint32_t val) |
216 | 8ecc7913 | j_mayer | { |
217 | c227f099 | Anthony Liguori | ppc4xx_pob_t *pob; |
218 | 8ecc7913 | j_mayer | |
219 | 8ecc7913 | j_mayer | pob = opaque; |
220 | 8ecc7913 | j_mayer | switch (dcrn) {
|
221 | 8ecc7913 | j_mayer | case POB0_BEAR:
|
222 | 8ecc7913 | j_mayer | /* Read only */
|
223 | 8ecc7913 | j_mayer | break;
|
224 | 8ecc7913 | j_mayer | case POB0_BESR0:
|
225 | 8ecc7913 | j_mayer | case POB0_BESR1:
|
226 | 8ecc7913 | j_mayer | /* Write-clear */
|
227 | 8ecc7913 | j_mayer | pob->besr[dcrn - POB0_BESR0] &= ~val; |
228 | 8ecc7913 | j_mayer | break;
|
229 | 8ecc7913 | j_mayer | } |
230 | 8ecc7913 | j_mayer | } |
231 | 8ecc7913 | j_mayer | |
232 | 8ecc7913 | j_mayer | static void ppc4xx_pob_reset (void *opaque) |
233 | 8ecc7913 | j_mayer | { |
234 | c227f099 | Anthony Liguori | ppc4xx_pob_t *pob; |
235 | 8ecc7913 | j_mayer | |
236 | 8ecc7913 | j_mayer | pob = opaque; |
237 | 8ecc7913 | j_mayer | /* No error */
|
238 | 8ecc7913 | j_mayer | pob->bear = 0x00000000;
|
239 | 8ecc7913 | j_mayer | pob->besr[0] = 0x0000000; |
240 | 8ecc7913 | j_mayer | pob->besr[1] = 0x0000000; |
241 | 8ecc7913 | j_mayer | } |
242 | 8ecc7913 | j_mayer | |
243 | 802670e6 | Blue Swirl | static void ppc4xx_pob_init(CPUState *env) |
244 | 8ecc7913 | j_mayer | { |
245 | c227f099 | Anthony Liguori | ppc4xx_pob_t *pob; |
246 | 8ecc7913 | j_mayer | |
247 | c227f099 | Anthony Liguori | pob = qemu_mallocz(sizeof(ppc4xx_pob_t));
|
248 | 487414f1 | aliguori | ppc_dcr_register(env, POB0_BEAR, pob, &dcr_read_pob, &dcr_write_pob); |
249 | 487414f1 | aliguori | ppc_dcr_register(env, POB0_BESR0, pob, &dcr_read_pob, &dcr_write_pob); |
250 | 487414f1 | aliguori | ppc_dcr_register(env, POB0_BESR1, pob, &dcr_read_pob, &dcr_write_pob); |
251 | a08d4367 | Jan Kiszka | qemu_register_reset(ppc4xx_pob_reset, pob); |
252 | 8ecc7913 | j_mayer | } |
253 | 8ecc7913 | j_mayer | |
254 | 8ecc7913 | j_mayer | /*****************************************************************************/
|
255 | 8ecc7913 | j_mayer | /* OPB arbitrer */
|
256 | c227f099 | Anthony Liguori | typedef struct ppc4xx_opba_t ppc4xx_opba_t; |
257 | c227f099 | Anthony Liguori | struct ppc4xx_opba_t {
|
258 | 8ecc7913 | j_mayer | uint8_t cr; |
259 | 8ecc7913 | j_mayer | uint8_t pr; |
260 | 8ecc7913 | j_mayer | }; |
261 | 8ecc7913 | j_mayer | |
262 | c227f099 | Anthony Liguori | static uint32_t opba_readb (void *opaque, target_phys_addr_t addr) |
263 | 8ecc7913 | j_mayer | { |
264 | c227f099 | Anthony Liguori | ppc4xx_opba_t *opba; |
265 | 8ecc7913 | j_mayer | uint32_t ret; |
266 | 8ecc7913 | j_mayer | |
267 | 8ecc7913 | j_mayer | #ifdef DEBUG_OPBA
|
268 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr); |
269 | 8ecc7913 | j_mayer | #endif
|
270 | 8ecc7913 | j_mayer | opba = opaque; |
271 | 802670e6 | Blue Swirl | switch (addr) {
|
272 | 8ecc7913 | j_mayer | case 0x00: |
273 | 8ecc7913 | j_mayer | ret = opba->cr; |
274 | 8ecc7913 | j_mayer | break;
|
275 | 8ecc7913 | j_mayer | case 0x01: |
276 | 8ecc7913 | j_mayer | ret = opba->pr; |
277 | 8ecc7913 | j_mayer | break;
|
278 | 8ecc7913 | j_mayer | default:
|
279 | 8ecc7913 | j_mayer | ret = 0x00;
|
280 | 8ecc7913 | j_mayer | break;
|
281 | 8ecc7913 | j_mayer | } |
282 | 8ecc7913 | j_mayer | |
283 | 8ecc7913 | j_mayer | return ret;
|
284 | 8ecc7913 | j_mayer | } |
285 | 8ecc7913 | j_mayer | |
286 | 8ecc7913 | j_mayer | static void opba_writeb (void *opaque, |
287 | c227f099 | Anthony Liguori | target_phys_addr_t addr, uint32_t value) |
288 | 8ecc7913 | j_mayer | { |
289 | c227f099 | Anthony Liguori | ppc4xx_opba_t *opba; |
290 | 8ecc7913 | j_mayer | |
291 | 8ecc7913 | j_mayer | #ifdef DEBUG_OPBA
|
292 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr, |
293 | 90e189ec | Blue Swirl | value); |
294 | 8ecc7913 | j_mayer | #endif
|
295 | 8ecc7913 | j_mayer | opba = opaque; |
296 | 802670e6 | Blue Swirl | switch (addr) {
|
297 | 8ecc7913 | j_mayer | case 0x00: |
298 | 8ecc7913 | j_mayer | opba->cr = value & 0xF8;
|
299 | 8ecc7913 | j_mayer | break;
|
300 | 8ecc7913 | j_mayer | case 0x01: |
301 | 8ecc7913 | j_mayer | opba->pr = value & 0xFF;
|
302 | 8ecc7913 | j_mayer | break;
|
303 | 8ecc7913 | j_mayer | default:
|
304 | 8ecc7913 | j_mayer | break;
|
305 | 8ecc7913 | j_mayer | } |
306 | 8ecc7913 | j_mayer | } |
307 | 8ecc7913 | j_mayer | |
308 | c227f099 | Anthony Liguori | static uint32_t opba_readw (void *opaque, target_phys_addr_t addr) |
309 | 8ecc7913 | j_mayer | { |
310 | 8ecc7913 | j_mayer | uint32_t ret; |
311 | 8ecc7913 | j_mayer | |
312 | 8ecc7913 | j_mayer | #ifdef DEBUG_OPBA
|
313 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr); |
314 | 8ecc7913 | j_mayer | #endif
|
315 | 8ecc7913 | j_mayer | ret = opba_readb(opaque, addr) << 8;
|
316 | 8ecc7913 | j_mayer | ret |= opba_readb(opaque, addr + 1);
|
317 | 8ecc7913 | j_mayer | |
318 | 8ecc7913 | j_mayer | return ret;
|
319 | 8ecc7913 | j_mayer | } |
320 | 8ecc7913 | j_mayer | |
321 | 8ecc7913 | j_mayer | static void opba_writew (void *opaque, |
322 | c227f099 | Anthony Liguori | target_phys_addr_t addr, uint32_t value) |
323 | 8ecc7913 | j_mayer | { |
324 | 8ecc7913 | j_mayer | #ifdef DEBUG_OPBA
|
325 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr, |
326 | 90e189ec | Blue Swirl | value); |
327 | 8ecc7913 | j_mayer | #endif
|
328 | 8ecc7913 | j_mayer | opba_writeb(opaque, addr, value >> 8);
|
329 | 8ecc7913 | j_mayer | opba_writeb(opaque, addr + 1, value);
|
330 | 8ecc7913 | j_mayer | } |
331 | 8ecc7913 | j_mayer | |
332 | c227f099 | Anthony Liguori | static uint32_t opba_readl (void *opaque, target_phys_addr_t addr) |
333 | 8ecc7913 | j_mayer | { |
334 | 8ecc7913 | j_mayer | uint32_t ret; |
335 | 8ecc7913 | j_mayer | |
336 | 8ecc7913 | j_mayer | #ifdef DEBUG_OPBA
|
337 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr); |
338 | 8ecc7913 | j_mayer | #endif
|
339 | 8ecc7913 | j_mayer | ret = opba_readb(opaque, addr) << 24;
|
340 | 8ecc7913 | j_mayer | ret |= opba_readb(opaque, addr + 1) << 16; |
341 | 8ecc7913 | j_mayer | |
342 | 8ecc7913 | j_mayer | return ret;
|
343 | 8ecc7913 | j_mayer | } |
344 | 8ecc7913 | j_mayer | |
345 | 8ecc7913 | j_mayer | static void opba_writel (void *opaque, |
346 | c227f099 | Anthony Liguori | target_phys_addr_t addr, uint32_t value) |
347 | 8ecc7913 | j_mayer | { |
348 | 8ecc7913 | j_mayer | #ifdef DEBUG_OPBA
|
349 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr, |
350 | 90e189ec | Blue Swirl | value); |
351 | 8ecc7913 | j_mayer | #endif
|
352 | 8ecc7913 | j_mayer | opba_writeb(opaque, addr, value >> 24);
|
353 | 8ecc7913 | j_mayer | opba_writeb(opaque, addr + 1, value >> 16); |
354 | 8ecc7913 | j_mayer | } |
355 | 8ecc7913 | j_mayer | |
356 | d60efc6b | Blue Swirl | static CPUReadMemoryFunc * const opba_read[] = { |
357 | 8ecc7913 | j_mayer | &opba_readb, |
358 | 8ecc7913 | j_mayer | &opba_readw, |
359 | 8ecc7913 | j_mayer | &opba_readl, |
360 | 8ecc7913 | j_mayer | }; |
361 | 8ecc7913 | j_mayer | |
362 | d60efc6b | Blue Swirl | static CPUWriteMemoryFunc * const opba_write[] = { |
363 | 8ecc7913 | j_mayer | &opba_writeb, |
364 | 8ecc7913 | j_mayer | &opba_writew, |
365 | 8ecc7913 | j_mayer | &opba_writel, |
366 | 8ecc7913 | j_mayer | }; |
367 | 8ecc7913 | j_mayer | |
368 | 8ecc7913 | j_mayer | static void ppc4xx_opba_reset (void *opaque) |
369 | 8ecc7913 | j_mayer | { |
370 | c227f099 | Anthony Liguori | ppc4xx_opba_t *opba; |
371 | 8ecc7913 | j_mayer | |
372 | 8ecc7913 | j_mayer | opba = opaque; |
373 | 8ecc7913 | j_mayer | opba->cr = 0x00; /* No dynamic priorities - park disabled */ |
374 | 8ecc7913 | j_mayer | opba->pr = 0x11;
|
375 | 8ecc7913 | j_mayer | } |
376 | 8ecc7913 | j_mayer | |
377 | c227f099 | Anthony Liguori | static void ppc4xx_opba_init(target_phys_addr_t base) |
378 | 8ecc7913 | j_mayer | { |
379 | c227f099 | Anthony Liguori | ppc4xx_opba_t *opba; |
380 | 802670e6 | Blue Swirl | int io;
|
381 | 8ecc7913 | j_mayer | |
382 | c227f099 | Anthony Liguori | opba = qemu_mallocz(sizeof(ppc4xx_opba_t));
|
383 | 8ecc7913 | j_mayer | #ifdef DEBUG_OPBA
|
384 | 90e189ec | Blue Swirl | printf("%s: offset " TARGET_FMT_plx "\n", __func__, base); |
385 | 8ecc7913 | j_mayer | #endif
|
386 | 802670e6 | Blue Swirl | io = cpu_register_io_memory(opba_read, opba_write, opba); |
387 | 802670e6 | Blue Swirl | cpu_register_physical_memory(base, 0x002, io);
|
388 | 802670e6 | Blue Swirl | qemu_register_reset(ppc4xx_opba_reset, opba); |
389 | 8ecc7913 | j_mayer | } |
390 | 8ecc7913 | j_mayer | |
391 | 8ecc7913 | j_mayer | /*****************************************************************************/
|
392 | 8ecc7913 | j_mayer | /* Code decompression controller */
|
393 | 8ecc7913 | j_mayer | /* XXX: TODO */
|
394 | 8ecc7913 | j_mayer | |
395 | 8ecc7913 | j_mayer | /*****************************************************************************/
|
396 | 8ecc7913 | j_mayer | /* Peripheral controller */
|
397 | c227f099 | Anthony Liguori | typedef struct ppc4xx_ebc_t ppc4xx_ebc_t; |
398 | c227f099 | Anthony Liguori | struct ppc4xx_ebc_t {
|
399 | 8ecc7913 | j_mayer | uint32_t addr; |
400 | 8ecc7913 | j_mayer | uint32_t bcr[8];
|
401 | 8ecc7913 | j_mayer | uint32_t bap[8];
|
402 | 8ecc7913 | j_mayer | uint32_t bear; |
403 | 8ecc7913 | j_mayer | uint32_t besr0; |
404 | 8ecc7913 | j_mayer | uint32_t besr1; |
405 | 8ecc7913 | j_mayer | uint32_t cfg; |
406 | 8ecc7913 | j_mayer | }; |
407 | 8ecc7913 | j_mayer | |
408 | 8ecc7913 | j_mayer | enum {
|
409 | 8ecc7913 | j_mayer | EBC0_CFGADDR = 0x012,
|
410 | 8ecc7913 | j_mayer | EBC0_CFGDATA = 0x013,
|
411 | 8ecc7913 | j_mayer | }; |
412 | 8ecc7913 | j_mayer | |
413 | 73b01960 | Alexander Graf | static uint32_t dcr_read_ebc (void *opaque, int dcrn) |
414 | 8ecc7913 | j_mayer | { |
415 | c227f099 | Anthony Liguori | ppc4xx_ebc_t *ebc; |
416 | 73b01960 | Alexander Graf | uint32_t ret; |
417 | 8ecc7913 | j_mayer | |
418 | 8ecc7913 | j_mayer | ebc = opaque; |
419 | 8ecc7913 | j_mayer | switch (dcrn) {
|
420 | 8ecc7913 | j_mayer | case EBC0_CFGADDR:
|
421 | 8ecc7913 | j_mayer | ret = ebc->addr; |
422 | 8ecc7913 | j_mayer | break;
|
423 | 8ecc7913 | j_mayer | case EBC0_CFGDATA:
|
424 | 8ecc7913 | j_mayer | switch (ebc->addr) {
|
425 | 8ecc7913 | j_mayer | case 0x00: /* B0CR */ |
426 | 8ecc7913 | j_mayer | ret = ebc->bcr[0];
|
427 | 8ecc7913 | j_mayer | break;
|
428 | 8ecc7913 | j_mayer | case 0x01: /* B1CR */ |
429 | 8ecc7913 | j_mayer | ret = ebc->bcr[1];
|
430 | 8ecc7913 | j_mayer | break;
|
431 | 8ecc7913 | j_mayer | case 0x02: /* B2CR */ |
432 | 8ecc7913 | j_mayer | ret = ebc->bcr[2];
|
433 | 8ecc7913 | j_mayer | break;
|
434 | 8ecc7913 | j_mayer | case 0x03: /* B3CR */ |
435 | 8ecc7913 | j_mayer | ret = ebc->bcr[3];
|
436 | 8ecc7913 | j_mayer | break;
|
437 | 8ecc7913 | j_mayer | case 0x04: /* B4CR */ |
438 | 8ecc7913 | j_mayer | ret = ebc->bcr[4];
|
439 | 8ecc7913 | j_mayer | break;
|
440 | 8ecc7913 | j_mayer | case 0x05: /* B5CR */ |
441 | 8ecc7913 | j_mayer | ret = ebc->bcr[5];
|
442 | 8ecc7913 | j_mayer | break;
|
443 | 8ecc7913 | j_mayer | case 0x06: /* B6CR */ |
444 | 8ecc7913 | j_mayer | ret = ebc->bcr[6];
|
445 | 8ecc7913 | j_mayer | break;
|
446 | 8ecc7913 | j_mayer | case 0x07: /* B7CR */ |
447 | 8ecc7913 | j_mayer | ret = ebc->bcr[7];
|
448 | 8ecc7913 | j_mayer | break;
|
449 | 8ecc7913 | j_mayer | case 0x10: /* B0AP */ |
450 | 8ecc7913 | j_mayer | ret = ebc->bap[0];
|
451 | 8ecc7913 | j_mayer | break;
|
452 | 8ecc7913 | j_mayer | case 0x11: /* B1AP */ |
453 | 8ecc7913 | j_mayer | ret = ebc->bap[1];
|
454 | 8ecc7913 | j_mayer | break;
|
455 | 8ecc7913 | j_mayer | case 0x12: /* B2AP */ |
456 | 8ecc7913 | j_mayer | ret = ebc->bap[2];
|
457 | 8ecc7913 | j_mayer | break;
|
458 | 8ecc7913 | j_mayer | case 0x13: /* B3AP */ |
459 | 8ecc7913 | j_mayer | ret = ebc->bap[3];
|
460 | 8ecc7913 | j_mayer | break;
|
461 | 8ecc7913 | j_mayer | case 0x14: /* B4AP */ |
462 | 8ecc7913 | j_mayer | ret = ebc->bap[4];
|
463 | 8ecc7913 | j_mayer | break;
|
464 | 8ecc7913 | j_mayer | case 0x15: /* B5AP */ |
465 | 8ecc7913 | j_mayer | ret = ebc->bap[5];
|
466 | 8ecc7913 | j_mayer | break;
|
467 | 8ecc7913 | j_mayer | case 0x16: /* B6AP */ |
468 | 8ecc7913 | j_mayer | ret = ebc->bap[6];
|
469 | 8ecc7913 | j_mayer | break;
|
470 | 8ecc7913 | j_mayer | case 0x17: /* B7AP */ |
471 | 8ecc7913 | j_mayer | ret = ebc->bap[7];
|
472 | 8ecc7913 | j_mayer | break;
|
473 | 8ecc7913 | j_mayer | case 0x20: /* BEAR */ |
474 | 8ecc7913 | j_mayer | ret = ebc->bear; |
475 | 8ecc7913 | j_mayer | break;
|
476 | 8ecc7913 | j_mayer | case 0x21: /* BESR0 */ |
477 | 8ecc7913 | j_mayer | ret = ebc->besr0; |
478 | 8ecc7913 | j_mayer | break;
|
479 | 8ecc7913 | j_mayer | case 0x22: /* BESR1 */ |
480 | 8ecc7913 | j_mayer | ret = ebc->besr1; |
481 | 8ecc7913 | j_mayer | break;
|
482 | 8ecc7913 | j_mayer | case 0x23: /* CFG */ |
483 | 8ecc7913 | j_mayer | ret = ebc->cfg; |
484 | 8ecc7913 | j_mayer | break;
|
485 | 8ecc7913 | j_mayer | default:
|
486 | 8ecc7913 | j_mayer | ret = 0x00000000;
|
487 | 8ecc7913 | j_mayer | break;
|
488 | 8ecc7913 | j_mayer | } |
489 | 9fad3eb7 | Blue Swirl | break;
|
490 | 8ecc7913 | j_mayer | default:
|
491 | 8ecc7913 | j_mayer | ret = 0x00000000;
|
492 | 8ecc7913 | j_mayer | break;
|
493 | 8ecc7913 | j_mayer | } |
494 | 8ecc7913 | j_mayer | |
495 | 8ecc7913 | j_mayer | return ret;
|
496 | 8ecc7913 | j_mayer | } |
497 | 8ecc7913 | j_mayer | |
498 | 73b01960 | Alexander Graf | static void dcr_write_ebc (void *opaque, int dcrn, uint32_t val) |
499 | 8ecc7913 | j_mayer | { |
500 | c227f099 | Anthony Liguori | ppc4xx_ebc_t *ebc; |
501 | 8ecc7913 | j_mayer | |
502 | 8ecc7913 | j_mayer | ebc = opaque; |
503 | 8ecc7913 | j_mayer | switch (dcrn) {
|
504 | 8ecc7913 | j_mayer | case EBC0_CFGADDR:
|
505 | 8ecc7913 | j_mayer | ebc->addr = val; |
506 | 8ecc7913 | j_mayer | break;
|
507 | 8ecc7913 | j_mayer | case EBC0_CFGDATA:
|
508 | 8ecc7913 | j_mayer | switch (ebc->addr) {
|
509 | 8ecc7913 | j_mayer | case 0x00: /* B0CR */ |
510 | 8ecc7913 | j_mayer | break;
|
511 | 8ecc7913 | j_mayer | case 0x01: /* B1CR */ |
512 | 8ecc7913 | j_mayer | break;
|
513 | 8ecc7913 | j_mayer | case 0x02: /* B2CR */ |
514 | 8ecc7913 | j_mayer | break;
|
515 | 8ecc7913 | j_mayer | case 0x03: /* B3CR */ |
516 | 8ecc7913 | j_mayer | break;
|
517 | 8ecc7913 | j_mayer | case 0x04: /* B4CR */ |
518 | 8ecc7913 | j_mayer | break;
|
519 | 8ecc7913 | j_mayer | case 0x05: /* B5CR */ |
520 | 8ecc7913 | j_mayer | break;
|
521 | 8ecc7913 | j_mayer | case 0x06: /* B6CR */ |
522 | 8ecc7913 | j_mayer | break;
|
523 | 8ecc7913 | j_mayer | case 0x07: /* B7CR */ |
524 | 8ecc7913 | j_mayer | break;
|
525 | 8ecc7913 | j_mayer | case 0x10: /* B0AP */ |
526 | 8ecc7913 | j_mayer | break;
|
527 | 8ecc7913 | j_mayer | case 0x11: /* B1AP */ |
528 | 8ecc7913 | j_mayer | break;
|
529 | 8ecc7913 | j_mayer | case 0x12: /* B2AP */ |
530 | 8ecc7913 | j_mayer | break;
|
531 | 8ecc7913 | j_mayer | case 0x13: /* B3AP */ |
532 | 8ecc7913 | j_mayer | break;
|
533 | 8ecc7913 | j_mayer | case 0x14: /* B4AP */ |
534 | 8ecc7913 | j_mayer | break;
|
535 | 8ecc7913 | j_mayer | case 0x15: /* B5AP */ |
536 | 8ecc7913 | j_mayer | break;
|
537 | 8ecc7913 | j_mayer | case 0x16: /* B6AP */ |
538 | 8ecc7913 | j_mayer | break;
|
539 | 8ecc7913 | j_mayer | case 0x17: /* B7AP */ |
540 | 8ecc7913 | j_mayer | break;
|
541 | 8ecc7913 | j_mayer | case 0x20: /* BEAR */ |
542 | 8ecc7913 | j_mayer | break;
|
543 | 8ecc7913 | j_mayer | case 0x21: /* BESR0 */ |
544 | 8ecc7913 | j_mayer | break;
|
545 | 8ecc7913 | j_mayer | case 0x22: /* BESR1 */ |
546 | 8ecc7913 | j_mayer | break;
|
547 | 8ecc7913 | j_mayer | case 0x23: /* CFG */ |
548 | 8ecc7913 | j_mayer | break;
|
549 | 8ecc7913 | j_mayer | default:
|
550 | 8ecc7913 | j_mayer | break;
|
551 | 8ecc7913 | j_mayer | } |
552 | 8ecc7913 | j_mayer | break;
|
553 | 8ecc7913 | j_mayer | default:
|
554 | 8ecc7913 | j_mayer | break;
|
555 | 8ecc7913 | j_mayer | } |
556 | 8ecc7913 | j_mayer | } |
557 | 8ecc7913 | j_mayer | |
558 | 8ecc7913 | j_mayer | static void ebc_reset (void *opaque) |
559 | 8ecc7913 | j_mayer | { |
560 | c227f099 | Anthony Liguori | ppc4xx_ebc_t *ebc; |
561 | 8ecc7913 | j_mayer | int i;
|
562 | 8ecc7913 | j_mayer | |
563 | 8ecc7913 | j_mayer | ebc = opaque; |
564 | 8ecc7913 | j_mayer | ebc->addr = 0x00000000;
|
565 | 8ecc7913 | j_mayer | ebc->bap[0] = 0x7F8FFE80; |
566 | 8ecc7913 | j_mayer | ebc->bcr[0] = 0xFFE28000; |
567 | 8ecc7913 | j_mayer | for (i = 0; i < 8; i++) { |
568 | 8ecc7913 | j_mayer | ebc->bap[i] = 0x00000000;
|
569 | 8ecc7913 | j_mayer | ebc->bcr[i] = 0x00000000;
|
570 | 8ecc7913 | j_mayer | } |
571 | 8ecc7913 | j_mayer | ebc->besr0 = 0x00000000;
|
572 | 8ecc7913 | j_mayer | ebc->besr1 = 0x00000000;
|
573 | 9c02f1a2 | j_mayer | ebc->cfg = 0x80400000;
|
574 | 8ecc7913 | j_mayer | } |
575 | 8ecc7913 | j_mayer | |
576 | 802670e6 | Blue Swirl | static void ppc405_ebc_init(CPUState *env) |
577 | 8ecc7913 | j_mayer | { |
578 | c227f099 | Anthony Liguori | ppc4xx_ebc_t *ebc; |
579 | 8ecc7913 | j_mayer | |
580 | c227f099 | Anthony Liguori | ebc = qemu_mallocz(sizeof(ppc4xx_ebc_t));
|
581 | a08d4367 | Jan Kiszka | qemu_register_reset(&ebc_reset, ebc); |
582 | 487414f1 | aliguori | ppc_dcr_register(env, EBC0_CFGADDR, |
583 | 487414f1 | aliguori | ebc, &dcr_read_ebc, &dcr_write_ebc); |
584 | 487414f1 | aliguori | ppc_dcr_register(env, EBC0_CFGDATA, |
585 | 487414f1 | aliguori | ebc, &dcr_read_ebc, &dcr_write_ebc); |
586 | 8ecc7913 | j_mayer | } |
587 | 8ecc7913 | j_mayer | |
588 | 8ecc7913 | j_mayer | /*****************************************************************************/
|
589 | 8ecc7913 | j_mayer | /* DMA controller */
|
590 | 8ecc7913 | j_mayer | enum {
|
591 | 8ecc7913 | j_mayer | DMA0_CR0 = 0x100,
|
592 | 8ecc7913 | j_mayer | DMA0_CT0 = 0x101,
|
593 | 8ecc7913 | j_mayer | DMA0_DA0 = 0x102,
|
594 | 8ecc7913 | j_mayer | DMA0_SA0 = 0x103,
|
595 | 8ecc7913 | j_mayer | DMA0_SG0 = 0x104,
|
596 | 8ecc7913 | j_mayer | DMA0_CR1 = 0x108,
|
597 | 8ecc7913 | j_mayer | DMA0_CT1 = 0x109,
|
598 | 8ecc7913 | j_mayer | DMA0_DA1 = 0x10A,
|
599 | 8ecc7913 | j_mayer | DMA0_SA1 = 0x10B,
|
600 | 8ecc7913 | j_mayer | DMA0_SG1 = 0x10C,
|
601 | 8ecc7913 | j_mayer | DMA0_CR2 = 0x110,
|
602 | 8ecc7913 | j_mayer | DMA0_CT2 = 0x111,
|
603 | 8ecc7913 | j_mayer | DMA0_DA2 = 0x112,
|
604 | 8ecc7913 | j_mayer | DMA0_SA2 = 0x113,
|
605 | 8ecc7913 | j_mayer | DMA0_SG2 = 0x114,
|
606 | 8ecc7913 | j_mayer | DMA0_CR3 = 0x118,
|
607 | 8ecc7913 | j_mayer | DMA0_CT3 = 0x119,
|
608 | 8ecc7913 | j_mayer | DMA0_DA3 = 0x11A,
|
609 | 8ecc7913 | j_mayer | DMA0_SA3 = 0x11B,
|
610 | 8ecc7913 | j_mayer | DMA0_SG3 = 0x11C,
|
611 | 8ecc7913 | j_mayer | DMA0_SR = 0x120,
|
612 | 8ecc7913 | j_mayer | DMA0_SGC = 0x123,
|
613 | 8ecc7913 | j_mayer | DMA0_SLP = 0x125,
|
614 | 8ecc7913 | j_mayer | DMA0_POL = 0x126,
|
615 | 8ecc7913 | j_mayer | }; |
616 | 8ecc7913 | j_mayer | |
617 | c227f099 | Anthony Liguori | typedef struct ppc405_dma_t ppc405_dma_t; |
618 | c227f099 | Anthony Liguori | struct ppc405_dma_t {
|
619 | 8ecc7913 | j_mayer | qemu_irq irqs[4];
|
620 | 8ecc7913 | j_mayer | uint32_t cr[4];
|
621 | 8ecc7913 | j_mayer | uint32_t ct[4];
|
622 | 8ecc7913 | j_mayer | uint32_t da[4];
|
623 | 8ecc7913 | j_mayer | uint32_t sa[4];
|
624 | 8ecc7913 | j_mayer | uint32_t sg[4];
|
625 | 8ecc7913 | j_mayer | uint32_t sr; |
626 | 8ecc7913 | j_mayer | uint32_t sgc; |
627 | 8ecc7913 | j_mayer | uint32_t slp; |
628 | 8ecc7913 | j_mayer | uint32_t pol; |
629 | 8ecc7913 | j_mayer | }; |
630 | 8ecc7913 | j_mayer | |
631 | 73b01960 | Alexander Graf | static uint32_t dcr_read_dma (void *opaque, int dcrn) |
632 | 8ecc7913 | j_mayer | { |
633 | c227f099 | Anthony Liguori | ppc405_dma_t *dma; |
634 | 8ecc7913 | j_mayer | |
635 | 8ecc7913 | j_mayer | dma = opaque; |
636 | 8ecc7913 | j_mayer | |
637 | 8ecc7913 | j_mayer | return 0; |
638 | 8ecc7913 | j_mayer | } |
639 | 8ecc7913 | j_mayer | |
640 | 73b01960 | Alexander Graf | static void dcr_write_dma (void *opaque, int dcrn, uint32_t val) |
641 | 8ecc7913 | j_mayer | { |
642 | c227f099 | Anthony Liguori | ppc405_dma_t *dma; |
643 | 8ecc7913 | j_mayer | |
644 | 8ecc7913 | j_mayer | dma = opaque; |
645 | 8ecc7913 | j_mayer | } |
646 | 8ecc7913 | j_mayer | |
647 | 8ecc7913 | j_mayer | static void ppc405_dma_reset (void *opaque) |
648 | 8ecc7913 | j_mayer | { |
649 | c227f099 | Anthony Liguori | ppc405_dma_t *dma; |
650 | 8ecc7913 | j_mayer | int i;
|
651 | 8ecc7913 | j_mayer | |
652 | 8ecc7913 | j_mayer | dma = opaque; |
653 | 8ecc7913 | j_mayer | for (i = 0; i < 4; i++) { |
654 | 8ecc7913 | j_mayer | dma->cr[i] = 0x00000000;
|
655 | 8ecc7913 | j_mayer | dma->ct[i] = 0x00000000;
|
656 | 8ecc7913 | j_mayer | dma->da[i] = 0x00000000;
|
657 | 8ecc7913 | j_mayer | dma->sa[i] = 0x00000000;
|
658 | 8ecc7913 | j_mayer | dma->sg[i] = 0x00000000;
|
659 | 8ecc7913 | j_mayer | } |
660 | 8ecc7913 | j_mayer | dma->sr = 0x00000000;
|
661 | 8ecc7913 | j_mayer | dma->sgc = 0x00000000;
|
662 | 8ecc7913 | j_mayer | dma->slp = 0x7C000000;
|
663 | 8ecc7913 | j_mayer | dma->pol = 0x00000000;
|
664 | 8ecc7913 | j_mayer | } |
665 | 8ecc7913 | j_mayer | |
666 | 802670e6 | Blue Swirl | static void ppc405_dma_init(CPUState *env, qemu_irq irqs[4]) |
667 | 8ecc7913 | j_mayer | { |
668 | c227f099 | Anthony Liguori | ppc405_dma_t *dma; |
669 | 8ecc7913 | j_mayer | |
670 | c227f099 | Anthony Liguori | dma = qemu_mallocz(sizeof(ppc405_dma_t));
|
671 | 487414f1 | aliguori | memcpy(dma->irqs, irqs, 4 * sizeof(qemu_irq)); |
672 | a08d4367 | Jan Kiszka | qemu_register_reset(&ppc405_dma_reset, dma); |
673 | 487414f1 | aliguori | ppc_dcr_register(env, DMA0_CR0, |
674 | 487414f1 | aliguori | dma, &dcr_read_dma, &dcr_write_dma); |
675 | 487414f1 | aliguori | ppc_dcr_register(env, DMA0_CT0, |
676 | 487414f1 | aliguori | dma, &dcr_read_dma, &dcr_write_dma); |
677 | 487414f1 | aliguori | ppc_dcr_register(env, DMA0_DA0, |
678 | 487414f1 | aliguori | dma, &dcr_read_dma, &dcr_write_dma); |
679 | 487414f1 | aliguori | ppc_dcr_register(env, DMA0_SA0, |
680 | 487414f1 | aliguori | dma, &dcr_read_dma, &dcr_write_dma); |
681 | 487414f1 | aliguori | ppc_dcr_register(env, DMA0_SG0, |
682 | 487414f1 | aliguori | dma, &dcr_read_dma, &dcr_write_dma); |
683 | 487414f1 | aliguori | ppc_dcr_register(env, DMA0_CR1, |
684 | 487414f1 | aliguori | dma, &dcr_read_dma, &dcr_write_dma); |
685 | 487414f1 | aliguori | ppc_dcr_register(env, DMA0_CT1, |
686 | 487414f1 | aliguori | dma, &dcr_read_dma, &dcr_write_dma); |
687 | 487414f1 | aliguori | ppc_dcr_register(env, DMA0_DA1, |
688 | 487414f1 | aliguori | dma, &dcr_read_dma, &dcr_write_dma); |
689 | 487414f1 | aliguori | ppc_dcr_register(env, DMA0_SA1, |
690 | 487414f1 | aliguori | dma, &dcr_read_dma, &dcr_write_dma); |
691 | 487414f1 | aliguori | ppc_dcr_register(env, DMA0_SG1, |
692 | 487414f1 | aliguori | dma, &dcr_read_dma, &dcr_write_dma); |
693 | 487414f1 | aliguori | ppc_dcr_register(env, DMA0_CR2, |
694 | 487414f1 | aliguori | dma, &dcr_read_dma, &dcr_write_dma); |
695 | 487414f1 | aliguori | ppc_dcr_register(env, DMA0_CT2, |
696 | 487414f1 | aliguori | dma, &dcr_read_dma, &dcr_write_dma); |
697 | 487414f1 | aliguori | ppc_dcr_register(env, DMA0_DA2, |
698 | 487414f1 | aliguori | dma, &dcr_read_dma, &dcr_write_dma); |
699 | 487414f1 | aliguori | ppc_dcr_register(env, DMA0_SA2, |
700 | 487414f1 | aliguori | dma, &dcr_read_dma, &dcr_write_dma); |
701 | 487414f1 | aliguori | ppc_dcr_register(env, DMA0_SG2, |
702 | 487414f1 | aliguori | dma, &dcr_read_dma, &dcr_write_dma); |
703 | 487414f1 | aliguori | ppc_dcr_register(env, DMA0_CR3, |
704 | 487414f1 | aliguori | dma, &dcr_read_dma, &dcr_write_dma); |
705 | 487414f1 | aliguori | ppc_dcr_register(env, DMA0_CT3, |
706 | 487414f1 | aliguori | dma, &dcr_read_dma, &dcr_write_dma); |
707 | 487414f1 | aliguori | ppc_dcr_register(env, DMA0_DA3, |
708 | 487414f1 | aliguori | dma, &dcr_read_dma, &dcr_write_dma); |
709 | 487414f1 | aliguori | ppc_dcr_register(env, DMA0_SA3, |
710 | 487414f1 | aliguori | dma, &dcr_read_dma, &dcr_write_dma); |
711 | 487414f1 | aliguori | ppc_dcr_register(env, DMA0_SG3, |
712 | 487414f1 | aliguori | dma, &dcr_read_dma, &dcr_write_dma); |
713 | 487414f1 | aliguori | ppc_dcr_register(env, DMA0_SR, |
714 | 487414f1 | aliguori | dma, &dcr_read_dma, &dcr_write_dma); |
715 | 487414f1 | aliguori | ppc_dcr_register(env, DMA0_SGC, |
716 | 487414f1 | aliguori | dma, &dcr_read_dma, &dcr_write_dma); |
717 | 487414f1 | aliguori | ppc_dcr_register(env, DMA0_SLP, |
718 | 487414f1 | aliguori | dma, &dcr_read_dma, &dcr_write_dma); |
719 | 487414f1 | aliguori | ppc_dcr_register(env, DMA0_POL, |
720 | 487414f1 | aliguori | dma, &dcr_read_dma, &dcr_write_dma); |
721 | 8ecc7913 | j_mayer | } |
722 | 8ecc7913 | j_mayer | |
723 | 8ecc7913 | j_mayer | /*****************************************************************************/
|
724 | 8ecc7913 | j_mayer | /* GPIO */
|
725 | c227f099 | Anthony Liguori | typedef struct ppc405_gpio_t ppc405_gpio_t; |
726 | c227f099 | Anthony Liguori | struct ppc405_gpio_t {
|
727 | 8ecc7913 | j_mayer | uint32_t or; |
728 | 8ecc7913 | j_mayer | uint32_t tcr; |
729 | 8ecc7913 | j_mayer | uint32_t osrh; |
730 | 8ecc7913 | j_mayer | uint32_t osrl; |
731 | 8ecc7913 | j_mayer | uint32_t tsrh; |
732 | 8ecc7913 | j_mayer | uint32_t tsrl; |
733 | 8ecc7913 | j_mayer | uint32_t odr; |
734 | 8ecc7913 | j_mayer | uint32_t ir; |
735 | 8ecc7913 | j_mayer | uint32_t rr1; |
736 | 8ecc7913 | j_mayer | uint32_t isr1h; |
737 | 8ecc7913 | j_mayer | uint32_t isr1l; |
738 | 8ecc7913 | j_mayer | }; |
739 | 8ecc7913 | j_mayer | |
740 | c227f099 | Anthony Liguori | static uint32_t ppc405_gpio_readb (void *opaque, target_phys_addr_t addr) |
741 | 8ecc7913 | j_mayer | { |
742 | c227f099 | Anthony Liguori | ppc405_gpio_t *gpio; |
743 | 8ecc7913 | j_mayer | |
744 | 8ecc7913 | j_mayer | gpio = opaque; |
745 | 8ecc7913 | j_mayer | #ifdef DEBUG_GPIO
|
746 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr); |
747 | 8ecc7913 | j_mayer | #endif
|
748 | 8ecc7913 | j_mayer | |
749 | 8ecc7913 | j_mayer | return 0; |
750 | 8ecc7913 | j_mayer | } |
751 | 8ecc7913 | j_mayer | |
752 | 8ecc7913 | j_mayer | static void ppc405_gpio_writeb (void *opaque, |
753 | c227f099 | Anthony Liguori | target_phys_addr_t addr, uint32_t value) |
754 | 8ecc7913 | j_mayer | { |
755 | c227f099 | Anthony Liguori | ppc405_gpio_t *gpio; |
756 | 8ecc7913 | j_mayer | |
757 | 8ecc7913 | j_mayer | gpio = opaque; |
758 | 8ecc7913 | j_mayer | #ifdef DEBUG_GPIO
|
759 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr, |
760 | 90e189ec | Blue Swirl | value); |
761 | 8ecc7913 | j_mayer | #endif
|
762 | 8ecc7913 | j_mayer | } |
763 | 8ecc7913 | j_mayer | |
764 | c227f099 | Anthony Liguori | static uint32_t ppc405_gpio_readw (void *opaque, target_phys_addr_t addr) |
765 | 8ecc7913 | j_mayer | { |
766 | c227f099 | Anthony Liguori | ppc405_gpio_t *gpio; |
767 | 8ecc7913 | j_mayer | |
768 | 8ecc7913 | j_mayer | gpio = opaque; |
769 | 8ecc7913 | j_mayer | #ifdef DEBUG_GPIO
|
770 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr); |
771 | 8ecc7913 | j_mayer | #endif
|
772 | 8ecc7913 | j_mayer | |
773 | 8ecc7913 | j_mayer | return 0; |
774 | 8ecc7913 | j_mayer | } |
775 | 8ecc7913 | j_mayer | |
776 | 8ecc7913 | j_mayer | static void ppc405_gpio_writew (void *opaque, |
777 | c227f099 | Anthony Liguori | target_phys_addr_t addr, uint32_t value) |
778 | 8ecc7913 | j_mayer | { |
779 | c227f099 | Anthony Liguori | ppc405_gpio_t *gpio; |
780 | 8ecc7913 | j_mayer | |
781 | 8ecc7913 | j_mayer | gpio = opaque; |
782 | 8ecc7913 | j_mayer | #ifdef DEBUG_GPIO
|
783 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr, |
784 | 90e189ec | Blue Swirl | value); |
785 | 8ecc7913 | j_mayer | #endif
|
786 | 8ecc7913 | j_mayer | } |
787 | 8ecc7913 | j_mayer | |
788 | c227f099 | Anthony Liguori | static uint32_t ppc405_gpio_readl (void *opaque, target_phys_addr_t addr) |
789 | 8ecc7913 | j_mayer | { |
790 | c227f099 | Anthony Liguori | ppc405_gpio_t *gpio; |
791 | 8ecc7913 | j_mayer | |
792 | 8ecc7913 | j_mayer | gpio = opaque; |
793 | 8ecc7913 | j_mayer | #ifdef DEBUG_GPIO
|
794 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr); |
795 | 8ecc7913 | j_mayer | #endif
|
796 | 8ecc7913 | j_mayer | |
797 | 8ecc7913 | j_mayer | return 0; |
798 | 8ecc7913 | j_mayer | } |
799 | 8ecc7913 | j_mayer | |
800 | 8ecc7913 | j_mayer | static void ppc405_gpio_writel (void *opaque, |
801 | c227f099 | Anthony Liguori | target_phys_addr_t addr, uint32_t value) |
802 | 8ecc7913 | j_mayer | { |
803 | c227f099 | Anthony Liguori | ppc405_gpio_t *gpio; |
804 | 8ecc7913 | j_mayer | |
805 | 8ecc7913 | j_mayer | gpio = opaque; |
806 | 8ecc7913 | j_mayer | #ifdef DEBUG_GPIO
|
807 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr, |
808 | 90e189ec | Blue Swirl | value); |
809 | 8ecc7913 | j_mayer | #endif
|
810 | 8ecc7913 | j_mayer | } |
811 | 8ecc7913 | j_mayer | |
812 | d60efc6b | Blue Swirl | static CPUReadMemoryFunc * const ppc405_gpio_read[] = { |
813 | 8ecc7913 | j_mayer | &ppc405_gpio_readb, |
814 | 8ecc7913 | j_mayer | &ppc405_gpio_readw, |
815 | 8ecc7913 | j_mayer | &ppc405_gpio_readl, |
816 | 8ecc7913 | j_mayer | }; |
817 | 8ecc7913 | j_mayer | |
818 | d60efc6b | Blue Swirl | static CPUWriteMemoryFunc * const ppc405_gpio_write[] = { |
819 | 8ecc7913 | j_mayer | &ppc405_gpio_writeb, |
820 | 8ecc7913 | j_mayer | &ppc405_gpio_writew, |
821 | 8ecc7913 | j_mayer | &ppc405_gpio_writel, |
822 | 8ecc7913 | j_mayer | }; |
823 | 8ecc7913 | j_mayer | |
824 | 8ecc7913 | j_mayer | static void ppc405_gpio_reset (void *opaque) |
825 | 8ecc7913 | j_mayer | { |
826 | c227f099 | Anthony Liguori | ppc405_gpio_t *gpio; |
827 | 8ecc7913 | j_mayer | |
828 | 8ecc7913 | j_mayer | gpio = opaque; |
829 | 8ecc7913 | j_mayer | } |
830 | 8ecc7913 | j_mayer | |
831 | c227f099 | Anthony Liguori | static void ppc405_gpio_init(target_phys_addr_t base) |
832 | 8ecc7913 | j_mayer | { |
833 | c227f099 | Anthony Liguori | ppc405_gpio_t *gpio; |
834 | 802670e6 | Blue Swirl | int io;
|
835 | 8ecc7913 | j_mayer | |
836 | c227f099 | Anthony Liguori | gpio = qemu_mallocz(sizeof(ppc405_gpio_t));
|
837 | 8ecc7913 | j_mayer | #ifdef DEBUG_GPIO
|
838 | 90e189ec | Blue Swirl | printf("%s: offset " TARGET_FMT_plx "\n", __func__, base); |
839 | 8ecc7913 | j_mayer | #endif
|
840 | 802670e6 | Blue Swirl | io = cpu_register_io_memory(ppc405_gpio_read, ppc405_gpio_write, gpio); |
841 | 802670e6 | Blue Swirl | cpu_register_physical_memory(base, 0x038, io);
|
842 | 802670e6 | Blue Swirl | qemu_register_reset(&ppc405_gpio_reset, gpio); |
843 | 8ecc7913 | j_mayer | } |
844 | 8ecc7913 | j_mayer | |
845 | 8ecc7913 | j_mayer | /*****************************************************************************/
|
846 | 8ecc7913 | j_mayer | /* On Chip Memory */
|
847 | 8ecc7913 | j_mayer | enum {
|
848 | 8ecc7913 | j_mayer | OCM0_ISARC = 0x018,
|
849 | 8ecc7913 | j_mayer | OCM0_ISACNTL = 0x019,
|
850 | 8ecc7913 | j_mayer | OCM0_DSARC = 0x01A,
|
851 | 8ecc7913 | j_mayer | OCM0_DSACNTL = 0x01B,
|
852 | 8ecc7913 | j_mayer | }; |
853 | 8ecc7913 | j_mayer | |
854 | c227f099 | Anthony Liguori | typedef struct ppc405_ocm_t ppc405_ocm_t; |
855 | c227f099 | Anthony Liguori | struct ppc405_ocm_t {
|
856 | 8ecc7913 | j_mayer | target_ulong offset; |
857 | 8ecc7913 | j_mayer | uint32_t isarc; |
858 | 8ecc7913 | j_mayer | uint32_t isacntl; |
859 | 8ecc7913 | j_mayer | uint32_t dsarc; |
860 | 8ecc7913 | j_mayer | uint32_t dsacntl; |
861 | 8ecc7913 | j_mayer | }; |
862 | 8ecc7913 | j_mayer | |
863 | c227f099 | Anthony Liguori | static void ocm_update_mappings (ppc405_ocm_t *ocm, |
864 | 8ecc7913 | j_mayer | uint32_t isarc, uint32_t isacntl, |
865 | 8ecc7913 | j_mayer | uint32_t dsarc, uint32_t dsacntl) |
866 | 8ecc7913 | j_mayer | { |
867 | 8ecc7913 | j_mayer | #ifdef DEBUG_OCM
|
868 | aae9366a | j_mayer | printf("OCM update ISA %08" PRIx32 " %08" PRIx32 " (%08" PRIx32 |
869 | aae9366a | j_mayer | " %08" PRIx32 ") DSA %08" PRIx32 " %08" PRIx32 |
870 | aae9366a | j_mayer | " (%08" PRIx32 " %08" PRIx32 ")\n", |
871 | 8ecc7913 | j_mayer | isarc, isacntl, dsarc, dsacntl, |
872 | 8ecc7913 | j_mayer | ocm->isarc, ocm->isacntl, ocm->dsarc, ocm->dsacntl); |
873 | 8ecc7913 | j_mayer | #endif
|
874 | 8ecc7913 | j_mayer | if (ocm->isarc != isarc ||
|
875 | 8ecc7913 | j_mayer | (ocm->isacntl & 0x80000000) != (isacntl & 0x80000000)) { |
876 | 8ecc7913 | j_mayer | if (ocm->isacntl & 0x80000000) { |
877 | 8ecc7913 | j_mayer | /* Unmap previously assigned memory region */
|
878 | aae9366a | j_mayer | printf("OCM unmap ISA %08" PRIx32 "\n", ocm->isarc); |
879 | 8ecc7913 | j_mayer | cpu_register_physical_memory(ocm->isarc, 0x04000000,
|
880 | 8ecc7913 | j_mayer | IO_MEM_UNASSIGNED); |
881 | 8ecc7913 | j_mayer | } |
882 | 8ecc7913 | j_mayer | if (isacntl & 0x80000000) { |
883 | 8ecc7913 | j_mayer | /* Map new instruction memory region */
|
884 | 8ecc7913 | j_mayer | #ifdef DEBUG_OCM
|
885 | aae9366a | j_mayer | printf("OCM map ISA %08" PRIx32 "\n", isarc); |
886 | 8ecc7913 | j_mayer | #endif
|
887 | 8ecc7913 | j_mayer | cpu_register_physical_memory(isarc, 0x04000000,
|
888 | 8ecc7913 | j_mayer | ocm->offset | IO_MEM_RAM); |
889 | 8ecc7913 | j_mayer | } |
890 | 8ecc7913 | j_mayer | } |
891 | 8ecc7913 | j_mayer | if (ocm->dsarc != dsarc ||
|
892 | 8ecc7913 | j_mayer | (ocm->dsacntl & 0x80000000) != (dsacntl & 0x80000000)) { |
893 | 8ecc7913 | j_mayer | if (ocm->dsacntl & 0x80000000) { |
894 | 8ecc7913 | j_mayer | /* Beware not to unmap the region we just mapped */
|
895 | 8ecc7913 | j_mayer | if (!(isacntl & 0x80000000) || ocm->dsarc != isarc) { |
896 | 8ecc7913 | j_mayer | /* Unmap previously assigned memory region */
|
897 | 8ecc7913 | j_mayer | #ifdef DEBUG_OCM
|
898 | aae9366a | j_mayer | printf("OCM unmap DSA %08" PRIx32 "\n", ocm->dsarc); |
899 | 8ecc7913 | j_mayer | #endif
|
900 | 8ecc7913 | j_mayer | cpu_register_physical_memory(ocm->dsarc, 0x04000000,
|
901 | 8ecc7913 | j_mayer | IO_MEM_UNASSIGNED); |
902 | 8ecc7913 | j_mayer | } |
903 | 8ecc7913 | j_mayer | } |
904 | 8ecc7913 | j_mayer | if (dsacntl & 0x80000000) { |
905 | 8ecc7913 | j_mayer | /* Beware not to remap the region we just mapped */
|
906 | 8ecc7913 | j_mayer | if (!(isacntl & 0x80000000) || dsarc != isarc) { |
907 | 8ecc7913 | j_mayer | /* Map new data memory region */
|
908 | 8ecc7913 | j_mayer | #ifdef DEBUG_OCM
|
909 | aae9366a | j_mayer | printf("OCM map DSA %08" PRIx32 "\n", dsarc); |
910 | 8ecc7913 | j_mayer | #endif
|
911 | 8ecc7913 | j_mayer | cpu_register_physical_memory(dsarc, 0x04000000,
|
912 | 8ecc7913 | j_mayer | ocm->offset | IO_MEM_RAM); |
913 | 8ecc7913 | j_mayer | } |
914 | 8ecc7913 | j_mayer | } |
915 | 8ecc7913 | j_mayer | } |
916 | 8ecc7913 | j_mayer | } |
917 | 8ecc7913 | j_mayer | |
918 | 73b01960 | Alexander Graf | static uint32_t dcr_read_ocm (void *opaque, int dcrn) |
919 | 8ecc7913 | j_mayer | { |
920 | c227f099 | Anthony Liguori | ppc405_ocm_t *ocm; |
921 | 73b01960 | Alexander Graf | uint32_t ret; |
922 | 8ecc7913 | j_mayer | |
923 | 8ecc7913 | j_mayer | ocm = opaque; |
924 | 8ecc7913 | j_mayer | switch (dcrn) {
|
925 | 8ecc7913 | j_mayer | case OCM0_ISARC:
|
926 | 8ecc7913 | j_mayer | ret = ocm->isarc; |
927 | 8ecc7913 | j_mayer | break;
|
928 | 8ecc7913 | j_mayer | case OCM0_ISACNTL:
|
929 | 8ecc7913 | j_mayer | ret = ocm->isacntl; |
930 | 8ecc7913 | j_mayer | break;
|
931 | 8ecc7913 | j_mayer | case OCM0_DSARC:
|
932 | 8ecc7913 | j_mayer | ret = ocm->dsarc; |
933 | 8ecc7913 | j_mayer | break;
|
934 | 8ecc7913 | j_mayer | case OCM0_DSACNTL:
|
935 | 8ecc7913 | j_mayer | ret = ocm->dsacntl; |
936 | 8ecc7913 | j_mayer | break;
|
937 | 8ecc7913 | j_mayer | default:
|
938 | 8ecc7913 | j_mayer | ret = 0;
|
939 | 8ecc7913 | j_mayer | break;
|
940 | 8ecc7913 | j_mayer | } |
941 | 8ecc7913 | j_mayer | |
942 | 8ecc7913 | j_mayer | return ret;
|
943 | 8ecc7913 | j_mayer | } |
944 | 8ecc7913 | j_mayer | |
945 | 73b01960 | Alexander Graf | static void dcr_write_ocm (void *opaque, int dcrn, uint32_t val) |
946 | 8ecc7913 | j_mayer | { |
947 | c227f099 | Anthony Liguori | ppc405_ocm_t *ocm; |
948 | 8ecc7913 | j_mayer | uint32_t isarc, dsarc, isacntl, dsacntl; |
949 | 8ecc7913 | j_mayer | |
950 | 8ecc7913 | j_mayer | ocm = opaque; |
951 | 8ecc7913 | j_mayer | isarc = ocm->isarc; |
952 | 8ecc7913 | j_mayer | dsarc = ocm->dsarc; |
953 | 8ecc7913 | j_mayer | isacntl = ocm->isacntl; |
954 | 8ecc7913 | j_mayer | dsacntl = ocm->dsacntl; |
955 | 8ecc7913 | j_mayer | switch (dcrn) {
|
956 | 8ecc7913 | j_mayer | case OCM0_ISARC:
|
957 | 8ecc7913 | j_mayer | isarc = val & 0xFC000000;
|
958 | 8ecc7913 | j_mayer | break;
|
959 | 8ecc7913 | j_mayer | case OCM0_ISACNTL:
|
960 | 8ecc7913 | j_mayer | isacntl = val & 0xC0000000;
|
961 | 8ecc7913 | j_mayer | break;
|
962 | 8ecc7913 | j_mayer | case OCM0_DSARC:
|
963 | 8ecc7913 | j_mayer | isarc = val & 0xFC000000;
|
964 | 8ecc7913 | j_mayer | break;
|
965 | 8ecc7913 | j_mayer | case OCM0_DSACNTL:
|
966 | 8ecc7913 | j_mayer | isacntl = val & 0xC0000000;
|
967 | 8ecc7913 | j_mayer | break;
|
968 | 8ecc7913 | j_mayer | } |
969 | 8ecc7913 | j_mayer | ocm_update_mappings(ocm, isarc, isacntl, dsarc, dsacntl); |
970 | 8ecc7913 | j_mayer | ocm->isarc = isarc; |
971 | 8ecc7913 | j_mayer | ocm->dsarc = dsarc; |
972 | 8ecc7913 | j_mayer | ocm->isacntl = isacntl; |
973 | 8ecc7913 | j_mayer | ocm->dsacntl = dsacntl; |
974 | 8ecc7913 | j_mayer | } |
975 | 8ecc7913 | j_mayer | |
976 | 8ecc7913 | j_mayer | static void ocm_reset (void *opaque) |
977 | 8ecc7913 | j_mayer | { |
978 | c227f099 | Anthony Liguori | ppc405_ocm_t *ocm; |
979 | 8ecc7913 | j_mayer | uint32_t isarc, dsarc, isacntl, dsacntl; |
980 | 8ecc7913 | j_mayer | |
981 | 8ecc7913 | j_mayer | ocm = opaque; |
982 | 8ecc7913 | j_mayer | isarc = 0x00000000;
|
983 | 8ecc7913 | j_mayer | isacntl = 0x00000000;
|
984 | 8ecc7913 | j_mayer | dsarc = 0x00000000;
|
985 | 8ecc7913 | j_mayer | dsacntl = 0x00000000;
|
986 | 8ecc7913 | j_mayer | ocm_update_mappings(ocm, isarc, isacntl, dsarc, dsacntl); |
987 | 8ecc7913 | j_mayer | ocm->isarc = isarc; |
988 | 8ecc7913 | j_mayer | ocm->dsarc = dsarc; |
989 | 8ecc7913 | j_mayer | ocm->isacntl = isacntl; |
990 | 8ecc7913 | j_mayer | ocm->dsacntl = dsacntl; |
991 | 8ecc7913 | j_mayer | } |
992 | 8ecc7913 | j_mayer | |
993 | 802670e6 | Blue Swirl | static void ppc405_ocm_init(CPUState *env) |
994 | 8ecc7913 | j_mayer | { |
995 | c227f099 | Anthony Liguori | ppc405_ocm_t *ocm; |
996 | 8ecc7913 | j_mayer | |
997 | c227f099 | Anthony Liguori | ocm = qemu_mallocz(sizeof(ppc405_ocm_t));
|
998 | 1724f049 | Alex Williamson | ocm->offset = qemu_ram_alloc(NULL, "ppc405.ocm", 4096); |
999 | a08d4367 | Jan Kiszka | qemu_register_reset(&ocm_reset, ocm); |
1000 | 487414f1 | aliguori | ppc_dcr_register(env, OCM0_ISARC, |
1001 | 487414f1 | aliguori | ocm, &dcr_read_ocm, &dcr_write_ocm); |
1002 | 487414f1 | aliguori | ppc_dcr_register(env, OCM0_ISACNTL, |
1003 | 487414f1 | aliguori | ocm, &dcr_read_ocm, &dcr_write_ocm); |
1004 | 487414f1 | aliguori | ppc_dcr_register(env, OCM0_DSARC, |
1005 | 487414f1 | aliguori | ocm, &dcr_read_ocm, &dcr_write_ocm); |
1006 | 487414f1 | aliguori | ppc_dcr_register(env, OCM0_DSACNTL, |
1007 | 487414f1 | aliguori | ocm, &dcr_read_ocm, &dcr_write_ocm); |
1008 | 8ecc7913 | j_mayer | } |
1009 | 8ecc7913 | j_mayer | |
1010 | 8ecc7913 | j_mayer | /*****************************************************************************/
|
1011 | 8ecc7913 | j_mayer | /* I2C controller */
|
1012 | c227f099 | Anthony Liguori | typedef struct ppc4xx_i2c_t ppc4xx_i2c_t; |
1013 | c227f099 | Anthony Liguori | struct ppc4xx_i2c_t {
|
1014 | 9c02f1a2 | j_mayer | qemu_irq irq; |
1015 | 8ecc7913 | j_mayer | uint8_t mdata; |
1016 | 8ecc7913 | j_mayer | uint8_t lmadr; |
1017 | 8ecc7913 | j_mayer | uint8_t hmadr; |
1018 | 8ecc7913 | j_mayer | uint8_t cntl; |
1019 | 8ecc7913 | j_mayer | uint8_t mdcntl; |
1020 | 8ecc7913 | j_mayer | uint8_t sts; |
1021 | 8ecc7913 | j_mayer | uint8_t extsts; |
1022 | 8ecc7913 | j_mayer | uint8_t sdata; |
1023 | 8ecc7913 | j_mayer | uint8_t lsadr; |
1024 | 8ecc7913 | j_mayer | uint8_t hsadr; |
1025 | 8ecc7913 | j_mayer | uint8_t clkdiv; |
1026 | 8ecc7913 | j_mayer | uint8_t intrmsk; |
1027 | 8ecc7913 | j_mayer | uint8_t xfrcnt; |
1028 | 8ecc7913 | j_mayer | uint8_t xtcntlss; |
1029 | 8ecc7913 | j_mayer | uint8_t directcntl; |
1030 | 8ecc7913 | j_mayer | }; |
1031 | 8ecc7913 | j_mayer | |
1032 | c227f099 | Anthony Liguori | static uint32_t ppc4xx_i2c_readb (void *opaque, target_phys_addr_t addr) |
1033 | 8ecc7913 | j_mayer | { |
1034 | c227f099 | Anthony Liguori | ppc4xx_i2c_t *i2c; |
1035 | 8ecc7913 | j_mayer | uint32_t ret; |
1036 | 8ecc7913 | j_mayer | |
1037 | 8ecc7913 | j_mayer | #ifdef DEBUG_I2C
|
1038 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr); |
1039 | 8ecc7913 | j_mayer | #endif
|
1040 | 8ecc7913 | j_mayer | i2c = opaque; |
1041 | 802670e6 | Blue Swirl | switch (addr) {
|
1042 | 8ecc7913 | j_mayer | case 0x00: |
1043 | 8ecc7913 | j_mayer | // i2c_readbyte(&i2c->mdata);
|
1044 | 8ecc7913 | j_mayer | ret = i2c->mdata; |
1045 | 8ecc7913 | j_mayer | break;
|
1046 | 8ecc7913 | j_mayer | case 0x02: |
1047 | 8ecc7913 | j_mayer | ret = i2c->sdata; |
1048 | 8ecc7913 | j_mayer | break;
|
1049 | 8ecc7913 | j_mayer | case 0x04: |
1050 | 8ecc7913 | j_mayer | ret = i2c->lmadr; |
1051 | 8ecc7913 | j_mayer | break;
|
1052 | 8ecc7913 | j_mayer | case 0x05: |
1053 | 8ecc7913 | j_mayer | ret = i2c->hmadr; |
1054 | 8ecc7913 | j_mayer | break;
|
1055 | 8ecc7913 | j_mayer | case 0x06: |
1056 | 8ecc7913 | j_mayer | ret = i2c->cntl; |
1057 | 8ecc7913 | j_mayer | break;
|
1058 | 8ecc7913 | j_mayer | case 0x07: |
1059 | 8ecc7913 | j_mayer | ret = i2c->mdcntl; |
1060 | 8ecc7913 | j_mayer | break;
|
1061 | 8ecc7913 | j_mayer | case 0x08: |
1062 | 8ecc7913 | j_mayer | ret = i2c->sts; |
1063 | 8ecc7913 | j_mayer | break;
|
1064 | 8ecc7913 | j_mayer | case 0x09: |
1065 | 8ecc7913 | j_mayer | ret = i2c->extsts; |
1066 | 8ecc7913 | j_mayer | break;
|
1067 | 8ecc7913 | j_mayer | case 0x0A: |
1068 | 8ecc7913 | j_mayer | ret = i2c->lsadr; |
1069 | 8ecc7913 | j_mayer | break;
|
1070 | 8ecc7913 | j_mayer | case 0x0B: |
1071 | 8ecc7913 | j_mayer | ret = i2c->hsadr; |
1072 | 8ecc7913 | j_mayer | break;
|
1073 | 8ecc7913 | j_mayer | case 0x0C: |
1074 | 8ecc7913 | j_mayer | ret = i2c->clkdiv; |
1075 | 8ecc7913 | j_mayer | break;
|
1076 | 8ecc7913 | j_mayer | case 0x0D: |
1077 | 8ecc7913 | j_mayer | ret = i2c->intrmsk; |
1078 | 8ecc7913 | j_mayer | break;
|
1079 | 8ecc7913 | j_mayer | case 0x0E: |
1080 | 8ecc7913 | j_mayer | ret = i2c->xfrcnt; |
1081 | 8ecc7913 | j_mayer | break;
|
1082 | 8ecc7913 | j_mayer | case 0x0F: |
1083 | 8ecc7913 | j_mayer | ret = i2c->xtcntlss; |
1084 | 8ecc7913 | j_mayer | break;
|
1085 | 8ecc7913 | j_mayer | case 0x10: |
1086 | 8ecc7913 | j_mayer | ret = i2c->directcntl; |
1087 | 8ecc7913 | j_mayer | break;
|
1088 | 8ecc7913 | j_mayer | default:
|
1089 | 8ecc7913 | j_mayer | ret = 0x00;
|
1090 | 8ecc7913 | j_mayer | break;
|
1091 | 8ecc7913 | j_mayer | } |
1092 | 8ecc7913 | j_mayer | #ifdef DEBUG_I2C
|
1093 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx " %02" PRIx32 "\n", __func__, addr, ret); |
1094 | 8ecc7913 | j_mayer | #endif
|
1095 | 8ecc7913 | j_mayer | |
1096 | 8ecc7913 | j_mayer | return ret;
|
1097 | 8ecc7913 | j_mayer | } |
1098 | 8ecc7913 | j_mayer | |
1099 | 8ecc7913 | j_mayer | static void ppc4xx_i2c_writeb (void *opaque, |
1100 | c227f099 | Anthony Liguori | target_phys_addr_t addr, uint32_t value) |
1101 | 8ecc7913 | j_mayer | { |
1102 | c227f099 | Anthony Liguori | ppc4xx_i2c_t *i2c; |
1103 | 8ecc7913 | j_mayer | |
1104 | 8ecc7913 | j_mayer | #ifdef DEBUG_I2C
|
1105 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr, |
1106 | 90e189ec | Blue Swirl | value); |
1107 | 8ecc7913 | j_mayer | #endif
|
1108 | 8ecc7913 | j_mayer | i2c = opaque; |
1109 | 802670e6 | Blue Swirl | switch (addr) {
|
1110 | 8ecc7913 | j_mayer | case 0x00: |
1111 | 8ecc7913 | j_mayer | i2c->mdata = value; |
1112 | 8ecc7913 | j_mayer | // i2c_sendbyte(&i2c->mdata);
|
1113 | 8ecc7913 | j_mayer | break;
|
1114 | 8ecc7913 | j_mayer | case 0x02: |
1115 | 8ecc7913 | j_mayer | i2c->sdata = value; |
1116 | 8ecc7913 | j_mayer | break;
|
1117 | 8ecc7913 | j_mayer | case 0x04: |
1118 | 8ecc7913 | j_mayer | i2c->lmadr = value; |
1119 | 8ecc7913 | j_mayer | break;
|
1120 | 8ecc7913 | j_mayer | case 0x05: |
1121 | 8ecc7913 | j_mayer | i2c->hmadr = value; |
1122 | 8ecc7913 | j_mayer | break;
|
1123 | 8ecc7913 | j_mayer | case 0x06: |
1124 | 8ecc7913 | j_mayer | i2c->cntl = value; |
1125 | 8ecc7913 | j_mayer | break;
|
1126 | 8ecc7913 | j_mayer | case 0x07: |
1127 | 8ecc7913 | j_mayer | i2c->mdcntl = value & 0xDF;
|
1128 | 8ecc7913 | j_mayer | break;
|
1129 | 8ecc7913 | j_mayer | case 0x08: |
1130 | 8ecc7913 | j_mayer | i2c->sts &= ~(value & 0x0A);
|
1131 | 8ecc7913 | j_mayer | break;
|
1132 | 8ecc7913 | j_mayer | case 0x09: |
1133 | 8ecc7913 | j_mayer | i2c->extsts &= ~(value & 0x8F);
|
1134 | 8ecc7913 | j_mayer | break;
|
1135 | 8ecc7913 | j_mayer | case 0x0A: |
1136 | 8ecc7913 | j_mayer | i2c->lsadr = value; |
1137 | 8ecc7913 | j_mayer | break;
|
1138 | 8ecc7913 | j_mayer | case 0x0B: |
1139 | 8ecc7913 | j_mayer | i2c->hsadr = value; |
1140 | 8ecc7913 | j_mayer | break;
|
1141 | 8ecc7913 | j_mayer | case 0x0C: |
1142 | 8ecc7913 | j_mayer | i2c->clkdiv = value; |
1143 | 8ecc7913 | j_mayer | break;
|
1144 | 8ecc7913 | j_mayer | case 0x0D: |
1145 | 8ecc7913 | j_mayer | i2c->intrmsk = value; |
1146 | 8ecc7913 | j_mayer | break;
|
1147 | 8ecc7913 | j_mayer | case 0x0E: |
1148 | 8ecc7913 | j_mayer | i2c->xfrcnt = value & 0x77;
|
1149 | 8ecc7913 | j_mayer | break;
|
1150 | 8ecc7913 | j_mayer | case 0x0F: |
1151 | 8ecc7913 | j_mayer | i2c->xtcntlss = value; |
1152 | 8ecc7913 | j_mayer | break;
|
1153 | 8ecc7913 | j_mayer | case 0x10: |
1154 | 8ecc7913 | j_mayer | i2c->directcntl = value & 0x7;
|
1155 | 8ecc7913 | j_mayer | break;
|
1156 | 8ecc7913 | j_mayer | } |
1157 | 8ecc7913 | j_mayer | } |
1158 | 8ecc7913 | j_mayer | |
1159 | c227f099 | Anthony Liguori | static uint32_t ppc4xx_i2c_readw (void *opaque, target_phys_addr_t addr) |
1160 | 8ecc7913 | j_mayer | { |
1161 | 8ecc7913 | j_mayer | uint32_t ret; |
1162 | 8ecc7913 | j_mayer | |
1163 | 8ecc7913 | j_mayer | #ifdef DEBUG_I2C
|
1164 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr); |
1165 | 8ecc7913 | j_mayer | #endif
|
1166 | 8ecc7913 | j_mayer | ret = ppc4xx_i2c_readb(opaque, addr) << 8;
|
1167 | 8ecc7913 | j_mayer | ret |= ppc4xx_i2c_readb(opaque, addr + 1);
|
1168 | 8ecc7913 | j_mayer | |
1169 | 8ecc7913 | j_mayer | return ret;
|
1170 | 8ecc7913 | j_mayer | } |
1171 | 8ecc7913 | j_mayer | |
1172 | 8ecc7913 | j_mayer | static void ppc4xx_i2c_writew (void *opaque, |
1173 | c227f099 | Anthony Liguori | target_phys_addr_t addr, uint32_t value) |
1174 | 8ecc7913 | j_mayer | { |
1175 | 8ecc7913 | j_mayer | #ifdef DEBUG_I2C
|
1176 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr, |
1177 | 90e189ec | Blue Swirl | value); |
1178 | 8ecc7913 | j_mayer | #endif
|
1179 | 8ecc7913 | j_mayer | ppc4xx_i2c_writeb(opaque, addr, value >> 8);
|
1180 | 8ecc7913 | j_mayer | ppc4xx_i2c_writeb(opaque, addr + 1, value);
|
1181 | 8ecc7913 | j_mayer | } |
1182 | 8ecc7913 | j_mayer | |
1183 | c227f099 | Anthony Liguori | static uint32_t ppc4xx_i2c_readl (void *opaque, target_phys_addr_t addr) |
1184 | 8ecc7913 | j_mayer | { |
1185 | 8ecc7913 | j_mayer | uint32_t ret; |
1186 | 8ecc7913 | j_mayer | |
1187 | 8ecc7913 | j_mayer | #ifdef DEBUG_I2C
|
1188 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr); |
1189 | 8ecc7913 | j_mayer | #endif
|
1190 | 8ecc7913 | j_mayer | ret = ppc4xx_i2c_readb(opaque, addr) << 24;
|
1191 | 8ecc7913 | j_mayer | ret |= ppc4xx_i2c_readb(opaque, addr + 1) << 16; |
1192 | 8ecc7913 | j_mayer | ret |= ppc4xx_i2c_readb(opaque, addr + 2) << 8; |
1193 | 8ecc7913 | j_mayer | ret |= ppc4xx_i2c_readb(opaque, addr + 3);
|
1194 | 8ecc7913 | j_mayer | |
1195 | 8ecc7913 | j_mayer | return ret;
|
1196 | 8ecc7913 | j_mayer | } |
1197 | 8ecc7913 | j_mayer | |
1198 | 8ecc7913 | j_mayer | static void ppc4xx_i2c_writel (void *opaque, |
1199 | c227f099 | Anthony Liguori | target_phys_addr_t addr, uint32_t value) |
1200 | 8ecc7913 | j_mayer | { |
1201 | 8ecc7913 | j_mayer | #ifdef DEBUG_I2C
|
1202 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr, |
1203 | 90e189ec | Blue Swirl | value); |
1204 | 8ecc7913 | j_mayer | #endif
|
1205 | 8ecc7913 | j_mayer | ppc4xx_i2c_writeb(opaque, addr, value >> 24);
|
1206 | 8ecc7913 | j_mayer | ppc4xx_i2c_writeb(opaque, addr + 1, value >> 16); |
1207 | 8ecc7913 | j_mayer | ppc4xx_i2c_writeb(opaque, addr + 2, value >> 8); |
1208 | 8ecc7913 | j_mayer | ppc4xx_i2c_writeb(opaque, addr + 3, value);
|
1209 | 8ecc7913 | j_mayer | } |
1210 | 8ecc7913 | j_mayer | |
1211 | d60efc6b | Blue Swirl | static CPUReadMemoryFunc * const i2c_read[] = { |
1212 | 8ecc7913 | j_mayer | &ppc4xx_i2c_readb, |
1213 | 8ecc7913 | j_mayer | &ppc4xx_i2c_readw, |
1214 | 8ecc7913 | j_mayer | &ppc4xx_i2c_readl, |
1215 | 8ecc7913 | j_mayer | }; |
1216 | 8ecc7913 | j_mayer | |
1217 | d60efc6b | Blue Swirl | static CPUWriteMemoryFunc * const i2c_write[] = { |
1218 | 8ecc7913 | j_mayer | &ppc4xx_i2c_writeb, |
1219 | 8ecc7913 | j_mayer | &ppc4xx_i2c_writew, |
1220 | 8ecc7913 | j_mayer | &ppc4xx_i2c_writel, |
1221 | 8ecc7913 | j_mayer | }; |
1222 | 8ecc7913 | j_mayer | |
1223 | 8ecc7913 | j_mayer | static void ppc4xx_i2c_reset (void *opaque) |
1224 | 8ecc7913 | j_mayer | { |
1225 | c227f099 | Anthony Liguori | ppc4xx_i2c_t *i2c; |
1226 | 8ecc7913 | j_mayer | |
1227 | 8ecc7913 | j_mayer | i2c = opaque; |
1228 | 8ecc7913 | j_mayer | i2c->mdata = 0x00;
|
1229 | 8ecc7913 | j_mayer | i2c->sdata = 0x00;
|
1230 | 8ecc7913 | j_mayer | i2c->cntl = 0x00;
|
1231 | 8ecc7913 | j_mayer | i2c->mdcntl = 0x00;
|
1232 | 8ecc7913 | j_mayer | i2c->sts = 0x00;
|
1233 | 8ecc7913 | j_mayer | i2c->extsts = 0x00;
|
1234 | 8ecc7913 | j_mayer | i2c->clkdiv = 0x00;
|
1235 | 8ecc7913 | j_mayer | i2c->xfrcnt = 0x00;
|
1236 | 8ecc7913 | j_mayer | i2c->directcntl = 0x0F;
|
1237 | 8ecc7913 | j_mayer | } |
1238 | 8ecc7913 | j_mayer | |
1239 | c227f099 | Anthony Liguori | static void ppc405_i2c_init(target_phys_addr_t base, qemu_irq irq) |
1240 | 8ecc7913 | j_mayer | { |
1241 | c227f099 | Anthony Liguori | ppc4xx_i2c_t *i2c; |
1242 | 802670e6 | Blue Swirl | int io;
|
1243 | 8ecc7913 | j_mayer | |
1244 | c227f099 | Anthony Liguori | i2c = qemu_mallocz(sizeof(ppc4xx_i2c_t));
|
1245 | 487414f1 | aliguori | i2c->irq = irq; |
1246 | 8ecc7913 | j_mayer | #ifdef DEBUG_I2C
|
1247 | 90e189ec | Blue Swirl | printf("%s: offset " TARGET_FMT_plx "\n", __func__, base); |
1248 | 8ecc7913 | j_mayer | #endif
|
1249 | 802670e6 | Blue Swirl | io = cpu_register_io_memory(i2c_read, i2c_write, i2c); |
1250 | 802670e6 | Blue Swirl | cpu_register_physical_memory(base, 0x011, io);
|
1251 | a08d4367 | Jan Kiszka | qemu_register_reset(ppc4xx_i2c_reset, i2c); |
1252 | 8ecc7913 | j_mayer | } |
1253 | 8ecc7913 | j_mayer | |
1254 | 8ecc7913 | j_mayer | /*****************************************************************************/
|
1255 | 9c02f1a2 | j_mayer | /* General purpose timers */
|
1256 | c227f099 | Anthony Liguori | typedef struct ppc4xx_gpt_t ppc4xx_gpt_t; |
1257 | c227f099 | Anthony Liguori | struct ppc4xx_gpt_t {
|
1258 | 9c02f1a2 | j_mayer | int64_t tb_offset; |
1259 | 9c02f1a2 | j_mayer | uint32_t tb_freq; |
1260 | 9c02f1a2 | j_mayer | struct QEMUTimer *timer;
|
1261 | 9c02f1a2 | j_mayer | qemu_irq irqs[5];
|
1262 | 9c02f1a2 | j_mayer | uint32_t oe; |
1263 | 9c02f1a2 | j_mayer | uint32_t ol; |
1264 | 9c02f1a2 | j_mayer | uint32_t im; |
1265 | 9c02f1a2 | j_mayer | uint32_t is; |
1266 | 9c02f1a2 | j_mayer | uint32_t ie; |
1267 | 9c02f1a2 | j_mayer | uint32_t comp[5];
|
1268 | 9c02f1a2 | j_mayer | uint32_t mask[5];
|
1269 | 9c02f1a2 | j_mayer | }; |
1270 | 9c02f1a2 | j_mayer | |
1271 | c227f099 | Anthony Liguori | static uint32_t ppc4xx_gpt_readb (void *opaque, target_phys_addr_t addr) |
1272 | 9c02f1a2 | j_mayer | { |
1273 | 9c02f1a2 | j_mayer | #ifdef DEBUG_GPT
|
1274 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr); |
1275 | 9c02f1a2 | j_mayer | #endif
|
1276 | 9c02f1a2 | j_mayer | /* XXX: generate a bus fault */
|
1277 | 9c02f1a2 | j_mayer | return -1; |
1278 | 9c02f1a2 | j_mayer | } |
1279 | 9c02f1a2 | j_mayer | |
1280 | 9c02f1a2 | j_mayer | static void ppc4xx_gpt_writeb (void *opaque, |
1281 | c227f099 | Anthony Liguori | target_phys_addr_t addr, uint32_t value) |
1282 | 9c02f1a2 | j_mayer | { |
1283 | 9c02f1a2 | j_mayer | #ifdef DEBUG_I2C
|
1284 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr, |
1285 | 90e189ec | Blue Swirl | value); |
1286 | 9c02f1a2 | j_mayer | #endif
|
1287 | 9c02f1a2 | j_mayer | /* XXX: generate a bus fault */
|
1288 | 9c02f1a2 | j_mayer | } |
1289 | 9c02f1a2 | j_mayer | |
1290 | c227f099 | Anthony Liguori | static uint32_t ppc4xx_gpt_readw (void *opaque, target_phys_addr_t addr) |
1291 | 9c02f1a2 | j_mayer | { |
1292 | 9c02f1a2 | j_mayer | #ifdef DEBUG_GPT
|
1293 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr); |
1294 | 9c02f1a2 | j_mayer | #endif
|
1295 | 9c02f1a2 | j_mayer | /* XXX: generate a bus fault */
|
1296 | 9c02f1a2 | j_mayer | return -1; |
1297 | 9c02f1a2 | j_mayer | } |
1298 | 9c02f1a2 | j_mayer | |
1299 | 9c02f1a2 | j_mayer | static void ppc4xx_gpt_writew (void *opaque, |
1300 | c227f099 | Anthony Liguori | target_phys_addr_t addr, uint32_t value) |
1301 | 9c02f1a2 | j_mayer | { |
1302 | 9c02f1a2 | j_mayer | #ifdef DEBUG_I2C
|
1303 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr, |
1304 | 90e189ec | Blue Swirl | value); |
1305 | 9c02f1a2 | j_mayer | #endif
|
1306 | 9c02f1a2 | j_mayer | /* XXX: generate a bus fault */
|
1307 | 9c02f1a2 | j_mayer | } |
1308 | 9c02f1a2 | j_mayer | |
1309 | c227f099 | Anthony Liguori | static int ppc4xx_gpt_compare (ppc4xx_gpt_t *gpt, int n) |
1310 | 9c02f1a2 | j_mayer | { |
1311 | 9c02f1a2 | j_mayer | /* XXX: TODO */
|
1312 | 9c02f1a2 | j_mayer | return 0; |
1313 | 9c02f1a2 | j_mayer | } |
1314 | 9c02f1a2 | j_mayer | |
1315 | c227f099 | Anthony Liguori | static void ppc4xx_gpt_set_output (ppc4xx_gpt_t *gpt, int n, int level) |
1316 | 9c02f1a2 | j_mayer | { |
1317 | 9c02f1a2 | j_mayer | /* XXX: TODO */
|
1318 | 9c02f1a2 | j_mayer | } |
1319 | 9c02f1a2 | j_mayer | |
1320 | c227f099 | Anthony Liguori | static void ppc4xx_gpt_set_outputs (ppc4xx_gpt_t *gpt) |
1321 | 9c02f1a2 | j_mayer | { |
1322 | 9c02f1a2 | j_mayer | uint32_t mask; |
1323 | 9c02f1a2 | j_mayer | int i;
|
1324 | 9c02f1a2 | j_mayer | |
1325 | 9c02f1a2 | j_mayer | mask = 0x80000000;
|
1326 | 9c02f1a2 | j_mayer | for (i = 0; i < 5; i++) { |
1327 | 9c02f1a2 | j_mayer | if (gpt->oe & mask) {
|
1328 | 9c02f1a2 | j_mayer | /* Output is enabled */
|
1329 | 9c02f1a2 | j_mayer | if (ppc4xx_gpt_compare(gpt, i)) {
|
1330 | 9c02f1a2 | j_mayer | /* Comparison is OK */
|
1331 | 9c02f1a2 | j_mayer | ppc4xx_gpt_set_output(gpt, i, gpt->ol & mask); |
1332 | 9c02f1a2 | j_mayer | } else {
|
1333 | 9c02f1a2 | j_mayer | /* Comparison is KO */
|
1334 | 9c02f1a2 | j_mayer | ppc4xx_gpt_set_output(gpt, i, gpt->ol & mask ? 0 : 1); |
1335 | 9c02f1a2 | j_mayer | } |
1336 | 9c02f1a2 | j_mayer | } |
1337 | 9c02f1a2 | j_mayer | mask = mask >> 1;
|
1338 | 9c02f1a2 | j_mayer | } |
1339 | 9c02f1a2 | j_mayer | } |
1340 | 9c02f1a2 | j_mayer | |
1341 | c227f099 | Anthony Liguori | static void ppc4xx_gpt_set_irqs (ppc4xx_gpt_t *gpt) |
1342 | 9c02f1a2 | j_mayer | { |
1343 | 9c02f1a2 | j_mayer | uint32_t mask; |
1344 | 9c02f1a2 | j_mayer | int i;
|
1345 | 9c02f1a2 | j_mayer | |
1346 | 9c02f1a2 | j_mayer | mask = 0x00008000;
|
1347 | 9c02f1a2 | j_mayer | for (i = 0; i < 5; i++) { |
1348 | 9c02f1a2 | j_mayer | if (gpt->is & gpt->im & mask)
|
1349 | 9c02f1a2 | j_mayer | qemu_irq_raise(gpt->irqs[i]); |
1350 | 9c02f1a2 | j_mayer | else
|
1351 | 9c02f1a2 | j_mayer | qemu_irq_lower(gpt->irqs[i]); |
1352 | 9c02f1a2 | j_mayer | mask = mask >> 1;
|
1353 | 9c02f1a2 | j_mayer | } |
1354 | 9c02f1a2 | j_mayer | } |
1355 | 9c02f1a2 | j_mayer | |
1356 | c227f099 | Anthony Liguori | static void ppc4xx_gpt_compute_timer (ppc4xx_gpt_t *gpt) |
1357 | 9c02f1a2 | j_mayer | { |
1358 | 9c02f1a2 | j_mayer | /* XXX: TODO */
|
1359 | 9c02f1a2 | j_mayer | } |
1360 | 9c02f1a2 | j_mayer | |
1361 | c227f099 | Anthony Liguori | static uint32_t ppc4xx_gpt_readl (void *opaque, target_phys_addr_t addr) |
1362 | 9c02f1a2 | j_mayer | { |
1363 | c227f099 | Anthony Liguori | ppc4xx_gpt_t *gpt; |
1364 | 9c02f1a2 | j_mayer | uint32_t ret; |
1365 | 9c02f1a2 | j_mayer | int idx;
|
1366 | 9c02f1a2 | j_mayer | |
1367 | 9c02f1a2 | j_mayer | #ifdef DEBUG_GPT
|
1368 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr); |
1369 | 9c02f1a2 | j_mayer | #endif
|
1370 | 9c02f1a2 | j_mayer | gpt = opaque; |
1371 | 802670e6 | Blue Swirl | switch (addr) {
|
1372 | 9c02f1a2 | j_mayer | case 0x00: |
1373 | 9c02f1a2 | j_mayer | /* Time base counter */
|
1374 | 9c02f1a2 | j_mayer | ret = muldiv64(qemu_get_clock(vm_clock) + gpt->tb_offset, |
1375 | 6ee093c9 | Juan Quintela | gpt->tb_freq, get_ticks_per_sec()); |
1376 | 9c02f1a2 | j_mayer | break;
|
1377 | 9c02f1a2 | j_mayer | case 0x10: |
1378 | 9c02f1a2 | j_mayer | /* Output enable */
|
1379 | 9c02f1a2 | j_mayer | ret = gpt->oe; |
1380 | 9c02f1a2 | j_mayer | break;
|
1381 | 9c02f1a2 | j_mayer | case 0x14: |
1382 | 9c02f1a2 | j_mayer | /* Output level */
|
1383 | 9c02f1a2 | j_mayer | ret = gpt->ol; |
1384 | 9c02f1a2 | j_mayer | break;
|
1385 | 9c02f1a2 | j_mayer | case 0x18: |
1386 | 9c02f1a2 | j_mayer | /* Interrupt mask */
|
1387 | 9c02f1a2 | j_mayer | ret = gpt->im; |
1388 | 9c02f1a2 | j_mayer | break;
|
1389 | 9c02f1a2 | j_mayer | case 0x1C: |
1390 | 9c02f1a2 | j_mayer | case 0x20: |
1391 | 9c02f1a2 | j_mayer | /* Interrupt status */
|
1392 | 9c02f1a2 | j_mayer | ret = gpt->is; |
1393 | 9c02f1a2 | j_mayer | break;
|
1394 | 9c02f1a2 | j_mayer | case 0x24: |
1395 | 9c02f1a2 | j_mayer | /* Interrupt enable */
|
1396 | 9c02f1a2 | j_mayer | ret = gpt->ie; |
1397 | 9c02f1a2 | j_mayer | break;
|
1398 | 9c02f1a2 | j_mayer | case 0x80 ... 0x90: |
1399 | 9c02f1a2 | j_mayer | /* Compare timer */
|
1400 | 802670e6 | Blue Swirl | idx = (addr - 0x80) >> 2; |
1401 | 9c02f1a2 | j_mayer | ret = gpt->comp[idx]; |
1402 | 9c02f1a2 | j_mayer | break;
|
1403 | 9c02f1a2 | j_mayer | case 0xC0 ... 0xD0: |
1404 | 9c02f1a2 | j_mayer | /* Compare mask */
|
1405 | 802670e6 | Blue Swirl | idx = (addr - 0xC0) >> 2; |
1406 | 9c02f1a2 | j_mayer | ret = gpt->mask[idx]; |
1407 | 9c02f1a2 | j_mayer | break;
|
1408 | 9c02f1a2 | j_mayer | default:
|
1409 | 9c02f1a2 | j_mayer | ret = -1;
|
1410 | 9c02f1a2 | j_mayer | break;
|
1411 | 9c02f1a2 | j_mayer | } |
1412 | 9c02f1a2 | j_mayer | |
1413 | 9c02f1a2 | j_mayer | return ret;
|
1414 | 9c02f1a2 | j_mayer | } |
1415 | 9c02f1a2 | j_mayer | |
1416 | 9c02f1a2 | j_mayer | static void ppc4xx_gpt_writel (void *opaque, |
1417 | c227f099 | Anthony Liguori | target_phys_addr_t addr, uint32_t value) |
1418 | 9c02f1a2 | j_mayer | { |
1419 | c227f099 | Anthony Liguori | ppc4xx_gpt_t *gpt; |
1420 | 9c02f1a2 | j_mayer | int idx;
|
1421 | 9c02f1a2 | j_mayer | |
1422 | 9c02f1a2 | j_mayer | #ifdef DEBUG_I2C
|
1423 | 90e189ec | Blue Swirl | printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr, |
1424 | 90e189ec | Blue Swirl | value); |
1425 | 9c02f1a2 | j_mayer | #endif
|
1426 | 9c02f1a2 | j_mayer | gpt = opaque; |
1427 | 802670e6 | Blue Swirl | switch (addr) {
|
1428 | 9c02f1a2 | j_mayer | case 0x00: |
1429 | 9c02f1a2 | j_mayer | /* Time base counter */
|
1430 | 6ee093c9 | Juan Quintela | gpt->tb_offset = muldiv64(value, get_ticks_per_sec(), gpt->tb_freq) |
1431 | 9c02f1a2 | j_mayer | - qemu_get_clock(vm_clock); |
1432 | 9c02f1a2 | j_mayer | ppc4xx_gpt_compute_timer(gpt); |
1433 | 9c02f1a2 | j_mayer | break;
|
1434 | 9c02f1a2 | j_mayer | case 0x10: |
1435 | 9c02f1a2 | j_mayer | /* Output enable */
|
1436 | 9c02f1a2 | j_mayer | gpt->oe = value & 0xF8000000;
|
1437 | 9c02f1a2 | j_mayer | ppc4xx_gpt_set_outputs(gpt); |
1438 | 9c02f1a2 | j_mayer | break;
|
1439 | 9c02f1a2 | j_mayer | case 0x14: |
1440 | 9c02f1a2 | j_mayer | /* Output level */
|
1441 | 9c02f1a2 | j_mayer | gpt->ol = value & 0xF8000000;
|
1442 | 9c02f1a2 | j_mayer | ppc4xx_gpt_set_outputs(gpt); |
1443 | 9c02f1a2 | j_mayer | break;
|
1444 | 9c02f1a2 | j_mayer | case 0x18: |
1445 | 9c02f1a2 | j_mayer | /* Interrupt mask */
|
1446 | 9c02f1a2 | j_mayer | gpt->im = value & 0x0000F800;
|
1447 | 9c02f1a2 | j_mayer | break;
|
1448 | 9c02f1a2 | j_mayer | case 0x1C: |
1449 | 9c02f1a2 | j_mayer | /* Interrupt status set */
|
1450 | 9c02f1a2 | j_mayer | gpt->is |= value & 0x0000F800;
|
1451 | 9c02f1a2 | j_mayer | ppc4xx_gpt_set_irqs(gpt); |
1452 | 9c02f1a2 | j_mayer | break;
|
1453 | 9c02f1a2 | j_mayer | case 0x20: |
1454 | 9c02f1a2 | j_mayer | /* Interrupt status clear */
|
1455 | 9c02f1a2 | j_mayer | gpt->is &= ~(value & 0x0000F800);
|
1456 | 9c02f1a2 | j_mayer | ppc4xx_gpt_set_irqs(gpt); |
1457 | 9c02f1a2 | j_mayer | break;
|
1458 | 9c02f1a2 | j_mayer | case 0x24: |
1459 | 9c02f1a2 | j_mayer | /* Interrupt enable */
|
1460 | 9c02f1a2 | j_mayer | gpt->ie = value & 0x0000F800;
|
1461 | 9c02f1a2 | j_mayer | ppc4xx_gpt_set_irqs(gpt); |
1462 | 9c02f1a2 | j_mayer | break;
|
1463 | 9c02f1a2 | j_mayer | case 0x80 ... 0x90: |
1464 | 9c02f1a2 | j_mayer | /* Compare timer */
|
1465 | 802670e6 | Blue Swirl | idx = (addr - 0x80) >> 2; |
1466 | 9c02f1a2 | j_mayer | gpt->comp[idx] = value & 0xF8000000;
|
1467 | 9c02f1a2 | j_mayer | ppc4xx_gpt_compute_timer(gpt); |
1468 | 9c02f1a2 | j_mayer | break;
|
1469 | 9c02f1a2 | j_mayer | case 0xC0 ... 0xD0: |
1470 | 9c02f1a2 | j_mayer | /* Compare mask */
|
1471 | 802670e6 | Blue Swirl | idx = (addr - 0xC0) >> 2; |
1472 | 9c02f1a2 | j_mayer | gpt->mask[idx] = value & 0xF8000000;
|
1473 | 9c02f1a2 | j_mayer | ppc4xx_gpt_compute_timer(gpt); |
1474 | 9c02f1a2 | j_mayer | break;
|
1475 | 9c02f1a2 | j_mayer | } |
1476 | 9c02f1a2 | j_mayer | } |
1477 | 9c02f1a2 | j_mayer | |
1478 | d60efc6b | Blue Swirl | static CPUReadMemoryFunc * const gpt_read[] = { |
1479 | 9c02f1a2 | j_mayer | &ppc4xx_gpt_readb, |
1480 | 9c02f1a2 | j_mayer | &ppc4xx_gpt_readw, |
1481 | 9c02f1a2 | j_mayer | &ppc4xx_gpt_readl, |
1482 | 9c02f1a2 | j_mayer | }; |
1483 | 9c02f1a2 | j_mayer | |
1484 | d60efc6b | Blue Swirl | static CPUWriteMemoryFunc * const gpt_write[] = { |
1485 | 9c02f1a2 | j_mayer | &ppc4xx_gpt_writeb, |
1486 | 9c02f1a2 | j_mayer | &ppc4xx_gpt_writew, |
1487 | 9c02f1a2 | j_mayer | &ppc4xx_gpt_writel, |
1488 | 9c02f1a2 | j_mayer | }; |
1489 | 9c02f1a2 | j_mayer | |
1490 | 9c02f1a2 | j_mayer | static void ppc4xx_gpt_cb (void *opaque) |
1491 | 9c02f1a2 | j_mayer | { |
1492 | c227f099 | Anthony Liguori | ppc4xx_gpt_t *gpt; |
1493 | 9c02f1a2 | j_mayer | |
1494 | 9c02f1a2 | j_mayer | gpt = opaque; |
1495 | 9c02f1a2 | j_mayer | ppc4xx_gpt_set_irqs(gpt); |
1496 | 9c02f1a2 | j_mayer | ppc4xx_gpt_set_outputs(gpt); |
1497 | 9c02f1a2 | j_mayer | ppc4xx_gpt_compute_timer(gpt); |
1498 | 9c02f1a2 | j_mayer | } |
1499 | 9c02f1a2 | j_mayer | |
1500 | 9c02f1a2 | j_mayer | static void ppc4xx_gpt_reset (void *opaque) |
1501 | 9c02f1a2 | j_mayer | { |
1502 | c227f099 | Anthony Liguori | ppc4xx_gpt_t *gpt; |
1503 | 9c02f1a2 | j_mayer | int i;
|
1504 | 9c02f1a2 | j_mayer | |
1505 | 9c02f1a2 | j_mayer | gpt = opaque; |
1506 | 9c02f1a2 | j_mayer | qemu_del_timer(gpt->timer); |
1507 | 9c02f1a2 | j_mayer | gpt->oe = 0x00000000;
|
1508 | 9c02f1a2 | j_mayer | gpt->ol = 0x00000000;
|
1509 | 9c02f1a2 | j_mayer | gpt->im = 0x00000000;
|
1510 | 9c02f1a2 | j_mayer | gpt->is = 0x00000000;
|
1511 | 9c02f1a2 | j_mayer | gpt->ie = 0x00000000;
|
1512 | 9c02f1a2 | j_mayer | for (i = 0; i < 5; i++) { |
1513 | 9c02f1a2 | j_mayer | gpt->comp[i] = 0x00000000;
|
1514 | 9c02f1a2 | j_mayer | gpt->mask[i] = 0x00000000;
|
1515 | 9c02f1a2 | j_mayer | } |
1516 | 9c02f1a2 | j_mayer | } |
1517 | 9c02f1a2 | j_mayer | |
1518 | c227f099 | Anthony Liguori | static void ppc4xx_gpt_init(target_phys_addr_t base, qemu_irq irqs[5]) |
1519 | 9c02f1a2 | j_mayer | { |
1520 | c227f099 | Anthony Liguori | ppc4xx_gpt_t *gpt; |
1521 | 9c02f1a2 | j_mayer | int i;
|
1522 | 802670e6 | Blue Swirl | int io;
|
1523 | 9c02f1a2 | j_mayer | |
1524 | c227f099 | Anthony Liguori | gpt = qemu_mallocz(sizeof(ppc4xx_gpt_t));
|
1525 | 802670e6 | Blue Swirl | for (i = 0; i < 5; i++) { |
1526 | 487414f1 | aliguori | gpt->irqs[i] = irqs[i]; |
1527 | 802670e6 | Blue Swirl | } |
1528 | 487414f1 | aliguori | gpt->timer = qemu_new_timer(vm_clock, &ppc4xx_gpt_cb, gpt); |
1529 | 9c02f1a2 | j_mayer | #ifdef DEBUG_GPT
|
1530 | 90e189ec | Blue Swirl | printf("%s: offset " TARGET_FMT_plx "\n", __func__, base); |
1531 | 9c02f1a2 | j_mayer | #endif
|
1532 | 802670e6 | Blue Swirl | io = cpu_register_io_memory(gpt_read, gpt_write, gpt); |
1533 | 802670e6 | Blue Swirl | cpu_register_physical_memory(base, 0x0d4, io);
|
1534 | a08d4367 | Jan Kiszka | qemu_register_reset(ppc4xx_gpt_reset, gpt); |
1535 | 9c02f1a2 | j_mayer | } |
1536 | 9c02f1a2 | j_mayer | |
1537 | 9c02f1a2 | j_mayer | /*****************************************************************************/
|
1538 | 9c02f1a2 | j_mayer | /* MAL */
|
1539 | 9c02f1a2 | j_mayer | enum {
|
1540 | 9c02f1a2 | j_mayer | MAL0_CFG = 0x180,
|
1541 | 9c02f1a2 | j_mayer | MAL0_ESR = 0x181,
|
1542 | 9c02f1a2 | j_mayer | MAL0_IER = 0x182,
|
1543 | 9c02f1a2 | j_mayer | MAL0_TXCASR = 0x184,
|
1544 | 9c02f1a2 | j_mayer | MAL0_TXCARR = 0x185,
|
1545 | 9c02f1a2 | j_mayer | MAL0_TXEOBISR = 0x186,
|
1546 | 9c02f1a2 | j_mayer | MAL0_TXDEIR = 0x187,
|
1547 | 9c02f1a2 | j_mayer | MAL0_RXCASR = 0x190,
|
1548 | 9c02f1a2 | j_mayer | MAL0_RXCARR = 0x191,
|
1549 | 9c02f1a2 | j_mayer | MAL0_RXEOBISR = 0x192,
|
1550 | 9c02f1a2 | j_mayer | MAL0_RXDEIR = 0x193,
|
1551 | 9c02f1a2 | j_mayer | MAL0_TXCTP0R = 0x1A0,
|
1552 | 9c02f1a2 | j_mayer | MAL0_TXCTP1R = 0x1A1,
|
1553 | 9c02f1a2 | j_mayer | MAL0_TXCTP2R = 0x1A2,
|
1554 | 9c02f1a2 | j_mayer | MAL0_TXCTP3R = 0x1A3,
|
1555 | 9c02f1a2 | j_mayer | MAL0_RXCTP0R = 0x1C0,
|
1556 | 9c02f1a2 | j_mayer | MAL0_RXCTP1R = 0x1C1,
|
1557 | 9c02f1a2 | j_mayer | MAL0_RCBS0 = 0x1E0,
|
1558 | 9c02f1a2 | j_mayer | MAL0_RCBS1 = 0x1E1,
|
1559 | 9c02f1a2 | j_mayer | }; |
1560 | 9c02f1a2 | j_mayer | |
1561 | c227f099 | Anthony Liguori | typedef struct ppc40x_mal_t ppc40x_mal_t; |
1562 | c227f099 | Anthony Liguori | struct ppc40x_mal_t {
|
1563 | 9c02f1a2 | j_mayer | qemu_irq irqs[4];
|
1564 | 9c02f1a2 | j_mayer | uint32_t cfg; |
1565 | 9c02f1a2 | j_mayer | uint32_t esr; |
1566 | 9c02f1a2 | j_mayer | uint32_t ier; |
1567 | 9c02f1a2 | j_mayer | uint32_t txcasr; |
1568 | 9c02f1a2 | j_mayer | uint32_t txcarr; |
1569 | 9c02f1a2 | j_mayer | uint32_t txeobisr; |
1570 | 9c02f1a2 | j_mayer | uint32_t txdeir; |
1571 | 9c02f1a2 | j_mayer | uint32_t rxcasr; |
1572 | 9c02f1a2 | j_mayer | uint32_t rxcarr; |
1573 | 9c02f1a2 | j_mayer | uint32_t rxeobisr; |
1574 | 9c02f1a2 | j_mayer | uint32_t rxdeir; |
1575 | 9c02f1a2 | j_mayer | uint32_t txctpr[4];
|
1576 | 9c02f1a2 | j_mayer | uint32_t rxctpr[2];
|
1577 | 9c02f1a2 | j_mayer | uint32_t rcbs[2];
|
1578 | 9c02f1a2 | j_mayer | }; |
1579 | 9c02f1a2 | j_mayer | |
1580 | 9c02f1a2 | j_mayer | static void ppc40x_mal_reset (void *opaque); |
1581 | 9c02f1a2 | j_mayer | |
1582 | 73b01960 | Alexander Graf | static uint32_t dcr_read_mal (void *opaque, int dcrn) |
1583 | 9c02f1a2 | j_mayer | { |
1584 | c227f099 | Anthony Liguori | ppc40x_mal_t *mal; |
1585 | 73b01960 | Alexander Graf | uint32_t ret; |
1586 | 9c02f1a2 | j_mayer | |
1587 | 9c02f1a2 | j_mayer | mal = opaque; |
1588 | 9c02f1a2 | j_mayer | switch (dcrn) {
|
1589 | 9c02f1a2 | j_mayer | case MAL0_CFG:
|
1590 | 9c02f1a2 | j_mayer | ret = mal->cfg; |
1591 | 9c02f1a2 | j_mayer | break;
|
1592 | 9c02f1a2 | j_mayer | case MAL0_ESR:
|
1593 | 9c02f1a2 | j_mayer | ret = mal->esr; |
1594 | 9c02f1a2 | j_mayer | break;
|
1595 | 9c02f1a2 | j_mayer | case MAL0_IER:
|
1596 | 9c02f1a2 | j_mayer | ret = mal->ier; |
1597 | 9c02f1a2 | j_mayer | break;
|
1598 | 9c02f1a2 | j_mayer | case MAL0_TXCASR:
|
1599 | 9c02f1a2 | j_mayer | ret = mal->txcasr; |
1600 | 9c02f1a2 | j_mayer | break;
|
1601 | 9c02f1a2 | j_mayer | case MAL0_TXCARR:
|
1602 | 9c02f1a2 | j_mayer | ret = mal->txcarr; |
1603 | 9c02f1a2 | j_mayer | break;
|
1604 | 9c02f1a2 | j_mayer | case MAL0_TXEOBISR:
|
1605 | 9c02f1a2 | j_mayer | ret = mal->txeobisr; |
1606 | 9c02f1a2 | j_mayer | break;
|
1607 | 9c02f1a2 | j_mayer | case MAL0_TXDEIR:
|
1608 | 9c02f1a2 | j_mayer | ret = mal->txdeir; |
1609 | 9c02f1a2 | j_mayer | break;
|
1610 | 9c02f1a2 | j_mayer | case MAL0_RXCASR:
|
1611 | 9c02f1a2 | j_mayer | ret = mal->rxcasr; |
1612 | 9c02f1a2 | j_mayer | break;
|
1613 | 9c02f1a2 | j_mayer | case MAL0_RXCARR:
|
1614 | 9c02f1a2 | j_mayer | ret = mal->rxcarr; |
1615 | 9c02f1a2 | j_mayer | break;
|
1616 | 9c02f1a2 | j_mayer | case MAL0_RXEOBISR:
|
1617 | 9c02f1a2 | j_mayer | ret = mal->rxeobisr; |
1618 | 9c02f1a2 | j_mayer | break;
|
1619 | 9c02f1a2 | j_mayer | case MAL0_RXDEIR:
|
1620 | 9c02f1a2 | j_mayer | ret = mal->rxdeir; |
1621 | 9c02f1a2 | j_mayer | break;
|
1622 | 9c02f1a2 | j_mayer | case MAL0_TXCTP0R:
|
1623 | 9c02f1a2 | j_mayer | ret = mal->txctpr[0];
|
1624 | 9c02f1a2 | j_mayer | break;
|
1625 | 9c02f1a2 | j_mayer | case MAL0_TXCTP1R:
|
1626 | 9c02f1a2 | j_mayer | ret = mal->txctpr[1];
|
1627 | 9c02f1a2 | j_mayer | break;
|
1628 | 9c02f1a2 | j_mayer | case MAL0_TXCTP2R:
|
1629 | 9c02f1a2 | j_mayer | ret = mal->txctpr[2];
|
1630 | 9c02f1a2 | j_mayer | break;
|
1631 | 9c02f1a2 | j_mayer | case MAL0_TXCTP3R:
|
1632 | 9c02f1a2 | j_mayer | ret = mal->txctpr[3];
|
1633 | 9c02f1a2 | j_mayer | break;
|
1634 | 9c02f1a2 | j_mayer | case MAL0_RXCTP0R:
|
1635 | 9c02f1a2 | j_mayer | ret = mal->rxctpr[0];
|
1636 | 9c02f1a2 | j_mayer | break;
|
1637 | 9c02f1a2 | j_mayer | case MAL0_RXCTP1R:
|
1638 | 9c02f1a2 | j_mayer | ret = mal->rxctpr[1];
|
1639 | 9c02f1a2 | j_mayer | break;
|
1640 | 9c02f1a2 | j_mayer | case MAL0_RCBS0:
|
1641 | 9c02f1a2 | j_mayer | ret = mal->rcbs[0];
|
1642 | 9c02f1a2 | j_mayer | break;
|
1643 | 9c02f1a2 | j_mayer | case MAL0_RCBS1:
|
1644 | 9c02f1a2 | j_mayer | ret = mal->rcbs[1];
|
1645 | 9c02f1a2 | j_mayer | break;
|
1646 | 9c02f1a2 | j_mayer | default:
|
1647 | 9c02f1a2 | j_mayer | ret = 0;
|
1648 | 9c02f1a2 | j_mayer | break;
|
1649 | 9c02f1a2 | j_mayer | } |
1650 | 9c02f1a2 | j_mayer | |
1651 | 9c02f1a2 | j_mayer | return ret;
|
1652 | 9c02f1a2 | j_mayer | } |
1653 | 9c02f1a2 | j_mayer | |
1654 | 73b01960 | Alexander Graf | static void dcr_write_mal (void *opaque, int dcrn, uint32_t val) |
1655 | 9c02f1a2 | j_mayer | { |
1656 | c227f099 | Anthony Liguori | ppc40x_mal_t *mal; |
1657 | 9c02f1a2 | j_mayer | int idx;
|
1658 | 9c02f1a2 | j_mayer | |
1659 | 9c02f1a2 | j_mayer | mal = opaque; |
1660 | 9c02f1a2 | j_mayer | switch (dcrn) {
|
1661 | 9c02f1a2 | j_mayer | case MAL0_CFG:
|
1662 | 9c02f1a2 | j_mayer | if (val & 0x80000000) |
1663 | 9c02f1a2 | j_mayer | ppc40x_mal_reset(mal); |
1664 | 9c02f1a2 | j_mayer | mal->cfg = val & 0x00FFC087;
|
1665 | 9c02f1a2 | j_mayer | break;
|
1666 | 9c02f1a2 | j_mayer | case MAL0_ESR:
|
1667 | 9c02f1a2 | j_mayer | /* Read/clear */
|
1668 | 9c02f1a2 | j_mayer | mal->esr &= ~val; |
1669 | 9c02f1a2 | j_mayer | break;
|
1670 | 9c02f1a2 | j_mayer | case MAL0_IER:
|
1671 | 9c02f1a2 | j_mayer | mal->ier = val & 0x0000001F;
|
1672 | 9c02f1a2 | j_mayer | break;
|
1673 | 9c02f1a2 | j_mayer | case MAL0_TXCASR:
|
1674 | 9c02f1a2 | j_mayer | mal->txcasr = val & 0xF0000000;
|
1675 | 9c02f1a2 | j_mayer | break;
|
1676 | 9c02f1a2 | j_mayer | case MAL0_TXCARR:
|
1677 | 9c02f1a2 | j_mayer | mal->txcarr = val & 0xF0000000;
|
1678 | 9c02f1a2 | j_mayer | break;
|
1679 | 9c02f1a2 | j_mayer | case MAL0_TXEOBISR:
|
1680 | 9c02f1a2 | j_mayer | /* Read/clear */
|
1681 | 9c02f1a2 | j_mayer | mal->txeobisr &= ~val; |
1682 | 9c02f1a2 | j_mayer | break;
|
1683 | 9c02f1a2 | j_mayer | case MAL0_TXDEIR:
|
1684 | 9c02f1a2 | j_mayer | /* Read/clear */
|
1685 | 9c02f1a2 | j_mayer | mal->txdeir &= ~val; |
1686 | 9c02f1a2 | j_mayer | break;
|
1687 | 9c02f1a2 | j_mayer | case MAL0_RXCASR:
|
1688 | 9c02f1a2 | j_mayer | mal->rxcasr = val & 0xC0000000;
|
1689 | 9c02f1a2 | j_mayer | break;
|
1690 | 9c02f1a2 | j_mayer | case MAL0_RXCARR:
|
1691 | 9c02f1a2 | j_mayer | mal->rxcarr = val & 0xC0000000;
|
1692 | 9c02f1a2 | j_mayer | break;
|
1693 | 9c02f1a2 | j_mayer | case MAL0_RXEOBISR:
|
1694 | 9c02f1a2 | j_mayer | /* Read/clear */
|
1695 | 9c02f1a2 | j_mayer | mal->rxeobisr &= ~val; |
1696 | 9c02f1a2 | j_mayer | break;
|
1697 | 9c02f1a2 | j_mayer | case MAL0_RXDEIR:
|
1698 | 9c02f1a2 | j_mayer | /* Read/clear */
|
1699 | 9c02f1a2 | j_mayer | mal->rxdeir &= ~val; |
1700 | 9c02f1a2 | j_mayer | break;
|
1701 | 9c02f1a2 | j_mayer | case MAL0_TXCTP0R:
|
1702 | 9c02f1a2 | j_mayer | idx = 0;
|
1703 | 9c02f1a2 | j_mayer | goto update_tx_ptr;
|
1704 | 9c02f1a2 | j_mayer | case MAL0_TXCTP1R:
|
1705 | 9c02f1a2 | j_mayer | idx = 1;
|
1706 | 9c02f1a2 | j_mayer | goto update_tx_ptr;
|
1707 | 9c02f1a2 | j_mayer | case MAL0_TXCTP2R:
|
1708 | 9c02f1a2 | j_mayer | idx = 2;
|
1709 | 9c02f1a2 | j_mayer | goto update_tx_ptr;
|
1710 | 9c02f1a2 | j_mayer | case MAL0_TXCTP3R:
|
1711 | 9c02f1a2 | j_mayer | idx = 3;
|
1712 | 9c02f1a2 | j_mayer | update_tx_ptr:
|
1713 | 9c02f1a2 | j_mayer | mal->txctpr[idx] = val; |
1714 | 9c02f1a2 | j_mayer | break;
|
1715 | 9c02f1a2 | j_mayer | case MAL0_RXCTP0R:
|
1716 | 9c02f1a2 | j_mayer | idx = 0;
|
1717 | 9c02f1a2 | j_mayer | goto update_rx_ptr;
|
1718 | 9c02f1a2 | j_mayer | case MAL0_RXCTP1R:
|
1719 | 9c02f1a2 | j_mayer | idx = 1;
|
1720 | 9c02f1a2 | j_mayer | update_rx_ptr:
|
1721 | 9c02f1a2 | j_mayer | mal->rxctpr[idx] = val; |
1722 | 9c02f1a2 | j_mayer | break;
|
1723 | 9c02f1a2 | j_mayer | case MAL0_RCBS0:
|
1724 | 9c02f1a2 | j_mayer | idx = 0;
|
1725 | 9c02f1a2 | j_mayer | goto update_rx_size;
|
1726 | 9c02f1a2 | j_mayer | case MAL0_RCBS1:
|
1727 | 9c02f1a2 | j_mayer | idx = 1;
|
1728 | 9c02f1a2 | j_mayer | update_rx_size:
|
1729 | 9c02f1a2 | j_mayer | mal->rcbs[idx] = val & 0x000000FF;
|
1730 | 9c02f1a2 | j_mayer | break;
|
1731 | 9c02f1a2 | j_mayer | } |
1732 | 9c02f1a2 | j_mayer | } |
1733 | 9c02f1a2 | j_mayer | |
1734 | 9c02f1a2 | j_mayer | static void ppc40x_mal_reset (void *opaque) |
1735 | 9c02f1a2 | j_mayer | { |
1736 | c227f099 | Anthony Liguori | ppc40x_mal_t *mal; |
1737 | 9c02f1a2 | j_mayer | |
1738 | 9c02f1a2 | j_mayer | mal = opaque; |
1739 | 9c02f1a2 | j_mayer | mal->cfg = 0x0007C000;
|
1740 | 9c02f1a2 | j_mayer | mal->esr = 0x00000000;
|
1741 | 9c02f1a2 | j_mayer | mal->ier = 0x00000000;
|
1742 | 9c02f1a2 | j_mayer | mal->rxcasr = 0x00000000;
|
1743 | 9c02f1a2 | j_mayer | mal->rxdeir = 0x00000000;
|
1744 | 9c02f1a2 | j_mayer | mal->rxeobisr = 0x00000000;
|
1745 | 9c02f1a2 | j_mayer | mal->txcasr = 0x00000000;
|
1746 | 9c02f1a2 | j_mayer | mal->txdeir = 0x00000000;
|
1747 | 9c02f1a2 | j_mayer | mal->txeobisr = 0x00000000;
|
1748 | 9c02f1a2 | j_mayer | } |
1749 | 9c02f1a2 | j_mayer | |
1750 | 802670e6 | Blue Swirl | static void ppc405_mal_init(CPUState *env, qemu_irq irqs[4]) |
1751 | 9c02f1a2 | j_mayer | { |
1752 | c227f099 | Anthony Liguori | ppc40x_mal_t *mal; |
1753 | 9c02f1a2 | j_mayer | int i;
|
1754 | 9c02f1a2 | j_mayer | |
1755 | c227f099 | Anthony Liguori | mal = qemu_mallocz(sizeof(ppc40x_mal_t));
|
1756 | 487414f1 | aliguori | for (i = 0; i < 4; i++) |
1757 | 487414f1 | aliguori | mal->irqs[i] = irqs[i]; |
1758 | a08d4367 | Jan Kiszka | qemu_register_reset(&ppc40x_mal_reset, mal); |
1759 | 487414f1 | aliguori | ppc_dcr_register(env, MAL0_CFG, |
1760 | 487414f1 | aliguori | mal, &dcr_read_mal, &dcr_write_mal); |
1761 | 487414f1 | aliguori | ppc_dcr_register(env, MAL0_ESR, |
1762 | 487414f1 | aliguori | mal, &dcr_read_mal, &dcr_write_mal); |
1763 | 487414f1 | aliguori | ppc_dcr_register(env, MAL0_IER, |
1764 | 487414f1 | aliguori | mal, &dcr_read_mal, &dcr_write_mal); |
1765 | 487414f1 | aliguori | ppc_dcr_register(env, MAL0_TXCASR, |
1766 | 487414f1 | aliguori | mal, &dcr_read_mal, &dcr_write_mal); |
1767 | 487414f1 | aliguori | ppc_dcr_register(env, MAL0_TXCARR, |
1768 | 487414f1 | aliguori | mal, &dcr_read_mal, &dcr_write_mal); |
1769 | 487414f1 | aliguori | ppc_dcr_register(env, MAL0_TXEOBISR, |
1770 | 487414f1 | aliguori | mal, &dcr_read_mal, &dcr_write_mal); |
1771 | 487414f1 | aliguori | ppc_dcr_register(env, MAL0_TXDEIR, |
1772 | 487414f1 | aliguori | mal, &dcr_read_mal, &dcr_write_mal); |
1773 | 487414f1 | aliguori | ppc_dcr_register(env, MAL0_RXCASR, |
1774 | 487414f1 | aliguori | mal, &dcr_read_mal, &dcr_write_mal); |
1775 | 487414f1 | aliguori | ppc_dcr_register(env, MAL0_RXCARR, |
1776 | 487414f1 | aliguori | mal, &dcr_read_mal, &dcr_write_mal); |
1777 | 487414f1 | aliguori | ppc_dcr_register(env, MAL0_RXEOBISR, |
1778 | 487414f1 | aliguori | mal, &dcr_read_mal, &dcr_write_mal); |
1779 | 487414f1 | aliguori | ppc_dcr_register(env, MAL0_RXDEIR, |
1780 | 487414f1 | aliguori | mal, &dcr_read_mal, &dcr_write_mal); |
1781 | 487414f1 | aliguori | ppc_dcr_register(env, MAL0_TXCTP0R, |
1782 | 487414f1 | aliguori | mal, &dcr_read_mal, &dcr_write_mal); |
1783 | 487414f1 | aliguori | ppc_dcr_register(env, MAL0_TXCTP1R, |
1784 | 487414f1 | aliguori | mal, &dcr_read_mal, &dcr_write_mal); |
1785 | 487414f1 | aliguori | ppc_dcr_register(env, MAL0_TXCTP2R, |
1786 | 487414f1 | aliguori | mal, &dcr_read_mal, &dcr_write_mal); |
1787 | 487414f1 | aliguori | ppc_dcr_register(env, MAL0_TXCTP3R, |
1788 | 487414f1 | aliguori | mal, &dcr_read_mal, &dcr_write_mal); |
1789 | 487414f1 | aliguori | ppc_dcr_register(env, MAL0_RXCTP0R, |
1790 | 487414f1 | aliguori | mal, &dcr_read_mal, &dcr_write_mal); |
1791 | 487414f1 | aliguori | ppc_dcr_register(env, MAL0_RXCTP1R, |
1792 | 487414f1 | aliguori | mal, &dcr_read_mal, &dcr_write_mal); |
1793 | 487414f1 | aliguori | ppc_dcr_register(env, MAL0_RCBS0, |
1794 | 487414f1 | aliguori | mal, &dcr_read_mal, &dcr_write_mal); |
1795 | 487414f1 | aliguori | ppc_dcr_register(env, MAL0_RCBS1, |
1796 | 487414f1 | aliguori | mal, &dcr_read_mal, &dcr_write_mal); |
1797 | 9c02f1a2 | j_mayer | } |
1798 | 9c02f1a2 | j_mayer | |
1799 | 9c02f1a2 | j_mayer | /*****************************************************************************/
|
1800 | 8ecc7913 | j_mayer | /* SPR */
|
1801 | 8ecc7913 | j_mayer | void ppc40x_core_reset (CPUState *env)
|
1802 | 8ecc7913 | j_mayer | { |
1803 | 8ecc7913 | j_mayer | target_ulong dbsr; |
1804 | 8ecc7913 | j_mayer | |
1805 | 8ecc7913 | j_mayer | printf("Reset PowerPC core\n");
|
1806 | ef397e88 | j_mayer | env->interrupt_request |= CPU_INTERRUPT_EXITTB; |
1807 | ef397e88 | j_mayer | /* XXX: TOFIX */
|
1808 | ef397e88 | j_mayer | #if 0
|
1809 | d84bda46 | Blue Swirl | cpu_reset(env);
|
1810 | ef397e88 | j_mayer | #else
|
1811 | ef397e88 | j_mayer | qemu_system_reset_request(); |
1812 | ef397e88 | j_mayer | #endif
|
1813 | 8ecc7913 | j_mayer | dbsr = env->spr[SPR_40x_DBSR]; |
1814 | 8ecc7913 | j_mayer | dbsr &= ~0x00000300;
|
1815 | 8ecc7913 | j_mayer | dbsr |= 0x00000100;
|
1816 | 8ecc7913 | j_mayer | env->spr[SPR_40x_DBSR] = dbsr; |
1817 | 8ecc7913 | j_mayer | } |
1818 | 8ecc7913 | j_mayer | |
1819 | 8ecc7913 | j_mayer | void ppc40x_chip_reset (CPUState *env)
|
1820 | 8ecc7913 | j_mayer | { |
1821 | 8ecc7913 | j_mayer | target_ulong dbsr; |
1822 | 8ecc7913 | j_mayer | |
1823 | 8ecc7913 | j_mayer | printf("Reset PowerPC chip\n");
|
1824 | ef397e88 | j_mayer | env->interrupt_request |= CPU_INTERRUPT_EXITTB; |
1825 | ef397e88 | j_mayer | /* XXX: TOFIX */
|
1826 | ef397e88 | j_mayer | #if 0
|
1827 | d84bda46 | Blue Swirl | cpu_reset(env);
|
1828 | ef397e88 | j_mayer | #else
|
1829 | ef397e88 | j_mayer | qemu_system_reset_request(); |
1830 | ef397e88 | j_mayer | #endif
|
1831 | 8ecc7913 | j_mayer | /* XXX: TODO reset all internal peripherals */
|
1832 | 8ecc7913 | j_mayer | dbsr = env->spr[SPR_40x_DBSR]; |
1833 | 8ecc7913 | j_mayer | dbsr &= ~0x00000300;
|
1834 | 04f20795 | j_mayer | dbsr |= 0x00000200;
|
1835 | 8ecc7913 | j_mayer | env->spr[SPR_40x_DBSR] = dbsr; |
1836 | 8ecc7913 | j_mayer | } |
1837 | 8ecc7913 | j_mayer | |
1838 | 8ecc7913 | j_mayer | void ppc40x_system_reset (CPUState *env)
|
1839 | 8ecc7913 | j_mayer | { |
1840 | 8ecc7913 | j_mayer | printf("Reset PowerPC system\n");
|
1841 | 8ecc7913 | j_mayer | qemu_system_reset_request(); |
1842 | 8ecc7913 | j_mayer | } |
1843 | 8ecc7913 | j_mayer | |
1844 | 8ecc7913 | j_mayer | void store_40x_dbcr0 (CPUState *env, uint32_t val)
|
1845 | 8ecc7913 | j_mayer | { |
1846 | 8ecc7913 | j_mayer | switch ((val >> 28) & 0x3) { |
1847 | 8ecc7913 | j_mayer | case 0x0: |
1848 | 8ecc7913 | j_mayer | /* No action */
|
1849 | 8ecc7913 | j_mayer | break;
|
1850 | 8ecc7913 | j_mayer | case 0x1: |
1851 | 8ecc7913 | j_mayer | /* Core reset */
|
1852 | 8ecc7913 | j_mayer | ppc40x_core_reset(env); |
1853 | 8ecc7913 | j_mayer | break;
|
1854 | 8ecc7913 | j_mayer | case 0x2: |
1855 | 8ecc7913 | j_mayer | /* Chip reset */
|
1856 | 8ecc7913 | j_mayer | ppc40x_chip_reset(env); |
1857 | 8ecc7913 | j_mayer | break;
|
1858 | 8ecc7913 | j_mayer | case 0x3: |
1859 | 8ecc7913 | j_mayer | /* System reset */
|
1860 | 8ecc7913 | j_mayer | ppc40x_system_reset(env); |
1861 | 8ecc7913 | j_mayer | break;
|
1862 | 8ecc7913 | j_mayer | } |
1863 | 8ecc7913 | j_mayer | } |
1864 | 8ecc7913 | j_mayer | |
1865 | 8ecc7913 | j_mayer | /*****************************************************************************/
|
1866 | 8ecc7913 | j_mayer | /* PowerPC 405CR */
|
1867 | 8ecc7913 | j_mayer | enum {
|
1868 | 8ecc7913 | j_mayer | PPC405CR_CPC0_PLLMR = 0x0B0,
|
1869 | 8ecc7913 | j_mayer | PPC405CR_CPC0_CR0 = 0x0B1,
|
1870 | 8ecc7913 | j_mayer | PPC405CR_CPC0_CR1 = 0x0B2,
|
1871 | 8ecc7913 | j_mayer | PPC405CR_CPC0_PSR = 0x0B4,
|
1872 | 8ecc7913 | j_mayer | PPC405CR_CPC0_JTAGID = 0x0B5,
|
1873 | 8ecc7913 | j_mayer | PPC405CR_CPC0_ER = 0x0B9,
|
1874 | 8ecc7913 | j_mayer | PPC405CR_CPC0_FR = 0x0BA,
|
1875 | 8ecc7913 | j_mayer | PPC405CR_CPC0_SR = 0x0BB,
|
1876 | 8ecc7913 | j_mayer | }; |
1877 | 8ecc7913 | j_mayer | |
1878 | 04f20795 | j_mayer | enum {
|
1879 | 04f20795 | j_mayer | PPC405CR_CPU_CLK = 0,
|
1880 | 04f20795 | j_mayer | PPC405CR_TMR_CLK = 1,
|
1881 | 04f20795 | j_mayer | PPC405CR_PLB_CLK = 2,
|
1882 | 04f20795 | j_mayer | PPC405CR_SDRAM_CLK = 3,
|
1883 | 04f20795 | j_mayer | PPC405CR_OPB_CLK = 4,
|
1884 | 04f20795 | j_mayer | PPC405CR_EXT_CLK = 5,
|
1885 | 04f20795 | j_mayer | PPC405CR_UART_CLK = 6,
|
1886 | 04f20795 | j_mayer | PPC405CR_CLK_NB = 7,
|
1887 | 04f20795 | j_mayer | }; |
1888 | 04f20795 | j_mayer | |
1889 | c227f099 | Anthony Liguori | typedef struct ppc405cr_cpc_t ppc405cr_cpc_t; |
1890 | c227f099 | Anthony Liguori | struct ppc405cr_cpc_t {
|
1891 | c227f099 | Anthony Liguori | clk_setup_t clk_setup[PPC405CR_CLK_NB]; |
1892 | 8ecc7913 | j_mayer | uint32_t sysclk; |
1893 | 8ecc7913 | j_mayer | uint32_t psr; |
1894 | 8ecc7913 | j_mayer | uint32_t cr0; |
1895 | 8ecc7913 | j_mayer | uint32_t cr1; |
1896 | 8ecc7913 | j_mayer | uint32_t jtagid; |
1897 | 8ecc7913 | j_mayer | uint32_t pllmr; |
1898 | 8ecc7913 | j_mayer | uint32_t er; |
1899 | 8ecc7913 | j_mayer | uint32_t fr; |
1900 | 8ecc7913 | j_mayer | }; |
1901 | 8ecc7913 | j_mayer | |
1902 | c227f099 | Anthony Liguori | static void ppc405cr_clk_setup (ppc405cr_cpc_t *cpc) |
1903 | 8ecc7913 | j_mayer | { |
1904 | 8ecc7913 | j_mayer | uint64_t VCO_out, PLL_out; |
1905 | 8ecc7913 | j_mayer | uint32_t CPU_clk, TMR_clk, SDRAM_clk, PLB_clk, OPB_clk, EXT_clk, UART_clk; |
1906 | 8ecc7913 | j_mayer | int M, D0, D1, D2;
|
1907 | 8ecc7913 | j_mayer | |
1908 | 8ecc7913 | j_mayer | D0 = ((cpc->pllmr >> 26) & 0x3) + 1; /* CBDV */ |
1909 | 8ecc7913 | j_mayer | if (cpc->pllmr & 0x80000000) { |
1910 | 8ecc7913 | j_mayer | D1 = (((cpc->pllmr >> 20) - 1) & 0xF) + 1; /* FBDV */ |
1911 | 8ecc7913 | j_mayer | D2 = 8 - ((cpc->pllmr >> 16) & 0x7); /* FWDVA */ |
1912 | 8ecc7913 | j_mayer | M = D0 * D1 * D2; |
1913 | 8ecc7913 | j_mayer | VCO_out = cpc->sysclk * M; |
1914 | 8ecc7913 | j_mayer | if (VCO_out < 400000000 || VCO_out > 800000000) { |
1915 | 8ecc7913 | j_mayer | /* PLL cannot lock */
|
1916 | 8ecc7913 | j_mayer | cpc->pllmr &= ~0x80000000;
|
1917 | 8ecc7913 | j_mayer | goto bypass_pll;
|
1918 | 8ecc7913 | j_mayer | } |
1919 | 8ecc7913 | j_mayer | PLL_out = VCO_out / D2; |
1920 | 8ecc7913 | j_mayer | } else {
|
1921 | 8ecc7913 | j_mayer | /* Bypass PLL */
|
1922 | 8ecc7913 | j_mayer | bypass_pll:
|
1923 | 8ecc7913 | j_mayer | M = D0; |
1924 | 8ecc7913 | j_mayer | PLL_out = cpc->sysclk * M; |
1925 | 8ecc7913 | j_mayer | } |
1926 | 8ecc7913 | j_mayer | CPU_clk = PLL_out; |
1927 | 8ecc7913 | j_mayer | if (cpc->cr1 & 0x00800000) |
1928 | 8ecc7913 | j_mayer | TMR_clk = cpc->sysclk; /* Should have a separate clock */
|
1929 | 8ecc7913 | j_mayer | else
|
1930 | 8ecc7913 | j_mayer | TMR_clk = CPU_clk; |
1931 | 8ecc7913 | j_mayer | PLB_clk = CPU_clk / D0; |
1932 | 8ecc7913 | j_mayer | SDRAM_clk = PLB_clk; |
1933 | 8ecc7913 | j_mayer | D0 = ((cpc->pllmr >> 10) & 0x3) + 1; |
1934 | 8ecc7913 | j_mayer | OPB_clk = PLB_clk / D0; |
1935 | 8ecc7913 | j_mayer | D0 = ((cpc->pllmr >> 24) & 0x3) + 2; |
1936 | 8ecc7913 | j_mayer | EXT_clk = PLB_clk / D0; |
1937 | 8ecc7913 | j_mayer | D0 = ((cpc->cr0 >> 1) & 0x1F) + 1; |
1938 | 8ecc7913 | j_mayer | UART_clk = CPU_clk / D0; |
1939 | 8ecc7913 | j_mayer | /* Setup CPU clocks */
|
1940 | 04f20795 | j_mayer | clk_setup(&cpc->clk_setup[PPC405CR_CPU_CLK], CPU_clk); |
1941 | 8ecc7913 | j_mayer | /* Setup time-base clock */
|
1942 | 04f20795 | j_mayer | clk_setup(&cpc->clk_setup[PPC405CR_TMR_CLK], TMR_clk); |
1943 | 8ecc7913 | j_mayer | /* Setup PLB clock */
|
1944 | 04f20795 | j_mayer | clk_setup(&cpc->clk_setup[PPC405CR_PLB_CLK], PLB_clk); |
1945 | 8ecc7913 | j_mayer | /* Setup SDRAM clock */
|
1946 | 04f20795 | j_mayer | clk_setup(&cpc->clk_setup[PPC405CR_SDRAM_CLK], SDRAM_clk); |
1947 | 8ecc7913 | j_mayer | /* Setup OPB clock */
|
1948 | 04f20795 | j_mayer | clk_setup(&cpc->clk_setup[PPC405CR_OPB_CLK], OPB_clk); |
1949 | 8ecc7913 | j_mayer | /* Setup external clock */
|
1950 | 04f20795 | j_mayer | clk_setup(&cpc->clk_setup[PPC405CR_EXT_CLK], EXT_clk); |
1951 | 8ecc7913 | j_mayer | /* Setup UART clock */
|
1952 | 04f20795 | j_mayer | clk_setup(&cpc->clk_setup[PPC405CR_UART_CLK], UART_clk); |
1953 | 8ecc7913 | j_mayer | } |
1954 | 8ecc7913 | j_mayer | |
1955 | 73b01960 | Alexander Graf | static uint32_t dcr_read_crcpc (void *opaque, int dcrn) |
1956 | 8ecc7913 | j_mayer | { |
1957 | c227f099 | Anthony Liguori | ppc405cr_cpc_t *cpc; |
1958 | 73b01960 | Alexander Graf | uint32_t ret; |
1959 | 8ecc7913 | j_mayer | |
1960 | 8ecc7913 | j_mayer | cpc = opaque; |
1961 | 8ecc7913 | j_mayer | switch (dcrn) {
|
1962 | 8ecc7913 | j_mayer | case PPC405CR_CPC0_PLLMR:
|
1963 | 8ecc7913 | j_mayer | ret = cpc->pllmr; |
1964 | 8ecc7913 | j_mayer | break;
|
1965 | 8ecc7913 | j_mayer | case PPC405CR_CPC0_CR0:
|
1966 | 8ecc7913 | j_mayer | ret = cpc->cr0; |
1967 | 8ecc7913 | j_mayer | break;
|
1968 | 8ecc7913 | j_mayer | case PPC405CR_CPC0_CR1:
|
1969 | 8ecc7913 | j_mayer | ret = cpc->cr1; |
1970 | 8ecc7913 | j_mayer | break;
|
1971 | 8ecc7913 | j_mayer | case PPC405CR_CPC0_PSR:
|
1972 | 8ecc7913 | j_mayer | ret = cpc->psr; |
1973 | 8ecc7913 | j_mayer | break;
|
1974 | 8ecc7913 | j_mayer | case PPC405CR_CPC0_JTAGID:
|
1975 | 8ecc7913 | j_mayer | ret = cpc->jtagid; |
1976 | 8ecc7913 | j_mayer | break;
|
1977 | 8ecc7913 | j_mayer | case PPC405CR_CPC0_ER:
|
1978 | 8ecc7913 | j_mayer | ret = cpc->er; |
1979 | 8ecc7913 | j_mayer | break;
|
1980 | 8ecc7913 | j_mayer | case PPC405CR_CPC0_FR:
|
1981 | 8ecc7913 | j_mayer | ret = cpc->fr; |
1982 | 8ecc7913 | j_mayer | break;
|
1983 | 8ecc7913 | j_mayer | case PPC405CR_CPC0_SR:
|
1984 | 8ecc7913 | j_mayer | ret = ~(cpc->er | cpc->fr) & 0xFFFF0000;
|
1985 | 8ecc7913 | j_mayer | break;
|
1986 | 8ecc7913 | j_mayer | default:
|
1987 | 8ecc7913 | j_mayer | /* Avoid gcc warning */
|
1988 | 8ecc7913 | j_mayer | ret = 0;
|
1989 | 8ecc7913 | j_mayer | break;
|
1990 | 8ecc7913 | j_mayer | } |
1991 | 8ecc7913 | j_mayer | |
1992 | 8ecc7913 | j_mayer | return ret;
|
1993 | 8ecc7913 | j_mayer | } |
1994 | 8ecc7913 | j_mayer | |
1995 | 73b01960 | Alexander Graf | static void dcr_write_crcpc (void *opaque, int dcrn, uint32_t val) |
1996 | 8ecc7913 | j_mayer | { |
1997 | c227f099 | Anthony Liguori | ppc405cr_cpc_t *cpc; |
1998 | 8ecc7913 | j_mayer | |
1999 | 8ecc7913 | j_mayer | cpc = opaque; |
2000 | 8ecc7913 | j_mayer | switch (dcrn) {
|
2001 | 8ecc7913 | j_mayer | case PPC405CR_CPC0_PLLMR:
|
2002 | 8ecc7913 | j_mayer | cpc->pllmr = val & 0xFFF77C3F;
|
2003 | 8ecc7913 | j_mayer | break;
|
2004 | 8ecc7913 | j_mayer | case PPC405CR_CPC0_CR0:
|
2005 | 8ecc7913 | j_mayer | cpc->cr0 = val & 0x0FFFFFFE;
|
2006 | 8ecc7913 | j_mayer | break;
|
2007 | 8ecc7913 | j_mayer | case PPC405CR_CPC0_CR1:
|
2008 | 8ecc7913 | j_mayer | cpc->cr1 = val & 0x00800000;
|
2009 | 8ecc7913 | j_mayer | break;
|
2010 | 8ecc7913 | j_mayer | case PPC405CR_CPC0_PSR:
|
2011 | 8ecc7913 | j_mayer | /* Read-only */
|
2012 | 8ecc7913 | j_mayer | break;
|
2013 | 8ecc7913 | j_mayer | case PPC405CR_CPC0_JTAGID:
|
2014 | 8ecc7913 | j_mayer | /* Read-only */
|
2015 | 8ecc7913 | j_mayer | break;
|
2016 | 8ecc7913 | j_mayer | case PPC405CR_CPC0_ER:
|
2017 | 8ecc7913 | j_mayer | cpc->er = val & 0xBFFC0000;
|
2018 | 8ecc7913 | j_mayer | break;
|
2019 | 8ecc7913 | j_mayer | case PPC405CR_CPC0_FR:
|
2020 | 8ecc7913 | j_mayer | cpc->fr = val & 0xBFFC0000;
|
2021 | 8ecc7913 | j_mayer | break;
|
2022 | 8ecc7913 | j_mayer | case PPC405CR_CPC0_SR:
|
2023 | 8ecc7913 | j_mayer | /* Read-only */
|
2024 | 8ecc7913 | j_mayer | break;
|
2025 | 8ecc7913 | j_mayer | } |
2026 | 8ecc7913 | j_mayer | } |
2027 | 8ecc7913 | j_mayer | |
2028 | 8ecc7913 | j_mayer | static void ppc405cr_cpc_reset (void *opaque) |
2029 | 8ecc7913 | j_mayer | { |
2030 | c227f099 | Anthony Liguori | ppc405cr_cpc_t *cpc; |
2031 | 8ecc7913 | j_mayer | int D;
|
2032 | 8ecc7913 | j_mayer | |
2033 | 8ecc7913 | j_mayer | cpc = opaque; |
2034 | 8ecc7913 | j_mayer | /* Compute PLLMR value from PSR settings */
|
2035 | 8ecc7913 | j_mayer | cpc->pllmr = 0x80000000;
|
2036 | 8ecc7913 | j_mayer | /* PFWD */
|
2037 | 8ecc7913 | j_mayer | switch ((cpc->psr >> 30) & 3) { |
2038 | 8ecc7913 | j_mayer | case 0: |
2039 | 8ecc7913 | j_mayer | /* Bypass */
|
2040 | 8ecc7913 | j_mayer | cpc->pllmr &= ~0x80000000;
|
2041 | 8ecc7913 | j_mayer | break;
|
2042 | 8ecc7913 | j_mayer | case 1: |
2043 | 8ecc7913 | j_mayer | /* Divide by 3 */
|
2044 | 8ecc7913 | j_mayer | cpc->pllmr |= 5 << 16; |
2045 | 8ecc7913 | j_mayer | break;
|
2046 | 8ecc7913 | j_mayer | case 2: |
2047 | 8ecc7913 | j_mayer | /* Divide by 4 */
|
2048 | 8ecc7913 | j_mayer | cpc->pllmr |= 4 << 16; |
2049 | 8ecc7913 | j_mayer | break;
|
2050 | 8ecc7913 | j_mayer | case 3: |
2051 | 8ecc7913 | j_mayer | /* Divide by 6 */
|
2052 | 8ecc7913 | j_mayer | cpc->pllmr |= 2 << 16; |
2053 | 8ecc7913 | j_mayer | break;
|
2054 | 8ecc7913 | j_mayer | } |
2055 | 8ecc7913 | j_mayer | /* PFBD */
|
2056 | 8ecc7913 | j_mayer | D = (cpc->psr >> 28) & 3; |
2057 | 8ecc7913 | j_mayer | cpc->pllmr |= (D + 1) << 20; |
2058 | 8ecc7913 | j_mayer | /* PT */
|
2059 | 8ecc7913 | j_mayer | D = (cpc->psr >> 25) & 7; |
2060 | 8ecc7913 | j_mayer | switch (D) {
|
2061 | 8ecc7913 | j_mayer | case 0x2: |
2062 | 8ecc7913 | j_mayer | cpc->pllmr |= 0x13;
|
2063 | 8ecc7913 | j_mayer | break;
|
2064 | 8ecc7913 | j_mayer | case 0x4: |
2065 | 8ecc7913 | j_mayer | cpc->pllmr |= 0x15;
|
2066 | 8ecc7913 | j_mayer | break;
|
2067 | 8ecc7913 | j_mayer | case 0x5: |
2068 | 8ecc7913 | j_mayer | cpc->pllmr |= 0x16;
|
2069 | 8ecc7913 | j_mayer | break;
|
2070 | 8ecc7913 | j_mayer | default:
|
2071 | 8ecc7913 | j_mayer | break;
|
2072 | 8ecc7913 | j_mayer | } |
2073 | 8ecc7913 | j_mayer | /* PDC */
|
2074 | 8ecc7913 | j_mayer | D = (cpc->psr >> 23) & 3; |
2075 | 8ecc7913 | j_mayer | cpc->pllmr |= D << 26;
|
2076 | 8ecc7913 | j_mayer | /* ODP */
|
2077 | 8ecc7913 | j_mayer | D = (cpc->psr >> 21) & 3; |
2078 | 8ecc7913 | j_mayer | cpc->pllmr |= D << 10;
|
2079 | 8ecc7913 | j_mayer | /* EBPD */
|
2080 | 8ecc7913 | j_mayer | D = (cpc->psr >> 17) & 3; |
2081 | 8ecc7913 | j_mayer | cpc->pllmr |= D << 24;
|
2082 | 8ecc7913 | j_mayer | cpc->cr0 = 0x0000003C;
|
2083 | 8ecc7913 | j_mayer | cpc->cr1 = 0x2B0D8800;
|
2084 | 8ecc7913 | j_mayer | cpc->er = 0x00000000;
|
2085 | 8ecc7913 | j_mayer | cpc->fr = 0x00000000;
|
2086 | 8ecc7913 | j_mayer | ppc405cr_clk_setup(cpc); |
2087 | 8ecc7913 | j_mayer | } |
2088 | 8ecc7913 | j_mayer | |
2089 | c227f099 | Anthony Liguori | static void ppc405cr_clk_init (ppc405cr_cpc_t *cpc) |
2090 | 8ecc7913 | j_mayer | { |
2091 | 8ecc7913 | j_mayer | int D;
|
2092 | 8ecc7913 | j_mayer | |
2093 | 8ecc7913 | j_mayer | /* XXX: this should be read from IO pins */
|
2094 | 8ecc7913 | j_mayer | cpc->psr = 0x00000000; /* 8 bits ROM */ |
2095 | 8ecc7913 | j_mayer | /* PFWD */
|
2096 | 8ecc7913 | j_mayer | D = 0x2; /* Divide by 4 */ |
2097 | 8ecc7913 | j_mayer | cpc->psr |= D << 30;
|
2098 | 8ecc7913 | j_mayer | /* PFBD */
|
2099 | 8ecc7913 | j_mayer | D = 0x1; /* Divide by 2 */ |
2100 | 8ecc7913 | j_mayer | cpc->psr |= D << 28;
|
2101 | 8ecc7913 | j_mayer | /* PDC */
|
2102 | 8ecc7913 | j_mayer | D = 0x1; /* Divide by 2 */ |
2103 | 8ecc7913 | j_mayer | cpc->psr |= D << 23;
|
2104 | 8ecc7913 | j_mayer | /* PT */
|
2105 | 8ecc7913 | j_mayer | D = 0x5; /* M = 16 */ |
2106 | 8ecc7913 | j_mayer | cpc->psr |= D << 25;
|
2107 | 8ecc7913 | j_mayer | /* ODP */
|
2108 | 8ecc7913 | j_mayer | D = 0x1; /* Divide by 2 */ |
2109 | 8ecc7913 | j_mayer | cpc->psr |= D << 21;
|
2110 | 8ecc7913 | j_mayer | /* EBDP */
|
2111 | 8ecc7913 | j_mayer | D = 0x2; /* Divide by 4 */ |
2112 | 8ecc7913 | j_mayer | cpc->psr |= D << 17;
|
2113 | 8ecc7913 | j_mayer | } |
2114 | 8ecc7913 | j_mayer | |
2115 | c227f099 | Anthony Liguori | static void ppc405cr_cpc_init (CPUState *env, clk_setup_t clk_setup[7], |
2116 | 8ecc7913 | j_mayer | uint32_t sysclk) |
2117 | 8ecc7913 | j_mayer | { |
2118 | c227f099 | Anthony Liguori | ppc405cr_cpc_t *cpc; |
2119 | 8ecc7913 | j_mayer | |
2120 | c227f099 | Anthony Liguori | cpc = qemu_mallocz(sizeof(ppc405cr_cpc_t));
|
2121 | 487414f1 | aliguori | memcpy(cpc->clk_setup, clk_setup, |
2122 | c227f099 | Anthony Liguori | PPC405CR_CLK_NB * sizeof(clk_setup_t));
|
2123 | 487414f1 | aliguori | cpc->sysclk = sysclk; |
2124 | 487414f1 | aliguori | cpc->jtagid = 0x42051049;
|
2125 | 487414f1 | aliguori | ppc_dcr_register(env, PPC405CR_CPC0_PSR, cpc, |
2126 | 487414f1 | aliguori | &dcr_read_crcpc, &dcr_write_crcpc); |
2127 | 487414f1 | aliguori | ppc_dcr_register(env, PPC405CR_CPC0_CR0, cpc, |
2128 | 487414f1 | aliguori | &dcr_read_crcpc, &dcr_write_crcpc); |
2129 | 487414f1 | aliguori | ppc_dcr_register(env, PPC405CR_CPC0_CR1, cpc, |
2130 | 487414f1 | aliguori | &dcr_read_crcpc, &dcr_write_crcpc); |
2131 | 487414f1 | aliguori | ppc_dcr_register(env, PPC405CR_CPC0_JTAGID, cpc, |
2132 | 487414f1 | aliguori | &dcr_read_crcpc, &dcr_write_crcpc); |
2133 | 487414f1 | aliguori | ppc_dcr_register(env, PPC405CR_CPC0_PLLMR, cpc, |
2134 | 487414f1 | aliguori | &dcr_read_crcpc, &dcr_write_crcpc); |
2135 | 487414f1 | aliguori | ppc_dcr_register(env, PPC405CR_CPC0_ER, cpc, |
2136 | 487414f1 | aliguori | &dcr_read_crcpc, &dcr_write_crcpc); |
2137 | 487414f1 | aliguori | ppc_dcr_register(env, PPC405CR_CPC0_FR, cpc, |
2138 | 487414f1 | aliguori | &dcr_read_crcpc, &dcr_write_crcpc); |
2139 | 487414f1 | aliguori | ppc_dcr_register(env, PPC405CR_CPC0_SR, cpc, |
2140 | 487414f1 | aliguori | &dcr_read_crcpc, &dcr_write_crcpc); |
2141 | 487414f1 | aliguori | ppc405cr_clk_init(cpc); |
2142 | a08d4367 | Jan Kiszka | qemu_register_reset(ppc405cr_cpc_reset, cpc); |
2143 | 8ecc7913 | j_mayer | } |
2144 | 8ecc7913 | j_mayer | |
2145 | c227f099 | Anthony Liguori | CPUState *ppc405cr_init (target_phys_addr_t ram_bases[4],
|
2146 | c227f099 | Anthony Liguori | target_phys_addr_t ram_sizes[4],
|
2147 | 8ecc7913 | j_mayer | uint32_t sysclk, qemu_irq **picp, |
2148 | 5c130f65 | pbrook | int do_init)
|
2149 | 8ecc7913 | j_mayer | { |
2150 | c227f099 | Anthony Liguori | clk_setup_t clk_setup[PPC405CR_CLK_NB]; |
2151 | 8ecc7913 | j_mayer | qemu_irq dma_irqs[4];
|
2152 | 8ecc7913 | j_mayer | CPUState *env; |
2153 | 8ecc7913 | j_mayer | qemu_irq *pic, *irqs; |
2154 | 8ecc7913 | j_mayer | |
2155 | 8ecc7913 | j_mayer | memset(clk_setup, 0, sizeof(clk_setup)); |
2156 | 008ff9d7 | j_mayer | env = ppc4xx_init("405cr", &clk_setup[PPC405CR_CPU_CLK],
|
2157 | 04f20795 | j_mayer | &clk_setup[PPC405CR_TMR_CLK], sysclk); |
2158 | 8ecc7913 | j_mayer | /* Memory mapped devices registers */
|
2159 | 8ecc7913 | j_mayer | /* PLB arbitrer */
|
2160 | 8ecc7913 | j_mayer | ppc4xx_plb_init(env); |
2161 | 8ecc7913 | j_mayer | /* PLB to OPB bridge */
|
2162 | 8ecc7913 | j_mayer | ppc4xx_pob_init(env); |
2163 | 8ecc7913 | j_mayer | /* OBP arbitrer */
|
2164 | 802670e6 | Blue Swirl | ppc4xx_opba_init(0xef600600);
|
2165 | 8ecc7913 | j_mayer | /* Universal interrupt controller */
|
2166 | 8ecc7913 | j_mayer | irqs = qemu_mallocz(sizeof(qemu_irq) * PPCUIC_OUTPUT_NB);
|
2167 | 8ecc7913 | j_mayer | irqs[PPCUIC_OUTPUT_INT] = |
2168 | b48d7d69 | j_mayer | ((qemu_irq *)env->irq_inputs)[PPC40x_INPUT_INT]; |
2169 | 8ecc7913 | j_mayer | irqs[PPCUIC_OUTPUT_CINT] = |
2170 | b48d7d69 | j_mayer | ((qemu_irq *)env->irq_inputs)[PPC40x_INPUT_CINT]; |
2171 | 8ecc7913 | j_mayer | pic = ppcuic_init(env, irqs, 0x0C0, 0, 1); |
2172 | 8ecc7913 | j_mayer | *picp = pic; |
2173 | 8ecc7913 | j_mayer | /* SDRAM controller */
|
2174 | 80e8bd2b | aurel32 | ppc4xx_sdram_init(env, pic[14], 1, ram_bases, ram_sizes, do_init); |
2175 | 8ecc7913 | j_mayer | /* External bus controller */
|
2176 | 8ecc7913 | j_mayer | ppc405_ebc_init(env); |
2177 | 8ecc7913 | j_mayer | /* DMA controller */
|
2178 | 04f20795 | j_mayer | dma_irqs[0] = pic[26]; |
2179 | 04f20795 | j_mayer | dma_irqs[1] = pic[25]; |
2180 | 04f20795 | j_mayer | dma_irqs[2] = pic[24]; |
2181 | 04f20795 | j_mayer | dma_irqs[3] = pic[23]; |
2182 | 8ecc7913 | j_mayer | ppc405_dma_init(env, dma_irqs); |
2183 | 8ecc7913 | j_mayer | /* Serial ports */
|
2184 | 8ecc7913 | j_mayer | if (serial_hds[0] != NULL) { |
2185 | 802670e6 | Blue Swirl | serial_mm_init(0xef600300, 0, pic[0], PPC_SERIAL_MM_BAUDBASE, |
2186 | 2d48377a | Blue Swirl | serial_hds[0], 1, 1); |
2187 | 8ecc7913 | j_mayer | } |
2188 | 8ecc7913 | j_mayer | if (serial_hds[1] != NULL) { |
2189 | 802670e6 | Blue Swirl | serial_mm_init(0xef600400, 0, pic[1], PPC_SERIAL_MM_BAUDBASE, |
2190 | 2d48377a | Blue Swirl | serial_hds[1], 1, 1); |
2191 | 8ecc7913 | j_mayer | } |
2192 | 8ecc7913 | j_mayer | /* IIC controller */
|
2193 | 802670e6 | Blue Swirl | ppc405_i2c_init(0xef600500, pic[2]); |
2194 | 8ecc7913 | j_mayer | /* GPIO */
|
2195 | 802670e6 | Blue Swirl | ppc405_gpio_init(0xef600700);
|
2196 | 8ecc7913 | j_mayer | /* CPU control */
|
2197 | 8ecc7913 | j_mayer | ppc405cr_cpc_init(env, clk_setup, sysclk); |
2198 | 8ecc7913 | j_mayer | |
2199 | 8ecc7913 | j_mayer | return env;
|
2200 | 8ecc7913 | j_mayer | } |
2201 | 8ecc7913 | j_mayer | |
2202 | 8ecc7913 | j_mayer | /*****************************************************************************/
|
2203 | 8ecc7913 | j_mayer | /* PowerPC 405EP */
|
2204 | 8ecc7913 | j_mayer | /* CPU control */
|
2205 | 8ecc7913 | j_mayer | enum {
|
2206 | 8ecc7913 | j_mayer | PPC405EP_CPC0_PLLMR0 = 0x0F0,
|
2207 | 8ecc7913 | j_mayer | PPC405EP_CPC0_BOOT = 0x0F1,
|
2208 | 8ecc7913 | j_mayer | PPC405EP_CPC0_EPCTL = 0x0F3,
|
2209 | 8ecc7913 | j_mayer | PPC405EP_CPC0_PLLMR1 = 0x0F4,
|
2210 | 8ecc7913 | j_mayer | PPC405EP_CPC0_UCR = 0x0F5,
|
2211 | 8ecc7913 | j_mayer | PPC405EP_CPC0_SRR = 0x0F6,
|
2212 | 8ecc7913 | j_mayer | PPC405EP_CPC0_JTAGID = 0x0F7,
|
2213 | 8ecc7913 | j_mayer | PPC405EP_CPC0_PCI = 0x0F9,
|
2214 | 9c02f1a2 | j_mayer | #if 0
|
2215 | 9c02f1a2 | j_mayer | PPC405EP_CPC0_ER = xxx,
|
2216 | 9c02f1a2 | j_mayer | PPC405EP_CPC0_FR = xxx,
|
2217 | 9c02f1a2 | j_mayer | PPC405EP_CPC0_SR = xxx,
|
2218 | 9c02f1a2 | j_mayer | #endif
|
2219 | 8ecc7913 | j_mayer | }; |
2220 | 8ecc7913 | j_mayer | |
2221 | 04f20795 | j_mayer | enum {
|
2222 | 04f20795 | j_mayer | PPC405EP_CPU_CLK = 0,
|
2223 | 04f20795 | j_mayer | PPC405EP_PLB_CLK = 1,
|
2224 | 04f20795 | j_mayer | PPC405EP_OPB_CLK = 2,
|
2225 | 04f20795 | j_mayer | PPC405EP_EBC_CLK = 3,
|
2226 | 04f20795 | j_mayer | PPC405EP_MAL_CLK = 4,
|
2227 | 04f20795 | j_mayer | PPC405EP_PCI_CLK = 5,
|
2228 | 04f20795 | j_mayer | PPC405EP_UART0_CLK = 6,
|
2229 | 04f20795 | j_mayer | PPC405EP_UART1_CLK = 7,
|
2230 | 04f20795 | j_mayer | PPC405EP_CLK_NB = 8,
|
2231 | 04f20795 | j_mayer | }; |
2232 | 04f20795 | j_mayer | |
2233 | c227f099 | Anthony Liguori | typedef struct ppc405ep_cpc_t ppc405ep_cpc_t; |
2234 | c227f099 | Anthony Liguori | struct ppc405ep_cpc_t {
|
2235 | 8ecc7913 | j_mayer | uint32_t sysclk; |
2236 | c227f099 | Anthony Liguori | clk_setup_t clk_setup[PPC405EP_CLK_NB]; |
2237 | 8ecc7913 | j_mayer | uint32_t boot; |
2238 | 8ecc7913 | j_mayer | uint32_t epctl; |
2239 | 8ecc7913 | j_mayer | uint32_t pllmr[2];
|
2240 | 8ecc7913 | j_mayer | uint32_t ucr; |
2241 | 8ecc7913 | j_mayer | uint32_t srr; |
2242 | 8ecc7913 | j_mayer | uint32_t jtagid; |
2243 | 8ecc7913 | j_mayer | uint32_t pci; |
2244 | 9c02f1a2 | j_mayer | /* Clock and power management */
|
2245 | 9c02f1a2 | j_mayer | uint32_t er; |
2246 | 9c02f1a2 | j_mayer | uint32_t fr; |
2247 | 9c02f1a2 | j_mayer | uint32_t sr; |
2248 | 8ecc7913 | j_mayer | }; |
2249 | 8ecc7913 | j_mayer | |
2250 | c227f099 | Anthony Liguori | static void ppc405ep_compute_clocks (ppc405ep_cpc_t *cpc) |
2251 | 8ecc7913 | j_mayer | { |
2252 | 8ecc7913 | j_mayer | uint32_t CPU_clk, PLB_clk, OPB_clk, EBC_clk, MAL_clk, PCI_clk; |
2253 | 8ecc7913 | j_mayer | uint32_t UART0_clk, UART1_clk; |
2254 | 8ecc7913 | j_mayer | uint64_t VCO_out, PLL_out; |
2255 | 8ecc7913 | j_mayer | int M, D;
|
2256 | 8ecc7913 | j_mayer | |
2257 | 8ecc7913 | j_mayer | VCO_out = 0;
|
2258 | 8ecc7913 | j_mayer | if ((cpc->pllmr[1] & 0x80000000) && !(cpc->pllmr[1] & 0x40000000)) { |
2259 | 8ecc7913 | j_mayer | M = (((cpc->pllmr[1] >> 20) - 1) & 0xF) + 1; /* FBMUL */ |
2260 | aae9366a | j_mayer | #ifdef DEBUG_CLOCKS_LL
|
2261 | aae9366a | j_mayer | printf("FBMUL %01" PRIx32 " %d\n", (cpc->pllmr[1] >> 20) & 0xF, M); |
2262 | aae9366a | j_mayer | #endif
|
2263 | 8ecc7913 | j_mayer | D = 8 - ((cpc->pllmr[1] >> 16) & 0x7); /* FWDA */ |
2264 | aae9366a | j_mayer | #ifdef DEBUG_CLOCKS_LL
|
2265 | aae9366a | j_mayer | printf("FWDA %01" PRIx32 " %d\n", (cpc->pllmr[1] >> 16) & 0x7, D); |
2266 | aae9366a | j_mayer | #endif
|
2267 | 8ecc7913 | j_mayer | VCO_out = cpc->sysclk * M * D; |
2268 | 8ecc7913 | j_mayer | if (VCO_out < 500000000UL || VCO_out > 1000000000UL) { |
2269 | 8ecc7913 | j_mayer | /* Error - unlock the PLL */
|
2270 | 8ecc7913 | j_mayer | printf("VCO out of range %" PRIu64 "\n", VCO_out); |
2271 | 8ecc7913 | j_mayer | #if 0
|
2272 | 8ecc7913 | j_mayer | cpc->pllmr[1] &= ~0x80000000;
|
2273 | 8ecc7913 | j_mayer | goto pll_bypass;
|
2274 | 8ecc7913 | j_mayer | #endif
|
2275 | 8ecc7913 | j_mayer | } |
2276 | 8ecc7913 | j_mayer | PLL_out = VCO_out / D; |
2277 | 9c02f1a2 | j_mayer | /* Pretend the PLL is locked */
|
2278 | 9c02f1a2 | j_mayer | cpc->boot |= 0x00000001;
|
2279 | 8ecc7913 | j_mayer | } else {
|
2280 | 8ecc7913 | j_mayer | #if 0
|
2281 | 8ecc7913 | j_mayer | pll_bypass:
|
2282 | 8ecc7913 | j_mayer | #endif
|
2283 | 8ecc7913 | j_mayer | PLL_out = cpc->sysclk; |
2284 | 9c02f1a2 | j_mayer | if (cpc->pllmr[1] & 0x40000000) { |
2285 | 9c02f1a2 | j_mayer | /* Pretend the PLL is not locked */
|
2286 | 9c02f1a2 | j_mayer | cpc->boot &= ~0x00000001;
|
2287 | 9c02f1a2 | j_mayer | } |
2288 | 8ecc7913 | j_mayer | } |
2289 | 8ecc7913 | j_mayer | /* Now, compute all other clocks */
|
2290 | 8ecc7913 | j_mayer | D = ((cpc->pllmr[0] >> 20) & 0x3) + 1; /* CCDV */ |
2291 | aae9366a | j_mayer | #ifdef DEBUG_CLOCKS_LL
|
2292 | aae9366a | j_mayer | printf("CCDV %01" PRIx32 " %d\n", (cpc->pllmr[0] >> 20) & 0x3, D); |
2293 | 8ecc7913 | j_mayer | #endif
|
2294 | 8ecc7913 | j_mayer | CPU_clk = PLL_out / D; |
2295 | 8ecc7913 | j_mayer | D = ((cpc->pllmr[0] >> 16) & 0x3) + 1; /* CBDV */ |
2296 | aae9366a | j_mayer | #ifdef DEBUG_CLOCKS_LL
|
2297 | aae9366a | j_mayer | printf("CBDV %01" PRIx32 " %d\n", (cpc->pllmr[0] >> 16) & 0x3, D); |
2298 | 8ecc7913 | j_mayer | #endif
|
2299 | 8ecc7913 | j_mayer | PLB_clk = CPU_clk / D; |
2300 | 8ecc7913 | j_mayer | D = ((cpc->pllmr[0] >> 12) & 0x3) + 1; /* OPDV */ |
2301 | aae9366a | j_mayer | #ifdef DEBUG_CLOCKS_LL
|
2302 | aae9366a | j_mayer | printf("OPDV %01" PRIx32 " %d\n", (cpc->pllmr[0] >> 12) & 0x3, D); |
2303 | 8ecc7913 | j_mayer | #endif
|
2304 | 8ecc7913 | j_mayer | OPB_clk = PLB_clk / D; |
2305 | 8ecc7913 | j_mayer | D = ((cpc->pllmr[0] >> 8) & 0x3) + 2; /* EPDV */ |
2306 | aae9366a | j_mayer | #ifdef DEBUG_CLOCKS_LL
|
2307 | aae9366a | j_mayer | printf("EPDV %01" PRIx32 " %d\n", (cpc->pllmr[0] >> 8) & 0x3, D); |
2308 | 8ecc7913 | j_mayer | #endif
|
2309 | 8ecc7913 | j_mayer | EBC_clk = PLB_clk / D; |
2310 | 8ecc7913 | j_mayer | D = ((cpc->pllmr[0] >> 4) & 0x3) + 1; /* MPDV */ |
2311 | aae9366a | j_mayer | #ifdef DEBUG_CLOCKS_LL
|
2312 | aae9366a | j_mayer | printf("MPDV %01" PRIx32 " %d\n", (cpc->pllmr[0] >> 4) & 0x3, D); |
2313 | 8ecc7913 | j_mayer | #endif
|
2314 | 8ecc7913 | j_mayer | MAL_clk = PLB_clk / D; |
2315 | 8ecc7913 | j_mayer | D = (cpc->pllmr[0] & 0x3) + 1; /* PPDV */ |
2316 | aae9366a | j_mayer | #ifdef DEBUG_CLOCKS_LL
|
2317 | aae9366a | j_mayer | printf("PPDV %01" PRIx32 " %d\n", cpc->pllmr[0] & 0x3, D); |
2318 | 8ecc7913 | j_mayer | #endif
|
2319 | 8ecc7913 | j_mayer | PCI_clk = PLB_clk / D; |
2320 | 8ecc7913 | j_mayer | D = ((cpc->ucr - 1) & 0x7F) + 1; /* U0DIV */ |
2321 | aae9366a | j_mayer | #ifdef DEBUG_CLOCKS_LL
|
2322 | aae9366a | j_mayer | printf("U0DIV %01" PRIx32 " %d\n", cpc->ucr & 0x7F, D); |
2323 | 8ecc7913 | j_mayer | #endif
|
2324 | 8ecc7913 | j_mayer | UART0_clk = PLL_out / D; |
2325 | 8ecc7913 | j_mayer | D = (((cpc->ucr >> 8) - 1) & 0x7F) + 1; /* U1DIV */ |
2326 | aae9366a | j_mayer | #ifdef DEBUG_CLOCKS_LL
|
2327 | aae9366a | j_mayer | printf("U1DIV %01" PRIx32 " %d\n", (cpc->ucr >> 8) & 0x7F, D); |
2328 | 8ecc7913 | j_mayer | #endif
|
2329 | 8ecc7913 | j_mayer | UART1_clk = PLL_out / D; |
2330 | 8ecc7913 | j_mayer | #ifdef DEBUG_CLOCKS
|
2331 | aae9366a | j_mayer | printf("Setup PPC405EP clocks - sysclk %" PRIu32 " VCO %" PRIu64 |
2332 | 8ecc7913 | j_mayer | " PLL out %" PRIu64 " Hz\n", cpc->sysclk, VCO_out, PLL_out); |
2333 | aae9366a | j_mayer | printf("CPU %" PRIu32 " PLB %" PRIu32 " OPB %" PRIu32 " EBC %" PRIu32 |
2334 | aae9366a | j_mayer | " MAL %" PRIu32 " PCI %" PRIu32 " UART0 %" PRIu32 |
2335 | aae9366a | j_mayer | " UART1 %" PRIu32 "\n", |
2336 | 8ecc7913 | j_mayer | CPU_clk, PLB_clk, OPB_clk, EBC_clk, MAL_clk, PCI_clk, |
2337 | 8ecc7913 | j_mayer | UART0_clk, UART1_clk); |
2338 | 8ecc7913 | j_mayer | #endif
|
2339 | 8ecc7913 | j_mayer | /* Setup CPU clocks */
|
2340 | 04f20795 | j_mayer | clk_setup(&cpc->clk_setup[PPC405EP_CPU_CLK], CPU_clk); |
2341 | 8ecc7913 | j_mayer | /* Setup PLB clock */
|
2342 | 04f20795 | j_mayer | clk_setup(&cpc->clk_setup[PPC405EP_PLB_CLK], PLB_clk); |
2343 | 8ecc7913 | j_mayer | /* Setup OPB clock */
|
2344 | 04f20795 | j_mayer | clk_setup(&cpc->clk_setup[PPC405EP_OPB_CLK], OPB_clk); |
2345 | 8ecc7913 | j_mayer | /* Setup external clock */
|
2346 | 04f20795 | j_mayer | clk_setup(&cpc->clk_setup[PPC405EP_EBC_CLK], EBC_clk); |
2347 | 8ecc7913 | j_mayer | /* Setup MAL clock */
|
2348 | 04f20795 | j_mayer | clk_setup(&cpc->clk_setup[PPC405EP_MAL_CLK], MAL_clk); |
2349 | 8ecc7913 | j_mayer | /* Setup PCI clock */
|
2350 | 04f20795 | j_mayer | clk_setup(&cpc->clk_setup[PPC405EP_PCI_CLK], PCI_clk); |
2351 | 8ecc7913 | j_mayer | /* Setup UART0 clock */
|
2352 | 04f20795 | j_mayer | clk_setup(&cpc->clk_setup[PPC405EP_UART0_CLK], UART0_clk); |
2353 | 8ecc7913 | j_mayer | /* Setup UART1 clock */
|
2354 | 04f20795 | j_mayer | clk_setup(&cpc->clk_setup[PPC405EP_UART1_CLK], UART1_clk); |
2355 | 8ecc7913 | j_mayer | } |
2356 | 8ecc7913 | j_mayer | |
2357 | 73b01960 | Alexander Graf | static uint32_t dcr_read_epcpc (void *opaque, int dcrn) |
2358 | 8ecc7913 | j_mayer | { |
2359 | c227f099 | Anthony Liguori | ppc405ep_cpc_t *cpc; |
2360 | 73b01960 | Alexander Graf | uint32_t ret; |
2361 | 8ecc7913 | j_mayer | |
2362 | 8ecc7913 | j_mayer | cpc = opaque; |
2363 | 8ecc7913 | j_mayer | switch (dcrn) {
|
2364 | 8ecc7913 | j_mayer | case PPC405EP_CPC0_BOOT:
|
2365 | 8ecc7913 | j_mayer | ret = cpc->boot; |
2366 | 8ecc7913 | j_mayer | break;
|
2367 | 8ecc7913 | j_mayer | case PPC405EP_CPC0_EPCTL:
|
2368 | 8ecc7913 | j_mayer | ret = cpc->epctl; |
2369 | 8ecc7913 | j_mayer | break;
|
2370 | 8ecc7913 | j_mayer | case PPC405EP_CPC0_PLLMR0:
|
2371 | 8ecc7913 | j_mayer | ret = cpc->pllmr[0];
|
2372 | 8ecc7913 | j_mayer | break;
|
2373 | 8ecc7913 | j_mayer | case PPC405EP_CPC0_PLLMR1:
|
2374 | 8ecc7913 | j_mayer | ret = cpc->pllmr[1];
|
2375 | 8ecc7913 | j_mayer | break;
|
2376 | 8ecc7913 | j_mayer | case PPC405EP_CPC0_UCR:
|
2377 | 8ecc7913 | j_mayer | ret = cpc->ucr; |
2378 | 8ecc7913 | j_mayer | break;
|
2379 | 8ecc7913 | j_mayer | case PPC405EP_CPC0_SRR:
|
2380 | 8ecc7913 | j_mayer | ret = cpc->srr; |
2381 | 8ecc7913 | j_mayer | break;
|
2382 | 8ecc7913 | j_mayer | case PPC405EP_CPC0_JTAGID:
|
2383 | 8ecc7913 | j_mayer | ret = cpc->jtagid; |
2384 | 8ecc7913 | j_mayer | break;
|
2385 | 8ecc7913 | j_mayer | case PPC405EP_CPC0_PCI:
|
2386 | 8ecc7913 | j_mayer | ret = cpc->pci; |
2387 | 8ecc7913 | j_mayer | break;
|
2388 | 8ecc7913 | j_mayer | default:
|
2389 | 8ecc7913 | j_mayer | /* Avoid gcc warning */
|
2390 | 8ecc7913 | j_mayer | ret = 0;
|
2391 | 8ecc7913 | j_mayer | break;
|
2392 | 8ecc7913 | j_mayer | } |
2393 | 8ecc7913 | j_mayer | |
2394 | 8ecc7913 | j_mayer | return ret;
|
2395 | 8ecc7913 | j_mayer | } |
2396 | 8ecc7913 | j_mayer | |
2397 | 73b01960 | Alexander Graf | static void dcr_write_epcpc (void *opaque, int dcrn, uint32_t val) |
2398 | 8ecc7913 | j_mayer | { |
2399 | c227f099 | Anthony Liguori | ppc405ep_cpc_t *cpc; |
2400 | 8ecc7913 | j_mayer | |
2401 | 8ecc7913 | j_mayer | cpc = opaque; |
2402 | 8ecc7913 | j_mayer | switch (dcrn) {
|
2403 | 8ecc7913 | j_mayer | case PPC405EP_CPC0_BOOT:
|
2404 | 8ecc7913 | j_mayer | /* Read-only register */
|
2405 | 8ecc7913 | j_mayer | break;
|
2406 | 8ecc7913 | j_mayer | case PPC405EP_CPC0_EPCTL:
|
2407 | 8ecc7913 | j_mayer | /* Don't care for now */
|
2408 | 8ecc7913 | j_mayer | cpc->epctl = val & 0xC00000F3;
|
2409 | 8ecc7913 | j_mayer | break;
|
2410 | 8ecc7913 | j_mayer | case PPC405EP_CPC0_PLLMR0:
|
2411 | 8ecc7913 | j_mayer | cpc->pllmr[0] = val & 0x00633333; |
2412 | 8ecc7913 | j_mayer | ppc405ep_compute_clocks(cpc); |
2413 | 8ecc7913 | j_mayer | break;
|
2414 | 8ecc7913 | j_mayer | case PPC405EP_CPC0_PLLMR1:
|
2415 | 8ecc7913 | j_mayer | cpc->pllmr[1] = val & 0xC0F73FFF; |
2416 | 8ecc7913 | j_mayer | ppc405ep_compute_clocks(cpc); |
2417 | 8ecc7913 | j_mayer | break;
|
2418 | 8ecc7913 | j_mayer | case PPC405EP_CPC0_UCR:
|
2419 | 8ecc7913 | j_mayer | /* UART control - don't care for now */
|
2420 | 8ecc7913 | j_mayer | cpc->ucr = val & 0x003F7F7F;
|
2421 | 8ecc7913 | j_mayer | break;
|
2422 | 8ecc7913 | j_mayer | case PPC405EP_CPC0_SRR:
|
2423 | 8ecc7913 | j_mayer | cpc->srr = val; |
2424 | 8ecc7913 | j_mayer | break;
|
2425 | 8ecc7913 | j_mayer | case PPC405EP_CPC0_JTAGID:
|
2426 | 8ecc7913 | j_mayer | /* Read-only */
|
2427 | 8ecc7913 | j_mayer | break;
|
2428 | 8ecc7913 | j_mayer | case PPC405EP_CPC0_PCI:
|
2429 | 8ecc7913 | j_mayer | cpc->pci = val; |
2430 | 8ecc7913 | j_mayer | break;
|
2431 | 8ecc7913 | j_mayer | } |
2432 | 8ecc7913 | j_mayer | } |
2433 | 8ecc7913 | j_mayer | |
2434 | 8ecc7913 | j_mayer | static void ppc405ep_cpc_reset (void *opaque) |
2435 | 8ecc7913 | j_mayer | { |
2436 | c227f099 | Anthony Liguori | ppc405ep_cpc_t *cpc = opaque; |
2437 | 8ecc7913 | j_mayer | |
2438 | 8ecc7913 | j_mayer | cpc->boot = 0x00000010; /* Boot from PCI - IIC EEPROM disabled */ |
2439 | 8ecc7913 | j_mayer | cpc->epctl = 0x00000000;
|
2440 | 8ecc7913 | j_mayer | cpc->pllmr[0] = 0x00011010; |
2441 | 8ecc7913 | j_mayer | cpc->pllmr[1] = 0x40000000; |
2442 | 8ecc7913 | j_mayer | cpc->ucr = 0x00000000;
|
2443 | 8ecc7913 | j_mayer | cpc->srr = 0x00040000;
|
2444 | 8ecc7913 | j_mayer | cpc->pci = 0x00000000;
|
2445 | 9c02f1a2 | j_mayer | cpc->er = 0x00000000;
|
2446 | 9c02f1a2 | j_mayer | cpc->fr = 0x00000000;
|
2447 | 9c02f1a2 | j_mayer | cpc->sr = 0x00000000;
|
2448 | 8ecc7913 | j_mayer | ppc405ep_compute_clocks(cpc); |
2449 | 8ecc7913 | j_mayer | } |
2450 | 8ecc7913 | j_mayer | |
2451 | 8ecc7913 | j_mayer | /* XXX: sysclk should be between 25 and 100 MHz */
|
2452 | c227f099 | Anthony Liguori | static void ppc405ep_cpc_init (CPUState *env, clk_setup_t clk_setup[8], |
2453 | 8ecc7913 | j_mayer | uint32_t sysclk) |
2454 | 8ecc7913 | j_mayer | { |
2455 | c227f099 | Anthony Liguori | ppc405ep_cpc_t *cpc; |
2456 | 8ecc7913 | j_mayer | |
2457 | c227f099 | Anthony Liguori | cpc = qemu_mallocz(sizeof(ppc405ep_cpc_t));
|
2458 | 487414f1 | aliguori | memcpy(cpc->clk_setup, clk_setup, |
2459 | c227f099 | Anthony Liguori | PPC405EP_CLK_NB * sizeof(clk_setup_t));
|
2460 | 487414f1 | aliguori | cpc->jtagid = 0x20267049;
|
2461 | 487414f1 | aliguori | cpc->sysclk = sysclk; |
2462 | a08d4367 | Jan Kiszka | qemu_register_reset(&ppc405ep_cpc_reset, cpc); |
2463 | 487414f1 | aliguori | ppc_dcr_register(env, PPC405EP_CPC0_BOOT, cpc, |
2464 | 487414f1 | aliguori | &dcr_read_epcpc, &dcr_write_epcpc); |
2465 | 487414f1 | aliguori | ppc_dcr_register(env, PPC405EP_CPC0_EPCTL, cpc, |
2466 | 487414f1 | aliguori | &dcr_read_epcpc, &dcr_write_epcpc); |
2467 | 487414f1 | aliguori | ppc_dcr_register(env, PPC405EP_CPC0_PLLMR0, cpc, |
2468 | 487414f1 | aliguori | &dcr_read_epcpc, &dcr_write_epcpc); |
2469 | 487414f1 | aliguori | ppc_dcr_register(env, PPC405EP_CPC0_PLLMR1, cpc, |
2470 | 487414f1 | aliguori | &dcr_read_epcpc, &dcr_write_epcpc); |
2471 | 487414f1 | aliguori | ppc_dcr_register(env, PPC405EP_CPC0_UCR, cpc, |
2472 | 487414f1 | aliguori | &dcr_read_epcpc, &dcr_write_epcpc); |
2473 | 487414f1 | aliguori | ppc_dcr_register(env, PPC405EP_CPC0_SRR, cpc, |
2474 | 487414f1 | aliguori | &dcr_read_epcpc, &dcr_write_epcpc); |
2475 | 487414f1 | aliguori | ppc_dcr_register(env, PPC405EP_CPC0_JTAGID, cpc, |
2476 | 487414f1 | aliguori | &dcr_read_epcpc, &dcr_write_epcpc); |
2477 | 487414f1 | aliguori | ppc_dcr_register(env, PPC405EP_CPC0_PCI, cpc, |
2478 | 487414f1 | aliguori | &dcr_read_epcpc, &dcr_write_epcpc); |
2479 | 9c02f1a2 | j_mayer | #if 0
|
2480 | 487414f1 | aliguori | ppc_dcr_register(env, PPC405EP_CPC0_ER, cpc,
|
2481 | 487414f1 | aliguori | &dcr_read_epcpc, &dcr_write_epcpc);
|
2482 | 487414f1 | aliguori | ppc_dcr_register(env, PPC405EP_CPC0_FR, cpc,
|
2483 | 487414f1 | aliguori | &dcr_read_epcpc, &dcr_write_epcpc);
|
2484 | 487414f1 | aliguori | ppc_dcr_register(env, PPC405EP_CPC0_SR, cpc,
|
2485 | 487414f1 | aliguori | &dcr_read_epcpc, &dcr_write_epcpc);
|
2486 | 9c02f1a2 | j_mayer | #endif
|
2487 | 8ecc7913 | j_mayer | } |
2488 | 8ecc7913 | j_mayer | |
2489 | c227f099 | Anthony Liguori | CPUState *ppc405ep_init (target_phys_addr_t ram_bases[2],
|
2490 | c227f099 | Anthony Liguori | target_phys_addr_t ram_sizes[2],
|
2491 | 8ecc7913 | j_mayer | uint32_t sysclk, qemu_irq **picp, |
2492 | 5c130f65 | pbrook | int do_init)
|
2493 | 8ecc7913 | j_mayer | { |
2494 | c227f099 | Anthony Liguori | clk_setup_t clk_setup[PPC405EP_CLK_NB], tlb_clk_setup; |
2495 | 9c02f1a2 | j_mayer | qemu_irq dma_irqs[4], gpt_irqs[5], mal_irqs[4]; |
2496 | 8ecc7913 | j_mayer | CPUState *env; |
2497 | 8ecc7913 | j_mayer | qemu_irq *pic, *irqs; |
2498 | 8ecc7913 | j_mayer | |
2499 | 8ecc7913 | j_mayer | memset(clk_setup, 0, sizeof(clk_setup)); |
2500 | 8ecc7913 | j_mayer | /* init CPUs */
|
2501 | 008ff9d7 | j_mayer | env = ppc4xx_init("405ep", &clk_setup[PPC405EP_CPU_CLK],
|
2502 | 9c02f1a2 | j_mayer | &tlb_clk_setup, sysclk); |
2503 | 9c02f1a2 | j_mayer | clk_setup[PPC405EP_CPU_CLK].cb = tlb_clk_setup.cb; |
2504 | 9c02f1a2 | j_mayer | clk_setup[PPC405EP_CPU_CLK].opaque = tlb_clk_setup.opaque; |
2505 | 8ecc7913 | j_mayer | /* Internal devices init */
|
2506 | 8ecc7913 | j_mayer | /* Memory mapped devices registers */
|
2507 | 8ecc7913 | j_mayer | /* PLB arbitrer */
|
2508 | 8ecc7913 | j_mayer | ppc4xx_plb_init(env); |
2509 | 8ecc7913 | j_mayer | /* PLB to OPB bridge */
|
2510 | 8ecc7913 | j_mayer | ppc4xx_pob_init(env); |
2511 | 8ecc7913 | j_mayer | /* OBP arbitrer */
|
2512 | 802670e6 | Blue Swirl | ppc4xx_opba_init(0xef600600);
|
2513 | 8ecc7913 | j_mayer | /* Universal interrupt controller */
|
2514 | 8ecc7913 | j_mayer | irqs = qemu_mallocz(sizeof(qemu_irq) * PPCUIC_OUTPUT_NB);
|
2515 | 8ecc7913 | j_mayer | irqs[PPCUIC_OUTPUT_INT] = |
2516 | b48d7d69 | j_mayer | ((qemu_irq *)env->irq_inputs)[PPC40x_INPUT_INT]; |
2517 | 8ecc7913 | j_mayer | irqs[PPCUIC_OUTPUT_CINT] = |
2518 | b48d7d69 | j_mayer | ((qemu_irq *)env->irq_inputs)[PPC40x_INPUT_CINT]; |
2519 | 8ecc7913 | j_mayer | pic = ppcuic_init(env, irqs, 0x0C0, 0, 1); |
2520 | 8ecc7913 | j_mayer | *picp = pic; |
2521 | 8ecc7913 | j_mayer | /* SDRAM controller */
|
2522 | 923e5e33 | aurel32 | /* XXX 405EP has no ECC interrupt */
|
2523 | 80e8bd2b | aurel32 | ppc4xx_sdram_init(env, pic[17], 2, ram_bases, ram_sizes, do_init); |
2524 | 8ecc7913 | j_mayer | /* External bus controller */
|
2525 | 8ecc7913 | j_mayer | ppc405_ebc_init(env); |
2526 | 8ecc7913 | j_mayer | /* DMA controller */
|
2527 | 923e5e33 | aurel32 | dma_irqs[0] = pic[5]; |
2528 | 923e5e33 | aurel32 | dma_irqs[1] = pic[6]; |
2529 | 923e5e33 | aurel32 | dma_irqs[2] = pic[7]; |
2530 | 923e5e33 | aurel32 | dma_irqs[3] = pic[8]; |
2531 | 8ecc7913 | j_mayer | ppc405_dma_init(env, dma_irqs); |
2532 | 8ecc7913 | j_mayer | /* IIC controller */
|
2533 | 802670e6 | Blue Swirl | ppc405_i2c_init(0xef600500, pic[2]); |
2534 | 8ecc7913 | j_mayer | /* GPIO */
|
2535 | 802670e6 | Blue Swirl | ppc405_gpio_init(0xef600700);
|
2536 | 8ecc7913 | j_mayer | /* Serial ports */
|
2537 | 8ecc7913 | j_mayer | if (serial_hds[0] != NULL) { |
2538 | 802670e6 | Blue Swirl | serial_mm_init(0xef600300, 0, pic[0], PPC_SERIAL_MM_BAUDBASE, |
2539 | 2d48377a | Blue Swirl | serial_hds[0], 1, 1); |
2540 | 8ecc7913 | j_mayer | } |
2541 | 8ecc7913 | j_mayer | if (serial_hds[1] != NULL) { |
2542 | 802670e6 | Blue Swirl | serial_mm_init(0xef600400, 0, pic[1], PPC_SERIAL_MM_BAUDBASE, |
2543 | 2d48377a | Blue Swirl | serial_hds[1], 1, 1); |
2544 | 8ecc7913 | j_mayer | } |
2545 | 8ecc7913 | j_mayer | /* OCM */
|
2546 | 5c130f65 | pbrook | ppc405_ocm_init(env); |
2547 | 9c02f1a2 | j_mayer | /* GPT */
|
2548 | 923e5e33 | aurel32 | gpt_irqs[0] = pic[19]; |
2549 | 923e5e33 | aurel32 | gpt_irqs[1] = pic[20]; |
2550 | 923e5e33 | aurel32 | gpt_irqs[2] = pic[21]; |
2551 | 923e5e33 | aurel32 | gpt_irqs[3] = pic[22]; |
2552 | 923e5e33 | aurel32 | gpt_irqs[4] = pic[23]; |
2553 | 802670e6 | Blue Swirl | ppc4xx_gpt_init(0xef600000, gpt_irqs);
|
2554 | 8ecc7913 | j_mayer | /* PCI */
|
2555 | 923e5e33 | aurel32 | /* Uses pic[3], pic[16], pic[18] */
|
2556 | 9c02f1a2 | j_mayer | /* MAL */
|
2557 | 923e5e33 | aurel32 | mal_irqs[0] = pic[11]; |
2558 | 923e5e33 | aurel32 | mal_irqs[1] = pic[12]; |
2559 | 923e5e33 | aurel32 | mal_irqs[2] = pic[13]; |
2560 | 923e5e33 | aurel32 | mal_irqs[3] = pic[14]; |
2561 | 9c02f1a2 | j_mayer | ppc405_mal_init(env, mal_irqs); |
2562 | 9c02f1a2 | j_mayer | /* Ethernet */
|
2563 | 923e5e33 | aurel32 | /* Uses pic[9], pic[15], pic[17] */
|
2564 | 8ecc7913 | j_mayer | /* CPU control */
|
2565 | 8ecc7913 | j_mayer | ppc405ep_cpc_init(env, clk_setup, sysclk); |
2566 | 8ecc7913 | j_mayer | |
2567 | 8ecc7913 | j_mayer | return env;
|
2568 | 8ecc7913 | j_mayer | } |