Statistics
| Branch: | Revision:

root / softmmu_template.h @ fefe54e3

History | View | Annotate | Download (12.1 kB)

1 b92e5a22 bellard
/*
2 b92e5a22 bellard
 *  Software MMU support
3 5fafdf24 ths
 *
4 b92e5a22 bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 b92e5a22 bellard
 *
6 b92e5a22 bellard
 * This library is free software; you can redistribute it and/or
7 b92e5a22 bellard
 * modify it under the terms of the GNU Lesser General Public
8 b92e5a22 bellard
 * License as published by the Free Software Foundation; either
9 b92e5a22 bellard
 * version 2 of the License, or (at your option) any later version.
10 b92e5a22 bellard
 *
11 b92e5a22 bellard
 * This library is distributed in the hope that it will be useful,
12 b92e5a22 bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 b92e5a22 bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 b92e5a22 bellard
 * Lesser General Public License for more details.
15 b92e5a22 bellard
 *
16 b92e5a22 bellard
 * You should have received a copy of the GNU Lesser General Public
17 b92e5a22 bellard
 * License along with this library; if not, write to the Free Software
18 fad6cb1a aurel32
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA  02110-1301 USA
19 b92e5a22 bellard
 */
20 b92e5a22 bellard
#define DATA_SIZE (1 << SHIFT)
21 b92e5a22 bellard
22 b92e5a22 bellard
#if DATA_SIZE == 8
23 b92e5a22 bellard
#define SUFFIX q
24 61382a50 bellard
#define USUFFIX q
25 b92e5a22 bellard
#define DATA_TYPE uint64_t
26 b92e5a22 bellard
#elif DATA_SIZE == 4
27 b92e5a22 bellard
#define SUFFIX l
28 61382a50 bellard
#define USUFFIX l
29 b92e5a22 bellard
#define DATA_TYPE uint32_t
30 b92e5a22 bellard
#elif DATA_SIZE == 2
31 b92e5a22 bellard
#define SUFFIX w
32 61382a50 bellard
#define USUFFIX uw
33 b92e5a22 bellard
#define DATA_TYPE uint16_t
34 b92e5a22 bellard
#elif DATA_SIZE == 1
35 b92e5a22 bellard
#define SUFFIX b
36 61382a50 bellard
#define USUFFIX ub
37 b92e5a22 bellard
#define DATA_TYPE uint8_t
38 b92e5a22 bellard
#else
39 b92e5a22 bellard
#error unsupported data size
40 b92e5a22 bellard
#endif
41 b92e5a22 bellard
42 b769d8fe bellard
#ifdef SOFTMMU_CODE_ACCESS
43 b769d8fe bellard
#define READ_ACCESS_TYPE 2
44 84b7b8e7 bellard
#define ADDR_READ addr_code
45 b769d8fe bellard
#else
46 b769d8fe bellard
#define READ_ACCESS_TYPE 0
47 84b7b8e7 bellard
#define ADDR_READ addr_read
48 b769d8fe bellard
#endif
49 b769d8fe bellard
50 5fafdf24 ths
static DATA_TYPE glue(glue(slow_ld, SUFFIX), MMUSUFFIX)(target_ulong addr,
51 6ebbf390 j_mayer
                                                        int mmu_idx,
52 61382a50 bellard
                                                        void *retaddr);
53 5fafdf24 ths
static inline DATA_TYPE glue(io_read, SUFFIX)(target_phys_addr_t physaddr,
54 2e70f6ef pbrook
                                              target_ulong addr,
55 2e70f6ef pbrook
                                              void *retaddr)
56 b92e5a22 bellard
{
57 b92e5a22 bellard
    DATA_TYPE res;
58 b92e5a22 bellard
    int index;
59 0f459d16 pbrook
    index = (physaddr >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
60 0f459d16 pbrook
    physaddr = (physaddr & TARGET_PAGE_MASK) + addr;
61 2e70f6ef pbrook
    env->mem_io_pc = (unsigned long)retaddr;
62 2e70f6ef pbrook
    if (index > (IO_MEM_NOTDIRTY >> IO_MEM_SHIFT)
63 2e70f6ef pbrook
            && !can_do_io(env)) {
64 2e70f6ef pbrook
        cpu_io_recompile(env, retaddr);
65 2e70f6ef pbrook
    }
66 b92e5a22 bellard
67 db8886d3 aliguori
    env->mem_io_vaddr = addr;
68 b92e5a22 bellard
#if SHIFT <= 2
69 a4193c8a bellard
    res = io_mem_read[index][SHIFT](io_mem_opaque[index], physaddr);
70 b92e5a22 bellard
#else
71 b92e5a22 bellard
#ifdef TARGET_WORDS_BIGENDIAN
72 a4193c8a bellard
    res = (uint64_t)io_mem_read[index][2](io_mem_opaque[index], physaddr) << 32;
73 a4193c8a bellard
    res |= io_mem_read[index][2](io_mem_opaque[index], physaddr + 4);
74 b92e5a22 bellard
#else
75 a4193c8a bellard
    res = io_mem_read[index][2](io_mem_opaque[index], physaddr);
76 a4193c8a bellard
    res |= (uint64_t)io_mem_read[index][2](io_mem_opaque[index], physaddr + 4) << 32;
77 b92e5a22 bellard
#endif
78 b92e5a22 bellard
#endif /* SHIFT > 2 */
79 f1c85677 bellard
#ifdef USE_KQEMU
80 f1c85677 bellard
    env->last_io_time = cpu_get_time_fast();
81 f1c85677 bellard
#endif
82 b92e5a22 bellard
    return res;
83 b92e5a22 bellard
}
84 b92e5a22 bellard
85 b92e5a22 bellard
/* handle all cases except unaligned access which span two pages */
86 d656469f bellard
DATA_TYPE REGPARM glue(glue(__ld, SUFFIX), MMUSUFFIX)(target_ulong addr,
87 d656469f bellard
                                                      int mmu_idx)
88 b92e5a22 bellard
{
89 b92e5a22 bellard
    DATA_TYPE res;
90 61382a50 bellard
    int index;
91 c27004ec bellard
    target_ulong tlb_addr;
92 0f459d16 pbrook
    target_phys_addr_t addend;
93 b92e5a22 bellard
    void *retaddr;
94 3b46e624 ths
95 b92e5a22 bellard
    /* test if there is match for unaligned or IO access */
96 b92e5a22 bellard
    /* XXX: could done more in memory macro in a non portable way */
97 b92e5a22 bellard
    index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
98 b92e5a22 bellard
 redo:
99 6ebbf390 j_mayer
    tlb_addr = env->tlb_table[mmu_idx][index].ADDR_READ;
100 b92e5a22 bellard
    if ((addr & TARGET_PAGE_MASK) == (tlb_addr & (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
101 b92e5a22 bellard
        if (tlb_addr & ~TARGET_PAGE_MASK) {
102 b92e5a22 bellard
            /* IO access */
103 b92e5a22 bellard
            if ((addr & (DATA_SIZE - 1)) != 0)
104 b92e5a22 bellard
                goto do_unaligned_access;
105 2e70f6ef pbrook
            retaddr = GETPC();
106 0f459d16 pbrook
            addend = env->iotlb[mmu_idx][index];
107 2e70f6ef pbrook
            res = glue(io_read, SUFFIX)(addend, addr, retaddr);
108 98699967 bellard
        } else if (((addr & ~TARGET_PAGE_MASK) + DATA_SIZE - 1) >= TARGET_PAGE_SIZE) {
109 b92e5a22 bellard
            /* slow unaligned access (it spans two pages or IO) */
110 b92e5a22 bellard
        do_unaligned_access:
111 61382a50 bellard
            retaddr = GETPC();
112 a64d4718 bellard
#ifdef ALIGNED_ONLY
113 6ebbf390 j_mayer
            do_unaligned_access(addr, READ_ACCESS_TYPE, mmu_idx, retaddr);
114 a64d4718 bellard
#endif
115 5fafdf24 ths
            res = glue(glue(slow_ld, SUFFIX), MMUSUFFIX)(addr,
116 6ebbf390 j_mayer
                                                         mmu_idx, retaddr);
117 b92e5a22 bellard
        } else {
118 a64d4718 bellard
            /* unaligned/aligned access in the same page */
119 a64d4718 bellard
#ifdef ALIGNED_ONLY
120 a64d4718 bellard
            if ((addr & (DATA_SIZE - 1)) != 0) {
121 a64d4718 bellard
                retaddr = GETPC();
122 6ebbf390 j_mayer
                do_unaligned_access(addr, READ_ACCESS_TYPE, mmu_idx, retaddr);
123 a64d4718 bellard
            }
124 a64d4718 bellard
#endif
125 0f459d16 pbrook
            addend = env->tlb_table[mmu_idx][index].addend;
126 0f459d16 pbrook
            res = glue(glue(ld, USUFFIX), _raw)((uint8_t *)(long)(addr+addend));
127 b92e5a22 bellard
        }
128 b92e5a22 bellard
    } else {
129 b92e5a22 bellard
        /* the page is not in the TLB : fill it */
130 61382a50 bellard
        retaddr = GETPC();
131 a64d4718 bellard
#ifdef ALIGNED_ONLY
132 a64d4718 bellard
        if ((addr & (DATA_SIZE - 1)) != 0)
133 6ebbf390 j_mayer
            do_unaligned_access(addr, READ_ACCESS_TYPE, mmu_idx, retaddr);
134 a64d4718 bellard
#endif
135 6ebbf390 j_mayer
        tlb_fill(addr, READ_ACCESS_TYPE, mmu_idx, retaddr);
136 b92e5a22 bellard
        goto redo;
137 b92e5a22 bellard
    }
138 b92e5a22 bellard
    return res;
139 b92e5a22 bellard
}
140 b92e5a22 bellard
141 b92e5a22 bellard
/* handle all unaligned cases */
142 5fafdf24 ths
static DATA_TYPE glue(glue(slow_ld, SUFFIX), MMUSUFFIX)(target_ulong addr,
143 6ebbf390 j_mayer
                                                        int mmu_idx,
144 61382a50 bellard
                                                        void *retaddr)
145 b92e5a22 bellard
{
146 b92e5a22 bellard
    DATA_TYPE res, res1, res2;
147 61382a50 bellard
    int index, shift;
148 0f459d16 pbrook
    target_phys_addr_t addend;
149 c27004ec bellard
    target_ulong tlb_addr, addr1, addr2;
150 b92e5a22 bellard
151 b92e5a22 bellard
    index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
152 b92e5a22 bellard
 redo:
153 6ebbf390 j_mayer
    tlb_addr = env->tlb_table[mmu_idx][index].ADDR_READ;
154 b92e5a22 bellard
    if ((addr & TARGET_PAGE_MASK) == (tlb_addr & (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
155 b92e5a22 bellard
        if (tlb_addr & ~TARGET_PAGE_MASK) {
156 b92e5a22 bellard
            /* IO access */
157 b92e5a22 bellard
            if ((addr & (DATA_SIZE - 1)) != 0)
158 b92e5a22 bellard
                goto do_unaligned_access;
159 2e70f6ef pbrook
            retaddr = GETPC();
160 0f459d16 pbrook
            addend = env->iotlb[mmu_idx][index];
161 2e70f6ef pbrook
            res = glue(io_read, SUFFIX)(addend, addr, retaddr);
162 98699967 bellard
        } else if (((addr & ~TARGET_PAGE_MASK) + DATA_SIZE - 1) >= TARGET_PAGE_SIZE) {
163 b92e5a22 bellard
        do_unaligned_access:
164 b92e5a22 bellard
            /* slow unaligned access (it spans two pages) */
165 b92e5a22 bellard
            addr1 = addr & ~(DATA_SIZE - 1);
166 b92e5a22 bellard
            addr2 = addr1 + DATA_SIZE;
167 5fafdf24 ths
            res1 = glue(glue(slow_ld, SUFFIX), MMUSUFFIX)(addr1,
168 6ebbf390 j_mayer
                                                          mmu_idx, retaddr);
169 5fafdf24 ths
            res2 = glue(glue(slow_ld, SUFFIX), MMUSUFFIX)(addr2,
170 6ebbf390 j_mayer
                                                          mmu_idx, retaddr);
171 b92e5a22 bellard
            shift = (addr & (DATA_SIZE - 1)) * 8;
172 b92e5a22 bellard
#ifdef TARGET_WORDS_BIGENDIAN
173 b92e5a22 bellard
            res = (res1 << shift) | (res2 >> ((DATA_SIZE * 8) - shift));
174 b92e5a22 bellard
#else
175 b92e5a22 bellard
            res = (res1 >> shift) | (res2 << ((DATA_SIZE * 8) - shift));
176 b92e5a22 bellard
#endif
177 6986f88c bellard
            res = (DATA_TYPE)res;
178 b92e5a22 bellard
        } else {
179 b92e5a22 bellard
            /* unaligned/aligned access in the same page */
180 0f459d16 pbrook
            addend = env->tlb_table[mmu_idx][index].addend;
181 0f459d16 pbrook
            res = glue(glue(ld, USUFFIX), _raw)((uint8_t *)(long)(addr+addend));
182 b92e5a22 bellard
        }
183 b92e5a22 bellard
    } else {
184 b92e5a22 bellard
        /* the page is not in the TLB : fill it */
185 6ebbf390 j_mayer
        tlb_fill(addr, READ_ACCESS_TYPE, mmu_idx, retaddr);
186 b92e5a22 bellard
        goto redo;
187 b92e5a22 bellard
    }
188 b92e5a22 bellard
    return res;
189 b92e5a22 bellard
}
190 b92e5a22 bellard
191 b769d8fe bellard
#ifndef SOFTMMU_CODE_ACCESS
192 b769d8fe bellard
193 5fafdf24 ths
static void glue(glue(slow_st, SUFFIX), MMUSUFFIX)(target_ulong addr,
194 5fafdf24 ths
                                                   DATA_TYPE val,
195 6ebbf390 j_mayer
                                                   int mmu_idx,
196 b769d8fe bellard
                                                   void *retaddr);
197 b769d8fe bellard
198 5fafdf24 ths
static inline void glue(io_write, SUFFIX)(target_phys_addr_t physaddr,
199 b769d8fe bellard
                                          DATA_TYPE val,
200 0f459d16 pbrook
                                          target_ulong addr,
201 b769d8fe bellard
                                          void *retaddr)
202 b769d8fe bellard
{
203 b769d8fe bellard
    int index;
204 0f459d16 pbrook
    index = (physaddr >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
205 0f459d16 pbrook
    physaddr = (physaddr & TARGET_PAGE_MASK) + addr;
206 2e70f6ef pbrook
    if (index > (IO_MEM_NOTDIRTY >> IO_MEM_SHIFT)
207 2e70f6ef pbrook
            && !can_do_io(env)) {
208 2e70f6ef pbrook
        cpu_io_recompile(env, retaddr);
209 2e70f6ef pbrook
    }
210 b769d8fe bellard
211 2e70f6ef pbrook
    env->mem_io_vaddr = addr;
212 2e70f6ef pbrook
    env->mem_io_pc = (unsigned long)retaddr;
213 b769d8fe bellard
#if SHIFT <= 2
214 b769d8fe bellard
    io_mem_write[index][SHIFT](io_mem_opaque[index], physaddr, val);
215 b769d8fe bellard
#else
216 b769d8fe bellard
#ifdef TARGET_WORDS_BIGENDIAN
217 b769d8fe bellard
    io_mem_write[index][2](io_mem_opaque[index], physaddr, val >> 32);
218 b769d8fe bellard
    io_mem_write[index][2](io_mem_opaque[index], physaddr + 4, val);
219 b769d8fe bellard
#else
220 b769d8fe bellard
    io_mem_write[index][2](io_mem_opaque[index], physaddr, val);
221 b769d8fe bellard
    io_mem_write[index][2](io_mem_opaque[index], physaddr + 4, val >> 32);
222 b769d8fe bellard
#endif
223 b769d8fe bellard
#endif /* SHIFT > 2 */
224 f1c85677 bellard
#ifdef USE_KQEMU
225 f1c85677 bellard
    env->last_io_time = cpu_get_time_fast();
226 f1c85677 bellard
#endif
227 b769d8fe bellard
}
228 b92e5a22 bellard
229 d656469f bellard
void REGPARM glue(glue(__st, SUFFIX), MMUSUFFIX)(target_ulong addr,
230 d656469f bellard
                                                 DATA_TYPE val,
231 d656469f bellard
                                                 int mmu_idx)
232 b92e5a22 bellard
{
233 0f459d16 pbrook
    target_phys_addr_t addend;
234 c27004ec bellard
    target_ulong tlb_addr;
235 b92e5a22 bellard
    void *retaddr;
236 61382a50 bellard
    int index;
237 3b46e624 ths
238 b92e5a22 bellard
    index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
239 b92e5a22 bellard
 redo:
240 6ebbf390 j_mayer
    tlb_addr = env->tlb_table[mmu_idx][index].addr_write;
241 b92e5a22 bellard
    if ((addr & TARGET_PAGE_MASK) == (tlb_addr & (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
242 b92e5a22 bellard
        if (tlb_addr & ~TARGET_PAGE_MASK) {
243 b92e5a22 bellard
            /* IO access */
244 b92e5a22 bellard
            if ((addr & (DATA_SIZE - 1)) != 0)
245 b92e5a22 bellard
                goto do_unaligned_access;
246 d720b93d bellard
            retaddr = GETPC();
247 0f459d16 pbrook
            addend = env->iotlb[mmu_idx][index];
248 0f459d16 pbrook
            glue(io_write, SUFFIX)(addend, val, addr, retaddr);
249 98699967 bellard
        } else if (((addr & ~TARGET_PAGE_MASK) + DATA_SIZE - 1) >= TARGET_PAGE_SIZE) {
250 b92e5a22 bellard
        do_unaligned_access:
251 61382a50 bellard
            retaddr = GETPC();
252 a64d4718 bellard
#ifdef ALIGNED_ONLY
253 6ebbf390 j_mayer
            do_unaligned_access(addr, 1, mmu_idx, retaddr);
254 a64d4718 bellard
#endif
255 5fafdf24 ths
            glue(glue(slow_st, SUFFIX), MMUSUFFIX)(addr, val,
256 6ebbf390 j_mayer
                                                   mmu_idx, retaddr);
257 b92e5a22 bellard
        } else {
258 b92e5a22 bellard
            /* aligned/unaligned access in the same page */
259 a64d4718 bellard
#ifdef ALIGNED_ONLY
260 a64d4718 bellard
            if ((addr & (DATA_SIZE - 1)) != 0) {
261 a64d4718 bellard
                retaddr = GETPC();
262 6ebbf390 j_mayer
                do_unaligned_access(addr, 1, mmu_idx, retaddr);
263 a64d4718 bellard
            }
264 a64d4718 bellard
#endif
265 0f459d16 pbrook
            addend = env->tlb_table[mmu_idx][index].addend;
266 0f459d16 pbrook
            glue(glue(st, SUFFIX), _raw)((uint8_t *)(long)(addr+addend), val);
267 b92e5a22 bellard
        }
268 b92e5a22 bellard
    } else {
269 b92e5a22 bellard
        /* the page is not in the TLB : fill it */
270 61382a50 bellard
        retaddr = GETPC();
271 a64d4718 bellard
#ifdef ALIGNED_ONLY
272 a64d4718 bellard
        if ((addr & (DATA_SIZE - 1)) != 0)
273 6ebbf390 j_mayer
            do_unaligned_access(addr, 1, mmu_idx, retaddr);
274 a64d4718 bellard
#endif
275 6ebbf390 j_mayer
        tlb_fill(addr, 1, mmu_idx, retaddr);
276 b92e5a22 bellard
        goto redo;
277 b92e5a22 bellard
    }
278 b92e5a22 bellard
}
279 b92e5a22 bellard
280 b92e5a22 bellard
/* handles all unaligned cases */
281 5fafdf24 ths
static void glue(glue(slow_st, SUFFIX), MMUSUFFIX)(target_ulong addr,
282 61382a50 bellard
                                                   DATA_TYPE val,
283 6ebbf390 j_mayer
                                                   int mmu_idx,
284 61382a50 bellard
                                                   void *retaddr)
285 b92e5a22 bellard
{
286 0f459d16 pbrook
    target_phys_addr_t addend;
287 c27004ec bellard
    target_ulong tlb_addr;
288 61382a50 bellard
    int index, i;
289 b92e5a22 bellard
290 b92e5a22 bellard
    index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
291 b92e5a22 bellard
 redo:
292 6ebbf390 j_mayer
    tlb_addr = env->tlb_table[mmu_idx][index].addr_write;
293 b92e5a22 bellard
    if ((addr & TARGET_PAGE_MASK) == (tlb_addr & (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
294 b92e5a22 bellard
        if (tlb_addr & ~TARGET_PAGE_MASK) {
295 b92e5a22 bellard
            /* IO access */
296 b92e5a22 bellard
            if ((addr & (DATA_SIZE - 1)) != 0)
297 b92e5a22 bellard
                goto do_unaligned_access;
298 0f459d16 pbrook
            addend = env->iotlb[mmu_idx][index];
299 0f459d16 pbrook
            glue(io_write, SUFFIX)(addend, val, addr, retaddr);
300 98699967 bellard
        } else if (((addr & ~TARGET_PAGE_MASK) + DATA_SIZE - 1) >= TARGET_PAGE_SIZE) {
301 b92e5a22 bellard
        do_unaligned_access:
302 b92e5a22 bellard
            /* XXX: not efficient, but simple */
303 6c41b272 balrog
            /* Note: relies on the fact that tlb_fill() does not remove the
304 6c41b272 balrog
             * previous page from the TLB cache.  */
305 7221fa98 balrog
            for(i = DATA_SIZE - 1; i >= 0; i--) {
306 b92e5a22 bellard
#ifdef TARGET_WORDS_BIGENDIAN
307 5fafdf24 ths
                glue(slow_stb, MMUSUFFIX)(addr + i, val >> (((DATA_SIZE - 1) * 8) - (i * 8)),
308 6ebbf390 j_mayer
                                          mmu_idx, retaddr);
309 b92e5a22 bellard
#else
310 5fafdf24 ths
                glue(slow_stb, MMUSUFFIX)(addr + i, val >> (i * 8),
311 6ebbf390 j_mayer
                                          mmu_idx, retaddr);
312 b92e5a22 bellard
#endif
313 b92e5a22 bellard
            }
314 b92e5a22 bellard
        } else {
315 b92e5a22 bellard
            /* aligned/unaligned access in the same page */
316 0f459d16 pbrook
            addend = env->tlb_table[mmu_idx][index].addend;
317 0f459d16 pbrook
            glue(glue(st, SUFFIX), _raw)((uint8_t *)(long)(addr+addend), val);
318 b92e5a22 bellard
        }
319 b92e5a22 bellard
    } else {
320 b92e5a22 bellard
        /* the page is not in the TLB : fill it */
321 6ebbf390 j_mayer
        tlb_fill(addr, 1, mmu_idx, retaddr);
322 b92e5a22 bellard
        goto redo;
323 b92e5a22 bellard
    }
324 b92e5a22 bellard
}
325 b92e5a22 bellard
326 b769d8fe bellard
#endif /* !defined(SOFTMMU_CODE_ACCESS) */
327 b769d8fe bellard
328 b769d8fe bellard
#undef READ_ACCESS_TYPE
329 b92e5a22 bellard
#undef SHIFT
330 b92e5a22 bellard
#undef DATA_TYPE
331 b92e5a22 bellard
#undef SUFFIX
332 61382a50 bellard
#undef USUFFIX
333 b92e5a22 bellard
#undef DATA_SIZE
334 84b7b8e7 bellard
#undef ADDR_READ