Statistics
| Branch: | Revision:

root / hw / cirrus_vga.c @ 0200db65

History | View | Annotate | Download (88.2 kB)

1 e6e5ad80 bellard
/*
2 aeb3c85f bellard
 * QEMU Cirrus CLGD 54xx VGA Emulator.
3 5fafdf24 ths
 *
4 e6e5ad80 bellard
 * Copyright (c) 2004 Fabrice Bellard
5 aeb3c85f bellard
 * Copyright (c) 2004 Makoto Suzuki (suzu)
6 5fafdf24 ths
 *
7 e6e5ad80 bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 e6e5ad80 bellard
 * of this software and associated documentation files (the "Software"), to deal
9 e6e5ad80 bellard
 * in the Software without restriction, including without limitation the rights
10 e6e5ad80 bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 e6e5ad80 bellard
 * copies of the Software, and to permit persons to whom the Software is
12 e6e5ad80 bellard
 * furnished to do so, subject to the following conditions:
13 e6e5ad80 bellard
 *
14 e6e5ad80 bellard
 * The above copyright notice and this permission notice shall be included in
15 e6e5ad80 bellard
 * all copies or substantial portions of the Software.
16 e6e5ad80 bellard
 *
17 e6e5ad80 bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 e6e5ad80 bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 e6e5ad80 bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 e6e5ad80 bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 e6e5ad80 bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 e6e5ad80 bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 e6e5ad80 bellard
 * THE SOFTWARE.
24 e6e5ad80 bellard
 */
25 aeb3c85f bellard
/*
26 aeb3c85f bellard
 * Reference: Finn Thogersons' VGADOC4b
27 aeb3c85f bellard
 *   available at http://home.worldonline.dk/~finth/
28 aeb3c85f bellard
 */
29 87ecb68b pbrook
#include "hw.h"
30 87ecb68b pbrook
#include "pc.h"
31 87ecb68b pbrook
#include "pci.h"
32 87ecb68b pbrook
#include "console.h"
33 e6e5ad80 bellard
#include "vga_int.h"
34 5245d57a Gerd Hoffmann
#include "loader.h"
35 e6e5ad80 bellard
36 a5082316 bellard
/*
37 a5082316 bellard
 * TODO:
38 ad81218e bellard
 *    - destination write mask support not complete (bits 5..7)
39 a5082316 bellard
 *    - optimize linear mappings
40 a5082316 bellard
 *    - optimize bitblt functions
41 a5082316 bellard
 */
42 a5082316 bellard
43 e36f36e1 bellard
//#define DEBUG_CIRRUS
44 a21ae81d bellard
//#define DEBUG_BITBLT
45 e36f36e1 bellard
46 e6e5ad80 bellard
/***************************************
47 e6e5ad80 bellard
 *
48 e6e5ad80 bellard
 *  definitions
49 e6e5ad80 bellard
 *
50 e6e5ad80 bellard
 ***************************************/
51 e6e5ad80 bellard
52 e6e5ad80 bellard
// ID
53 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5422  (0x23<<2)
54 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5426  (0x24<<2)
55 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5424  (0x25<<2)
56 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5428  (0x26<<2)
57 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5430  (0x28<<2)
58 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5434  (0x2A<<2)
59 a21ae81d bellard
#define CIRRUS_ID_CLGD5436  (0x2B<<2)
60 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5446  (0x2E<<2)
61 e6e5ad80 bellard
62 e6e5ad80 bellard
// sequencer 0x07
63 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_VGA            0x00
64 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_SVGA           0x01
65 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_MASK           0x0e
66 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_8              0x00
67 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_16_DOUBLEVCLK  0x02
68 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_24             0x04
69 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_16             0x06
70 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_32             0x08
71 e6e5ad80 bellard
#define CIRRUS_SR7_ISAADDR_MASK       0xe0
72 e6e5ad80 bellard
73 e6e5ad80 bellard
// sequencer 0x0f
74 e6e5ad80 bellard
#define CIRRUS_MEMSIZE_512k        0x08
75 e6e5ad80 bellard
#define CIRRUS_MEMSIZE_1M          0x10
76 e6e5ad80 bellard
#define CIRRUS_MEMSIZE_2M          0x18
77 e6e5ad80 bellard
#define CIRRUS_MEMFLAGS_BANKSWITCH 0x80        // bank switching is enabled.
78 e6e5ad80 bellard
79 e6e5ad80 bellard
// sequencer 0x12
80 e6e5ad80 bellard
#define CIRRUS_CURSOR_SHOW         0x01
81 e6e5ad80 bellard
#define CIRRUS_CURSOR_HIDDENPEL    0x02
82 e6e5ad80 bellard
#define CIRRUS_CURSOR_LARGE        0x04        // 64x64 if set, 32x32 if clear
83 e6e5ad80 bellard
84 e6e5ad80 bellard
// sequencer 0x17
85 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_VLBFAST   0x10
86 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_PCI       0x20
87 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_VLBSLOW   0x30
88 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_ISA       0x38
89 e6e5ad80 bellard
#define CIRRUS_MMIO_ENABLE       0x04
90 e6e5ad80 bellard
#define CIRRUS_MMIO_USE_PCIADDR  0x40        // 0xb8000 if cleared.
91 e6e5ad80 bellard
#define CIRRUS_MEMSIZEEXT_DOUBLE 0x80
92 e6e5ad80 bellard
93 e6e5ad80 bellard
// control 0x0b
94 e6e5ad80 bellard
#define CIRRUS_BANKING_DUAL             0x01
95 e6e5ad80 bellard
#define CIRRUS_BANKING_GRANULARITY_16K  0x20        // set:16k, clear:4k
96 e6e5ad80 bellard
97 e6e5ad80 bellard
// control 0x30
98 e6e5ad80 bellard
#define CIRRUS_BLTMODE_BACKWARDS        0x01
99 e6e5ad80 bellard
#define CIRRUS_BLTMODE_MEMSYSDEST       0x02
100 e6e5ad80 bellard
#define CIRRUS_BLTMODE_MEMSYSSRC        0x04
101 e6e5ad80 bellard
#define CIRRUS_BLTMODE_TRANSPARENTCOMP  0x08
102 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PATTERNCOPY      0x40
103 e6e5ad80 bellard
#define CIRRUS_BLTMODE_COLOREXPAND      0x80
104 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTHMASK   0x30
105 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH8      0x00
106 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH16     0x10
107 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH24     0x20
108 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH32     0x30
109 e6e5ad80 bellard
110 e6e5ad80 bellard
// control 0x31
111 e6e5ad80 bellard
#define CIRRUS_BLT_BUSY                 0x01
112 e6e5ad80 bellard
#define CIRRUS_BLT_START                0x02
113 e6e5ad80 bellard
#define CIRRUS_BLT_RESET                0x04
114 e6e5ad80 bellard
#define CIRRUS_BLT_FIFOUSED             0x10
115 a5082316 bellard
#define CIRRUS_BLT_AUTOSTART            0x80
116 e6e5ad80 bellard
117 e6e5ad80 bellard
// control 0x32
118 e6e5ad80 bellard
#define CIRRUS_ROP_0                    0x00
119 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_AND_DST          0x05
120 e6e5ad80 bellard
#define CIRRUS_ROP_NOP                  0x06
121 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_AND_NOTDST       0x09
122 e6e5ad80 bellard
#define CIRRUS_ROP_NOTDST               0x0b
123 e6e5ad80 bellard
#define CIRRUS_ROP_SRC                  0x0d
124 e6e5ad80 bellard
#define CIRRUS_ROP_1                    0x0e
125 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_AND_DST       0x50
126 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_XOR_DST          0x59
127 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_OR_DST           0x6d
128 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_OR_NOTDST     0x90
129 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_NOTXOR_DST       0x95
130 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_OR_NOTDST        0xad
131 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC               0xd0
132 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_OR_DST        0xd6
133 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_AND_NOTDST    0xda
134 e6e5ad80 bellard
135 a5082316 bellard
#define CIRRUS_ROP_NOP_INDEX 2
136 a5082316 bellard
#define CIRRUS_ROP_SRC_INDEX 5
137 a5082316 bellard
138 a21ae81d bellard
// control 0x33
139 a5082316 bellard
#define CIRRUS_BLTMODEEXT_SOLIDFILL        0x04
140 4c8732d7 bellard
#define CIRRUS_BLTMODEEXT_COLOREXPINV      0x02
141 a5082316 bellard
#define CIRRUS_BLTMODEEXT_DWORDGRANULARITY 0x01
142 a21ae81d bellard
143 e6e5ad80 bellard
// memory-mapped IO
144 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTBGCOLOR        0x00        // dword
145 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTFGCOLOR        0x04        // dword
146 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTWIDTH          0x08        // word
147 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTHEIGHT         0x0a        // word
148 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTDESTPITCH      0x0c        // word
149 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTSRCPITCH       0x0e        // word
150 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTDESTADDR       0x10        // dword
151 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTSRCADDR        0x14        // dword
152 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTWRITEMASK      0x17        // byte
153 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTMODE           0x18        // byte
154 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTROP            0x1a        // byte
155 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTMODEEXT        0x1b        // byte
156 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTTRANSPARENTCOLOR 0x1c        // word?
157 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK 0x20        // word?
158 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_START_X 0x24        // word
159 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_START_Y 0x26        // word
160 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_END_X  0x28        // word
161 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_END_Y  0x2a        // word
162 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_INC 0x2c        // byte
163 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ROLLOVER 0x2d        // byte
164 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_MASK 0x2e        // byte
165 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ACCUM 0x2f        // byte
166 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_K1      0x30        // word
167 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_K3      0x32        // word
168 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_ERROR   0x34        // word
169 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_DELTA_MAJOR 0x36        // word
170 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_DIRECTION 0x38        // byte
171 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEDRAW_MODE     0x39        // byte
172 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTSTATUS         0x40        // byte
173 e6e5ad80 bellard
174 a21ae81d bellard
#define CIRRUS_PNPMMIO_SIZE         0x1000
175 e6e5ad80 bellard
176 b2eb849d aurel32
#define BLTUNSAFE(s) \
177 b2eb849d aurel32
    ( \
178 b2eb849d aurel32
        ( /* check dst is within bounds */ \
179 b2b183c2 aliguori
            (s)->cirrus_blt_height * ABS((s)->cirrus_blt_dstpitch) \
180 b2eb849d aurel32
                + ((s)->cirrus_blt_dstaddr & (s)->cirrus_addr_mask) > \
181 4e12cd94 Avi Kivity
                    (s)->vga.vram_size \
182 b2eb849d aurel32
        ) || \
183 b2eb849d aurel32
        ( /* check src is within bounds */ \
184 b2b183c2 aliguori
            (s)->cirrus_blt_height * ABS((s)->cirrus_blt_srcpitch) \
185 b2eb849d aurel32
                + ((s)->cirrus_blt_srcaddr & (s)->cirrus_addr_mask) > \
186 4e12cd94 Avi Kivity
                    (s)->vga.vram_size \
187 b2eb849d aurel32
        ) \
188 b2eb849d aurel32
    )
189 b2eb849d aurel32
190 a5082316 bellard
struct CirrusVGAState;
191 a5082316 bellard
typedef void (*cirrus_bitblt_rop_t) (struct CirrusVGAState *s,
192 a5082316 bellard
                                     uint8_t * dst, const uint8_t * src,
193 e6e5ad80 bellard
                                     int dstpitch, int srcpitch,
194 e6e5ad80 bellard
                                     int bltwidth, int bltheight);
195 a5082316 bellard
typedef void (*cirrus_fill_t)(struct CirrusVGAState *s,
196 a5082316 bellard
                              uint8_t *dst, int dst_pitch, int width, int height);
197 e6e5ad80 bellard
198 e6e5ad80 bellard
typedef struct CirrusVGAState {
199 4e12cd94 Avi Kivity
    VGACommonState vga;
200 e6e5ad80 bellard
201 b1950430 Avi Kivity
    MemoryRegion cirrus_linear_io;
202 b1950430 Avi Kivity
    MemoryRegion cirrus_linear_bitblt_io;
203 b1950430 Avi Kivity
    MemoryRegion cirrus_mmio_io;
204 b1950430 Avi Kivity
    MemoryRegion pci_bar;
205 b1950430 Avi Kivity
    bool linear_vram;  /* vga.vram mapped over cirrus_linear_io */
206 b1950430 Avi Kivity
    MemoryRegion low_mem_container; /* container for 0xa0000-0xc0000 */
207 b1950430 Avi Kivity
    MemoryRegion low_mem;           /* always mapped, overridden by: */
208 b1950430 Avi Kivity
    MemoryRegion *cirrus_bank[2];   /*   aliases at 0xa0000-0xb0000  */
209 e6e5ad80 bellard
    uint32_t cirrus_addr_mask;
210 78e127ef bellard
    uint32_t linear_mmio_mask;
211 e6e5ad80 bellard
    uint8_t cirrus_shadow_gr0;
212 e6e5ad80 bellard
    uint8_t cirrus_shadow_gr1;
213 e6e5ad80 bellard
    uint8_t cirrus_hidden_dac_lockindex;
214 e6e5ad80 bellard
    uint8_t cirrus_hidden_dac_data;
215 e6e5ad80 bellard
    uint32_t cirrus_bank_base[2];
216 e6e5ad80 bellard
    uint32_t cirrus_bank_limit[2];
217 e6e5ad80 bellard
    uint8_t cirrus_hidden_palette[48];
218 a5082316 bellard
    uint32_t hw_cursor_x;
219 a5082316 bellard
    uint32_t hw_cursor_y;
220 e6e5ad80 bellard
    int cirrus_blt_pixelwidth;
221 e6e5ad80 bellard
    int cirrus_blt_width;
222 e6e5ad80 bellard
    int cirrus_blt_height;
223 e6e5ad80 bellard
    int cirrus_blt_dstpitch;
224 e6e5ad80 bellard
    int cirrus_blt_srcpitch;
225 a5082316 bellard
    uint32_t cirrus_blt_fgcol;
226 a5082316 bellard
    uint32_t cirrus_blt_bgcol;
227 e6e5ad80 bellard
    uint32_t cirrus_blt_dstaddr;
228 e6e5ad80 bellard
    uint32_t cirrus_blt_srcaddr;
229 e6e5ad80 bellard
    uint8_t cirrus_blt_mode;
230 a5082316 bellard
    uint8_t cirrus_blt_modeext;
231 e6e5ad80 bellard
    cirrus_bitblt_rop_t cirrus_rop;
232 a5082316 bellard
#define CIRRUS_BLTBUFSIZE (2048 * 4) /* one line width */
233 e6e5ad80 bellard
    uint8_t cirrus_bltbuf[CIRRUS_BLTBUFSIZE];
234 e6e5ad80 bellard
    uint8_t *cirrus_srcptr;
235 e6e5ad80 bellard
    uint8_t *cirrus_srcptr_end;
236 e6e5ad80 bellard
    uint32_t cirrus_srccounter;
237 a5082316 bellard
    /* hwcursor display state */
238 a5082316 bellard
    int last_hw_cursor_size;
239 a5082316 bellard
    int last_hw_cursor_x;
240 a5082316 bellard
    int last_hw_cursor_y;
241 a5082316 bellard
    int last_hw_cursor_y_start;
242 a5082316 bellard
    int last_hw_cursor_y_end;
243 78e127ef bellard
    int real_vram_size; /* XXX: suppress that */
244 4abc796d blueswir1
    int device_id;
245 4abc796d blueswir1
    int bustype;
246 e6e5ad80 bellard
} CirrusVGAState;
247 e6e5ad80 bellard
248 e6e5ad80 bellard
typedef struct PCICirrusVGAState {
249 e6e5ad80 bellard
    PCIDevice dev;
250 e6e5ad80 bellard
    CirrusVGAState cirrus_vga;
251 e6e5ad80 bellard
} PCICirrusVGAState;
252 e6e5ad80 bellard
253 a5082316 bellard
static uint8_t rop_to_index[256];
254 3b46e624 ths
255 e6e5ad80 bellard
/***************************************
256 e6e5ad80 bellard
 *
257 e6e5ad80 bellard
 *  prototypes.
258 e6e5ad80 bellard
 *
259 e6e5ad80 bellard
 ***************************************/
260 e6e5ad80 bellard
261 e6e5ad80 bellard
262 8926b517 bellard
static void cirrus_bitblt_reset(CirrusVGAState *s);
263 8926b517 bellard
static void cirrus_update_memory_access(CirrusVGAState *s);
264 e6e5ad80 bellard
265 e6e5ad80 bellard
/***************************************
266 e6e5ad80 bellard
 *
267 e6e5ad80 bellard
 *  raster operations
268 e6e5ad80 bellard
 *
269 e6e5ad80 bellard
 ***************************************/
270 e6e5ad80 bellard
271 a5082316 bellard
static void cirrus_bitblt_rop_nop(CirrusVGAState *s,
272 a5082316 bellard
                                  uint8_t *dst,const uint8_t *src,
273 a5082316 bellard
                                  int dstpitch,int srcpitch,
274 a5082316 bellard
                                  int bltwidth,int bltheight)
275 a5082316 bellard
{
276 e6e5ad80 bellard
}
277 e6e5ad80 bellard
278 a5082316 bellard
static void cirrus_bitblt_fill_nop(CirrusVGAState *s,
279 a5082316 bellard
                                   uint8_t *dst,
280 a5082316 bellard
                                   int dstpitch, int bltwidth,int bltheight)
281 e6e5ad80 bellard
{
282 a5082316 bellard
}
283 e6e5ad80 bellard
284 a5082316 bellard
#define ROP_NAME 0
285 8c78881f Blue Swirl
#define ROP_FN(d, s) 0
286 a5082316 bellard
#include "cirrus_vga_rop.h"
287 e6e5ad80 bellard
288 a5082316 bellard
#define ROP_NAME src_and_dst
289 8c78881f Blue Swirl
#define ROP_FN(d, s) (s) & (d)
290 a5082316 bellard
#include "cirrus_vga_rop.h"
291 e6e5ad80 bellard
292 a5082316 bellard
#define ROP_NAME src_and_notdst
293 8c78881f Blue Swirl
#define ROP_FN(d, s) (s) & (~(d))
294 a5082316 bellard
#include "cirrus_vga_rop.h"
295 e6e5ad80 bellard
296 a5082316 bellard
#define ROP_NAME notdst
297 8c78881f Blue Swirl
#define ROP_FN(d, s) ~(d)
298 a5082316 bellard
#include "cirrus_vga_rop.h"
299 e6e5ad80 bellard
300 a5082316 bellard
#define ROP_NAME src
301 8c78881f Blue Swirl
#define ROP_FN(d, s) s
302 a5082316 bellard
#include "cirrus_vga_rop.h"
303 e6e5ad80 bellard
304 a5082316 bellard
#define ROP_NAME 1
305 8c78881f Blue Swirl
#define ROP_FN(d, s) ~0
306 a5082316 bellard
#include "cirrus_vga_rop.h"
307 a5082316 bellard
308 a5082316 bellard
#define ROP_NAME notsrc_and_dst
309 8c78881f Blue Swirl
#define ROP_FN(d, s) (~(s)) & (d)
310 a5082316 bellard
#include "cirrus_vga_rop.h"
311 a5082316 bellard
312 a5082316 bellard
#define ROP_NAME src_xor_dst
313 8c78881f Blue Swirl
#define ROP_FN(d, s) (s) ^ (d)
314 a5082316 bellard
#include "cirrus_vga_rop.h"
315 a5082316 bellard
316 a5082316 bellard
#define ROP_NAME src_or_dst
317 8c78881f Blue Swirl
#define ROP_FN(d, s) (s) | (d)
318 a5082316 bellard
#include "cirrus_vga_rop.h"
319 a5082316 bellard
320 a5082316 bellard
#define ROP_NAME notsrc_or_notdst
321 8c78881f Blue Swirl
#define ROP_FN(d, s) (~(s)) | (~(d))
322 a5082316 bellard
#include "cirrus_vga_rop.h"
323 a5082316 bellard
324 a5082316 bellard
#define ROP_NAME src_notxor_dst
325 8c78881f Blue Swirl
#define ROP_FN(d, s) ~((s) ^ (d))
326 a5082316 bellard
#include "cirrus_vga_rop.h"
327 e6e5ad80 bellard
328 a5082316 bellard
#define ROP_NAME src_or_notdst
329 8c78881f Blue Swirl
#define ROP_FN(d, s) (s) | (~(d))
330 a5082316 bellard
#include "cirrus_vga_rop.h"
331 a5082316 bellard
332 a5082316 bellard
#define ROP_NAME notsrc
333 8c78881f Blue Swirl
#define ROP_FN(d, s) (~(s))
334 a5082316 bellard
#include "cirrus_vga_rop.h"
335 a5082316 bellard
336 a5082316 bellard
#define ROP_NAME notsrc_or_dst
337 8c78881f Blue Swirl
#define ROP_FN(d, s) (~(s)) | (d)
338 a5082316 bellard
#include "cirrus_vga_rop.h"
339 a5082316 bellard
340 a5082316 bellard
#define ROP_NAME notsrc_and_notdst
341 8c78881f Blue Swirl
#define ROP_FN(d, s) (~(s)) & (~(d))
342 a5082316 bellard
#include "cirrus_vga_rop.h"
343 a5082316 bellard
344 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_fwd_rop[16] = {
345 a5082316 bellard
    cirrus_bitblt_rop_fwd_0,
346 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_and_dst,
347 a5082316 bellard
    cirrus_bitblt_rop_nop,
348 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_and_notdst,
349 a5082316 bellard
    cirrus_bitblt_rop_fwd_notdst,
350 a5082316 bellard
    cirrus_bitblt_rop_fwd_src,
351 a5082316 bellard
    cirrus_bitblt_rop_fwd_1,
352 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_and_dst,
353 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_xor_dst,
354 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_or_dst,
355 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_or_notdst,
356 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_notxor_dst,
357 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_or_notdst,
358 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc,
359 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_or_dst,
360 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_and_notdst,
361 a5082316 bellard
};
362 a5082316 bellard
363 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_bkwd_rop[16] = {
364 a5082316 bellard
    cirrus_bitblt_rop_bkwd_0,
365 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_and_dst,
366 a5082316 bellard
    cirrus_bitblt_rop_nop,
367 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_and_notdst,
368 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notdst,
369 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src,
370 a5082316 bellard
    cirrus_bitblt_rop_bkwd_1,
371 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_and_dst,
372 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_xor_dst,
373 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_or_dst,
374 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_or_notdst,
375 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_notxor_dst,
376 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_or_notdst,
377 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc,
378 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_or_dst,
379 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_and_notdst,
380 a5082316 bellard
};
381 96cf2df8 ths
382 96cf2df8 ths
#define TRANSP_ROP(name) {\
383 96cf2df8 ths
    name ## _8,\
384 96cf2df8 ths
    name ## _16,\
385 96cf2df8 ths
        }
386 96cf2df8 ths
#define TRANSP_NOP(func) {\
387 96cf2df8 ths
    func,\
388 96cf2df8 ths
    func,\
389 96cf2df8 ths
        }
390 96cf2df8 ths
391 96cf2df8 ths
static const cirrus_bitblt_rop_t cirrus_fwd_transp_rop[16][2] = {
392 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_0),
393 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_dst),
394 96cf2df8 ths
    TRANSP_NOP(cirrus_bitblt_rop_nop),
395 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_notdst),
396 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notdst),
397 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src),
398 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_1),
399 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_dst),
400 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_xor_dst),
401 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_dst),
402 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_notdst),
403 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_notxor_dst),
404 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_notdst),
405 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc),
406 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_dst),
407 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_notdst),
408 96cf2df8 ths
};
409 96cf2df8 ths
410 96cf2df8 ths
static const cirrus_bitblt_rop_t cirrus_bkwd_transp_rop[16][2] = {
411 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_0),
412 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_dst),
413 96cf2df8 ths
    TRANSP_NOP(cirrus_bitblt_rop_nop),
414 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_notdst),
415 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notdst),
416 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src),
417 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_1),
418 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_dst),
419 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_xor_dst),
420 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_dst),
421 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_notdst),
422 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_notxor_dst),
423 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_notdst),
424 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc),
425 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_dst),
426 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_notdst),
427 96cf2df8 ths
};
428 96cf2df8 ths
429 a5082316 bellard
#define ROP2(name) {\
430 a5082316 bellard
    name ## _8,\
431 a5082316 bellard
    name ## _16,\
432 a5082316 bellard
    name ## _24,\
433 a5082316 bellard
    name ## _32,\
434 a5082316 bellard
        }
435 a5082316 bellard
436 a5082316 bellard
#define ROP_NOP2(func) {\
437 a5082316 bellard
    func,\
438 a5082316 bellard
    func,\
439 a5082316 bellard
    func,\
440 a5082316 bellard
    func,\
441 a5082316 bellard
        }
442 a5082316 bellard
443 e69390ce bellard
static const cirrus_bitblt_rop_t cirrus_patternfill[16][4] = {
444 e69390ce bellard
    ROP2(cirrus_patternfill_0),
445 e69390ce bellard
    ROP2(cirrus_patternfill_src_and_dst),
446 e69390ce bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
447 e69390ce bellard
    ROP2(cirrus_patternfill_src_and_notdst),
448 e69390ce bellard
    ROP2(cirrus_patternfill_notdst),
449 e69390ce bellard
    ROP2(cirrus_patternfill_src),
450 e69390ce bellard
    ROP2(cirrus_patternfill_1),
451 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_and_dst),
452 e69390ce bellard
    ROP2(cirrus_patternfill_src_xor_dst),
453 e69390ce bellard
    ROP2(cirrus_patternfill_src_or_dst),
454 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_or_notdst),
455 e69390ce bellard
    ROP2(cirrus_patternfill_src_notxor_dst),
456 e69390ce bellard
    ROP2(cirrus_patternfill_src_or_notdst),
457 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc),
458 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_or_dst),
459 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_and_notdst),
460 e69390ce bellard
};
461 e69390ce bellard
462 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand_transp[16][4] = {
463 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_0),
464 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_and_dst),
465 a5082316 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
466 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_and_notdst),
467 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notdst),
468 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src),
469 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_1),
470 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_and_dst),
471 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_xor_dst),
472 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_or_dst),
473 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_or_notdst),
474 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_notxor_dst),
475 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_or_notdst),
476 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc),
477 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_or_dst),
478 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_and_notdst),
479 a5082316 bellard
};
480 a5082316 bellard
481 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand[16][4] = {
482 a5082316 bellard
    ROP2(cirrus_colorexpand_0),
483 a5082316 bellard
    ROP2(cirrus_colorexpand_src_and_dst),
484 a5082316 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
485 a5082316 bellard
    ROP2(cirrus_colorexpand_src_and_notdst),
486 a5082316 bellard
    ROP2(cirrus_colorexpand_notdst),
487 a5082316 bellard
    ROP2(cirrus_colorexpand_src),
488 a5082316 bellard
    ROP2(cirrus_colorexpand_1),
489 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_and_dst),
490 a5082316 bellard
    ROP2(cirrus_colorexpand_src_xor_dst),
491 a5082316 bellard
    ROP2(cirrus_colorexpand_src_or_dst),
492 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_or_notdst),
493 a5082316 bellard
    ROP2(cirrus_colorexpand_src_notxor_dst),
494 a5082316 bellard
    ROP2(cirrus_colorexpand_src_or_notdst),
495 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc),
496 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_or_dst),
497 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_and_notdst),
498 a5082316 bellard
};
499 a5082316 bellard
500 b30d4608 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern_transp[16][4] = {
501 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_0),
502 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_and_dst),
503 b30d4608 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
504 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_and_notdst),
505 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notdst),
506 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src),
507 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_1),
508 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_dst),
509 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_xor_dst),
510 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_or_dst),
511 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_notdst),
512 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_notxor_dst),
513 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_or_notdst),
514 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc),
515 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_dst),
516 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_notdst),
517 b30d4608 bellard
};
518 b30d4608 bellard
519 b30d4608 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern[16][4] = {
520 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_0),
521 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_and_dst),
522 b30d4608 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
523 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_and_notdst),
524 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notdst),
525 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src),
526 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_1),
527 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc_and_dst),
528 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_xor_dst),
529 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_or_dst),
530 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc_or_notdst),
531 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_notxor_dst),
532 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_or_notdst),
533 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc),
534 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc_or_dst),
535 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc_and_notdst),
536 b30d4608 bellard
};
537 b30d4608 bellard
538 a5082316 bellard
static const cirrus_fill_t cirrus_fill[16][4] = {
539 a5082316 bellard
    ROP2(cirrus_fill_0),
540 a5082316 bellard
    ROP2(cirrus_fill_src_and_dst),
541 a5082316 bellard
    ROP_NOP2(cirrus_bitblt_fill_nop),
542 a5082316 bellard
    ROP2(cirrus_fill_src_and_notdst),
543 a5082316 bellard
    ROP2(cirrus_fill_notdst),
544 a5082316 bellard
    ROP2(cirrus_fill_src),
545 a5082316 bellard
    ROP2(cirrus_fill_1),
546 a5082316 bellard
    ROP2(cirrus_fill_notsrc_and_dst),
547 a5082316 bellard
    ROP2(cirrus_fill_src_xor_dst),
548 a5082316 bellard
    ROP2(cirrus_fill_src_or_dst),
549 a5082316 bellard
    ROP2(cirrus_fill_notsrc_or_notdst),
550 a5082316 bellard
    ROP2(cirrus_fill_src_notxor_dst),
551 a5082316 bellard
    ROP2(cirrus_fill_src_or_notdst),
552 a5082316 bellard
    ROP2(cirrus_fill_notsrc),
553 a5082316 bellard
    ROP2(cirrus_fill_notsrc_or_dst),
554 a5082316 bellard
    ROP2(cirrus_fill_notsrc_and_notdst),
555 a5082316 bellard
};
556 a5082316 bellard
557 a5082316 bellard
static inline void cirrus_bitblt_fgcol(CirrusVGAState *s)
558 e6e5ad80 bellard
{
559 a5082316 bellard
    unsigned int color;
560 a5082316 bellard
    switch (s->cirrus_blt_pixelwidth) {
561 a5082316 bellard
    case 1:
562 a5082316 bellard
        s->cirrus_blt_fgcol = s->cirrus_shadow_gr1;
563 a5082316 bellard
        break;
564 a5082316 bellard
    case 2:
565 4e12cd94 Avi Kivity
        color = s->cirrus_shadow_gr1 | (s->vga.gr[0x11] << 8);
566 a5082316 bellard
        s->cirrus_blt_fgcol = le16_to_cpu(color);
567 a5082316 bellard
        break;
568 a5082316 bellard
    case 3:
569 5fafdf24 ths
        s->cirrus_blt_fgcol = s->cirrus_shadow_gr1 |
570 4e12cd94 Avi Kivity
            (s->vga.gr[0x11] << 8) | (s->vga.gr[0x13] << 16);
571 a5082316 bellard
        break;
572 a5082316 bellard
    default:
573 a5082316 bellard
    case 4:
574 4e12cd94 Avi Kivity
        color = s->cirrus_shadow_gr1 | (s->vga.gr[0x11] << 8) |
575 4e12cd94 Avi Kivity
            (s->vga.gr[0x13] << 16) | (s->vga.gr[0x15] << 24);
576 a5082316 bellard
        s->cirrus_blt_fgcol = le32_to_cpu(color);
577 a5082316 bellard
        break;
578 e6e5ad80 bellard
    }
579 e6e5ad80 bellard
}
580 e6e5ad80 bellard
581 a5082316 bellard
static inline void cirrus_bitblt_bgcol(CirrusVGAState *s)
582 e6e5ad80 bellard
{
583 a5082316 bellard
    unsigned int color;
584 e6e5ad80 bellard
    switch (s->cirrus_blt_pixelwidth) {
585 e6e5ad80 bellard
    case 1:
586 a5082316 bellard
        s->cirrus_blt_bgcol = s->cirrus_shadow_gr0;
587 a5082316 bellard
        break;
588 e6e5ad80 bellard
    case 2:
589 4e12cd94 Avi Kivity
        color = s->cirrus_shadow_gr0 | (s->vga.gr[0x10] << 8);
590 a5082316 bellard
        s->cirrus_blt_bgcol = le16_to_cpu(color);
591 a5082316 bellard
        break;
592 e6e5ad80 bellard
    case 3:
593 5fafdf24 ths
        s->cirrus_blt_bgcol = s->cirrus_shadow_gr0 |
594 4e12cd94 Avi Kivity
            (s->vga.gr[0x10] << 8) | (s->vga.gr[0x12] << 16);
595 a5082316 bellard
        break;
596 e6e5ad80 bellard
    default:
597 a5082316 bellard
    case 4:
598 4e12cd94 Avi Kivity
        color = s->cirrus_shadow_gr0 | (s->vga.gr[0x10] << 8) |
599 4e12cd94 Avi Kivity
            (s->vga.gr[0x12] << 16) | (s->vga.gr[0x14] << 24);
600 a5082316 bellard
        s->cirrus_blt_bgcol = le32_to_cpu(color);
601 a5082316 bellard
        break;
602 e6e5ad80 bellard
    }
603 e6e5ad80 bellard
}
604 e6e5ad80 bellard
605 e6e5ad80 bellard
static void cirrus_invalidate_region(CirrusVGAState * s, int off_begin,
606 e6e5ad80 bellard
                                     int off_pitch, int bytesperline,
607 e6e5ad80 bellard
                                     int lines)
608 e6e5ad80 bellard
{
609 e6e5ad80 bellard
    int y;
610 e6e5ad80 bellard
    int off_cur;
611 e6e5ad80 bellard
    int off_cur_end;
612 e6e5ad80 bellard
613 e6e5ad80 bellard
    for (y = 0; y < lines; y++) {
614 e6e5ad80 bellard
        off_cur = off_begin;
615 b2eb849d aurel32
        off_cur_end = (off_cur + bytesperline) & s->cirrus_addr_mask;
616 e6e5ad80 bellard
        off_cur &= TARGET_PAGE_MASK;
617 e6e5ad80 bellard
        while (off_cur < off_cur_end) {
618 b1950430 Avi Kivity
            memory_region_set_dirty(&s->vga.vram, off_cur);
619 e6e5ad80 bellard
            off_cur += TARGET_PAGE_SIZE;
620 e6e5ad80 bellard
        }
621 e6e5ad80 bellard
        off_begin += off_pitch;
622 e6e5ad80 bellard
    }
623 e6e5ad80 bellard
}
624 e6e5ad80 bellard
625 e6e5ad80 bellard
static int cirrus_bitblt_common_patterncopy(CirrusVGAState * s,
626 e6e5ad80 bellard
                                            const uint8_t * src)
627 e6e5ad80 bellard
{
628 e6e5ad80 bellard
    uint8_t *dst;
629 e6e5ad80 bellard
630 4e12cd94 Avi Kivity
    dst = s->vga.vram_ptr + (s->cirrus_blt_dstaddr & s->cirrus_addr_mask);
631 b2eb849d aurel32
632 b2eb849d aurel32
    if (BLTUNSAFE(s))
633 b2eb849d aurel32
        return 0;
634 b2eb849d aurel32
635 e69390ce bellard
    (*s->cirrus_rop) (s, dst, src,
636 5fafdf24 ths
                      s->cirrus_blt_dstpitch, 0,
637 e69390ce bellard
                      s->cirrus_blt_width, s->cirrus_blt_height);
638 e6e5ad80 bellard
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
639 e69390ce bellard
                             s->cirrus_blt_dstpitch, s->cirrus_blt_width,
640 e69390ce bellard
                             s->cirrus_blt_height);
641 e6e5ad80 bellard
    return 1;
642 e6e5ad80 bellard
}
643 e6e5ad80 bellard
644 a21ae81d bellard
/* fill */
645 a21ae81d bellard
646 a5082316 bellard
static int cirrus_bitblt_solidfill(CirrusVGAState *s, int blt_rop)
647 a21ae81d bellard
{
648 a5082316 bellard
    cirrus_fill_t rop_func;
649 a21ae81d bellard
650 b2eb849d aurel32
    if (BLTUNSAFE(s))
651 b2eb849d aurel32
        return 0;
652 a5082316 bellard
    rop_func = cirrus_fill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
653 4e12cd94 Avi Kivity
    rop_func(s, s->vga.vram_ptr + (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
654 a5082316 bellard
             s->cirrus_blt_dstpitch,
655 a5082316 bellard
             s->cirrus_blt_width, s->cirrus_blt_height);
656 a21ae81d bellard
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
657 a21ae81d bellard
                             s->cirrus_blt_dstpitch, s->cirrus_blt_width,
658 a21ae81d bellard
                             s->cirrus_blt_height);
659 a21ae81d bellard
    cirrus_bitblt_reset(s);
660 a21ae81d bellard
    return 1;
661 a21ae81d bellard
}
662 a21ae81d bellard
663 e6e5ad80 bellard
/***************************************
664 e6e5ad80 bellard
 *
665 e6e5ad80 bellard
 *  bitblt (video-to-video)
666 e6e5ad80 bellard
 *
667 e6e5ad80 bellard
 ***************************************/
668 e6e5ad80 bellard
669 e6e5ad80 bellard
static int cirrus_bitblt_videotovideo_patterncopy(CirrusVGAState * s)
670 e6e5ad80 bellard
{
671 e6e5ad80 bellard
    return cirrus_bitblt_common_patterncopy(s,
672 4e12cd94 Avi Kivity
                                            s->vga.vram_ptr + ((s->cirrus_blt_srcaddr & ~7) &
673 b2eb849d aurel32
                                            s->cirrus_addr_mask));
674 e6e5ad80 bellard
}
675 e6e5ad80 bellard
676 24236869 bellard
static void cirrus_do_copy(CirrusVGAState *s, int dst, int src, int w, int h)
677 e6e5ad80 bellard
{
678 78935c4a Aurelien Jarno
    int sx = 0, sy = 0;
679 78935c4a Aurelien Jarno
    int dx = 0, dy = 0;
680 78935c4a Aurelien Jarno
    int depth = 0;
681 24236869 bellard
    int notify = 0;
682 24236869 bellard
683 92d675d1 Aurelien Jarno
    /* make sure to only copy if it's a plain copy ROP */
684 92d675d1 Aurelien Jarno
    if (*s->cirrus_rop == cirrus_bitblt_rop_fwd_src ||
685 92d675d1 Aurelien Jarno
        *s->cirrus_rop == cirrus_bitblt_rop_bkwd_src) {
686 24236869 bellard
687 92d675d1 Aurelien Jarno
        int width, height;
688 92d675d1 Aurelien Jarno
689 92d675d1 Aurelien Jarno
        depth = s->vga.get_bpp(&s->vga) / 8;
690 92d675d1 Aurelien Jarno
        s->vga.get_resolution(&s->vga, &width, &height);
691 92d675d1 Aurelien Jarno
692 92d675d1 Aurelien Jarno
        /* extra x, y */
693 92d675d1 Aurelien Jarno
        sx = (src % ABS(s->cirrus_blt_srcpitch)) / depth;
694 92d675d1 Aurelien Jarno
        sy = (src / ABS(s->cirrus_blt_srcpitch));
695 92d675d1 Aurelien Jarno
        dx = (dst % ABS(s->cirrus_blt_dstpitch)) / depth;
696 92d675d1 Aurelien Jarno
        dy = (dst / ABS(s->cirrus_blt_dstpitch));
697 24236869 bellard
698 92d675d1 Aurelien Jarno
        /* normalize width */
699 92d675d1 Aurelien Jarno
        w /= depth;
700 24236869 bellard
701 92d675d1 Aurelien Jarno
        /* if we're doing a backward copy, we have to adjust
702 92d675d1 Aurelien Jarno
           our x/y to be the upper left corner (instead of the lower
703 92d675d1 Aurelien Jarno
           right corner) */
704 92d675d1 Aurelien Jarno
        if (s->cirrus_blt_dstpitch < 0) {
705 92d675d1 Aurelien Jarno
            sx -= (s->cirrus_blt_width / depth) - 1;
706 92d675d1 Aurelien Jarno
            dx -= (s->cirrus_blt_width / depth) - 1;
707 92d675d1 Aurelien Jarno
            sy -= s->cirrus_blt_height - 1;
708 92d675d1 Aurelien Jarno
            dy -= s->cirrus_blt_height - 1;
709 92d675d1 Aurelien Jarno
        }
710 92d675d1 Aurelien Jarno
711 92d675d1 Aurelien Jarno
        /* are we in the visible portion of memory? */
712 92d675d1 Aurelien Jarno
        if (sx >= 0 && sy >= 0 && dx >= 0 && dy >= 0 &&
713 92d675d1 Aurelien Jarno
            (sx + w) <= width && (sy + h) <= height &&
714 92d675d1 Aurelien Jarno
            (dx + w) <= width && (dy + h) <= height) {
715 92d675d1 Aurelien Jarno
            notify = 1;
716 92d675d1 Aurelien Jarno
        }
717 92d675d1 Aurelien Jarno
    }
718 24236869 bellard
719 24236869 bellard
    /* we have to flush all pending changes so that the copy
720 24236869 bellard
       is generated at the appropriate moment in time */
721 24236869 bellard
    if (notify)
722 24236869 bellard
        vga_hw_update();
723 24236869 bellard
724 4e12cd94 Avi Kivity
    (*s->cirrus_rop) (s, s->vga.vram_ptr +
725 b2eb849d aurel32
                      (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
726 4e12cd94 Avi Kivity
                      s->vga.vram_ptr +
727 b2eb849d aurel32
                      (s->cirrus_blt_srcaddr & s->cirrus_addr_mask),
728 e6e5ad80 bellard
                      s->cirrus_blt_dstpitch, s->cirrus_blt_srcpitch,
729 e6e5ad80 bellard
                      s->cirrus_blt_width, s->cirrus_blt_height);
730 24236869 bellard
731 24236869 bellard
    if (notify)
732 4e12cd94 Avi Kivity
        qemu_console_copy(s->vga.ds,
733 38334f76 balrog
                          sx, sy, dx, dy,
734 38334f76 balrog
                          s->cirrus_blt_width / depth,
735 38334f76 balrog
                          s->cirrus_blt_height);
736 24236869 bellard
737 24236869 bellard
    /* we don't have to notify the display that this portion has
738 38334f76 balrog
       changed since qemu_console_copy implies this */
739 24236869 bellard
740 31c05501 aliguori
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
741 31c05501 aliguori
                                s->cirrus_blt_dstpitch, s->cirrus_blt_width,
742 31c05501 aliguori
                                s->cirrus_blt_height);
743 24236869 bellard
}
744 24236869 bellard
745 24236869 bellard
static int cirrus_bitblt_videotovideo_copy(CirrusVGAState * s)
746 24236869 bellard
{
747 65d35a09 aurel32
    if (BLTUNSAFE(s))
748 65d35a09 aurel32
        return 0;
749 65d35a09 aurel32
750 4e12cd94 Avi Kivity
    cirrus_do_copy(s, s->cirrus_blt_dstaddr - s->vga.start_addr,
751 4e12cd94 Avi Kivity
            s->cirrus_blt_srcaddr - s->vga.start_addr,
752 7d957bd8 aliguori
            s->cirrus_blt_width, s->cirrus_blt_height);
753 24236869 bellard
754 e6e5ad80 bellard
    return 1;
755 e6e5ad80 bellard
}
756 e6e5ad80 bellard
757 e6e5ad80 bellard
/***************************************
758 e6e5ad80 bellard
 *
759 e6e5ad80 bellard
 *  bitblt (cpu-to-video)
760 e6e5ad80 bellard
 *
761 e6e5ad80 bellard
 ***************************************/
762 e6e5ad80 bellard
763 e6e5ad80 bellard
static void cirrus_bitblt_cputovideo_next(CirrusVGAState * s)
764 e6e5ad80 bellard
{
765 e6e5ad80 bellard
    int copy_count;
766 a5082316 bellard
    uint8_t *end_ptr;
767 3b46e624 ths
768 e6e5ad80 bellard
    if (s->cirrus_srccounter > 0) {
769 a5082316 bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
770 a5082316 bellard
            cirrus_bitblt_common_patterncopy(s, s->cirrus_bltbuf);
771 a5082316 bellard
        the_end:
772 a5082316 bellard
            s->cirrus_srccounter = 0;
773 a5082316 bellard
            cirrus_bitblt_reset(s);
774 a5082316 bellard
        } else {
775 a5082316 bellard
            /* at least one scan line */
776 a5082316 bellard
            do {
777 4e12cd94 Avi Kivity
                (*s->cirrus_rop)(s, s->vga.vram_ptr +
778 b2eb849d aurel32
                                 (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
779 b2eb849d aurel32
                                  s->cirrus_bltbuf, 0, 0, s->cirrus_blt_width, 1);
780 a5082316 bellard
                cirrus_invalidate_region(s, s->cirrus_blt_dstaddr, 0,
781 a5082316 bellard
                                         s->cirrus_blt_width, 1);
782 a5082316 bellard
                s->cirrus_blt_dstaddr += s->cirrus_blt_dstpitch;
783 a5082316 bellard
                s->cirrus_srccounter -= s->cirrus_blt_srcpitch;
784 a5082316 bellard
                if (s->cirrus_srccounter <= 0)
785 a5082316 bellard
                    goto the_end;
786 a5082316 bellard
                /* more bytes than needed can be transfered because of
787 a5082316 bellard
                   word alignment, so we keep them for the next line */
788 a5082316 bellard
                /* XXX: keep alignment to speed up transfer */
789 a5082316 bellard
                end_ptr = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
790 a5082316 bellard
                copy_count = s->cirrus_srcptr_end - end_ptr;
791 a5082316 bellard
                memmove(s->cirrus_bltbuf, end_ptr, copy_count);
792 a5082316 bellard
                s->cirrus_srcptr = s->cirrus_bltbuf + copy_count;
793 a5082316 bellard
                s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
794 a5082316 bellard
            } while (s->cirrus_srcptr >= s->cirrus_srcptr_end);
795 a5082316 bellard
        }
796 e6e5ad80 bellard
    }
797 e6e5ad80 bellard
}
798 e6e5ad80 bellard
799 e6e5ad80 bellard
/***************************************
800 e6e5ad80 bellard
 *
801 e6e5ad80 bellard
 *  bitblt wrapper
802 e6e5ad80 bellard
 *
803 e6e5ad80 bellard
 ***************************************/
804 e6e5ad80 bellard
805 e6e5ad80 bellard
static void cirrus_bitblt_reset(CirrusVGAState * s)
806 e6e5ad80 bellard
{
807 f8b237af aliguori
    int need_update;
808 f8b237af aliguori
809 4e12cd94 Avi Kivity
    s->vga.gr[0x31] &=
810 e6e5ad80 bellard
        ~(CIRRUS_BLT_START | CIRRUS_BLT_BUSY | CIRRUS_BLT_FIFOUSED);
811 f8b237af aliguori
    need_update = s->cirrus_srcptr != &s->cirrus_bltbuf[0]
812 f8b237af aliguori
        || s->cirrus_srcptr_end != &s->cirrus_bltbuf[0];
813 e6e5ad80 bellard
    s->cirrus_srcptr = &s->cirrus_bltbuf[0];
814 e6e5ad80 bellard
    s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];
815 e6e5ad80 bellard
    s->cirrus_srccounter = 0;
816 f8b237af aliguori
    if (!need_update)
817 f8b237af aliguori
        return;
818 8926b517 bellard
    cirrus_update_memory_access(s);
819 e6e5ad80 bellard
}
820 e6e5ad80 bellard
821 e6e5ad80 bellard
static int cirrus_bitblt_cputovideo(CirrusVGAState * s)
822 e6e5ad80 bellard
{
823 a5082316 bellard
    int w;
824 a5082316 bellard
825 e6e5ad80 bellard
    s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_MEMSYSSRC;
826 e6e5ad80 bellard
    s->cirrus_srcptr = &s->cirrus_bltbuf[0];
827 e6e5ad80 bellard
    s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];
828 e6e5ad80 bellard
829 e6e5ad80 bellard
    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
830 e6e5ad80 bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
831 a5082316 bellard
            s->cirrus_blt_srcpitch = 8;
832 e6e5ad80 bellard
        } else {
833 b30d4608 bellard
            /* XXX: check for 24 bpp */
834 a5082316 bellard
            s->cirrus_blt_srcpitch = 8 * 8 * s->cirrus_blt_pixelwidth;
835 e6e5ad80 bellard
        }
836 a5082316 bellard
        s->cirrus_srccounter = s->cirrus_blt_srcpitch;
837 e6e5ad80 bellard
    } else {
838 e6e5ad80 bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
839 a5082316 bellard
            w = s->cirrus_blt_width / s->cirrus_blt_pixelwidth;
840 5fafdf24 ths
            if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_DWORDGRANULARITY)
841 a5082316 bellard
                s->cirrus_blt_srcpitch = ((w + 31) >> 5);
842 a5082316 bellard
            else
843 a5082316 bellard
                s->cirrus_blt_srcpitch = ((w + 7) >> 3);
844 e6e5ad80 bellard
        } else {
845 c9c0eae8 bellard
            /* always align input size to 32 bits */
846 c9c0eae8 bellard
            s->cirrus_blt_srcpitch = (s->cirrus_blt_width + 3) & ~3;
847 e6e5ad80 bellard
        }
848 a5082316 bellard
        s->cirrus_srccounter = s->cirrus_blt_srcpitch * s->cirrus_blt_height;
849 e6e5ad80 bellard
    }
850 a5082316 bellard
    s->cirrus_srcptr = s->cirrus_bltbuf;
851 a5082316 bellard
    s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
852 8926b517 bellard
    cirrus_update_memory_access(s);
853 e6e5ad80 bellard
    return 1;
854 e6e5ad80 bellard
}
855 e6e5ad80 bellard
856 e6e5ad80 bellard
static int cirrus_bitblt_videotocpu(CirrusVGAState * s)
857 e6e5ad80 bellard
{
858 e6e5ad80 bellard
    /* XXX */
859 a5082316 bellard
#ifdef DEBUG_BITBLT
860 e6e5ad80 bellard
    printf("cirrus: bitblt (video to cpu) is not implemented yet\n");
861 e6e5ad80 bellard
#endif
862 e6e5ad80 bellard
    return 0;
863 e6e5ad80 bellard
}
864 e6e5ad80 bellard
865 e6e5ad80 bellard
static int cirrus_bitblt_videotovideo(CirrusVGAState * s)
866 e6e5ad80 bellard
{
867 e6e5ad80 bellard
    int ret;
868 e6e5ad80 bellard
869 e6e5ad80 bellard
    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
870 e6e5ad80 bellard
        ret = cirrus_bitblt_videotovideo_patterncopy(s);
871 e6e5ad80 bellard
    } else {
872 e6e5ad80 bellard
        ret = cirrus_bitblt_videotovideo_copy(s);
873 e6e5ad80 bellard
    }
874 e6e5ad80 bellard
    if (ret)
875 e6e5ad80 bellard
        cirrus_bitblt_reset(s);
876 e6e5ad80 bellard
    return ret;
877 e6e5ad80 bellard
}
878 e6e5ad80 bellard
879 e6e5ad80 bellard
static void cirrus_bitblt_start(CirrusVGAState * s)
880 e6e5ad80 bellard
{
881 e6e5ad80 bellard
    uint8_t blt_rop;
882 e6e5ad80 bellard
883 4e12cd94 Avi Kivity
    s->vga.gr[0x31] |= CIRRUS_BLT_BUSY;
884 a5082316 bellard
885 4e12cd94 Avi Kivity
    s->cirrus_blt_width = (s->vga.gr[0x20] | (s->vga.gr[0x21] << 8)) + 1;
886 4e12cd94 Avi Kivity
    s->cirrus_blt_height = (s->vga.gr[0x22] | (s->vga.gr[0x23] << 8)) + 1;
887 4e12cd94 Avi Kivity
    s->cirrus_blt_dstpitch = (s->vga.gr[0x24] | (s->vga.gr[0x25] << 8));
888 4e12cd94 Avi Kivity
    s->cirrus_blt_srcpitch = (s->vga.gr[0x26] | (s->vga.gr[0x27] << 8));
889 e6e5ad80 bellard
    s->cirrus_blt_dstaddr =
890 4e12cd94 Avi Kivity
        (s->vga.gr[0x28] | (s->vga.gr[0x29] << 8) | (s->vga.gr[0x2a] << 16));
891 e6e5ad80 bellard
    s->cirrus_blt_srcaddr =
892 4e12cd94 Avi Kivity
        (s->vga.gr[0x2c] | (s->vga.gr[0x2d] << 8) | (s->vga.gr[0x2e] << 16));
893 4e12cd94 Avi Kivity
    s->cirrus_blt_mode = s->vga.gr[0x30];
894 4e12cd94 Avi Kivity
    s->cirrus_blt_modeext = s->vga.gr[0x33];
895 4e12cd94 Avi Kivity
    blt_rop = s->vga.gr[0x32];
896 e6e5ad80 bellard
897 a21ae81d bellard
#ifdef DEBUG_BITBLT
898 0b74ed78 bellard
    printf("rop=0x%02x mode=0x%02x modeext=0x%02x w=%d h=%d dpitch=%d spitch=%d daddr=0x%08x saddr=0x%08x writemask=0x%02x\n",
899 5fafdf24 ths
           blt_rop,
900 a21ae81d bellard
           s->cirrus_blt_mode,
901 a5082316 bellard
           s->cirrus_blt_modeext,
902 a21ae81d bellard
           s->cirrus_blt_width,
903 a21ae81d bellard
           s->cirrus_blt_height,
904 a21ae81d bellard
           s->cirrus_blt_dstpitch,
905 a21ae81d bellard
           s->cirrus_blt_srcpitch,
906 a21ae81d bellard
           s->cirrus_blt_dstaddr,
907 a5082316 bellard
           s->cirrus_blt_srcaddr,
908 4e12cd94 Avi Kivity
           s->vga.gr[0x2f]);
909 a21ae81d bellard
#endif
910 a21ae81d bellard
911 e6e5ad80 bellard
    switch (s->cirrus_blt_mode & CIRRUS_BLTMODE_PIXELWIDTHMASK) {
912 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH8:
913 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 1;
914 e6e5ad80 bellard
        break;
915 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH16:
916 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 2;
917 e6e5ad80 bellard
        break;
918 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH24:
919 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 3;
920 e6e5ad80 bellard
        break;
921 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH32:
922 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 4;
923 e6e5ad80 bellard
        break;
924 e6e5ad80 bellard
    default:
925 a5082316 bellard
#ifdef DEBUG_BITBLT
926 e6e5ad80 bellard
        printf("cirrus: bitblt - pixel width is unknown\n");
927 e6e5ad80 bellard
#endif
928 e6e5ad80 bellard
        goto bitblt_ignore;
929 e6e5ad80 bellard
    }
930 e6e5ad80 bellard
    s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_PIXELWIDTHMASK;
931 e6e5ad80 bellard
932 e6e5ad80 bellard
    if ((s->
933 e6e5ad80 bellard
         cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSSRC |
934 e6e5ad80 bellard
                            CIRRUS_BLTMODE_MEMSYSDEST))
935 e6e5ad80 bellard
        == (CIRRUS_BLTMODE_MEMSYSSRC | CIRRUS_BLTMODE_MEMSYSDEST)) {
936 a5082316 bellard
#ifdef DEBUG_BITBLT
937 e6e5ad80 bellard
        printf("cirrus: bitblt - memory-to-memory copy is requested\n");
938 e6e5ad80 bellard
#endif
939 e6e5ad80 bellard
        goto bitblt_ignore;
940 e6e5ad80 bellard
    }
941 e6e5ad80 bellard
942 a5082316 bellard
    if ((s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_SOLIDFILL) &&
943 5fafdf24 ths
        (s->cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSDEST |
944 a21ae81d bellard
                               CIRRUS_BLTMODE_TRANSPARENTCOMP |
945 5fafdf24 ths
                               CIRRUS_BLTMODE_PATTERNCOPY |
946 5fafdf24 ths
                               CIRRUS_BLTMODE_COLOREXPAND)) ==
947 a21ae81d bellard
         (CIRRUS_BLTMODE_PATTERNCOPY | CIRRUS_BLTMODE_COLOREXPAND)) {
948 a5082316 bellard
        cirrus_bitblt_fgcol(s);
949 a5082316 bellard
        cirrus_bitblt_solidfill(s, blt_rop);
950 e6e5ad80 bellard
    } else {
951 5fafdf24 ths
        if ((s->cirrus_blt_mode & (CIRRUS_BLTMODE_COLOREXPAND |
952 5fafdf24 ths
                                   CIRRUS_BLTMODE_PATTERNCOPY)) ==
953 a5082316 bellard
            CIRRUS_BLTMODE_COLOREXPAND) {
954 a5082316 bellard
955 a5082316 bellard
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
956 b30d4608 bellard
                if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
957 4c8732d7 bellard
                    cirrus_bitblt_bgcol(s);
958 b30d4608 bellard
                else
959 4c8732d7 bellard
                    cirrus_bitblt_fgcol(s);
960 b30d4608 bellard
                s->cirrus_rop = cirrus_colorexpand_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
961 a5082316 bellard
            } else {
962 a5082316 bellard
                cirrus_bitblt_fgcol(s);
963 a5082316 bellard
                cirrus_bitblt_bgcol(s);
964 a5082316 bellard
                s->cirrus_rop = cirrus_colorexpand[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
965 a5082316 bellard
            }
966 e69390ce bellard
        } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
967 b30d4608 bellard
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
968 b30d4608 bellard
                if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
969 b30d4608 bellard
                    if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
970 b30d4608 bellard
                        cirrus_bitblt_bgcol(s);
971 b30d4608 bellard
                    else
972 b30d4608 bellard
                        cirrus_bitblt_fgcol(s);
973 b30d4608 bellard
                    s->cirrus_rop = cirrus_colorexpand_pattern_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
974 b30d4608 bellard
                } else {
975 b30d4608 bellard
                    cirrus_bitblt_fgcol(s);
976 b30d4608 bellard
                    cirrus_bitblt_bgcol(s);
977 b30d4608 bellard
                    s->cirrus_rop = cirrus_colorexpand_pattern[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
978 b30d4608 bellard
                }
979 b30d4608 bellard
            } else {
980 b30d4608 bellard
                s->cirrus_rop = cirrus_patternfill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
981 b30d4608 bellard
            }
982 a21ae81d bellard
        } else {
983 96cf2df8 ths
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
984 96cf2df8 ths
                if (s->cirrus_blt_pixelwidth > 2) {
985 96cf2df8 ths
                    printf("src transparent without colorexpand must be 8bpp or 16bpp\n");
986 96cf2df8 ths
                    goto bitblt_ignore;
987 96cf2df8 ths
                }
988 96cf2df8 ths
                if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
989 96cf2df8 ths
                    s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch;
990 96cf2df8 ths
                    s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch;
991 96cf2df8 ths
                    s->cirrus_rop = cirrus_bkwd_transp_rop[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
992 96cf2df8 ths
                } else {
993 96cf2df8 ths
                    s->cirrus_rop = cirrus_fwd_transp_rop[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
994 96cf2df8 ths
                }
995 96cf2df8 ths
            } else {
996 96cf2df8 ths
                if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
997 96cf2df8 ths
                    s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch;
998 96cf2df8 ths
                    s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch;
999 96cf2df8 ths
                    s->cirrus_rop = cirrus_bkwd_rop[rop_to_index[blt_rop]];
1000 96cf2df8 ths
                } else {
1001 96cf2df8 ths
                    s->cirrus_rop = cirrus_fwd_rop[rop_to_index[blt_rop]];
1002 96cf2df8 ths
                }
1003 96cf2df8 ths
            }
1004 96cf2df8 ths
        }
1005 a21ae81d bellard
        // setup bitblt engine.
1006 a21ae81d bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSSRC) {
1007 a21ae81d bellard
            if (!cirrus_bitblt_cputovideo(s))
1008 a21ae81d bellard
                goto bitblt_ignore;
1009 a21ae81d bellard
        } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSDEST) {
1010 a21ae81d bellard
            if (!cirrus_bitblt_videotocpu(s))
1011 a21ae81d bellard
                goto bitblt_ignore;
1012 a21ae81d bellard
        } else {
1013 a21ae81d bellard
            if (!cirrus_bitblt_videotovideo(s))
1014 a21ae81d bellard
                goto bitblt_ignore;
1015 a21ae81d bellard
        }
1016 e6e5ad80 bellard
    }
1017 e6e5ad80 bellard
    return;
1018 e6e5ad80 bellard
  bitblt_ignore:;
1019 e6e5ad80 bellard
    cirrus_bitblt_reset(s);
1020 e6e5ad80 bellard
}
1021 e6e5ad80 bellard
1022 e6e5ad80 bellard
static void cirrus_write_bitblt(CirrusVGAState * s, unsigned reg_value)
1023 e6e5ad80 bellard
{
1024 e6e5ad80 bellard
    unsigned old_value;
1025 e6e5ad80 bellard
1026 4e12cd94 Avi Kivity
    old_value = s->vga.gr[0x31];
1027 4e12cd94 Avi Kivity
    s->vga.gr[0x31] = reg_value;
1028 e6e5ad80 bellard
1029 e6e5ad80 bellard
    if (((old_value & CIRRUS_BLT_RESET) != 0) &&
1030 e6e5ad80 bellard
        ((reg_value & CIRRUS_BLT_RESET) == 0)) {
1031 e6e5ad80 bellard
        cirrus_bitblt_reset(s);
1032 e6e5ad80 bellard
    } else if (((old_value & CIRRUS_BLT_START) == 0) &&
1033 e6e5ad80 bellard
               ((reg_value & CIRRUS_BLT_START) != 0)) {
1034 e6e5ad80 bellard
        cirrus_bitblt_start(s);
1035 e6e5ad80 bellard
    }
1036 e6e5ad80 bellard
}
1037 e6e5ad80 bellard
1038 e6e5ad80 bellard
1039 e6e5ad80 bellard
/***************************************
1040 e6e5ad80 bellard
 *
1041 e6e5ad80 bellard
 *  basic parameters
1042 e6e5ad80 bellard
 *
1043 e6e5ad80 bellard
 ***************************************/
1044 e6e5ad80 bellard
1045 a4a2f59c Juan Quintela
static void cirrus_get_offsets(VGACommonState *s1,
1046 83acc96b bellard
                               uint32_t *pline_offset,
1047 83acc96b bellard
                               uint32_t *pstart_addr,
1048 83acc96b bellard
                               uint32_t *pline_compare)
1049 e6e5ad80 bellard
{
1050 4e12cd94 Avi Kivity
    CirrusVGAState * s = container_of(s1, CirrusVGAState, vga);
1051 83acc96b bellard
    uint32_t start_addr, line_offset, line_compare;
1052 e6e5ad80 bellard
1053 4e12cd94 Avi Kivity
    line_offset = s->vga.cr[0x13]
1054 4e12cd94 Avi Kivity
        | ((s->vga.cr[0x1b] & 0x10) << 4);
1055 e6e5ad80 bellard
    line_offset <<= 3;
1056 e6e5ad80 bellard
    *pline_offset = line_offset;
1057 e6e5ad80 bellard
1058 4e12cd94 Avi Kivity
    start_addr = (s->vga.cr[0x0c] << 8)
1059 4e12cd94 Avi Kivity
        | s->vga.cr[0x0d]
1060 4e12cd94 Avi Kivity
        | ((s->vga.cr[0x1b] & 0x01) << 16)
1061 4e12cd94 Avi Kivity
        | ((s->vga.cr[0x1b] & 0x0c) << 15)
1062 4e12cd94 Avi Kivity
        | ((s->vga.cr[0x1d] & 0x80) << 12);
1063 e6e5ad80 bellard
    *pstart_addr = start_addr;
1064 83acc96b bellard
1065 4e12cd94 Avi Kivity
    line_compare = s->vga.cr[0x18] |
1066 4e12cd94 Avi Kivity
        ((s->vga.cr[0x07] & 0x10) << 4) |
1067 4e12cd94 Avi Kivity
        ((s->vga.cr[0x09] & 0x40) << 3);
1068 83acc96b bellard
    *pline_compare = line_compare;
1069 e6e5ad80 bellard
}
1070 e6e5ad80 bellard
1071 e6e5ad80 bellard
static uint32_t cirrus_get_bpp16_depth(CirrusVGAState * s)
1072 e6e5ad80 bellard
{
1073 e6e5ad80 bellard
    uint32_t ret = 16;
1074 e6e5ad80 bellard
1075 e6e5ad80 bellard
    switch (s->cirrus_hidden_dac_data & 0xf) {
1076 e6e5ad80 bellard
    case 0:
1077 e6e5ad80 bellard
        ret = 15;
1078 e6e5ad80 bellard
        break;                        /* Sierra HiColor */
1079 e6e5ad80 bellard
    case 1:
1080 e6e5ad80 bellard
        ret = 16;
1081 e6e5ad80 bellard
        break;                        /* XGA HiColor */
1082 e6e5ad80 bellard
    default:
1083 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1084 e6e5ad80 bellard
        printf("cirrus: invalid DAC value %x in 16bpp\n",
1085 e6e5ad80 bellard
               (s->cirrus_hidden_dac_data & 0xf));
1086 e6e5ad80 bellard
#endif
1087 e6e5ad80 bellard
        ret = 15;                /* XXX */
1088 e6e5ad80 bellard
        break;
1089 e6e5ad80 bellard
    }
1090 e6e5ad80 bellard
    return ret;
1091 e6e5ad80 bellard
}
1092 e6e5ad80 bellard
1093 a4a2f59c Juan Quintela
static int cirrus_get_bpp(VGACommonState *s1)
1094 e6e5ad80 bellard
{
1095 4e12cd94 Avi Kivity
    CirrusVGAState * s = container_of(s1, CirrusVGAState, vga);
1096 e6e5ad80 bellard
    uint32_t ret = 8;
1097 e6e5ad80 bellard
1098 4e12cd94 Avi Kivity
    if ((s->vga.sr[0x07] & 0x01) != 0) {
1099 e6e5ad80 bellard
        /* Cirrus SVGA */
1100 4e12cd94 Avi Kivity
        switch (s->vga.sr[0x07] & CIRRUS_SR7_BPP_MASK) {
1101 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_8:
1102 e6e5ad80 bellard
            ret = 8;
1103 e6e5ad80 bellard
            break;
1104 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_16_DOUBLEVCLK:
1105 e6e5ad80 bellard
            ret = cirrus_get_bpp16_depth(s);
1106 e6e5ad80 bellard
            break;
1107 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_24:
1108 e6e5ad80 bellard
            ret = 24;
1109 e6e5ad80 bellard
            break;
1110 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_16:
1111 e6e5ad80 bellard
            ret = cirrus_get_bpp16_depth(s);
1112 e6e5ad80 bellard
            break;
1113 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_32:
1114 e6e5ad80 bellard
            ret = 32;
1115 e6e5ad80 bellard
            break;
1116 e6e5ad80 bellard
        default:
1117 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1118 4e12cd94 Avi Kivity
            printf("cirrus: unknown bpp - sr7=%x\n", s->vga.sr[0x7]);
1119 e6e5ad80 bellard
#endif
1120 e6e5ad80 bellard
            ret = 8;
1121 e6e5ad80 bellard
            break;
1122 e6e5ad80 bellard
        }
1123 e6e5ad80 bellard
    } else {
1124 e6e5ad80 bellard
        /* VGA */
1125 aeb3c85f bellard
        ret = 0;
1126 e6e5ad80 bellard
    }
1127 e6e5ad80 bellard
1128 e6e5ad80 bellard
    return ret;
1129 e6e5ad80 bellard
}
1130 e6e5ad80 bellard
1131 a4a2f59c Juan Quintela
static void cirrus_get_resolution(VGACommonState *s, int *pwidth, int *pheight)
1132 78e127ef bellard
{
1133 78e127ef bellard
    int width, height;
1134 3b46e624 ths
1135 78e127ef bellard
    width = (s->cr[0x01] + 1) * 8;
1136 5fafdf24 ths
    height = s->cr[0x12] |
1137 5fafdf24 ths
        ((s->cr[0x07] & 0x02) << 7) |
1138 78e127ef bellard
        ((s->cr[0x07] & 0x40) << 3);
1139 78e127ef bellard
    height = (height + 1);
1140 78e127ef bellard
    /* interlace support */
1141 78e127ef bellard
    if (s->cr[0x1a] & 0x01)
1142 78e127ef bellard
        height = height * 2;
1143 78e127ef bellard
    *pwidth = width;
1144 78e127ef bellard
    *pheight = height;
1145 78e127ef bellard
}
1146 78e127ef bellard
1147 e6e5ad80 bellard
/***************************************
1148 e6e5ad80 bellard
 *
1149 e6e5ad80 bellard
 * bank memory
1150 e6e5ad80 bellard
 *
1151 e6e5ad80 bellard
 ***************************************/
1152 e6e5ad80 bellard
1153 e6e5ad80 bellard
static void cirrus_update_bank_ptr(CirrusVGAState * s, unsigned bank_index)
1154 e6e5ad80 bellard
{
1155 e6e5ad80 bellard
    unsigned offset;
1156 e6e5ad80 bellard
    unsigned limit;
1157 e6e5ad80 bellard
1158 4e12cd94 Avi Kivity
    if ((s->vga.gr[0x0b] & 0x01) != 0)        /* dual bank */
1159 4e12cd94 Avi Kivity
        offset = s->vga.gr[0x09 + bank_index];
1160 e6e5ad80 bellard
    else                        /* single bank */
1161 4e12cd94 Avi Kivity
        offset = s->vga.gr[0x09];
1162 e6e5ad80 bellard
1163 4e12cd94 Avi Kivity
    if ((s->vga.gr[0x0b] & 0x20) != 0)
1164 e6e5ad80 bellard
        offset <<= 14;
1165 e6e5ad80 bellard
    else
1166 e6e5ad80 bellard
        offset <<= 12;
1167 e6e5ad80 bellard
1168 e3a4e4b6 bellard
    if (s->real_vram_size <= offset)
1169 e6e5ad80 bellard
        limit = 0;
1170 e6e5ad80 bellard
    else
1171 e3a4e4b6 bellard
        limit = s->real_vram_size - offset;
1172 e6e5ad80 bellard
1173 4e12cd94 Avi Kivity
    if (((s->vga.gr[0x0b] & 0x01) == 0) && (bank_index != 0)) {
1174 e6e5ad80 bellard
        if (limit > 0x8000) {
1175 e6e5ad80 bellard
            offset += 0x8000;
1176 e6e5ad80 bellard
            limit -= 0x8000;
1177 e6e5ad80 bellard
        } else {
1178 e6e5ad80 bellard
            limit = 0;
1179 e6e5ad80 bellard
        }
1180 e6e5ad80 bellard
    }
1181 e6e5ad80 bellard
1182 e6e5ad80 bellard
    if (limit > 0) {
1183 e6e5ad80 bellard
        s->cirrus_bank_base[bank_index] = offset;
1184 e6e5ad80 bellard
        s->cirrus_bank_limit[bank_index] = limit;
1185 e6e5ad80 bellard
    } else {
1186 e6e5ad80 bellard
        s->cirrus_bank_base[bank_index] = 0;
1187 e6e5ad80 bellard
        s->cirrus_bank_limit[bank_index] = 0;
1188 e6e5ad80 bellard
    }
1189 e6e5ad80 bellard
}
1190 e6e5ad80 bellard
1191 e6e5ad80 bellard
/***************************************
1192 e6e5ad80 bellard
 *
1193 e6e5ad80 bellard
 *  I/O access between 0x3c4-0x3c5
1194 e6e5ad80 bellard
 *
1195 e6e5ad80 bellard
 ***************************************/
1196 e6e5ad80 bellard
1197 8a82c322 Juan Quintela
static int cirrus_vga_read_sr(CirrusVGAState * s)
1198 e6e5ad80 bellard
{
1199 8a82c322 Juan Quintela
    switch (s->vga.sr_index) {
1200 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1201 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1202 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1203 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1204 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1205 8a82c322 Juan Quintela
        return s->vga.sr[s->vga.sr_index];
1206 e6e5ad80 bellard
    case 0x06:                        // Unlock Cirrus extensions
1207 8a82c322 Juan Quintela
        return s->vga.sr[s->vga.sr_index];
1208 e6e5ad80 bellard
    case 0x10:
1209 e6e5ad80 bellard
    case 0x30:
1210 e6e5ad80 bellard
    case 0x50:
1211 e6e5ad80 bellard
    case 0x70:                        // Graphics Cursor X
1212 e6e5ad80 bellard
    case 0x90:
1213 e6e5ad80 bellard
    case 0xb0:
1214 e6e5ad80 bellard
    case 0xd0:
1215 e6e5ad80 bellard
    case 0xf0:                        // Graphics Cursor X
1216 8a82c322 Juan Quintela
        return s->vga.sr[0x10];
1217 e6e5ad80 bellard
    case 0x11:
1218 e6e5ad80 bellard
    case 0x31:
1219 e6e5ad80 bellard
    case 0x51:
1220 e6e5ad80 bellard
    case 0x71:                        // Graphics Cursor Y
1221 e6e5ad80 bellard
    case 0x91:
1222 e6e5ad80 bellard
    case 0xb1:
1223 e6e5ad80 bellard
    case 0xd1:
1224 a5082316 bellard
    case 0xf1:                        // Graphics Cursor Y
1225 8a82c322 Juan Quintela
        return s->vga.sr[0x11];
1226 aeb3c85f bellard
    case 0x05:                        // ???
1227 aeb3c85f bellard
    case 0x07:                        // Extended Sequencer Mode
1228 aeb3c85f bellard
    case 0x08:                        // EEPROM Control
1229 aeb3c85f bellard
    case 0x09:                        // Scratch Register 0
1230 aeb3c85f bellard
    case 0x0a:                        // Scratch Register 1
1231 aeb3c85f bellard
    case 0x0b:                        // VCLK 0
1232 aeb3c85f bellard
    case 0x0c:                        // VCLK 1
1233 aeb3c85f bellard
    case 0x0d:                        // VCLK 2
1234 aeb3c85f bellard
    case 0x0e:                        // VCLK 3
1235 aeb3c85f bellard
    case 0x0f:                        // DRAM Control
1236 e6e5ad80 bellard
    case 0x12:                        // Graphics Cursor Attribute
1237 e6e5ad80 bellard
    case 0x13:                        // Graphics Cursor Pattern Address
1238 e6e5ad80 bellard
    case 0x14:                        // Scratch Register 2
1239 e6e5ad80 bellard
    case 0x15:                        // Scratch Register 3
1240 e6e5ad80 bellard
    case 0x16:                        // Performance Tuning Register
1241 e6e5ad80 bellard
    case 0x17:                        // Configuration Readback and Extended Control
1242 e6e5ad80 bellard
    case 0x18:                        // Signature Generator Control
1243 e6e5ad80 bellard
    case 0x19:                        // Signal Generator Result
1244 e6e5ad80 bellard
    case 0x1a:                        // Signal Generator Result
1245 e6e5ad80 bellard
    case 0x1b:                        // VCLK 0 Denominator & Post
1246 e6e5ad80 bellard
    case 0x1c:                        // VCLK 1 Denominator & Post
1247 e6e5ad80 bellard
    case 0x1d:                        // VCLK 2 Denominator & Post
1248 e6e5ad80 bellard
    case 0x1e:                        // VCLK 3 Denominator & Post
1249 e6e5ad80 bellard
    case 0x1f:                        // BIOS Write Enable and MCLK select
1250 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1251 8a82c322 Juan Quintela
        printf("cirrus: handled inport sr_index %02x\n", s->vga.sr_index);
1252 e6e5ad80 bellard
#endif
1253 8a82c322 Juan Quintela
        return s->vga.sr[s->vga.sr_index];
1254 e6e5ad80 bellard
    default:
1255 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1256 8a82c322 Juan Quintela
        printf("cirrus: inport sr_index %02x\n", s->vga.sr_index);
1257 e6e5ad80 bellard
#endif
1258 8a82c322 Juan Quintela
        return 0xff;
1259 e6e5ad80 bellard
        break;
1260 e6e5ad80 bellard
    }
1261 e6e5ad80 bellard
}
1262 e6e5ad80 bellard
1263 31c63201 Juan Quintela
static void cirrus_vga_write_sr(CirrusVGAState * s, uint32_t val)
1264 e6e5ad80 bellard
{
1265 31c63201 Juan Quintela
    switch (s->vga.sr_index) {
1266 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1267 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1268 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1269 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1270 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1271 31c63201 Juan Quintela
        s->vga.sr[s->vga.sr_index] = val & sr_mask[s->vga.sr_index];
1272 31c63201 Juan Quintela
        if (s->vga.sr_index == 1)
1273 31c63201 Juan Quintela
            s->vga.update_retrace_info(&s->vga);
1274 31c63201 Juan Quintela
        break;
1275 e6e5ad80 bellard
    case 0x06:                        // Unlock Cirrus extensions
1276 31c63201 Juan Quintela
        val &= 0x17;
1277 31c63201 Juan Quintela
        if (val == 0x12) {
1278 31c63201 Juan Quintela
            s->vga.sr[s->vga.sr_index] = 0x12;
1279 e6e5ad80 bellard
        } else {
1280 31c63201 Juan Quintela
            s->vga.sr[s->vga.sr_index] = 0x0f;
1281 e6e5ad80 bellard
        }
1282 e6e5ad80 bellard
        break;
1283 e6e5ad80 bellard
    case 0x10:
1284 e6e5ad80 bellard
    case 0x30:
1285 e6e5ad80 bellard
    case 0x50:
1286 e6e5ad80 bellard
    case 0x70:                        // Graphics Cursor X
1287 e6e5ad80 bellard
    case 0x90:
1288 e6e5ad80 bellard
    case 0xb0:
1289 e6e5ad80 bellard
    case 0xd0:
1290 e6e5ad80 bellard
    case 0xf0:                        // Graphics Cursor X
1291 31c63201 Juan Quintela
        s->vga.sr[0x10] = val;
1292 31c63201 Juan Quintela
        s->hw_cursor_x = (val << 3) | (s->vga.sr_index >> 5);
1293 e6e5ad80 bellard
        break;
1294 e6e5ad80 bellard
    case 0x11:
1295 e6e5ad80 bellard
    case 0x31:
1296 e6e5ad80 bellard
    case 0x51:
1297 e6e5ad80 bellard
    case 0x71:                        // Graphics Cursor Y
1298 e6e5ad80 bellard
    case 0x91:
1299 e6e5ad80 bellard
    case 0xb1:
1300 e6e5ad80 bellard
    case 0xd1:
1301 e6e5ad80 bellard
    case 0xf1:                        // Graphics Cursor Y
1302 31c63201 Juan Quintela
        s->vga.sr[0x11] = val;
1303 31c63201 Juan Quintela
        s->hw_cursor_y = (val << 3) | (s->vga.sr_index >> 5);
1304 e6e5ad80 bellard
        break;
1305 e6e5ad80 bellard
    case 0x07:                        // Extended Sequencer Mode
1306 2bec46dc aliguori
    cirrus_update_memory_access(s);
1307 e6e5ad80 bellard
    case 0x08:                        // EEPROM Control
1308 e6e5ad80 bellard
    case 0x09:                        // Scratch Register 0
1309 e6e5ad80 bellard
    case 0x0a:                        // Scratch Register 1
1310 e6e5ad80 bellard
    case 0x0b:                        // VCLK 0
1311 e6e5ad80 bellard
    case 0x0c:                        // VCLK 1
1312 e6e5ad80 bellard
    case 0x0d:                        // VCLK 2
1313 e6e5ad80 bellard
    case 0x0e:                        // VCLK 3
1314 e6e5ad80 bellard
    case 0x0f:                        // DRAM Control
1315 e6e5ad80 bellard
    case 0x12:                        // Graphics Cursor Attribute
1316 e6e5ad80 bellard
    case 0x13:                        // Graphics Cursor Pattern Address
1317 e6e5ad80 bellard
    case 0x14:                        // Scratch Register 2
1318 e6e5ad80 bellard
    case 0x15:                        // Scratch Register 3
1319 e6e5ad80 bellard
    case 0x16:                        // Performance Tuning Register
1320 e6e5ad80 bellard
    case 0x18:                        // Signature Generator Control
1321 e6e5ad80 bellard
    case 0x19:                        // Signature Generator Result
1322 e6e5ad80 bellard
    case 0x1a:                        // Signature Generator Result
1323 e6e5ad80 bellard
    case 0x1b:                        // VCLK 0 Denominator & Post
1324 e6e5ad80 bellard
    case 0x1c:                        // VCLK 1 Denominator & Post
1325 e6e5ad80 bellard
    case 0x1d:                        // VCLK 2 Denominator & Post
1326 e6e5ad80 bellard
    case 0x1e:                        // VCLK 3 Denominator & Post
1327 e6e5ad80 bellard
    case 0x1f:                        // BIOS Write Enable and MCLK select
1328 31c63201 Juan Quintela
        s->vga.sr[s->vga.sr_index] = val;
1329 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1330 e6e5ad80 bellard
        printf("cirrus: handled outport sr_index %02x, sr_value %02x\n",
1331 31c63201 Juan Quintela
               s->vga.sr_index, val);
1332 e6e5ad80 bellard
#endif
1333 e6e5ad80 bellard
        break;
1334 8926b517 bellard
    case 0x17:                        // Configuration Readback and Extended Control
1335 31c63201 Juan Quintela
        s->vga.sr[s->vga.sr_index] = (s->vga.sr[s->vga.sr_index] & 0x38)
1336 31c63201 Juan Quintela
                                   | (val & 0xc7);
1337 8926b517 bellard
        cirrus_update_memory_access(s);
1338 8926b517 bellard
        break;
1339 e6e5ad80 bellard
    default:
1340 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1341 31c63201 Juan Quintela
        printf("cirrus: outport sr_index %02x, sr_value %02x\n",
1342 31c63201 Juan Quintela
               s->vga.sr_index, val);
1343 e6e5ad80 bellard
#endif
1344 e6e5ad80 bellard
        break;
1345 e6e5ad80 bellard
    }
1346 e6e5ad80 bellard
}
1347 e6e5ad80 bellard
1348 e6e5ad80 bellard
/***************************************
1349 e6e5ad80 bellard
 *
1350 e6e5ad80 bellard
 *  I/O access at 0x3c6
1351 e6e5ad80 bellard
 *
1352 e6e5ad80 bellard
 ***************************************/
1353 e6e5ad80 bellard
1354 957c9db5 Juan Quintela
static int cirrus_read_hidden_dac(CirrusVGAState * s)
1355 e6e5ad80 bellard
{
1356 a21ae81d bellard
    if (++s->cirrus_hidden_dac_lockindex == 5) {
1357 957c9db5 Juan Quintela
        s->cirrus_hidden_dac_lockindex = 0;
1358 957c9db5 Juan Quintela
        return s->cirrus_hidden_dac_data;
1359 e6e5ad80 bellard
    }
1360 957c9db5 Juan Quintela
    return 0xff;
1361 e6e5ad80 bellard
}
1362 e6e5ad80 bellard
1363 e6e5ad80 bellard
static void cirrus_write_hidden_dac(CirrusVGAState * s, int reg_value)
1364 e6e5ad80 bellard
{
1365 e6e5ad80 bellard
    if (s->cirrus_hidden_dac_lockindex == 4) {
1366 e6e5ad80 bellard
        s->cirrus_hidden_dac_data = reg_value;
1367 a21ae81d bellard
#if defined(DEBUG_CIRRUS)
1368 e6e5ad80 bellard
        printf("cirrus: outport hidden DAC, value %02x\n", reg_value);
1369 e6e5ad80 bellard
#endif
1370 e6e5ad80 bellard
    }
1371 e6e5ad80 bellard
    s->cirrus_hidden_dac_lockindex = 0;
1372 e6e5ad80 bellard
}
1373 e6e5ad80 bellard
1374 e6e5ad80 bellard
/***************************************
1375 e6e5ad80 bellard
 *
1376 e6e5ad80 bellard
 *  I/O access at 0x3c9
1377 e6e5ad80 bellard
 *
1378 e6e5ad80 bellard
 ***************************************/
1379 e6e5ad80 bellard
1380 5deaeee3 Juan Quintela
static int cirrus_vga_read_palette(CirrusVGAState * s)
1381 e6e5ad80 bellard
{
1382 5deaeee3 Juan Quintela
    int val;
1383 5deaeee3 Juan Quintela
1384 5deaeee3 Juan Quintela
    if ((s->vga.sr[0x12] & CIRRUS_CURSOR_HIDDENPEL)) {
1385 5deaeee3 Juan Quintela
        val = s->cirrus_hidden_palette[(s->vga.dac_read_index & 0x0f) * 3 +
1386 5deaeee3 Juan Quintela
                                       s->vga.dac_sub_index];
1387 5deaeee3 Juan Quintela
    } else {
1388 5deaeee3 Juan Quintela
        val = s->vga.palette[s->vga.dac_read_index * 3 + s->vga.dac_sub_index];
1389 5deaeee3 Juan Quintela
    }
1390 4e12cd94 Avi Kivity
    if (++s->vga.dac_sub_index == 3) {
1391 4e12cd94 Avi Kivity
        s->vga.dac_sub_index = 0;
1392 4e12cd94 Avi Kivity
        s->vga.dac_read_index++;
1393 e6e5ad80 bellard
    }
1394 5deaeee3 Juan Quintela
    return val;
1395 e6e5ad80 bellard
}
1396 e6e5ad80 bellard
1397 86948bb1 Juan Quintela
static void cirrus_vga_write_palette(CirrusVGAState * s, int reg_value)
1398 e6e5ad80 bellard
{
1399 4e12cd94 Avi Kivity
    s->vga.dac_cache[s->vga.dac_sub_index] = reg_value;
1400 4e12cd94 Avi Kivity
    if (++s->vga.dac_sub_index == 3) {
1401 86948bb1 Juan Quintela
        if ((s->vga.sr[0x12] & CIRRUS_CURSOR_HIDDENPEL)) {
1402 86948bb1 Juan Quintela
            memcpy(&s->cirrus_hidden_palette[(s->vga.dac_write_index & 0x0f) * 3],
1403 86948bb1 Juan Quintela
                   s->vga.dac_cache, 3);
1404 86948bb1 Juan Quintela
        } else {
1405 86948bb1 Juan Quintela
            memcpy(&s->vga.palette[s->vga.dac_write_index * 3], s->vga.dac_cache, 3);
1406 86948bb1 Juan Quintela
        }
1407 a5082316 bellard
        /* XXX update cursor */
1408 4e12cd94 Avi Kivity
        s->vga.dac_sub_index = 0;
1409 4e12cd94 Avi Kivity
        s->vga.dac_write_index++;
1410 e6e5ad80 bellard
    }
1411 e6e5ad80 bellard
}
1412 e6e5ad80 bellard
1413 e6e5ad80 bellard
/***************************************
1414 e6e5ad80 bellard
 *
1415 e6e5ad80 bellard
 *  I/O access between 0x3ce-0x3cf
1416 e6e5ad80 bellard
 *
1417 e6e5ad80 bellard
 ***************************************/
1418 e6e5ad80 bellard
1419 f705db9d Juan Quintela
static int cirrus_vga_read_gr(CirrusVGAState * s, unsigned reg_index)
1420 e6e5ad80 bellard
{
1421 e6e5ad80 bellard
    switch (reg_index) {
1422 aeb3c85f bellard
    case 0x00: // Standard VGA, BGCOLOR 0x000000ff
1423 f705db9d Juan Quintela
        return s->cirrus_shadow_gr0;
1424 aeb3c85f bellard
    case 0x01: // Standard VGA, FGCOLOR 0x000000ff
1425 f705db9d Juan Quintela
        return s->cirrus_shadow_gr1;
1426 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1427 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1428 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1429 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1430 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1431 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1432 f705db9d Juan Quintela
        return s->vga.gr[s->vga.gr_index];
1433 e6e5ad80 bellard
    case 0x05:                        // Standard VGA, Cirrus extended mode
1434 e6e5ad80 bellard
    default:
1435 e6e5ad80 bellard
        break;
1436 e6e5ad80 bellard
    }
1437 e6e5ad80 bellard
1438 e6e5ad80 bellard
    if (reg_index < 0x3a) {
1439 f705db9d Juan Quintela
        return s->vga.gr[reg_index];
1440 e6e5ad80 bellard
    } else {
1441 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1442 e6e5ad80 bellard
        printf("cirrus: inport gr_index %02x\n", reg_index);
1443 e6e5ad80 bellard
#endif
1444 f705db9d Juan Quintela
        return 0xff;
1445 e6e5ad80 bellard
    }
1446 e6e5ad80 bellard
}
1447 e6e5ad80 bellard
1448 22286bc6 Juan Quintela
static void
1449 22286bc6 Juan Quintela
cirrus_vga_write_gr(CirrusVGAState * s, unsigned reg_index, int reg_value)
1450 e6e5ad80 bellard
{
1451 a5082316 bellard
#if defined(DEBUG_BITBLT) && 0
1452 a5082316 bellard
    printf("gr%02x: %02x\n", reg_index, reg_value);
1453 a5082316 bellard
#endif
1454 e6e5ad80 bellard
    switch (reg_index) {
1455 e6e5ad80 bellard
    case 0x00:                        // Standard VGA, BGCOLOR 0x000000ff
1456 f22f5b07 Juan Quintela
        s->vga.gr[reg_index] = reg_value & gr_mask[reg_index];
1457 aeb3c85f bellard
        s->cirrus_shadow_gr0 = reg_value;
1458 22286bc6 Juan Quintela
        break;
1459 e6e5ad80 bellard
    case 0x01:                        // Standard VGA, FGCOLOR 0x000000ff
1460 f22f5b07 Juan Quintela
        s->vga.gr[reg_index] = reg_value & gr_mask[reg_index];
1461 aeb3c85f bellard
        s->cirrus_shadow_gr1 = reg_value;
1462 22286bc6 Juan Quintela
        break;
1463 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1464 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1465 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1466 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1467 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1468 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1469 22286bc6 Juan Quintela
        s->vga.gr[reg_index] = reg_value & gr_mask[reg_index];
1470 22286bc6 Juan Quintela
        break;
1471 e6e5ad80 bellard
    case 0x05:                        // Standard VGA, Cirrus extended mode
1472 4e12cd94 Avi Kivity
        s->vga.gr[reg_index] = reg_value & 0x7f;
1473 8926b517 bellard
        cirrus_update_memory_access(s);
1474 e6e5ad80 bellard
        break;
1475 e6e5ad80 bellard
    case 0x09:                        // bank offset #0
1476 e6e5ad80 bellard
    case 0x0A:                        // bank offset #1
1477 4e12cd94 Avi Kivity
        s->vga.gr[reg_index] = reg_value;
1478 8926b517 bellard
        cirrus_update_bank_ptr(s, 0);
1479 8926b517 bellard
        cirrus_update_bank_ptr(s, 1);
1480 2bec46dc aliguori
        cirrus_update_memory_access(s);
1481 8926b517 bellard
        break;
1482 e6e5ad80 bellard
    case 0x0B:
1483 4e12cd94 Avi Kivity
        s->vga.gr[reg_index] = reg_value;
1484 e6e5ad80 bellard
        cirrus_update_bank_ptr(s, 0);
1485 e6e5ad80 bellard
        cirrus_update_bank_ptr(s, 1);
1486 8926b517 bellard
        cirrus_update_memory_access(s);
1487 e6e5ad80 bellard
        break;
1488 e6e5ad80 bellard
    case 0x10:                        // BGCOLOR 0x0000ff00
1489 e6e5ad80 bellard
    case 0x11:                        // FGCOLOR 0x0000ff00
1490 e6e5ad80 bellard
    case 0x12:                        // BGCOLOR 0x00ff0000
1491 e6e5ad80 bellard
    case 0x13:                        // FGCOLOR 0x00ff0000
1492 e6e5ad80 bellard
    case 0x14:                        // BGCOLOR 0xff000000
1493 e6e5ad80 bellard
    case 0x15:                        // FGCOLOR 0xff000000
1494 e6e5ad80 bellard
    case 0x20:                        // BLT WIDTH 0x0000ff
1495 e6e5ad80 bellard
    case 0x22:                        // BLT HEIGHT 0x0000ff
1496 e6e5ad80 bellard
    case 0x24:                        // BLT DEST PITCH 0x0000ff
1497 e6e5ad80 bellard
    case 0x26:                        // BLT SRC PITCH 0x0000ff
1498 e6e5ad80 bellard
    case 0x28:                        // BLT DEST ADDR 0x0000ff
1499 e6e5ad80 bellard
    case 0x29:                        // BLT DEST ADDR 0x00ff00
1500 e6e5ad80 bellard
    case 0x2c:                        // BLT SRC ADDR 0x0000ff
1501 e6e5ad80 bellard
    case 0x2d:                        // BLT SRC ADDR 0x00ff00
1502 a5082316 bellard
    case 0x2f:                  // BLT WRITEMASK
1503 e6e5ad80 bellard
    case 0x30:                        // BLT MODE
1504 e6e5ad80 bellard
    case 0x32:                        // RASTER OP
1505 a21ae81d bellard
    case 0x33:                        // BLT MODEEXT
1506 e6e5ad80 bellard
    case 0x34:                        // BLT TRANSPARENT COLOR 0x00ff
1507 e6e5ad80 bellard
    case 0x35:                        // BLT TRANSPARENT COLOR 0xff00
1508 e6e5ad80 bellard
    case 0x38:                        // BLT TRANSPARENT COLOR MASK 0x00ff
1509 e6e5ad80 bellard
    case 0x39:                        // BLT TRANSPARENT COLOR MASK 0xff00
1510 4e12cd94 Avi Kivity
        s->vga.gr[reg_index] = reg_value;
1511 e6e5ad80 bellard
        break;
1512 e6e5ad80 bellard
    case 0x21:                        // BLT WIDTH 0x001f00
1513 e6e5ad80 bellard
    case 0x23:                        // BLT HEIGHT 0x001f00
1514 e6e5ad80 bellard
    case 0x25:                        // BLT DEST PITCH 0x001f00
1515 e6e5ad80 bellard
    case 0x27:                        // BLT SRC PITCH 0x001f00
1516 4e12cd94 Avi Kivity
        s->vga.gr[reg_index] = reg_value & 0x1f;
1517 e6e5ad80 bellard
        break;
1518 e6e5ad80 bellard
    case 0x2a:                        // BLT DEST ADDR 0x3f0000
1519 4e12cd94 Avi Kivity
        s->vga.gr[reg_index] = reg_value & 0x3f;
1520 a5082316 bellard
        /* if auto start mode, starts bit blt now */
1521 4e12cd94 Avi Kivity
        if (s->vga.gr[0x31] & CIRRUS_BLT_AUTOSTART) {
1522 a5082316 bellard
            cirrus_bitblt_start(s);
1523 a5082316 bellard
        }
1524 a5082316 bellard
        break;
1525 e6e5ad80 bellard
    case 0x2e:                        // BLT SRC ADDR 0x3f0000
1526 4e12cd94 Avi Kivity
        s->vga.gr[reg_index] = reg_value & 0x3f;
1527 e6e5ad80 bellard
        break;
1528 e6e5ad80 bellard
    case 0x31:                        // BLT STATUS/START
1529 e6e5ad80 bellard
        cirrus_write_bitblt(s, reg_value);
1530 e6e5ad80 bellard
        break;
1531 e6e5ad80 bellard
    default:
1532 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1533 e6e5ad80 bellard
        printf("cirrus: outport gr_index %02x, gr_value %02x\n", reg_index,
1534 e6e5ad80 bellard
               reg_value);
1535 e6e5ad80 bellard
#endif
1536 e6e5ad80 bellard
        break;
1537 e6e5ad80 bellard
    }
1538 e6e5ad80 bellard
}
1539 e6e5ad80 bellard
1540 e6e5ad80 bellard
/***************************************
1541 e6e5ad80 bellard
 *
1542 e6e5ad80 bellard
 *  I/O access between 0x3d4-0x3d5
1543 e6e5ad80 bellard
 *
1544 e6e5ad80 bellard
 ***************************************/
1545 e6e5ad80 bellard
1546 b863d514 Juan Quintela
static int cirrus_vga_read_cr(CirrusVGAState * s, unsigned reg_index)
1547 e6e5ad80 bellard
{
1548 e6e5ad80 bellard
    switch (reg_index) {
1549 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1550 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1551 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1552 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1553 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1554 e6e5ad80 bellard
    case 0x05:                        // Standard VGA
1555 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1556 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1557 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1558 e6e5ad80 bellard
    case 0x09:                        // Standard VGA
1559 e6e5ad80 bellard
    case 0x0a:                        // Standard VGA
1560 e6e5ad80 bellard
    case 0x0b:                        // Standard VGA
1561 e6e5ad80 bellard
    case 0x0c:                        // Standard VGA
1562 e6e5ad80 bellard
    case 0x0d:                        // Standard VGA
1563 e6e5ad80 bellard
    case 0x0e:                        // Standard VGA
1564 e6e5ad80 bellard
    case 0x0f:                        // Standard VGA
1565 e6e5ad80 bellard
    case 0x10:                        // Standard VGA
1566 e6e5ad80 bellard
    case 0x11:                        // Standard VGA
1567 e6e5ad80 bellard
    case 0x12:                        // Standard VGA
1568 e6e5ad80 bellard
    case 0x13:                        // Standard VGA
1569 e6e5ad80 bellard
    case 0x14:                        // Standard VGA
1570 e6e5ad80 bellard
    case 0x15:                        // Standard VGA
1571 e6e5ad80 bellard
    case 0x16:                        // Standard VGA
1572 e6e5ad80 bellard
    case 0x17:                        // Standard VGA
1573 e6e5ad80 bellard
    case 0x18:                        // Standard VGA
1574 b863d514 Juan Quintela
        return s->vga.cr[s->vga.cr_index];
1575 ca896ef3 aurel32
    case 0x24:                        // Attribute Controller Toggle Readback (R)
1576 b863d514 Juan Quintela
        return (s->vga.ar_flip_flop << 7);
1577 e6e5ad80 bellard
    case 0x19:                        // Interlace End
1578 e6e5ad80 bellard
    case 0x1a:                        // Miscellaneous Control
1579 e6e5ad80 bellard
    case 0x1b:                        // Extended Display Control
1580 e6e5ad80 bellard
    case 0x1c:                        // Sync Adjust and Genlock
1581 e6e5ad80 bellard
    case 0x1d:                        // Overlay Extended Control
1582 e6e5ad80 bellard
    case 0x22:                        // Graphics Data Latches Readback (R)
1583 e6e5ad80 bellard
    case 0x25:                        // Part Status
1584 e6e5ad80 bellard
    case 0x27:                        // Part ID (R)
1585 b863d514 Juan Quintela
        return s->vga.cr[s->vga.cr_index];
1586 e6e5ad80 bellard
    case 0x26:                        // Attribute Controller Index Readback (R)
1587 b863d514 Juan Quintela
        return s->vga.ar_index & 0x3f;
1588 e6e5ad80 bellard
        break;
1589 e6e5ad80 bellard
    default:
1590 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1591 e6e5ad80 bellard
        printf("cirrus: inport cr_index %02x\n", reg_index);
1592 e6e5ad80 bellard
#endif
1593 b863d514 Juan Quintela
        return 0xff;
1594 e6e5ad80 bellard
    }
1595 e6e5ad80 bellard
}
1596 e6e5ad80 bellard
1597 4ec1ce04 Juan Quintela
static void cirrus_vga_write_cr(CirrusVGAState * s, int reg_value)
1598 e6e5ad80 bellard
{
1599 4ec1ce04 Juan Quintela
    switch (s->vga.cr_index) {
1600 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1601 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1602 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1603 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1604 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1605 e6e5ad80 bellard
    case 0x05:                        // Standard VGA
1606 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1607 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1608 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1609 e6e5ad80 bellard
    case 0x09:                        // Standard VGA
1610 e6e5ad80 bellard
    case 0x0a:                        // Standard VGA
1611 e6e5ad80 bellard
    case 0x0b:                        // Standard VGA
1612 e6e5ad80 bellard
    case 0x0c:                        // Standard VGA
1613 e6e5ad80 bellard
    case 0x0d:                        // Standard VGA
1614 e6e5ad80 bellard
    case 0x0e:                        // Standard VGA
1615 e6e5ad80 bellard
    case 0x0f:                        // Standard VGA
1616 e6e5ad80 bellard
    case 0x10:                        // Standard VGA
1617 e6e5ad80 bellard
    case 0x11:                        // Standard VGA
1618 e6e5ad80 bellard
    case 0x12:                        // Standard VGA
1619 e6e5ad80 bellard
    case 0x13:                        // Standard VGA
1620 e6e5ad80 bellard
    case 0x14:                        // Standard VGA
1621 e6e5ad80 bellard
    case 0x15:                        // Standard VGA
1622 e6e5ad80 bellard
    case 0x16:                        // Standard VGA
1623 e6e5ad80 bellard
    case 0x17:                        // Standard VGA
1624 e6e5ad80 bellard
    case 0x18:                        // Standard VGA
1625 4ec1ce04 Juan Quintela
        /* handle CR0-7 protection */
1626 4ec1ce04 Juan Quintela
        if ((s->vga.cr[0x11] & 0x80) && s->vga.cr_index <= 7) {
1627 4ec1ce04 Juan Quintela
            /* can always write bit 4 of CR7 */
1628 4ec1ce04 Juan Quintela
            if (s->vga.cr_index == 7)
1629 4ec1ce04 Juan Quintela
                s->vga.cr[7] = (s->vga.cr[7] & ~0x10) | (reg_value & 0x10);
1630 4ec1ce04 Juan Quintela
            return;
1631 4ec1ce04 Juan Quintela
        }
1632 4ec1ce04 Juan Quintela
        s->vga.cr[s->vga.cr_index] = reg_value;
1633 4ec1ce04 Juan Quintela
        switch(s->vga.cr_index) {
1634 4ec1ce04 Juan Quintela
        case 0x00:
1635 4ec1ce04 Juan Quintela
        case 0x04:
1636 4ec1ce04 Juan Quintela
        case 0x05:
1637 4ec1ce04 Juan Quintela
        case 0x06:
1638 4ec1ce04 Juan Quintela
        case 0x07:
1639 4ec1ce04 Juan Quintela
        case 0x11:
1640 4ec1ce04 Juan Quintela
        case 0x17:
1641 4ec1ce04 Juan Quintela
            s->vga.update_retrace_info(&s->vga);
1642 4ec1ce04 Juan Quintela
            break;
1643 4ec1ce04 Juan Quintela
        }
1644 4ec1ce04 Juan Quintela
        break;
1645 e6e5ad80 bellard
    case 0x19:                        // Interlace End
1646 e6e5ad80 bellard
    case 0x1a:                        // Miscellaneous Control
1647 e6e5ad80 bellard
    case 0x1b:                        // Extended Display Control
1648 e6e5ad80 bellard
    case 0x1c:                        // Sync Adjust and Genlock
1649 ae184e4a bellard
    case 0x1d:                        // Overlay Extended Control
1650 4ec1ce04 Juan Quintela
        s->vga.cr[s->vga.cr_index] = reg_value;
1651 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1652 e6e5ad80 bellard
        printf("cirrus: handled outport cr_index %02x, cr_value %02x\n",
1653 4ec1ce04 Juan Quintela
               s->vga.cr_index, reg_value);
1654 e6e5ad80 bellard
#endif
1655 e6e5ad80 bellard
        break;
1656 e6e5ad80 bellard
    case 0x22:                        // Graphics Data Latches Readback (R)
1657 e6e5ad80 bellard
    case 0x24:                        // Attribute Controller Toggle Readback (R)
1658 e6e5ad80 bellard
    case 0x26:                        // Attribute Controller Index Readback (R)
1659 e6e5ad80 bellard
    case 0x27:                        // Part ID (R)
1660 e6e5ad80 bellard
        break;
1661 e6e5ad80 bellard
    case 0x25:                        // Part Status
1662 e6e5ad80 bellard
    default:
1663 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1664 4ec1ce04 Juan Quintela
        printf("cirrus: outport cr_index %02x, cr_value %02x\n",
1665 4ec1ce04 Juan Quintela
               s->vga.cr_index, reg_value);
1666 e6e5ad80 bellard
#endif
1667 e6e5ad80 bellard
        break;
1668 e6e5ad80 bellard
    }
1669 e6e5ad80 bellard
}
1670 e6e5ad80 bellard
1671 e6e5ad80 bellard
/***************************************
1672 e6e5ad80 bellard
 *
1673 e6e5ad80 bellard
 *  memory-mapped I/O (bitblt)
1674 e6e5ad80 bellard
 *
1675 e6e5ad80 bellard
 ***************************************/
1676 e6e5ad80 bellard
1677 e6e5ad80 bellard
static uint8_t cirrus_mmio_blt_read(CirrusVGAState * s, unsigned address)
1678 e6e5ad80 bellard
{
1679 e6e5ad80 bellard
    int value = 0xff;
1680 e6e5ad80 bellard
1681 e6e5ad80 bellard
    switch (address) {
1682 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1683 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x00);
1684 e6e5ad80 bellard
        break;
1685 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1686 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x10);
1687 e6e5ad80 bellard
        break;
1688 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1689 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x12);
1690 e6e5ad80 bellard
        break;
1691 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1692 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x14);
1693 e6e5ad80 bellard
        break;
1694 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1695 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x01);
1696 e6e5ad80 bellard
        break;
1697 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1698 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x11);
1699 e6e5ad80 bellard
        break;
1700 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1701 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x13);
1702 e6e5ad80 bellard
        break;
1703 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1704 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x15);
1705 e6e5ad80 bellard
        break;
1706 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 0):
1707 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x20);
1708 e6e5ad80 bellard
        break;
1709 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 1):
1710 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x21);
1711 e6e5ad80 bellard
        break;
1712 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 0):
1713 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x22);
1714 e6e5ad80 bellard
        break;
1715 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 1):
1716 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x23);
1717 e6e5ad80 bellard
        break;
1718 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1719 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x24);
1720 e6e5ad80 bellard
        break;
1721 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1722 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x25);
1723 e6e5ad80 bellard
        break;
1724 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1725 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x26);
1726 e6e5ad80 bellard
        break;
1727 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1728 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x27);
1729 e6e5ad80 bellard
        break;
1730 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 0):
1731 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x28);
1732 e6e5ad80 bellard
        break;
1733 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 1):
1734 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x29);
1735 e6e5ad80 bellard
        break;
1736 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 2):
1737 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x2a);
1738 e6e5ad80 bellard
        break;
1739 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 0):
1740 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x2c);
1741 e6e5ad80 bellard
        break;
1742 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 1):
1743 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x2d);
1744 e6e5ad80 bellard
        break;
1745 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 2):
1746 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x2e);
1747 e6e5ad80 bellard
        break;
1748 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTWRITEMASK:
1749 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x2f);
1750 e6e5ad80 bellard
        break;
1751 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTMODE:
1752 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x30);
1753 e6e5ad80 bellard
        break;
1754 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTROP:
1755 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x32);
1756 e6e5ad80 bellard
        break;
1757 a21ae81d bellard
    case CIRRUS_MMIO_BLTMODEEXT:
1758 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x33);
1759 a21ae81d bellard
        break;
1760 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1761 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x34);
1762 e6e5ad80 bellard
        break;
1763 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1764 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x35);
1765 e6e5ad80 bellard
        break;
1766 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1767 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x38);
1768 e6e5ad80 bellard
        break;
1769 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1770 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x39);
1771 e6e5ad80 bellard
        break;
1772 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTSTATUS:
1773 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x31);
1774 e6e5ad80 bellard
        break;
1775 e6e5ad80 bellard
    default:
1776 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1777 e6e5ad80 bellard
        printf("cirrus: mmio read - address 0x%04x\n", address);
1778 e6e5ad80 bellard
#endif
1779 e6e5ad80 bellard
        break;
1780 e6e5ad80 bellard
    }
1781 e6e5ad80 bellard
1782 e6e5ad80 bellard
    return (uint8_t) value;
1783 e6e5ad80 bellard
}
1784 e6e5ad80 bellard
1785 e6e5ad80 bellard
static void cirrus_mmio_blt_write(CirrusVGAState * s, unsigned address,
1786 e6e5ad80 bellard
                                  uint8_t value)
1787 e6e5ad80 bellard
{
1788 e6e5ad80 bellard
    switch (address) {
1789 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1790 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x00, value);
1791 e6e5ad80 bellard
        break;
1792 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1793 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x10, value);
1794 e6e5ad80 bellard
        break;
1795 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1796 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x12, value);
1797 e6e5ad80 bellard
        break;
1798 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1799 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x14, value);
1800 e6e5ad80 bellard
        break;
1801 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1802 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x01, value);
1803 e6e5ad80 bellard
        break;
1804 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1805 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x11, value);
1806 e6e5ad80 bellard
        break;
1807 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1808 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x13, value);
1809 e6e5ad80 bellard
        break;
1810 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1811 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x15, value);
1812 e6e5ad80 bellard
        break;
1813 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 0):
1814 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x20, value);
1815 e6e5ad80 bellard
        break;
1816 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 1):
1817 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x21, value);
1818 e6e5ad80 bellard
        break;
1819 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 0):
1820 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x22, value);
1821 e6e5ad80 bellard
        break;
1822 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 1):
1823 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x23, value);
1824 e6e5ad80 bellard
        break;
1825 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1826 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x24, value);
1827 e6e5ad80 bellard
        break;
1828 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1829 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x25, value);
1830 e6e5ad80 bellard
        break;
1831 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1832 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x26, value);
1833 e6e5ad80 bellard
        break;
1834 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1835 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x27, value);
1836 e6e5ad80 bellard
        break;
1837 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 0):
1838 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x28, value);
1839 e6e5ad80 bellard
        break;
1840 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 1):
1841 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x29, value);
1842 e6e5ad80 bellard
        break;
1843 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 2):
1844 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x2a, value);
1845 e6e5ad80 bellard
        break;
1846 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 3):
1847 e6e5ad80 bellard
        /* ignored */
1848 e6e5ad80 bellard
        break;
1849 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 0):
1850 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x2c, value);
1851 e6e5ad80 bellard
        break;
1852 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 1):
1853 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x2d, value);
1854 e6e5ad80 bellard
        break;
1855 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 2):
1856 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x2e, value);
1857 e6e5ad80 bellard
        break;
1858 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTWRITEMASK:
1859 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x2f, value);
1860 e6e5ad80 bellard
        break;
1861 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTMODE:
1862 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x30, value);
1863 e6e5ad80 bellard
        break;
1864 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTROP:
1865 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x32, value);
1866 e6e5ad80 bellard
        break;
1867 a21ae81d bellard
    case CIRRUS_MMIO_BLTMODEEXT:
1868 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x33, value);
1869 a21ae81d bellard
        break;
1870 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1871 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x34, value);
1872 e6e5ad80 bellard
        break;
1873 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1874 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x35, value);
1875 e6e5ad80 bellard
        break;
1876 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1877 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x38, value);
1878 e6e5ad80 bellard
        break;
1879 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1880 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x39, value);
1881 e6e5ad80 bellard
        break;
1882 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTSTATUS:
1883 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x31, value);
1884 e6e5ad80 bellard
        break;
1885 e6e5ad80 bellard
    default:
1886 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1887 e6e5ad80 bellard
        printf("cirrus: mmio write - addr 0x%04x val 0x%02x (ignored)\n",
1888 e6e5ad80 bellard
               address, value);
1889 e6e5ad80 bellard
#endif
1890 e6e5ad80 bellard
        break;
1891 e6e5ad80 bellard
    }
1892 e6e5ad80 bellard
}
1893 e6e5ad80 bellard
1894 e6e5ad80 bellard
/***************************************
1895 e6e5ad80 bellard
 *
1896 e6e5ad80 bellard
 *  write mode 4/5
1897 e6e5ad80 bellard
 *
1898 e6e5ad80 bellard
 * assume TARGET_PAGE_SIZE >= 16
1899 e6e5ad80 bellard
 *
1900 e6e5ad80 bellard
 ***************************************/
1901 e6e5ad80 bellard
1902 e6e5ad80 bellard
static void cirrus_mem_writeb_mode4and5_8bpp(CirrusVGAState * s,
1903 e6e5ad80 bellard
                                             unsigned mode,
1904 e6e5ad80 bellard
                                             unsigned offset,
1905 e6e5ad80 bellard
                                             uint32_t mem_value)
1906 e6e5ad80 bellard
{
1907 e6e5ad80 bellard
    int x;
1908 e6e5ad80 bellard
    unsigned val = mem_value;
1909 e6e5ad80 bellard
    uint8_t *dst;
1910 e6e5ad80 bellard
1911 4e12cd94 Avi Kivity
    dst = s->vga.vram_ptr + (offset &= s->cirrus_addr_mask);
1912 e6e5ad80 bellard
    for (x = 0; x < 8; x++) {
1913 e6e5ad80 bellard
        if (val & 0x80) {
1914 0b74ed78 bellard
            *dst = s->cirrus_shadow_gr1;
1915 e6e5ad80 bellard
        } else if (mode == 5) {
1916 0b74ed78 bellard
            *dst = s->cirrus_shadow_gr0;
1917 e6e5ad80 bellard
        }
1918 e6e5ad80 bellard
        val <<= 1;
1919 0b74ed78 bellard
        dst++;
1920 e6e5ad80 bellard
    }
1921 b1950430 Avi Kivity
    memory_region_set_dirty(&s->vga.vram, offset);
1922 b1950430 Avi Kivity
    memory_region_set_dirty(&s->vga.vram, offset + 7);
1923 e6e5ad80 bellard
}
1924 e6e5ad80 bellard
1925 e6e5ad80 bellard
static void cirrus_mem_writeb_mode4and5_16bpp(CirrusVGAState * s,
1926 e6e5ad80 bellard
                                              unsigned mode,
1927 e6e5ad80 bellard
                                              unsigned offset,
1928 e6e5ad80 bellard
                                              uint32_t mem_value)
1929 e6e5ad80 bellard
{
1930 e6e5ad80 bellard
    int x;
1931 e6e5ad80 bellard
    unsigned val = mem_value;
1932 e6e5ad80 bellard
    uint8_t *dst;
1933 e6e5ad80 bellard
1934 4e12cd94 Avi Kivity
    dst = s->vga.vram_ptr + (offset &= s->cirrus_addr_mask);
1935 e6e5ad80 bellard
    for (x = 0; x < 8; x++) {
1936 e6e5ad80 bellard
        if (val & 0x80) {
1937 0b74ed78 bellard
            *dst = s->cirrus_shadow_gr1;
1938 4e12cd94 Avi Kivity
            *(dst + 1) = s->vga.gr[0x11];
1939 e6e5ad80 bellard
        } else if (mode == 5) {
1940 0b74ed78 bellard
            *dst = s->cirrus_shadow_gr0;
1941 4e12cd94 Avi Kivity
            *(dst + 1) = s->vga.gr[0x10];
1942 e6e5ad80 bellard
        }
1943 e6e5ad80 bellard
        val <<= 1;
1944 0b74ed78 bellard
        dst += 2;
1945 e6e5ad80 bellard
    }
1946 b1950430 Avi Kivity
    memory_region_set_dirty(&s->vga.vram, offset);
1947 b1950430 Avi Kivity
    memory_region_set_dirty(&s->vga.vram, offset + 15);
1948 e6e5ad80 bellard
}
1949 e6e5ad80 bellard
1950 e6e5ad80 bellard
/***************************************
1951 e6e5ad80 bellard
 *
1952 e6e5ad80 bellard
 *  memory access between 0xa0000-0xbffff
1953 e6e5ad80 bellard
 *
1954 e6e5ad80 bellard
 ***************************************/
1955 e6e5ad80 bellard
1956 a815b166 Avi Kivity
static uint64_t cirrus_vga_mem_read(void *opaque,
1957 a815b166 Avi Kivity
                                    target_phys_addr_t addr,
1958 a815b166 Avi Kivity
                                    uint32_t size)
1959 e6e5ad80 bellard
{
1960 e6e5ad80 bellard
    CirrusVGAState *s = opaque;
1961 e6e5ad80 bellard
    unsigned bank_index;
1962 e6e5ad80 bellard
    unsigned bank_offset;
1963 e6e5ad80 bellard
    uint32_t val;
1964 e6e5ad80 bellard
1965 4e12cd94 Avi Kivity
    if ((s->vga.sr[0x07] & 0x01) == 0) {
1966 b2a5e761 Avi Kivity
        return vga_mem_readb(&s->vga, addr);
1967 e6e5ad80 bellard
    }
1968 e6e5ad80 bellard
1969 e6e5ad80 bellard
    if (addr < 0x10000) {
1970 e6e5ad80 bellard
        /* XXX handle bitblt */
1971 e6e5ad80 bellard
        /* video memory */
1972 e6e5ad80 bellard
        bank_index = addr >> 15;
1973 e6e5ad80 bellard
        bank_offset = addr & 0x7fff;
1974 e6e5ad80 bellard
        if (bank_offset < s->cirrus_bank_limit[bank_index]) {
1975 e6e5ad80 bellard
            bank_offset += s->cirrus_bank_base[bank_index];
1976 4e12cd94 Avi Kivity
            if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
1977 e6e5ad80 bellard
                bank_offset <<= 4;
1978 4e12cd94 Avi Kivity
            } else if (s->vga.gr[0x0B] & 0x02) {
1979 e6e5ad80 bellard
                bank_offset <<= 3;
1980 e6e5ad80 bellard
            }
1981 e6e5ad80 bellard
            bank_offset &= s->cirrus_addr_mask;
1982 4e12cd94 Avi Kivity
            val = *(s->vga.vram_ptr + bank_offset);
1983 e6e5ad80 bellard
        } else
1984 e6e5ad80 bellard
            val = 0xff;
1985 e6e5ad80 bellard
    } else if (addr >= 0x18000 && addr < 0x18100) {
1986 e6e5ad80 bellard
        /* memory-mapped I/O */
1987 e6e5ad80 bellard
        val = 0xff;
1988 4e12cd94 Avi Kivity
        if ((s->vga.sr[0x17] & 0x44) == 0x04) {
1989 e6e5ad80 bellard
            val = cirrus_mmio_blt_read(s, addr & 0xff);
1990 e6e5ad80 bellard
        }
1991 e6e5ad80 bellard
    } else {
1992 e6e5ad80 bellard
        val = 0xff;
1993 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1994 0bf9e31a Blue Swirl
        printf("cirrus: mem_readb " TARGET_FMT_plx "\n", addr);
1995 e6e5ad80 bellard
#endif
1996 e6e5ad80 bellard
    }
1997 e6e5ad80 bellard
    return val;
1998 e6e5ad80 bellard
}
1999 e6e5ad80 bellard
2000 a815b166 Avi Kivity
static void cirrus_vga_mem_write(void *opaque,
2001 a815b166 Avi Kivity
                                 target_phys_addr_t addr,
2002 a815b166 Avi Kivity
                                 uint64_t mem_value,
2003 a815b166 Avi Kivity
                                 uint32_t size)
2004 e6e5ad80 bellard
{
2005 e6e5ad80 bellard
    CirrusVGAState *s = opaque;
2006 e6e5ad80 bellard
    unsigned bank_index;
2007 e6e5ad80 bellard
    unsigned bank_offset;
2008 e6e5ad80 bellard
    unsigned mode;
2009 e6e5ad80 bellard
2010 4e12cd94 Avi Kivity
    if ((s->vga.sr[0x07] & 0x01) == 0) {
2011 b2a5e761 Avi Kivity
        vga_mem_writeb(&s->vga, addr, mem_value);
2012 e6e5ad80 bellard
        return;
2013 e6e5ad80 bellard
    }
2014 e6e5ad80 bellard
2015 e6e5ad80 bellard
    if (addr < 0x10000) {
2016 e6e5ad80 bellard
        if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2017 e6e5ad80 bellard
            /* bitblt */
2018 e6e5ad80 bellard
            *s->cirrus_srcptr++ = (uint8_t) mem_value;
2019 a5082316 bellard
            if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2020 e6e5ad80 bellard
                cirrus_bitblt_cputovideo_next(s);
2021 e6e5ad80 bellard
            }
2022 e6e5ad80 bellard
        } else {
2023 e6e5ad80 bellard
            /* video memory */
2024 e6e5ad80 bellard
            bank_index = addr >> 15;
2025 e6e5ad80 bellard
            bank_offset = addr & 0x7fff;
2026 e6e5ad80 bellard
            if (bank_offset < s->cirrus_bank_limit[bank_index]) {
2027 e6e5ad80 bellard
                bank_offset += s->cirrus_bank_base[bank_index];
2028 4e12cd94 Avi Kivity
                if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2029 e6e5ad80 bellard
                    bank_offset <<= 4;
2030 4e12cd94 Avi Kivity
                } else if (s->vga.gr[0x0B] & 0x02) {
2031 e6e5ad80 bellard
                    bank_offset <<= 3;
2032 e6e5ad80 bellard
                }
2033 e6e5ad80 bellard
                bank_offset &= s->cirrus_addr_mask;
2034 4e12cd94 Avi Kivity
                mode = s->vga.gr[0x05] & 0x7;
2035 4e12cd94 Avi Kivity
                if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) {
2036 4e12cd94 Avi Kivity
                    *(s->vga.vram_ptr + bank_offset) = mem_value;
2037 b1950430 Avi Kivity
                    memory_region_set_dirty(&s->vga.vram, bank_offset);
2038 e6e5ad80 bellard
                } else {
2039 4e12cd94 Avi Kivity
                    if ((s->vga.gr[0x0B] & 0x14) != 0x14) {
2040 e6e5ad80 bellard
                        cirrus_mem_writeb_mode4and5_8bpp(s, mode,
2041 e6e5ad80 bellard
                                                         bank_offset,
2042 e6e5ad80 bellard
                                                         mem_value);
2043 e6e5ad80 bellard
                    } else {
2044 e6e5ad80 bellard
                        cirrus_mem_writeb_mode4and5_16bpp(s, mode,
2045 e6e5ad80 bellard
                                                          bank_offset,
2046 e6e5ad80 bellard
                                                          mem_value);
2047 e6e5ad80 bellard
                    }
2048 e6e5ad80 bellard
                }
2049 e6e5ad80 bellard
            }
2050 e6e5ad80 bellard
        }
2051 e6e5ad80 bellard
    } else if (addr >= 0x18000 && addr < 0x18100) {
2052 e6e5ad80 bellard
        /* memory-mapped I/O */
2053 4e12cd94 Avi Kivity
        if ((s->vga.sr[0x17] & 0x44) == 0x04) {
2054 e6e5ad80 bellard
            cirrus_mmio_blt_write(s, addr & 0xff, mem_value);
2055 e6e5ad80 bellard
        }
2056 e6e5ad80 bellard
    } else {
2057 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
2058 0bf9e31a Blue Swirl
        printf("cirrus: mem_writeb " TARGET_FMT_plx " value %02x\n", addr,
2059 0bf9e31a Blue Swirl
               mem_value);
2060 e6e5ad80 bellard
#endif
2061 e6e5ad80 bellard
    }
2062 e6e5ad80 bellard
}
2063 e6e5ad80 bellard
2064 b1950430 Avi Kivity
static const MemoryRegionOps cirrus_vga_mem_ops = {
2065 b1950430 Avi Kivity
    .read = cirrus_vga_mem_read,
2066 b1950430 Avi Kivity
    .write = cirrus_vga_mem_write,
2067 b1950430 Avi Kivity
    .endianness = DEVICE_LITTLE_ENDIAN,
2068 a815b166 Avi Kivity
    .impl = {
2069 a815b166 Avi Kivity
        .min_access_size = 1,
2070 a815b166 Avi Kivity
        .max_access_size = 1,
2071 a815b166 Avi Kivity
    },
2072 e6e5ad80 bellard
};
2073 e6e5ad80 bellard
2074 e6e5ad80 bellard
/***************************************
2075 e6e5ad80 bellard
 *
2076 a5082316 bellard
 *  hardware cursor
2077 a5082316 bellard
 *
2078 a5082316 bellard
 ***************************************/
2079 a5082316 bellard
2080 a5082316 bellard
static inline void invalidate_cursor1(CirrusVGAState *s)
2081 a5082316 bellard
{
2082 a5082316 bellard
    if (s->last_hw_cursor_size) {
2083 4e12cd94 Avi Kivity
        vga_invalidate_scanlines(&s->vga,
2084 a5082316 bellard
                                 s->last_hw_cursor_y + s->last_hw_cursor_y_start,
2085 a5082316 bellard
                                 s->last_hw_cursor_y + s->last_hw_cursor_y_end);
2086 a5082316 bellard
    }
2087 a5082316 bellard
}
2088 a5082316 bellard
2089 a5082316 bellard
static inline void cirrus_cursor_compute_yrange(CirrusVGAState *s)
2090 a5082316 bellard
{
2091 a5082316 bellard
    const uint8_t *src;
2092 a5082316 bellard
    uint32_t content;
2093 a5082316 bellard
    int y, y_min, y_max;
2094 a5082316 bellard
2095 4e12cd94 Avi Kivity
    src = s->vga.vram_ptr + s->real_vram_size - 16 * 1024;
2096 4e12cd94 Avi Kivity
    if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) {
2097 4e12cd94 Avi Kivity
        src += (s->vga.sr[0x13] & 0x3c) * 256;
2098 a5082316 bellard
        y_min = 64;
2099 a5082316 bellard
        y_max = -1;
2100 a5082316 bellard
        for(y = 0; y < 64; y++) {
2101 a5082316 bellard
            content = ((uint32_t *)src)[0] |
2102 a5082316 bellard
                ((uint32_t *)src)[1] |
2103 a5082316 bellard
                ((uint32_t *)src)[2] |
2104 a5082316 bellard
                ((uint32_t *)src)[3];
2105 a5082316 bellard
            if (content) {
2106 a5082316 bellard
                if (y < y_min)
2107 a5082316 bellard
                    y_min = y;
2108 a5082316 bellard
                if (y > y_max)
2109 a5082316 bellard
                    y_max = y;
2110 a5082316 bellard
            }
2111 a5082316 bellard
            src += 16;
2112 a5082316 bellard
        }
2113 a5082316 bellard
    } else {
2114 4e12cd94 Avi Kivity
        src += (s->vga.sr[0x13] & 0x3f) * 256;
2115 a5082316 bellard
        y_min = 32;
2116 a5082316 bellard
        y_max = -1;
2117 a5082316 bellard
        for(y = 0; y < 32; y++) {
2118 a5082316 bellard
            content = ((uint32_t *)src)[0] |
2119 a5082316 bellard
                ((uint32_t *)(src + 128))[0];
2120 a5082316 bellard
            if (content) {
2121 a5082316 bellard
                if (y < y_min)
2122 a5082316 bellard
                    y_min = y;
2123 a5082316 bellard
                if (y > y_max)
2124 a5082316 bellard
                    y_max = y;
2125 a5082316 bellard
            }
2126 a5082316 bellard
            src += 4;
2127 a5082316 bellard
        }
2128 a5082316 bellard
    }
2129 a5082316 bellard
    if (y_min > y_max) {
2130 a5082316 bellard
        s->last_hw_cursor_y_start = 0;
2131 a5082316 bellard
        s->last_hw_cursor_y_end = 0;
2132 a5082316 bellard
    } else {
2133 a5082316 bellard
        s->last_hw_cursor_y_start = y_min;
2134 a5082316 bellard
        s->last_hw_cursor_y_end = y_max + 1;
2135 a5082316 bellard
    }
2136 a5082316 bellard
}
2137 a5082316 bellard
2138 a5082316 bellard
/* NOTE: we do not currently handle the cursor bitmap change, so we
2139 a5082316 bellard
   update the cursor only if it moves. */
2140 a4a2f59c Juan Quintela
static void cirrus_cursor_invalidate(VGACommonState *s1)
2141 a5082316 bellard
{
2142 4e12cd94 Avi Kivity
    CirrusVGAState *s = container_of(s1, CirrusVGAState, vga);
2143 a5082316 bellard
    int size;
2144 a5082316 bellard
2145 4e12cd94 Avi Kivity
    if (!(s->vga.sr[0x12] & CIRRUS_CURSOR_SHOW)) {
2146 a5082316 bellard
        size = 0;
2147 a5082316 bellard
    } else {
2148 4e12cd94 Avi Kivity
        if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE)
2149 a5082316 bellard
            size = 64;
2150 a5082316 bellard
        else
2151 a5082316 bellard
            size = 32;
2152 a5082316 bellard
    }
2153 a5082316 bellard
    /* invalidate last cursor and new cursor if any change */
2154 a5082316 bellard
    if (s->last_hw_cursor_size != size ||
2155 a5082316 bellard
        s->last_hw_cursor_x != s->hw_cursor_x ||
2156 a5082316 bellard
        s->last_hw_cursor_y != s->hw_cursor_y) {
2157 a5082316 bellard
2158 a5082316 bellard
        invalidate_cursor1(s);
2159 3b46e624 ths
2160 a5082316 bellard
        s->last_hw_cursor_size = size;
2161 a5082316 bellard
        s->last_hw_cursor_x = s->hw_cursor_x;
2162 a5082316 bellard
        s->last_hw_cursor_y = s->hw_cursor_y;
2163 a5082316 bellard
        /* compute the real cursor min and max y */
2164 a5082316 bellard
        cirrus_cursor_compute_yrange(s);
2165 a5082316 bellard
        invalidate_cursor1(s);
2166 a5082316 bellard
    }
2167 a5082316 bellard
}
2168 a5082316 bellard
2169 a4a2f59c Juan Quintela
static void cirrus_cursor_draw_line(VGACommonState *s1, uint8_t *d1, int scr_y)
2170 a5082316 bellard
{
2171 4e12cd94 Avi Kivity
    CirrusVGAState *s = container_of(s1, CirrusVGAState, vga);
2172 a5082316 bellard
    int w, h, bpp, x1, x2, poffset;
2173 a5082316 bellard
    unsigned int color0, color1;
2174 a5082316 bellard
    const uint8_t *palette, *src;
2175 a5082316 bellard
    uint32_t content;
2176 3b46e624 ths
2177 4e12cd94 Avi Kivity
    if (!(s->vga.sr[0x12] & CIRRUS_CURSOR_SHOW))
2178 a5082316 bellard
        return;
2179 a5082316 bellard
    /* fast test to see if the cursor intersects with the scan line */
2180 4e12cd94 Avi Kivity
    if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) {
2181 a5082316 bellard
        h = 64;
2182 a5082316 bellard
    } else {
2183 a5082316 bellard
        h = 32;
2184 a5082316 bellard
    }
2185 a5082316 bellard
    if (scr_y < s->hw_cursor_y ||
2186 a5082316 bellard
        scr_y >= (s->hw_cursor_y + h))
2187 a5082316 bellard
        return;
2188 3b46e624 ths
2189 4e12cd94 Avi Kivity
    src = s->vga.vram_ptr + s->real_vram_size - 16 * 1024;
2190 4e12cd94 Avi Kivity
    if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) {
2191 4e12cd94 Avi Kivity
        src += (s->vga.sr[0x13] & 0x3c) * 256;
2192 a5082316 bellard
        src += (scr_y - s->hw_cursor_y) * 16;
2193 a5082316 bellard
        poffset = 8;
2194 a5082316 bellard
        content = ((uint32_t *)src)[0] |
2195 a5082316 bellard
            ((uint32_t *)src)[1] |
2196 a5082316 bellard
            ((uint32_t *)src)[2] |
2197 a5082316 bellard
            ((uint32_t *)src)[3];
2198 a5082316 bellard
    } else {
2199 4e12cd94 Avi Kivity
        src += (s->vga.sr[0x13] & 0x3f) * 256;
2200 a5082316 bellard
        src += (scr_y - s->hw_cursor_y) * 4;
2201 a5082316 bellard
        poffset = 128;
2202 a5082316 bellard
        content = ((uint32_t *)src)[0] |
2203 a5082316 bellard
            ((uint32_t *)(src + 128))[0];
2204 a5082316 bellard
    }
2205 a5082316 bellard
    /* if nothing to draw, no need to continue */
2206 a5082316 bellard
    if (!content)
2207 a5082316 bellard
        return;
2208 a5082316 bellard
    w = h;
2209 a5082316 bellard
2210 a5082316 bellard
    x1 = s->hw_cursor_x;
2211 4e12cd94 Avi Kivity
    if (x1 >= s->vga.last_scr_width)
2212 a5082316 bellard
        return;
2213 a5082316 bellard
    x2 = s->hw_cursor_x + w;
2214 4e12cd94 Avi Kivity
    if (x2 > s->vga.last_scr_width)
2215 4e12cd94 Avi Kivity
        x2 = s->vga.last_scr_width;
2216 a5082316 bellard
    w = x2 - x1;
2217 a5082316 bellard
    palette = s->cirrus_hidden_palette;
2218 4e12cd94 Avi Kivity
    color0 = s->vga.rgb_to_pixel(c6_to_8(palette[0x0 * 3]),
2219 4e12cd94 Avi Kivity
                                 c6_to_8(palette[0x0 * 3 + 1]),
2220 4e12cd94 Avi Kivity
                                 c6_to_8(palette[0x0 * 3 + 2]));
2221 4e12cd94 Avi Kivity
    color1 = s->vga.rgb_to_pixel(c6_to_8(palette[0xf * 3]),
2222 4e12cd94 Avi Kivity
                                 c6_to_8(palette[0xf * 3 + 1]),
2223 4e12cd94 Avi Kivity
                                 c6_to_8(palette[0xf * 3 + 2]));
2224 4e12cd94 Avi Kivity
    bpp = ((ds_get_bits_per_pixel(s->vga.ds) + 7) >> 3);
2225 a5082316 bellard
    d1 += x1 * bpp;
2226 4e12cd94 Avi Kivity
    switch(ds_get_bits_per_pixel(s->vga.ds)) {
2227 a5082316 bellard
    default:
2228 a5082316 bellard
        break;
2229 a5082316 bellard
    case 8:
2230 a5082316 bellard
        vga_draw_cursor_line_8(d1, src, poffset, w, color0, color1, 0xff);
2231 a5082316 bellard
        break;
2232 a5082316 bellard
    case 15:
2233 a5082316 bellard
        vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0x7fff);
2234 a5082316 bellard
        break;
2235 a5082316 bellard
    case 16:
2236 a5082316 bellard
        vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0xffff);
2237 a5082316 bellard
        break;
2238 a5082316 bellard
    case 32:
2239 a5082316 bellard
        vga_draw_cursor_line_32(d1, src, poffset, w, color0, color1, 0xffffff);
2240 a5082316 bellard
        break;
2241 a5082316 bellard
    }
2242 a5082316 bellard
}
2243 a5082316 bellard
2244 a5082316 bellard
/***************************************
2245 a5082316 bellard
 *
2246 e6e5ad80 bellard
 *  LFB memory access
2247 e6e5ad80 bellard
 *
2248 e6e5ad80 bellard
 ***************************************/
2249 e6e5ad80 bellard
2250 899adf81 Avi Kivity
static uint64_t cirrus_linear_read(void *opaque, target_phys_addr_t addr,
2251 899adf81 Avi Kivity
                                   unsigned size)
2252 e6e5ad80 bellard
{
2253 e05587e8 Juan Quintela
    CirrusVGAState *s = opaque;
2254 e6e5ad80 bellard
    uint32_t ret;
2255 e6e5ad80 bellard
2256 e6e5ad80 bellard
    addr &= s->cirrus_addr_mask;
2257 e6e5ad80 bellard
2258 4e12cd94 Avi Kivity
    if (((s->vga.sr[0x17] & 0x44) == 0x44) &&
2259 78e127ef bellard
        ((addr & s->linear_mmio_mask) == s->linear_mmio_mask)) {
2260 e6e5ad80 bellard
        /* memory-mapped I/O */
2261 e6e5ad80 bellard
        ret = cirrus_mmio_blt_read(s, addr & 0xff);
2262 e6e5ad80 bellard
    } else if (0) {
2263 e6e5ad80 bellard
        /* XXX handle bitblt */
2264 e6e5ad80 bellard
        ret = 0xff;
2265 e6e5ad80 bellard
    } else {
2266 e6e5ad80 bellard
        /* video memory */
2267 4e12cd94 Avi Kivity
        if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2268 e6e5ad80 bellard
            addr <<= 4;
2269 4e12cd94 Avi Kivity
        } else if (s->vga.gr[0x0B] & 0x02) {
2270 e6e5ad80 bellard
            addr <<= 3;
2271 e6e5ad80 bellard
        }
2272 e6e5ad80 bellard
        addr &= s->cirrus_addr_mask;
2273 4e12cd94 Avi Kivity
        ret = *(s->vga.vram_ptr + addr);
2274 e6e5ad80 bellard
    }
2275 e6e5ad80 bellard
2276 e6e5ad80 bellard
    return ret;
2277 e6e5ad80 bellard
}
2278 e6e5ad80 bellard
2279 899adf81 Avi Kivity
static void cirrus_linear_write(void *opaque, target_phys_addr_t addr,
2280 899adf81 Avi Kivity
                                uint64_t val, unsigned size)
2281 e6e5ad80 bellard
{
2282 e05587e8 Juan Quintela
    CirrusVGAState *s = opaque;
2283 e6e5ad80 bellard
    unsigned mode;
2284 e6e5ad80 bellard
2285 e6e5ad80 bellard
    addr &= s->cirrus_addr_mask;
2286 3b46e624 ths
2287 4e12cd94 Avi Kivity
    if (((s->vga.sr[0x17] & 0x44) == 0x44) &&
2288 78e127ef bellard
        ((addr & s->linear_mmio_mask) ==  s->linear_mmio_mask)) {
2289 e6e5ad80 bellard
        /* memory-mapped I/O */
2290 e6e5ad80 bellard
        cirrus_mmio_blt_write(s, addr & 0xff, val);
2291 e6e5ad80 bellard
    } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2292 e6e5ad80 bellard
        /* bitblt */
2293 e6e5ad80 bellard
        *s->cirrus_srcptr++ = (uint8_t) val;
2294 a5082316 bellard
        if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2295 e6e5ad80 bellard
            cirrus_bitblt_cputovideo_next(s);
2296 e6e5ad80 bellard
        }
2297 e6e5ad80 bellard
    } else {
2298 e6e5ad80 bellard
        /* video memory */
2299 4e12cd94 Avi Kivity
        if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2300 e6e5ad80 bellard
            addr <<= 4;
2301 4e12cd94 Avi Kivity
        } else if (s->vga.gr[0x0B] & 0x02) {
2302 e6e5ad80 bellard
            addr <<= 3;
2303 e6e5ad80 bellard
        }
2304 e6e5ad80 bellard
        addr &= s->cirrus_addr_mask;
2305 e6e5ad80 bellard
2306 4e12cd94 Avi Kivity
        mode = s->vga.gr[0x05] & 0x7;
2307 4e12cd94 Avi Kivity
        if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) {
2308 4e12cd94 Avi Kivity
            *(s->vga.vram_ptr + addr) = (uint8_t) val;
2309 b1950430 Avi Kivity
            memory_region_set_dirty(&s->vga.vram, addr);
2310 e6e5ad80 bellard
        } else {
2311 4e12cd94 Avi Kivity
            if ((s->vga.gr[0x0B] & 0x14) != 0x14) {
2312 e6e5ad80 bellard
                cirrus_mem_writeb_mode4and5_8bpp(s, mode, addr, val);
2313 e6e5ad80 bellard
            } else {
2314 e6e5ad80 bellard
                cirrus_mem_writeb_mode4and5_16bpp(s, mode, addr, val);
2315 e6e5ad80 bellard
            }
2316 e6e5ad80 bellard
        }
2317 e6e5ad80 bellard
    }
2318 e6e5ad80 bellard
}
2319 e6e5ad80 bellard
2320 a5082316 bellard
/***************************************
2321 a5082316 bellard
 *
2322 a5082316 bellard
 *  system to screen memory access
2323 a5082316 bellard
 *
2324 a5082316 bellard
 ***************************************/
2325 a5082316 bellard
2326 a5082316 bellard
2327 4e56f089 Avi Kivity
static uint64_t cirrus_linear_bitblt_read(void *opaque,
2328 4e56f089 Avi Kivity
                                          target_phys_addr_t addr,
2329 4e56f089 Avi Kivity
                                          unsigned size)
2330 a5082316 bellard
{
2331 4e56f089 Avi Kivity
    CirrusVGAState *s = opaque;
2332 a5082316 bellard
    uint32_t ret;
2333 a5082316 bellard
2334 a5082316 bellard
    /* XXX handle bitblt */
2335 4e56f089 Avi Kivity
    (void)s;
2336 a5082316 bellard
    ret = 0xff;
2337 a5082316 bellard
    return ret;
2338 a5082316 bellard
}
2339 a5082316 bellard
2340 4e56f089 Avi Kivity
static void cirrus_linear_bitblt_write(void *opaque,
2341 4e56f089 Avi Kivity
                                       target_phys_addr_t addr,
2342 4e56f089 Avi Kivity
                                       uint64_t val,
2343 4e56f089 Avi Kivity
                                       unsigned size)
2344 a5082316 bellard
{
2345 e05587e8 Juan Quintela
    CirrusVGAState *s = opaque;
2346 a5082316 bellard
2347 a5082316 bellard
    if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2348 a5082316 bellard
        /* bitblt */
2349 a5082316 bellard
        *s->cirrus_srcptr++ = (uint8_t) val;
2350 a5082316 bellard
        if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2351 a5082316 bellard
            cirrus_bitblt_cputovideo_next(s);
2352 a5082316 bellard
        }
2353 a5082316 bellard
    }
2354 a5082316 bellard
}
2355 a5082316 bellard
2356 b1950430 Avi Kivity
static const MemoryRegionOps cirrus_linear_bitblt_io_ops = {
2357 b1950430 Avi Kivity
    .read = cirrus_linear_bitblt_read,
2358 b1950430 Avi Kivity
    .write = cirrus_linear_bitblt_write,
2359 b1950430 Avi Kivity
    .endianness = DEVICE_LITTLE_ENDIAN,
2360 4e56f089 Avi Kivity
    .impl = {
2361 4e56f089 Avi Kivity
        .min_access_size = 1,
2362 4e56f089 Avi Kivity
        .max_access_size = 1,
2363 4e56f089 Avi Kivity
    },
2364 a5082316 bellard
};
2365 a5082316 bellard
2366 b1950430 Avi Kivity
static void unmap_bank(CirrusVGAState *s, unsigned bank)
2367 2bec46dc aliguori
{
2368 b1950430 Avi Kivity
    if (s->cirrus_bank[bank]) {
2369 b1950430 Avi Kivity
        memory_region_del_subregion(&s->low_mem_container,
2370 b1950430 Avi Kivity
                                    s->cirrus_bank[bank]);
2371 b1950430 Avi Kivity
        memory_region_destroy(s->cirrus_bank[bank]);
2372 7267c094 Anthony Liguori
        g_free(s->cirrus_bank[bank]);
2373 b1950430 Avi Kivity
        s->cirrus_bank[bank] = NULL;
2374 2bec46dc aliguori
    }
2375 b1950430 Avi Kivity
}
2376 2bec46dc aliguori
2377 b1950430 Avi Kivity
static void map_linear_vram_bank(CirrusVGAState *s, unsigned bank)
2378 b1950430 Avi Kivity
{
2379 b1950430 Avi Kivity
    MemoryRegion *mr;
2380 b1950430 Avi Kivity
    static const char *names[] = { "vga.bank0", "vga.bank1" };
2381 2bec46dc aliguori
2382 2bec46dc aliguori
    if (!(s->cirrus_srcptr != s->cirrus_srcptr_end)
2383 4e12cd94 Avi Kivity
        && !((s->vga.sr[0x07] & 0x01) == 0)
2384 4e12cd94 Avi Kivity
        && !((s->vga.gr[0x0B] & 0x14) == 0x14)
2385 4e12cd94 Avi Kivity
        && !(s->vga.gr[0x0B] & 0x02)) {
2386 2bec46dc aliguori
2387 7267c094 Anthony Liguori
        mr = g_malloc(sizeof(*mr));
2388 b1950430 Avi Kivity
        memory_region_init_alias(mr, names[bank], &s->vga.vram,
2389 b1950430 Avi Kivity
                                 s->cirrus_bank_base[bank], 0x8000);
2390 b1950430 Avi Kivity
        memory_region_add_subregion_overlap(
2391 b1950430 Avi Kivity
            &s->low_mem_container,
2392 b1950430 Avi Kivity
            0x8000 * bank,
2393 b1950430 Avi Kivity
            mr,
2394 b1950430 Avi Kivity
            1);
2395 b1950430 Avi Kivity
        unmap_bank(s, bank);
2396 b1950430 Avi Kivity
        s->cirrus_bank[bank] = mr;
2397 b1950430 Avi Kivity
    } else {
2398 b1950430 Avi Kivity
        unmap_bank(s, bank);
2399 2bec46dc aliguori
    }
2400 b1950430 Avi Kivity
}
2401 2bec46dc aliguori
2402 b1950430 Avi Kivity
static void map_linear_vram(CirrusVGAState *s)
2403 b1950430 Avi Kivity
{
2404 4c08fd1e Jan Kiszka
    if (s->bustype == CIRRUS_BUSTYPE_PCI && !s->linear_vram) {
2405 b1950430 Avi Kivity
        s->linear_vram = true;
2406 b1950430 Avi Kivity
        memory_region_add_subregion_overlap(&s->pci_bar, 0, &s->vga.vram, 1);
2407 b1950430 Avi Kivity
    }
2408 b1950430 Avi Kivity
    map_linear_vram_bank(s, 0);
2409 b1950430 Avi Kivity
    map_linear_vram_bank(s, 1);
2410 2bec46dc aliguori
}
2411 2bec46dc aliguori
2412 2bec46dc aliguori
static void unmap_linear_vram(CirrusVGAState *s)
2413 2bec46dc aliguori
{
2414 4c08fd1e Jan Kiszka
    if (s->bustype == CIRRUS_BUSTYPE_PCI && s->linear_vram) {
2415 b1950430 Avi Kivity
        s->linear_vram = false;
2416 b1950430 Avi Kivity
        memory_region_del_subregion(&s->pci_bar, &s->vga.vram);
2417 4516e45f Jan Kiszka
    }
2418 b1950430 Avi Kivity
    unmap_bank(s, 0);
2419 b1950430 Avi Kivity
    unmap_bank(s, 1);
2420 2bec46dc aliguori
}
2421 2bec46dc aliguori
2422 8926b517 bellard
/* Compute the memory access functions */
2423 8926b517 bellard
static void cirrus_update_memory_access(CirrusVGAState *s)
2424 8926b517 bellard
{
2425 8926b517 bellard
    unsigned mode;
2426 8926b517 bellard
2427 64c048f4 Avi Kivity
    memory_region_transaction_begin();
2428 4e12cd94 Avi Kivity
    if ((s->vga.sr[0x17] & 0x44) == 0x44) {
2429 8926b517 bellard
        goto generic_io;
2430 8926b517 bellard
    } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2431 8926b517 bellard
        goto generic_io;
2432 8926b517 bellard
    } else {
2433 4e12cd94 Avi Kivity
        if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2434 8926b517 bellard
            goto generic_io;
2435 4e12cd94 Avi Kivity
        } else if (s->vga.gr[0x0B] & 0x02) {
2436 8926b517 bellard
            goto generic_io;
2437 8926b517 bellard
        }
2438 3b46e624 ths
2439 4e12cd94 Avi Kivity
        mode = s->vga.gr[0x05] & 0x7;
2440 4e12cd94 Avi Kivity
        if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) {
2441 2bec46dc aliguori
            map_linear_vram(s);
2442 8926b517 bellard
        } else {
2443 8926b517 bellard
        generic_io:
2444 2bec46dc aliguori
            unmap_linear_vram(s);
2445 8926b517 bellard
        }
2446 8926b517 bellard
    }
2447 64c048f4 Avi Kivity
    memory_region_transaction_commit();
2448 8926b517 bellard
}
2449 8926b517 bellard
2450 8926b517 bellard
2451 e6e5ad80 bellard
/* I/O ports */
2452 e6e5ad80 bellard
2453 0ceac75b Juan Quintela
static uint32_t cirrus_vga_ioport_read(void *opaque, uint32_t addr)
2454 e6e5ad80 bellard
{
2455 b6343073 Juan Quintela
    CirrusVGAState *c = opaque;
2456 b6343073 Juan Quintela
    VGACommonState *s = &c->vga;
2457 e6e5ad80 bellard
    int val, index;
2458 e6e5ad80 bellard
2459 b6343073 Juan Quintela
    if (vga_ioport_invalid(s, addr)) {
2460 e6e5ad80 bellard
        val = 0xff;
2461 e6e5ad80 bellard
    } else {
2462 e6e5ad80 bellard
        switch (addr) {
2463 e6e5ad80 bellard
        case 0x3c0:
2464 b6343073 Juan Quintela
            if (s->ar_flip_flop == 0) {
2465 b6343073 Juan Quintela
                val = s->ar_index;
2466 e6e5ad80 bellard
            } else {
2467 e6e5ad80 bellard
                val = 0;
2468 e6e5ad80 bellard
            }
2469 e6e5ad80 bellard
            break;
2470 e6e5ad80 bellard
        case 0x3c1:
2471 b6343073 Juan Quintela
            index = s->ar_index & 0x1f;
2472 e6e5ad80 bellard
            if (index < 21)
2473 b6343073 Juan Quintela
                val = s->ar[index];
2474 e6e5ad80 bellard
            else
2475 e6e5ad80 bellard
                val = 0;
2476 e6e5ad80 bellard
            break;
2477 e6e5ad80 bellard
        case 0x3c2:
2478 b6343073 Juan Quintela
            val = s->st00;
2479 e6e5ad80 bellard
            break;
2480 e6e5ad80 bellard
        case 0x3c4:
2481 b6343073 Juan Quintela
            val = s->sr_index;
2482 e6e5ad80 bellard
            break;
2483 e6e5ad80 bellard
        case 0x3c5:
2484 8a82c322 Juan Quintela
            val = cirrus_vga_read_sr(c);
2485 8a82c322 Juan Quintela
            break;
2486 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2487 b6343073 Juan Quintela
            printf("vga: read SR%x = 0x%02x\n", s->sr_index, val);
2488 e6e5ad80 bellard
#endif
2489 e6e5ad80 bellard
            break;
2490 e6e5ad80 bellard
        case 0x3c6:
2491 957c9db5 Juan Quintela
            val = cirrus_read_hidden_dac(c);
2492 e6e5ad80 bellard
            break;
2493 e6e5ad80 bellard
        case 0x3c7:
2494 b6343073 Juan Quintela
            val = s->dac_state;
2495 e6e5ad80 bellard
            break;
2496 ae184e4a bellard
        case 0x3c8:
2497 b6343073 Juan Quintela
            val = s->dac_write_index;
2498 b6343073 Juan Quintela
            c->cirrus_hidden_dac_lockindex = 0;
2499 ae184e4a bellard
            break;
2500 ae184e4a bellard
        case 0x3c9:
2501 5deaeee3 Juan Quintela
            val = cirrus_vga_read_palette(c);
2502 5deaeee3 Juan Quintela
            break;
2503 e6e5ad80 bellard
        case 0x3ca:
2504 b6343073 Juan Quintela
            val = s->fcr;
2505 e6e5ad80 bellard
            break;
2506 e6e5ad80 bellard
        case 0x3cc:
2507 b6343073 Juan Quintela
            val = s->msr;
2508 e6e5ad80 bellard
            break;
2509 e6e5ad80 bellard
        case 0x3ce:
2510 b6343073 Juan Quintela
            val = s->gr_index;
2511 e6e5ad80 bellard
            break;
2512 e6e5ad80 bellard
        case 0x3cf:
2513 f705db9d Juan Quintela
            val = cirrus_vga_read_gr(c, s->gr_index);
2514 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2515 b6343073 Juan Quintela
            printf("vga: read GR%x = 0x%02x\n", s->gr_index, val);
2516 e6e5ad80 bellard
#endif
2517 e6e5ad80 bellard
            break;
2518 e6e5ad80 bellard
        case 0x3b4:
2519 e6e5ad80 bellard
        case 0x3d4:
2520 b6343073 Juan Quintela
            val = s->cr_index;
2521 e6e5ad80 bellard
            break;
2522 e6e5ad80 bellard
        case 0x3b5:
2523 e6e5ad80 bellard
        case 0x3d5:
2524 b863d514 Juan Quintela
            val = cirrus_vga_read_cr(c, s->cr_index);
2525 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2526 b6343073 Juan Quintela
            printf("vga: read CR%x = 0x%02x\n", s->cr_index, val);
2527 e6e5ad80 bellard
#endif
2528 e6e5ad80 bellard
            break;
2529 e6e5ad80 bellard
        case 0x3ba:
2530 e6e5ad80 bellard
        case 0x3da:
2531 e6e5ad80 bellard
            /* just toggle to fool polling */
2532 b6343073 Juan Quintela
            val = s->st01 = s->retrace(s);
2533 b6343073 Juan Quintela
            s->ar_flip_flop = 0;
2534 e6e5ad80 bellard
            break;
2535 e6e5ad80 bellard
        default:
2536 e6e5ad80 bellard
            val = 0x00;
2537 e6e5ad80 bellard
            break;
2538 e6e5ad80 bellard
        }
2539 e6e5ad80 bellard
    }
2540 e6e5ad80 bellard
#if defined(DEBUG_VGA)
2541 e6e5ad80 bellard
    printf("VGA: read addr=0x%04x data=0x%02x\n", addr, val);
2542 e6e5ad80 bellard
#endif
2543 e6e5ad80 bellard
    return val;
2544 e6e5ad80 bellard
}
2545 e6e5ad80 bellard
2546 0ceac75b Juan Quintela
static void cirrus_vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
2547 e6e5ad80 bellard
{
2548 b6343073 Juan Quintela
    CirrusVGAState *c = opaque;
2549 b6343073 Juan Quintela
    VGACommonState *s = &c->vga;
2550 e6e5ad80 bellard
    int index;
2551 e6e5ad80 bellard
2552 e6e5ad80 bellard
    /* check port range access depending on color/monochrome mode */
2553 b6343073 Juan Quintela
    if (vga_ioport_invalid(s, addr)) {
2554 e6e5ad80 bellard
        return;
2555 25a18cbd Juan Quintela
    }
2556 e6e5ad80 bellard
#ifdef DEBUG_VGA
2557 e6e5ad80 bellard
    printf("VGA: write addr=0x%04x data=0x%02x\n", addr, val);
2558 e6e5ad80 bellard
#endif
2559 e6e5ad80 bellard
2560 e6e5ad80 bellard
    switch (addr) {
2561 e6e5ad80 bellard
    case 0x3c0:
2562 b6343073 Juan Quintela
        if (s->ar_flip_flop == 0) {
2563 e6e5ad80 bellard
            val &= 0x3f;
2564 b6343073 Juan Quintela
            s->ar_index = val;
2565 e6e5ad80 bellard
        } else {
2566 b6343073 Juan Quintela
            index = s->ar_index & 0x1f;
2567 e6e5ad80 bellard
            switch (index) {
2568 e6e5ad80 bellard
            case 0x00 ... 0x0f:
2569 b6343073 Juan Quintela
                s->ar[index] = val & 0x3f;
2570 e6e5ad80 bellard
                break;
2571 e6e5ad80 bellard
            case 0x10:
2572 b6343073 Juan Quintela
                s->ar[index] = val & ~0x10;
2573 e6e5ad80 bellard
                break;
2574 e6e5ad80 bellard
            case 0x11:
2575 b6343073 Juan Quintela
                s->ar[index] = val;
2576 e6e5ad80 bellard
                break;
2577 e6e5ad80 bellard
            case 0x12:
2578 b6343073 Juan Quintela
                s->ar[index] = val & ~0xc0;
2579 e6e5ad80 bellard
                break;
2580 e6e5ad80 bellard
            case 0x13:
2581 b6343073 Juan Quintela
                s->ar[index] = val & ~0xf0;
2582 e6e5ad80 bellard
                break;
2583 e6e5ad80 bellard
            case 0x14:
2584 b6343073 Juan Quintela
                s->ar[index] = val & ~0xf0;
2585 e6e5ad80 bellard
                break;
2586 e6e5ad80 bellard
            default:
2587 e6e5ad80 bellard
                break;
2588 e6e5ad80 bellard
            }
2589 e6e5ad80 bellard
        }
2590 b6343073 Juan Quintela
        s->ar_flip_flop ^= 1;
2591 e6e5ad80 bellard
        break;
2592 e6e5ad80 bellard
    case 0x3c2:
2593 b6343073 Juan Quintela
        s->msr = val & ~0x10;
2594 b6343073 Juan Quintela
        s->update_retrace_info(s);
2595 e6e5ad80 bellard
        break;
2596 e6e5ad80 bellard
    case 0x3c4:
2597 b6343073 Juan Quintela
        s->sr_index = val;
2598 e6e5ad80 bellard
        break;
2599 e6e5ad80 bellard
    case 0x3c5:
2600 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2601 b6343073 Juan Quintela
        printf("vga: write SR%x = 0x%02x\n", s->sr_index, val);
2602 e6e5ad80 bellard
#endif
2603 31c63201 Juan Quintela
        cirrus_vga_write_sr(c, val);
2604 31c63201 Juan Quintela
        break;
2605 e6e5ad80 bellard
        break;
2606 e6e5ad80 bellard
    case 0x3c6:
2607 b6343073 Juan Quintela
        cirrus_write_hidden_dac(c, val);
2608 e6e5ad80 bellard
        break;
2609 e6e5ad80 bellard
    case 0x3c7:
2610 b6343073 Juan Quintela
        s->dac_read_index = val;
2611 b6343073 Juan Quintela
        s->dac_sub_index = 0;
2612 b6343073 Juan Quintela
        s->dac_state = 3;
2613 e6e5ad80 bellard
        break;
2614 e6e5ad80 bellard
    case 0x3c8:
2615 b6343073 Juan Quintela
        s->dac_write_index = val;
2616 b6343073 Juan Quintela
        s->dac_sub_index = 0;
2617 b6343073 Juan Quintela
        s->dac_state = 0;
2618 e6e5ad80 bellard
        break;
2619 e6e5ad80 bellard
    case 0x3c9:
2620 86948bb1 Juan Quintela
        cirrus_vga_write_palette(c, val);
2621 86948bb1 Juan Quintela
        break;
2622 e6e5ad80 bellard
    case 0x3ce:
2623 b6343073 Juan Quintela
        s->gr_index = val;
2624 e6e5ad80 bellard
        break;
2625 e6e5ad80 bellard
    case 0x3cf:
2626 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2627 b6343073 Juan Quintela
        printf("vga: write GR%x = 0x%02x\n", s->gr_index, val);
2628 e6e5ad80 bellard
#endif
2629 22286bc6 Juan Quintela
        cirrus_vga_write_gr(c, s->gr_index, val);
2630 e6e5ad80 bellard
        break;
2631 e6e5ad80 bellard
    case 0x3b4:
2632 e6e5ad80 bellard
    case 0x3d4:
2633 b6343073 Juan Quintela
        s->cr_index = val;
2634 e6e5ad80 bellard
        break;
2635 e6e5ad80 bellard
    case 0x3b5:
2636 e6e5ad80 bellard
    case 0x3d5:
2637 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2638 b6343073 Juan Quintela
        printf("vga: write CR%x = 0x%02x\n", s->cr_index, val);
2639 e6e5ad80 bellard
#endif
2640 4ec1ce04 Juan Quintela
        cirrus_vga_write_cr(c, val);
2641 e6e5ad80 bellard
        break;
2642 e6e5ad80 bellard
    case 0x3ba:
2643 e6e5ad80 bellard
    case 0x3da:
2644 b6343073 Juan Quintela
        s->fcr = val & 0x10;
2645 e6e5ad80 bellard
        break;
2646 e6e5ad80 bellard
    }
2647 e6e5ad80 bellard
}
2648 e6e5ad80 bellard
2649 e6e5ad80 bellard
/***************************************
2650 e6e5ad80 bellard
 *
2651 e36f36e1 bellard
 *  memory-mapped I/O access
2652 e36f36e1 bellard
 *
2653 e36f36e1 bellard
 ***************************************/
2654 e36f36e1 bellard
2655 1e04d4d6 Avi Kivity
static uint64_t cirrus_mmio_read(void *opaque, target_phys_addr_t addr,
2656 1e04d4d6 Avi Kivity
                                 unsigned size)
2657 e36f36e1 bellard
{
2658 e05587e8 Juan Quintela
    CirrusVGAState *s = opaque;
2659 e36f36e1 bellard
2660 e36f36e1 bellard
    if (addr >= 0x100) {
2661 e36f36e1 bellard
        return cirrus_mmio_blt_read(s, addr - 0x100);
2662 e36f36e1 bellard
    } else {
2663 0ceac75b Juan Quintela
        return cirrus_vga_ioport_read(s, addr + 0x3c0);
2664 e36f36e1 bellard
    }
2665 e36f36e1 bellard
}
2666 e36f36e1 bellard
2667 1e04d4d6 Avi Kivity
static void cirrus_mmio_write(void *opaque, target_phys_addr_t addr,
2668 1e04d4d6 Avi Kivity
                              uint64_t val, unsigned size)
2669 e36f36e1 bellard
{
2670 e05587e8 Juan Quintela
    CirrusVGAState *s = opaque;
2671 e36f36e1 bellard
2672 e36f36e1 bellard
    if (addr >= 0x100) {
2673 e36f36e1 bellard
        cirrus_mmio_blt_write(s, addr - 0x100, val);
2674 e36f36e1 bellard
    } else {
2675 0ceac75b Juan Quintela
        cirrus_vga_ioport_write(s, addr + 0x3c0, val);
2676 e36f36e1 bellard
    }
2677 e36f36e1 bellard
}
2678 e36f36e1 bellard
2679 b1950430 Avi Kivity
static const MemoryRegionOps cirrus_mmio_io_ops = {
2680 b1950430 Avi Kivity
    .read = cirrus_mmio_read,
2681 b1950430 Avi Kivity
    .write = cirrus_mmio_write,
2682 b1950430 Avi Kivity
    .endianness = DEVICE_LITTLE_ENDIAN,
2683 1e04d4d6 Avi Kivity
    .impl = {
2684 1e04d4d6 Avi Kivity
        .min_access_size = 1,
2685 1e04d4d6 Avi Kivity
        .max_access_size = 1,
2686 1e04d4d6 Avi Kivity
    },
2687 e36f36e1 bellard
};
2688 e36f36e1 bellard
2689 2c6ab832 bellard
/* load/save state */
2690 2c6ab832 bellard
2691 e59fb374 Juan Quintela
static int cirrus_post_load(void *opaque, int version_id)
2692 2c6ab832 bellard
{
2693 2c6ab832 bellard
    CirrusVGAState *s = opaque;
2694 2c6ab832 bellard
2695 4e12cd94 Avi Kivity
    s->vga.gr[0x00] = s->cirrus_shadow_gr0 & 0x0f;
2696 4e12cd94 Avi Kivity
    s->vga.gr[0x01] = s->cirrus_shadow_gr1 & 0x0f;
2697 2c6ab832 bellard
2698 2bec46dc aliguori
    cirrus_update_memory_access(s);
2699 2c6ab832 bellard
    /* force refresh */
2700 4e12cd94 Avi Kivity
    s->vga.graphic_mode = -1;
2701 2c6ab832 bellard
    cirrus_update_bank_ptr(s, 0);
2702 2c6ab832 bellard
    cirrus_update_bank_ptr(s, 1);
2703 2c6ab832 bellard
    return 0;
2704 2c6ab832 bellard
}
2705 2c6ab832 bellard
2706 7e72abc3 Juan Quintela
static const VMStateDescription vmstate_cirrus_vga = {
2707 7e72abc3 Juan Quintela
    .name = "cirrus_vga",
2708 7e72abc3 Juan Quintela
    .version_id = 2,
2709 7e72abc3 Juan Quintela
    .minimum_version_id = 1,
2710 7e72abc3 Juan Quintela
    .minimum_version_id_old = 1,
2711 7e72abc3 Juan Quintela
    .post_load = cirrus_post_load,
2712 7e72abc3 Juan Quintela
    .fields      = (VMStateField []) {
2713 7e72abc3 Juan Quintela
        VMSTATE_UINT32(vga.latch, CirrusVGAState),
2714 7e72abc3 Juan Quintela
        VMSTATE_UINT8(vga.sr_index, CirrusVGAState),
2715 7e72abc3 Juan Quintela
        VMSTATE_BUFFER(vga.sr, CirrusVGAState),
2716 7e72abc3 Juan Quintela
        VMSTATE_UINT8(vga.gr_index, CirrusVGAState),
2717 7e72abc3 Juan Quintela
        VMSTATE_UINT8(cirrus_shadow_gr0, CirrusVGAState),
2718 7e72abc3 Juan Quintela
        VMSTATE_UINT8(cirrus_shadow_gr1, CirrusVGAState),
2719 7e72abc3 Juan Quintela
        VMSTATE_BUFFER_START_MIDDLE(vga.gr, CirrusVGAState, 2),
2720 7e72abc3 Juan Quintela
        VMSTATE_UINT8(vga.ar_index, CirrusVGAState),
2721 7e72abc3 Juan Quintela
        VMSTATE_BUFFER(vga.ar, CirrusVGAState),
2722 7e72abc3 Juan Quintela
        VMSTATE_INT32(vga.ar_flip_flop, CirrusVGAState),
2723 7e72abc3 Juan Quintela
        VMSTATE_UINT8(vga.cr_index, CirrusVGAState),
2724 7e72abc3 Juan Quintela
        VMSTATE_BUFFER(vga.cr, CirrusVGAState),
2725 7e72abc3 Juan Quintela
        VMSTATE_UINT8(vga.msr, CirrusVGAState),
2726 7e72abc3 Juan Quintela
        VMSTATE_UINT8(vga.fcr, CirrusVGAState),
2727 7e72abc3 Juan Quintela
        VMSTATE_UINT8(vga.st00, CirrusVGAState),
2728 7e72abc3 Juan Quintela
        VMSTATE_UINT8(vga.st01, CirrusVGAState),
2729 7e72abc3 Juan Quintela
        VMSTATE_UINT8(vga.dac_state, CirrusVGAState),
2730 7e72abc3 Juan Quintela
        VMSTATE_UINT8(vga.dac_sub_index, CirrusVGAState),
2731 7e72abc3 Juan Quintela
        VMSTATE_UINT8(vga.dac_read_index, CirrusVGAState),
2732 7e72abc3 Juan Quintela
        VMSTATE_UINT8(vga.dac_write_index, CirrusVGAState),
2733 7e72abc3 Juan Quintela
        VMSTATE_BUFFER(vga.dac_cache, CirrusVGAState),
2734 7e72abc3 Juan Quintela
        VMSTATE_BUFFER(vga.palette, CirrusVGAState),
2735 7e72abc3 Juan Quintela
        VMSTATE_INT32(vga.bank_offset, CirrusVGAState),
2736 7e72abc3 Juan Quintela
        VMSTATE_UINT8(cirrus_hidden_dac_lockindex, CirrusVGAState),
2737 7e72abc3 Juan Quintela
        VMSTATE_UINT8(cirrus_hidden_dac_data, CirrusVGAState),
2738 7e72abc3 Juan Quintela
        VMSTATE_UINT32(hw_cursor_x, CirrusVGAState),
2739 7e72abc3 Juan Quintela
        VMSTATE_UINT32(hw_cursor_y, CirrusVGAState),
2740 7e72abc3 Juan Quintela
        /* XXX: we do not save the bitblt state - we assume we do not save
2741 7e72abc3 Juan Quintela
           the state when the blitter is active */
2742 7e72abc3 Juan Quintela
        VMSTATE_END_OF_LIST()
2743 4f335feb Juan Quintela
    }
2744 7e72abc3 Juan Quintela
};
2745 4f335feb Juan Quintela
2746 7e72abc3 Juan Quintela
static const VMStateDescription vmstate_pci_cirrus_vga = {
2747 7e72abc3 Juan Quintela
    .name = "cirrus_vga",
2748 7e72abc3 Juan Quintela
    .version_id = 2,
2749 7e72abc3 Juan Quintela
    .minimum_version_id = 2,
2750 7e72abc3 Juan Quintela
    .minimum_version_id_old = 2,
2751 7e72abc3 Juan Quintela
    .fields      = (VMStateField []) {
2752 7e72abc3 Juan Quintela
        VMSTATE_PCI_DEVICE(dev, PCICirrusVGAState),
2753 7e72abc3 Juan Quintela
        VMSTATE_STRUCT(cirrus_vga, PCICirrusVGAState, 0,
2754 7e72abc3 Juan Quintela
                       vmstate_cirrus_vga, CirrusVGAState),
2755 7e72abc3 Juan Quintela
        VMSTATE_END_OF_LIST()
2756 7e72abc3 Juan Quintela
    }
2757 7e72abc3 Juan Quintela
};
2758 4f335feb Juan Quintela
2759 e36f36e1 bellard
/***************************************
2760 e36f36e1 bellard
 *
2761 e6e5ad80 bellard
 *  initialize
2762 e6e5ad80 bellard
 *
2763 e6e5ad80 bellard
 ***************************************/
2764 e6e5ad80 bellard
2765 4abc796d blueswir1
static void cirrus_reset(void *opaque)
2766 e6e5ad80 bellard
{
2767 4abc796d blueswir1
    CirrusVGAState *s = opaque;
2768 e6e5ad80 bellard
2769 03a3e7ba Juan Quintela
    vga_common_reset(&s->vga);
2770 ee50c6bc aliguori
    unmap_linear_vram(s);
2771 4e12cd94 Avi Kivity
    s->vga.sr[0x06] = 0x0f;
2772 4abc796d blueswir1
    if (s->device_id == CIRRUS_ID_CLGD5446) {
2773 78e127ef bellard
        /* 4MB 64 bit memory config, always PCI */
2774 4e12cd94 Avi Kivity
        s->vga.sr[0x1F] = 0x2d;                // MemClock
2775 4e12cd94 Avi Kivity
        s->vga.gr[0x18] = 0x0f;             // fastest memory configuration
2776 4e12cd94 Avi Kivity
        s->vga.sr[0x0f] = 0x98;
2777 4e12cd94 Avi Kivity
        s->vga.sr[0x17] = 0x20;
2778 4e12cd94 Avi Kivity
        s->vga.sr[0x15] = 0x04; /* memory size, 3=2MB, 4=4MB */
2779 78e127ef bellard
    } else {
2780 4e12cd94 Avi Kivity
        s->vga.sr[0x1F] = 0x22;                // MemClock
2781 4e12cd94 Avi Kivity
        s->vga.sr[0x0F] = CIRRUS_MEMSIZE_2M;
2782 4e12cd94 Avi Kivity
        s->vga.sr[0x17] = s->bustype;
2783 4e12cd94 Avi Kivity
        s->vga.sr[0x15] = 0x03; /* memory size, 3=2MB, 4=4MB */
2784 78e127ef bellard
    }
2785 4e12cd94 Avi Kivity
    s->vga.cr[0x27] = s->device_id;
2786 e6e5ad80 bellard
2787 78e127ef bellard
    /* Win2K seems to assume that the pattern buffer is at 0xff
2788 78e127ef bellard
       initially ! */
2789 4e12cd94 Avi Kivity
    memset(s->vga.vram_ptr, 0xff, s->real_vram_size);
2790 78e127ef bellard
2791 e6e5ad80 bellard
    s->cirrus_hidden_dac_lockindex = 5;
2792 e6e5ad80 bellard
    s->cirrus_hidden_dac_data = 0;
2793 4abc796d blueswir1
}
2794 4abc796d blueswir1
2795 b1950430 Avi Kivity
static const MemoryRegionOps cirrus_linear_io_ops = {
2796 b1950430 Avi Kivity
    .read = cirrus_linear_read,
2797 b1950430 Avi Kivity
    .write = cirrus_linear_write,
2798 b1950430 Avi Kivity
    .endianness = DEVICE_LITTLE_ENDIAN,
2799 899adf81 Avi Kivity
    .impl = {
2800 899adf81 Avi Kivity
        .min_access_size = 1,
2801 899adf81 Avi Kivity
        .max_access_size = 1,
2802 899adf81 Avi Kivity
    },
2803 b1950430 Avi Kivity
};
2804 b1950430 Avi Kivity
2805 be20f9e9 Avi Kivity
static void cirrus_init_common(CirrusVGAState * s, int device_id, int is_pci,
2806 be20f9e9 Avi Kivity
                               MemoryRegion *system_memory)
2807 4abc796d blueswir1
{
2808 4abc796d blueswir1
    int i;
2809 4abc796d blueswir1
    static int inited;
2810 4abc796d blueswir1
2811 4abc796d blueswir1
    if (!inited) {
2812 4abc796d blueswir1
        inited = 1;
2813 4abc796d blueswir1
        for(i = 0;i < 256; i++)
2814 4abc796d blueswir1
            rop_to_index[i] = CIRRUS_ROP_NOP_INDEX; /* nop rop */
2815 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_0] = 0;
2816 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_SRC_AND_DST] = 1;
2817 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_NOP] = 2;
2818 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_SRC_AND_NOTDST] = 3;
2819 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_NOTDST] = 4;
2820 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_SRC] = 5;
2821 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_1] = 6;
2822 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_NOTSRC_AND_DST] = 7;
2823 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_SRC_XOR_DST] = 8;
2824 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_SRC_OR_DST] = 9;
2825 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_NOTSRC_OR_NOTDST] = 10;
2826 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_SRC_NOTXOR_DST] = 11;
2827 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_SRC_OR_NOTDST] = 12;
2828 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_NOTSRC] = 13;
2829 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_NOTSRC_OR_DST] = 14;
2830 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_NOTSRC_AND_NOTDST] = 15;
2831 4abc796d blueswir1
        s->device_id = device_id;
2832 4abc796d blueswir1
        if (is_pci)
2833 4abc796d blueswir1
            s->bustype = CIRRUS_BUSTYPE_PCI;
2834 4abc796d blueswir1
        else
2835 4abc796d blueswir1
            s->bustype = CIRRUS_BUSTYPE_ISA;
2836 4abc796d blueswir1
    }
2837 4abc796d blueswir1
2838 0ceac75b Juan Quintela
    register_ioport_write(0x3c0, 16, 1, cirrus_vga_ioport_write, s);
2839 4abc796d blueswir1
2840 0ceac75b Juan Quintela
    register_ioport_write(0x3b4, 2, 1, cirrus_vga_ioport_write, s);
2841 0ceac75b Juan Quintela
    register_ioport_write(0x3d4, 2, 1, cirrus_vga_ioport_write, s);
2842 0ceac75b Juan Quintela
    register_ioport_write(0x3ba, 1, 1, cirrus_vga_ioport_write, s);
2843 0ceac75b Juan Quintela
    register_ioport_write(0x3da, 1, 1, cirrus_vga_ioport_write, s);
2844 4abc796d blueswir1
2845 0ceac75b Juan Quintela
    register_ioport_read(0x3c0, 16, 1, cirrus_vga_ioport_read, s);
2846 4abc796d blueswir1
2847 0ceac75b Juan Quintela
    register_ioport_read(0x3b4, 2, 1, cirrus_vga_ioport_read, s);
2848 0ceac75b Juan Quintela
    register_ioport_read(0x3d4, 2, 1, cirrus_vga_ioport_read, s);
2849 0ceac75b Juan Quintela
    register_ioport_read(0x3ba, 1, 1, cirrus_vga_ioport_read, s);
2850 0ceac75b Juan Quintela
    register_ioport_read(0x3da, 1, 1, cirrus_vga_ioport_read, s);
2851 4abc796d blueswir1
2852 b1950430 Avi Kivity
    memory_region_init(&s->low_mem_container,
2853 b1950430 Avi Kivity
                       "cirrus-lowmem-container",
2854 b1950430 Avi Kivity
                       0x20000);
2855 b1950430 Avi Kivity
2856 b1950430 Avi Kivity
    memory_region_init_io(&s->low_mem, &cirrus_vga_mem_ops, s,
2857 b1950430 Avi Kivity
                          "cirrus-low-memory", 0x20000);
2858 b1950430 Avi Kivity
    memory_region_add_subregion(&s->low_mem_container, 0, &s->low_mem);
2859 be20f9e9 Avi Kivity
    memory_region_add_subregion_overlap(system_memory,
2860 b1950430 Avi Kivity
                                        isa_mem_base + 0x000a0000,
2861 b1950430 Avi Kivity
                                        &s->low_mem_container,
2862 b1950430 Avi Kivity
                                        1);
2863 b1950430 Avi Kivity
    memory_region_set_coalescing(&s->low_mem);
2864 2c6ab832 bellard
2865 fefe54e3 aliguori
    /* I/O handler for LFB */
2866 b1950430 Avi Kivity
    memory_region_init_io(&s->cirrus_linear_io, &cirrus_linear_io_ops, s,
2867 b1950430 Avi Kivity
                          "cirrus-linear-io", VGA_RAM_SIZE);
2868 fefe54e3 aliguori
2869 fefe54e3 aliguori
    /* I/O handler for LFB */
2870 b1950430 Avi Kivity
    memory_region_init_io(&s->cirrus_linear_bitblt_io,
2871 b1950430 Avi Kivity
                          &cirrus_linear_bitblt_io_ops,
2872 b1950430 Avi Kivity
                          s,
2873 b1950430 Avi Kivity
                          "cirrus-bitblt-mmio",
2874 b1950430 Avi Kivity
                          0x400000);
2875 fefe54e3 aliguori
2876 fefe54e3 aliguori
    /* I/O handler for memory-mapped I/O */
2877 b1950430 Avi Kivity
    memory_region_init_io(&s->cirrus_mmio_io, &cirrus_mmio_io_ops, s,
2878 b1950430 Avi Kivity
                          "cirrus-mmio", CIRRUS_PNPMMIO_SIZE);
2879 fefe54e3 aliguori
2880 fefe54e3 aliguori
    s->real_vram_size =
2881 fefe54e3 aliguori
        (s->device_id == CIRRUS_ID_CLGD5446) ? 4096 * 1024 : 2048 * 1024;
2882 fefe54e3 aliguori
2883 4e12cd94 Avi Kivity
    /* XXX: s->vga.vram_size must be a power of two */
2884 fefe54e3 aliguori
    s->cirrus_addr_mask = s->real_vram_size - 1;
2885 fefe54e3 aliguori
    s->linear_mmio_mask = s->real_vram_size - 256;
2886 fefe54e3 aliguori
2887 4e12cd94 Avi Kivity
    s->vga.get_bpp = cirrus_get_bpp;
2888 4e12cd94 Avi Kivity
    s->vga.get_offsets = cirrus_get_offsets;
2889 4e12cd94 Avi Kivity
    s->vga.get_resolution = cirrus_get_resolution;
2890 4e12cd94 Avi Kivity
    s->vga.cursor_invalidate = cirrus_cursor_invalidate;
2891 4e12cd94 Avi Kivity
    s->vga.cursor_draw_line = cirrus_cursor_draw_line;
2892 fefe54e3 aliguori
2893 a08d4367 Jan Kiszka
    qemu_register_reset(cirrus_reset, s);
2894 e6e5ad80 bellard
}
2895 e6e5ad80 bellard
2896 e6e5ad80 bellard
/***************************************
2897 e6e5ad80 bellard
 *
2898 e6e5ad80 bellard
 *  ISA bus support
2899 e6e5ad80 bellard
 *
2900 e6e5ad80 bellard
 ***************************************/
2901 e6e5ad80 bellard
2902 be20f9e9 Avi Kivity
void isa_cirrus_vga_init(MemoryRegion *system_memory)
2903 e6e5ad80 bellard
{
2904 e6e5ad80 bellard
    CirrusVGAState *s;
2905 e6e5ad80 bellard
2906 7267c094 Anthony Liguori
    s = g_malloc0(sizeof(CirrusVGAState));
2907 3b46e624 ths
2908 fbe1b595 Paul Brook
    vga_common_init(&s->vga, VGA_RAM_SIZE);
2909 be20f9e9 Avi Kivity
    cirrus_init_common(s, CIRRUS_ID_CLGD5430, 0, system_memory);
2910 4e12cd94 Avi Kivity
    s->vga.ds = graphic_console_init(s->vga.update, s->vga.invalidate,
2911 4e12cd94 Avi Kivity
                                     s->vga.screen_dump, s->vga.text_update,
2912 4e12cd94 Avi Kivity
                                     &s->vga);
2913 0be71e32 Alex Williamson
    vmstate_register(NULL, 0, &vmstate_cirrus_vga, s);
2914 5245d57a Gerd Hoffmann
    rom_add_vga(VGABIOS_CIRRUS_FILENAME);
2915 e6e5ad80 bellard
    /* XXX ISA-LFB support */
2916 e6e5ad80 bellard
}
2917 e6e5ad80 bellard
2918 e6e5ad80 bellard
/***************************************
2919 e6e5ad80 bellard
 *
2920 e6e5ad80 bellard
 *  PCI bus support
2921 e6e5ad80 bellard
 *
2922 e6e5ad80 bellard
 ***************************************/
2923 e6e5ad80 bellard
2924 81a322d4 Gerd Hoffmann
static int pci_cirrus_vga_initfn(PCIDevice *dev)
2925 a414c306 Gerd Hoffmann
{
2926 a414c306 Gerd Hoffmann
     PCICirrusVGAState *d = DO_UPCAST(PCICirrusVGAState, dev, dev);
2927 a414c306 Gerd Hoffmann
     CirrusVGAState *s = &d->cirrus_vga;
2928 5b96d8f9 Isaku Yamahata
     PCIDeviceInfo *info = DO_UPCAST(PCIDeviceInfo, qdev, dev->qdev.info);
2929 5b96d8f9 Isaku Yamahata
     int16_t device_id = info->device_id;
2930 a414c306 Gerd Hoffmann
2931 a414c306 Gerd Hoffmann
     /* setup VGA */
2932 a414c306 Gerd Hoffmann
     vga_common_init(&s->vga, VGA_RAM_SIZE);
2933 be20f9e9 Avi Kivity
     cirrus_init_common(s, device_id, 1, pci_address_space(dev));
2934 a414c306 Gerd Hoffmann
     s->vga.ds = graphic_console_init(s->vga.update, s->vga.invalidate,
2935 a414c306 Gerd Hoffmann
                                      s->vga.screen_dump, s->vga.text_update,
2936 a414c306 Gerd Hoffmann
                                      &s->vga);
2937 a414c306 Gerd Hoffmann
2938 a414c306 Gerd Hoffmann
     /* setup PCI */
2939 a414c306 Gerd Hoffmann
2940 b1950430 Avi Kivity
    memory_region_init(&s->pci_bar, "cirrus-pci-bar0", 0x2000000);
2941 b1950430 Avi Kivity
2942 b1950430 Avi Kivity
    /* XXX: add byte swapping apertures */
2943 b1950430 Avi Kivity
    memory_region_add_subregion(&s->pci_bar, 0, &s->cirrus_linear_io);
2944 b1950430 Avi Kivity
    memory_region_add_subregion(&s->pci_bar, 0x1000000,
2945 b1950430 Avi Kivity
                                &s->cirrus_linear_bitblt_io);
2946 b1950430 Avi Kivity
2947 a414c306 Gerd Hoffmann
     /* setup memory space */
2948 a414c306 Gerd Hoffmann
     /* memory #0 LFB */
2949 a414c306 Gerd Hoffmann
     /* memory #1 memory-mapped I/O */
2950 a414c306 Gerd Hoffmann
     /* XXX: s->vga.vram_size must be a power of two */
2951 e824b2cc Avi Kivity
     pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->pci_bar);
2952 a414c306 Gerd Hoffmann
     if (device_id == CIRRUS_ID_CLGD5446) {
2953 e824b2cc Avi Kivity
         pci_register_bar(&d->dev, 1, 0, &s->cirrus_mmio_io);
2954 a414c306 Gerd Hoffmann
     }
2955 81a322d4 Gerd Hoffmann
     return 0;
2956 a414c306 Gerd Hoffmann
}
2957 a414c306 Gerd Hoffmann
2958 fbe1b595 Paul Brook
void pci_cirrus_vga_init(PCIBus *bus)
2959 e6e5ad80 bellard
{
2960 556cd098 Markus Armbruster
    pci_create_simple(bus, -1, "cirrus-vga");
2961 a414c306 Gerd Hoffmann
}
2962 d34cab9f ths
2963 a414c306 Gerd Hoffmann
static PCIDeviceInfo cirrus_vga_info = {
2964 556cd098 Markus Armbruster
    .qdev.name    = "cirrus-vga",
2965 556cd098 Markus Armbruster
    .qdev.desc    = "Cirrus CLGD 54xx VGA",
2966 a414c306 Gerd Hoffmann
    .qdev.size    = sizeof(PCICirrusVGAState),
2967 be73cfe2 Juan Quintela
    .qdev.vmsd    = &vmstate_pci_cirrus_vga,
2968 be92bbf7 Gerd Hoffmann
    .no_hotplug   = 1,
2969 a414c306 Gerd Hoffmann
    .init         = pci_cirrus_vga_initfn,
2970 8c52c8f3 Gerd Hoffmann
    .romfile      = VGABIOS_CIRRUS_FILENAME,
2971 5b96d8f9 Isaku Yamahata
    .vendor_id    = PCI_VENDOR_ID_CIRRUS,
2972 5b96d8f9 Isaku Yamahata
    .device_id    = CIRRUS_ID_CLGD5446,
2973 5b96d8f9 Isaku Yamahata
    .class_id     = PCI_CLASS_DISPLAY_VGA,
2974 a414c306 Gerd Hoffmann
};
2975 e6e5ad80 bellard
2976 a414c306 Gerd Hoffmann
static void cirrus_vga_register(void)
2977 a414c306 Gerd Hoffmann
{
2978 a414c306 Gerd Hoffmann
    pci_qdev_register(&cirrus_vga_info);
2979 e6e5ad80 bellard
}
2980 a414c306 Gerd Hoffmann
device_init(cirrus_vga_register);