Statistics
| Branch: | Revision:

root / hw / lsi53c895a.c @ 0dad6c35

History | View | Annotate | Download (61.2 kB)

1 5fafdf24 ths
/*
2 7d8406be pbrook
 * QEMU LSI53C895A SCSI Host Bus Adapter emulation
3 7d8406be pbrook
 *
4 7d8406be pbrook
 * Copyright (c) 2006 CodeSourcery.
5 7d8406be pbrook
 * Written by Paul Brook
6 7d8406be pbrook
 *
7 8e31bf38 Matthew Fernandez
 * This code is licensed under the LGPL.
8 7d8406be pbrook
 */
9 7d8406be pbrook
10 7d8406be pbrook
/* ??? Need to check if the {read,write}[wl] routines work properly on
11 7d8406be pbrook
   big-endian targets.  */
12 7d8406be pbrook
13 a15fdf86 Laszlo Ast
#include <assert.h>
14 777aec7a Nolan
15 87ecb68b pbrook
#include "hw.h"
16 87ecb68b pbrook
#include "pci.h"
17 43b443b6 Gerd Hoffmann
#include "scsi.h"
18 9ba4524c Eduard - Gabriel Munteanu
#include "block_int.h"
19 9ba4524c Eduard - Gabriel Munteanu
#include "dma.h"
20 7d8406be pbrook
21 7d8406be pbrook
//#define DEBUG_LSI
22 7d8406be pbrook
//#define DEBUG_LSI_REG
23 7d8406be pbrook
24 7d8406be pbrook
#ifdef DEBUG_LSI
25 001faf32 Blue Swirl
#define DPRINTF(fmt, ...) \
26 001faf32 Blue Swirl
do { printf("lsi_scsi: " fmt , ## __VA_ARGS__); } while (0)
27 001faf32 Blue Swirl
#define BADF(fmt, ...) \
28 001faf32 Blue Swirl
do { fprintf(stderr, "lsi_scsi: error: " fmt , ## __VA_ARGS__); exit(1);} while (0)
29 7d8406be pbrook
#else
30 001faf32 Blue Swirl
#define DPRINTF(fmt, ...) do {} while(0)
31 001faf32 Blue Swirl
#define BADF(fmt, ...) \
32 001faf32 Blue Swirl
do { fprintf(stderr, "lsi_scsi: error: " fmt , ## __VA_ARGS__);} while (0)
33 7d8406be pbrook
#endif
34 7d8406be pbrook
35 18e08a55 Michael S. Tsirkin
#define LSI_MAX_DEVS 7
36 18e08a55 Michael S. Tsirkin
37 7d8406be pbrook
#define LSI_SCNTL0_TRG    0x01
38 7d8406be pbrook
#define LSI_SCNTL0_AAP    0x02
39 7d8406be pbrook
#define LSI_SCNTL0_EPC    0x08
40 7d8406be pbrook
#define LSI_SCNTL0_WATN   0x10
41 7d8406be pbrook
#define LSI_SCNTL0_START  0x20
42 7d8406be pbrook
43 7d8406be pbrook
#define LSI_SCNTL1_SST    0x01
44 7d8406be pbrook
#define LSI_SCNTL1_IARB   0x02
45 7d8406be pbrook
#define LSI_SCNTL1_AESP   0x04
46 7d8406be pbrook
#define LSI_SCNTL1_RST    0x08
47 7d8406be pbrook
#define LSI_SCNTL1_CON    0x10
48 7d8406be pbrook
#define LSI_SCNTL1_DHP    0x20
49 7d8406be pbrook
#define LSI_SCNTL1_ADB    0x40
50 7d8406be pbrook
#define LSI_SCNTL1_EXC    0x80
51 7d8406be pbrook
52 7d8406be pbrook
#define LSI_SCNTL2_WSR    0x01
53 7d8406be pbrook
#define LSI_SCNTL2_VUE0   0x02
54 7d8406be pbrook
#define LSI_SCNTL2_VUE1   0x04
55 7d8406be pbrook
#define LSI_SCNTL2_WSS    0x08
56 7d8406be pbrook
#define LSI_SCNTL2_SLPHBEN 0x10
57 7d8406be pbrook
#define LSI_SCNTL2_SLPMD  0x20
58 7d8406be pbrook
#define LSI_SCNTL2_CHM    0x40
59 7d8406be pbrook
#define LSI_SCNTL2_SDU    0x80
60 7d8406be pbrook
61 7d8406be pbrook
#define LSI_ISTAT0_DIP    0x01
62 7d8406be pbrook
#define LSI_ISTAT0_SIP    0x02
63 7d8406be pbrook
#define LSI_ISTAT0_INTF   0x04
64 7d8406be pbrook
#define LSI_ISTAT0_CON    0x08
65 7d8406be pbrook
#define LSI_ISTAT0_SEM    0x10
66 7d8406be pbrook
#define LSI_ISTAT0_SIGP   0x20
67 7d8406be pbrook
#define LSI_ISTAT0_SRST   0x40
68 7d8406be pbrook
#define LSI_ISTAT0_ABRT   0x80
69 7d8406be pbrook
70 7d8406be pbrook
#define LSI_ISTAT1_SI     0x01
71 7d8406be pbrook
#define LSI_ISTAT1_SRUN   0x02
72 7d8406be pbrook
#define LSI_ISTAT1_FLSH   0x04
73 7d8406be pbrook
74 7d8406be pbrook
#define LSI_SSTAT0_SDP0   0x01
75 7d8406be pbrook
#define LSI_SSTAT0_RST    0x02
76 7d8406be pbrook
#define LSI_SSTAT0_WOA    0x04
77 7d8406be pbrook
#define LSI_SSTAT0_LOA    0x08
78 7d8406be pbrook
#define LSI_SSTAT0_AIP    0x10
79 7d8406be pbrook
#define LSI_SSTAT0_OLF    0x20
80 7d8406be pbrook
#define LSI_SSTAT0_ORF    0x40
81 7d8406be pbrook
#define LSI_SSTAT0_ILF    0x80
82 7d8406be pbrook
83 7d8406be pbrook
#define LSI_SIST0_PAR     0x01
84 7d8406be pbrook
#define LSI_SIST0_RST     0x02
85 7d8406be pbrook
#define LSI_SIST0_UDC     0x04
86 7d8406be pbrook
#define LSI_SIST0_SGE     0x08
87 7d8406be pbrook
#define LSI_SIST0_RSL     0x10
88 7d8406be pbrook
#define LSI_SIST0_SEL     0x20
89 7d8406be pbrook
#define LSI_SIST0_CMP     0x40
90 7d8406be pbrook
#define LSI_SIST0_MA      0x80
91 7d8406be pbrook
92 7d8406be pbrook
#define LSI_SIST1_HTH     0x01
93 7d8406be pbrook
#define LSI_SIST1_GEN     0x02
94 7d8406be pbrook
#define LSI_SIST1_STO     0x04
95 7d8406be pbrook
#define LSI_SIST1_SBMC    0x10
96 7d8406be pbrook
97 7d8406be pbrook
#define LSI_SOCL_IO       0x01
98 7d8406be pbrook
#define LSI_SOCL_CD       0x02
99 7d8406be pbrook
#define LSI_SOCL_MSG      0x04
100 7d8406be pbrook
#define LSI_SOCL_ATN      0x08
101 7d8406be pbrook
#define LSI_SOCL_SEL      0x10
102 7d8406be pbrook
#define LSI_SOCL_BSY      0x20
103 7d8406be pbrook
#define LSI_SOCL_ACK      0x40
104 7d8406be pbrook
#define LSI_SOCL_REQ      0x80
105 7d8406be pbrook
106 7d8406be pbrook
#define LSI_DSTAT_IID     0x01
107 7d8406be pbrook
#define LSI_DSTAT_SIR     0x04
108 7d8406be pbrook
#define LSI_DSTAT_SSI     0x08
109 7d8406be pbrook
#define LSI_DSTAT_ABRT    0x10
110 7d8406be pbrook
#define LSI_DSTAT_BF      0x20
111 7d8406be pbrook
#define LSI_DSTAT_MDPE    0x40
112 7d8406be pbrook
#define LSI_DSTAT_DFE     0x80
113 7d8406be pbrook
114 7d8406be pbrook
#define LSI_DCNTL_COM     0x01
115 7d8406be pbrook
#define LSI_DCNTL_IRQD    0x02
116 7d8406be pbrook
#define LSI_DCNTL_STD     0x04
117 7d8406be pbrook
#define LSI_DCNTL_IRQM    0x08
118 7d8406be pbrook
#define LSI_DCNTL_SSM     0x10
119 7d8406be pbrook
#define LSI_DCNTL_PFEN    0x20
120 7d8406be pbrook
#define LSI_DCNTL_PFF     0x40
121 7d8406be pbrook
#define LSI_DCNTL_CLSE    0x80
122 7d8406be pbrook
123 7d8406be pbrook
#define LSI_DMODE_MAN     0x01
124 7d8406be pbrook
#define LSI_DMODE_BOF     0x02
125 7d8406be pbrook
#define LSI_DMODE_ERMP    0x04
126 7d8406be pbrook
#define LSI_DMODE_ERL     0x08
127 7d8406be pbrook
#define LSI_DMODE_DIOM    0x10
128 7d8406be pbrook
#define LSI_DMODE_SIOM    0x20
129 7d8406be pbrook
130 7d8406be pbrook
#define LSI_CTEST2_DACK   0x01
131 7d8406be pbrook
#define LSI_CTEST2_DREQ   0x02
132 7d8406be pbrook
#define LSI_CTEST2_TEOP   0x04
133 7d8406be pbrook
#define LSI_CTEST2_PCICIE 0x08
134 7d8406be pbrook
#define LSI_CTEST2_CM     0x10
135 7d8406be pbrook
#define LSI_CTEST2_CIO    0x20
136 7d8406be pbrook
#define LSI_CTEST2_SIGP   0x40
137 7d8406be pbrook
#define LSI_CTEST2_DDIR   0x80
138 7d8406be pbrook
139 7d8406be pbrook
#define LSI_CTEST5_BL2    0x04
140 7d8406be pbrook
#define LSI_CTEST5_DDIR   0x08
141 7d8406be pbrook
#define LSI_CTEST5_MASR   0x10
142 7d8406be pbrook
#define LSI_CTEST5_DFSN   0x20
143 7d8406be pbrook
#define LSI_CTEST5_BBCK   0x40
144 7d8406be pbrook
#define LSI_CTEST5_ADCK   0x80
145 7d8406be pbrook
146 7d8406be pbrook
#define LSI_CCNTL0_DILS   0x01
147 7d8406be pbrook
#define LSI_CCNTL0_DISFC  0x10
148 7d8406be pbrook
#define LSI_CCNTL0_ENNDJ  0x20
149 7d8406be pbrook
#define LSI_CCNTL0_PMJCTL 0x40
150 7d8406be pbrook
#define LSI_CCNTL0_ENPMJ  0x80
151 7d8406be pbrook
152 b25cf589 aliguori
#define LSI_CCNTL1_EN64DBMV  0x01
153 b25cf589 aliguori
#define LSI_CCNTL1_EN64TIBMV 0x02
154 b25cf589 aliguori
#define LSI_CCNTL1_64TIMOD   0x04
155 b25cf589 aliguori
#define LSI_CCNTL1_DDAC      0x08
156 b25cf589 aliguori
#define LSI_CCNTL1_ZMOD      0x80
157 b25cf589 aliguori
158 e560125e Laszlo Ast
/* Enable Response to Reselection */
159 e560125e Laszlo Ast
#define LSI_SCID_RRE      0x60
160 e560125e Laszlo Ast
161 b25cf589 aliguori
#define LSI_CCNTL1_40BIT (LSI_CCNTL1_EN64TIBMV|LSI_CCNTL1_64TIMOD)
162 b25cf589 aliguori
163 7d8406be pbrook
#define PHASE_DO          0
164 7d8406be pbrook
#define PHASE_DI          1
165 7d8406be pbrook
#define PHASE_CMD         2
166 7d8406be pbrook
#define PHASE_ST          3
167 7d8406be pbrook
#define PHASE_MO          6
168 7d8406be pbrook
#define PHASE_MI          7
169 7d8406be pbrook
#define PHASE_MASK        7
170 7d8406be pbrook
171 a917d384 pbrook
/* Maximum length of MSG IN data.  */
172 a917d384 pbrook
#define LSI_MAX_MSGIN_LEN 8
173 a917d384 pbrook
174 a917d384 pbrook
/* Flag set if this is a tagged command.  */
175 a917d384 pbrook
#define LSI_TAG_VALID     (1 << 16)
176 a917d384 pbrook
177 042ec49d Gerd Hoffmann
typedef struct lsi_request {
178 5c6c0e51 Hannes Reinecke
    SCSIRequest *req;
179 a917d384 pbrook
    uint32_t tag;
180 b96a0da0 Gerd Hoffmann
    uint32_t dma_len;
181 b96a0da0 Gerd Hoffmann
    uint8_t *dma_buf;
182 a917d384 pbrook
    uint32_t pending;
183 a917d384 pbrook
    int out;
184 042ec49d Gerd Hoffmann
    QTAILQ_ENTRY(lsi_request) next;
185 042ec49d Gerd Hoffmann
} lsi_request;
186 4d611c9a pbrook
187 7d8406be pbrook
typedef struct {
188 f305261f Juan Quintela
    PCIDevice dev;
189 b0ce84e5 Avi Kivity
    MemoryRegion mmio_io;
190 b0ce84e5 Avi Kivity
    MemoryRegion ram_io;
191 b0ce84e5 Avi Kivity
    MemoryRegion io_io;
192 7d8406be pbrook
193 7d8406be pbrook
    int carry; /* ??? Should this be an a visible register somewhere?  */
194 2f172849 Hannes Reinecke
    int status;
195 a917d384 pbrook
    /* Action to take at the end of a MSG IN phase.
196 a15fdf86 Laszlo Ast
       0 = COMMAND, 1 = disconnect, 2 = DATA OUT, 3 = DATA IN.  */
197 a917d384 pbrook
    int msg_action;
198 a917d384 pbrook
    int msg_len;
199 a917d384 pbrook
    uint8_t msg[LSI_MAX_MSGIN_LEN];
200 4d611c9a pbrook
    /* 0 if SCRIPTS are running or stopped.
201 4d611c9a pbrook
     * 1 if a Wait Reselect instruction has been issued.
202 a917d384 pbrook
     * 2 if processing DMA from lsi_execute_script.
203 a917d384 pbrook
     * 3 if a DMA operation is in progress.  */
204 7d8406be pbrook
    int waiting;
205 ca9c39fa Gerd Hoffmann
    SCSIBus bus;
206 7d8406be pbrook
    int current_lun;
207 a917d384 pbrook
    /* The tag is a combination of the device ID and the SCSI tag.  */
208 af12ac98 Gerd Hoffmann
    uint32_t select_tag;
209 8ccc2ace ths
    int command_complete;
210 042ec49d Gerd Hoffmann
    QTAILQ_HEAD(, lsi_request) queue;
211 af12ac98 Gerd Hoffmann
    lsi_request *current;
212 7d8406be pbrook
213 7d8406be pbrook
    uint32_t dsa;
214 7d8406be pbrook
    uint32_t temp;
215 7d8406be pbrook
    uint32_t dnad;
216 7d8406be pbrook
    uint32_t dbc;
217 7d8406be pbrook
    uint8_t istat0;
218 7d8406be pbrook
    uint8_t istat1;
219 7d8406be pbrook
    uint8_t dcmd;
220 7d8406be pbrook
    uint8_t dstat;
221 7d8406be pbrook
    uint8_t dien;
222 7d8406be pbrook
    uint8_t sist0;
223 7d8406be pbrook
    uint8_t sist1;
224 7d8406be pbrook
    uint8_t sien0;
225 7d8406be pbrook
    uint8_t sien1;
226 7d8406be pbrook
    uint8_t mbox0;
227 7d8406be pbrook
    uint8_t mbox1;
228 7d8406be pbrook
    uint8_t dfifo;
229 9167a69a balrog
    uint8_t ctest2;
230 7d8406be pbrook
    uint8_t ctest3;
231 7d8406be pbrook
    uint8_t ctest4;
232 7d8406be pbrook
    uint8_t ctest5;
233 7d8406be pbrook
    uint8_t ccntl0;
234 7d8406be pbrook
    uint8_t ccntl1;
235 7d8406be pbrook
    uint32_t dsp;
236 7d8406be pbrook
    uint32_t dsps;
237 7d8406be pbrook
    uint8_t dmode;
238 7d8406be pbrook
    uint8_t dcntl;
239 7d8406be pbrook
    uint8_t scntl0;
240 7d8406be pbrook
    uint8_t scntl1;
241 7d8406be pbrook
    uint8_t scntl2;
242 7d8406be pbrook
    uint8_t scntl3;
243 7d8406be pbrook
    uint8_t sstat0;
244 7d8406be pbrook
    uint8_t sstat1;
245 7d8406be pbrook
    uint8_t scid;
246 7d8406be pbrook
    uint8_t sxfer;
247 7d8406be pbrook
    uint8_t socl;
248 7d8406be pbrook
    uint8_t sdid;
249 a917d384 pbrook
    uint8_t ssid;
250 7d8406be pbrook
    uint8_t sfbr;
251 7d8406be pbrook
    uint8_t stest1;
252 7d8406be pbrook
    uint8_t stest2;
253 7d8406be pbrook
    uint8_t stest3;
254 a917d384 pbrook
    uint8_t sidl;
255 7d8406be pbrook
    uint8_t stime0;
256 7d8406be pbrook
    uint8_t respid0;
257 7d8406be pbrook
    uint8_t respid1;
258 7d8406be pbrook
    uint32_t mmrs;
259 7d8406be pbrook
    uint32_t mmws;
260 7d8406be pbrook
    uint32_t sfs;
261 7d8406be pbrook
    uint32_t drs;
262 7d8406be pbrook
    uint32_t sbms;
263 ab57d967 aliguori
    uint32_t dbms;
264 7d8406be pbrook
    uint32_t dnad64;
265 7d8406be pbrook
    uint32_t pmjad1;
266 7d8406be pbrook
    uint32_t pmjad2;
267 7d8406be pbrook
    uint32_t rbc;
268 7d8406be pbrook
    uint32_t ua;
269 7d8406be pbrook
    uint32_t ia;
270 7d8406be pbrook
    uint32_t sbc;
271 7d8406be pbrook
    uint32_t csbc;
272 dcfb9014 ths
    uint32_t scratch[18]; /* SCRATCHA-SCRATCHR */
273 bd8ee11a Sebastian Herbszt
    uint8_t sbr;
274 7d8406be pbrook
275 7d8406be pbrook
    /* Script ram is stored as 32-bit words in host byteorder.  */
276 7d8406be pbrook
    uint32_t script_ram[2048];
277 7d8406be pbrook
} LSIState;
278 7d8406be pbrook
279 e560125e Laszlo Ast
static inline int lsi_irq_on_rsl(LSIState *s)
280 e560125e Laszlo Ast
{
281 e560125e Laszlo Ast
    return (s->sien0 & LSI_SIST0_RSL) && (s->scid & LSI_SCID_RRE);
282 e560125e Laszlo Ast
}
283 e560125e Laszlo Ast
284 7d8406be pbrook
static void lsi_soft_reset(LSIState *s)
285 7d8406be pbrook
{
286 51336214 Jan Kiszka
    lsi_request *p;
287 51336214 Jan Kiszka
288 7d8406be pbrook
    DPRINTF("Reset\n");
289 7d8406be pbrook
    s->carry = 0;
290 7d8406be pbrook
291 d43ba0af Jan Kiszka
    s->msg_action = 0;
292 d43ba0af Jan Kiszka
    s->msg_len = 0;
293 7d8406be pbrook
    s->waiting = 0;
294 7d8406be pbrook
    s->dsa = 0;
295 7d8406be pbrook
    s->dnad = 0;
296 7d8406be pbrook
    s->dbc = 0;
297 7d8406be pbrook
    s->temp = 0;
298 7d8406be pbrook
    memset(s->scratch, 0, sizeof(s->scratch));
299 7d8406be pbrook
    s->istat0 = 0;
300 7d8406be pbrook
    s->istat1 = 0;
301 12aa6dd6 Jan Kiszka
    s->dcmd = 0x40;
302 12aa6dd6 Jan Kiszka
    s->dstat = LSI_DSTAT_DFE;
303 7d8406be pbrook
    s->dien = 0;
304 7d8406be pbrook
    s->sist0 = 0;
305 7d8406be pbrook
    s->sist1 = 0;
306 7d8406be pbrook
    s->sien0 = 0;
307 7d8406be pbrook
    s->sien1 = 0;
308 7d8406be pbrook
    s->mbox0 = 0;
309 7d8406be pbrook
    s->mbox1 = 0;
310 7d8406be pbrook
    s->dfifo = 0;
311 12aa6dd6 Jan Kiszka
    s->ctest2 = LSI_CTEST2_DACK;
312 7d8406be pbrook
    s->ctest3 = 0;
313 7d8406be pbrook
    s->ctest4 = 0;
314 7d8406be pbrook
    s->ctest5 = 0;
315 7d8406be pbrook
    s->ccntl0 = 0;
316 7d8406be pbrook
    s->ccntl1 = 0;
317 7d8406be pbrook
    s->dsp = 0;
318 7d8406be pbrook
    s->dsps = 0;
319 7d8406be pbrook
    s->dmode = 0;
320 7d8406be pbrook
    s->dcntl = 0;
321 7d8406be pbrook
    s->scntl0 = 0xc0;
322 7d8406be pbrook
    s->scntl1 = 0;
323 7d8406be pbrook
    s->scntl2 = 0;
324 7d8406be pbrook
    s->scntl3 = 0;
325 7d8406be pbrook
    s->sstat0 = 0;
326 7d8406be pbrook
    s->sstat1 = 0;
327 7d8406be pbrook
    s->scid = 7;
328 7d8406be pbrook
    s->sxfer = 0;
329 7d8406be pbrook
    s->socl = 0;
330 12aa6dd6 Jan Kiszka
    s->sdid = 0;
331 12aa6dd6 Jan Kiszka
    s->ssid = 0;
332 7d8406be pbrook
    s->stest1 = 0;
333 7d8406be pbrook
    s->stest2 = 0;
334 7d8406be pbrook
    s->stest3 = 0;
335 a917d384 pbrook
    s->sidl = 0;
336 7d8406be pbrook
    s->stime0 = 0;
337 7d8406be pbrook
    s->respid0 = 0x80;
338 7d8406be pbrook
    s->respid1 = 0;
339 7d8406be pbrook
    s->mmrs = 0;
340 7d8406be pbrook
    s->mmws = 0;
341 7d8406be pbrook
    s->sfs = 0;
342 7d8406be pbrook
    s->drs = 0;
343 7d8406be pbrook
    s->sbms = 0;
344 ab57d967 aliguori
    s->dbms = 0;
345 7d8406be pbrook
    s->dnad64 = 0;
346 7d8406be pbrook
    s->pmjad1 = 0;
347 7d8406be pbrook
    s->pmjad2 = 0;
348 7d8406be pbrook
    s->rbc = 0;
349 7d8406be pbrook
    s->ua = 0;
350 7d8406be pbrook
    s->ia = 0;
351 7d8406be pbrook
    s->sbc = 0;
352 7d8406be pbrook
    s->csbc = 0;
353 bd8ee11a Sebastian Herbszt
    s->sbr = 0;
354 51336214 Jan Kiszka
    while (!QTAILQ_EMPTY(&s->queue)) {
355 51336214 Jan Kiszka
        p = QTAILQ_FIRST(&s->queue);
356 51336214 Jan Kiszka
        QTAILQ_REMOVE(&s->queue, p, next);
357 7267c094 Anthony Liguori
        g_free(p);
358 51336214 Jan Kiszka
    }
359 51336214 Jan Kiszka
    if (s->current) {
360 7267c094 Anthony Liguori
        g_free(s->current);
361 51336214 Jan Kiszka
        s->current = NULL;
362 51336214 Jan Kiszka
    }
363 7d8406be pbrook
}
364 7d8406be pbrook
365 b25cf589 aliguori
static int lsi_dma_40bit(LSIState *s)
366 b25cf589 aliguori
{
367 b25cf589 aliguori
    if ((s->ccntl1 & LSI_CCNTL1_40BIT) == LSI_CCNTL1_40BIT)
368 b25cf589 aliguori
        return 1;
369 b25cf589 aliguori
    return 0;
370 b25cf589 aliguori
}
371 b25cf589 aliguori
372 dd8edf01 aliguori
static int lsi_dma_ti64bit(LSIState *s)
373 dd8edf01 aliguori
{
374 dd8edf01 aliguori
    if ((s->ccntl1 & LSI_CCNTL1_EN64TIBMV) == LSI_CCNTL1_EN64TIBMV)
375 dd8edf01 aliguori
        return 1;
376 dd8edf01 aliguori
    return 0;
377 dd8edf01 aliguori
}
378 dd8edf01 aliguori
379 dd8edf01 aliguori
static int lsi_dma_64bit(LSIState *s)
380 dd8edf01 aliguori
{
381 dd8edf01 aliguori
    if ((s->ccntl1 & LSI_CCNTL1_EN64DBMV) == LSI_CCNTL1_EN64DBMV)
382 dd8edf01 aliguori
        return 1;
383 dd8edf01 aliguori
    return 0;
384 dd8edf01 aliguori
}
385 dd8edf01 aliguori
386 7d8406be pbrook
static uint8_t lsi_reg_readb(LSIState *s, int offset);
387 7d8406be pbrook
static void lsi_reg_writeb(LSIState *s, int offset, uint8_t val);
388 4d611c9a pbrook
static void lsi_execute_script(LSIState *s);
389 aa4d32c4 Gerd Hoffmann
static void lsi_reselect(LSIState *s, lsi_request *p);
390 7d8406be pbrook
391 7d8406be pbrook
static inline uint32_t read_dword(LSIState *s, uint32_t addr)
392 7d8406be pbrook
{
393 7d8406be pbrook
    uint32_t buf;
394 7d8406be pbrook
395 9e486d67 David Gibson
    pci_dma_read(&s->dev, addr, &buf, 4);
396 7d8406be pbrook
    return cpu_to_le32(buf);
397 7d8406be pbrook
}
398 7d8406be pbrook
399 7d8406be pbrook
static void lsi_stop_script(LSIState *s)
400 7d8406be pbrook
{
401 7d8406be pbrook
    s->istat1 &= ~LSI_ISTAT1_SRUN;
402 7d8406be pbrook
}
403 7d8406be pbrook
404 7d8406be pbrook
static void lsi_update_irq(LSIState *s)
405 7d8406be pbrook
{
406 7d8406be pbrook
    int level;
407 7d8406be pbrook
    static int last_level;
408 042ec49d Gerd Hoffmann
    lsi_request *p;
409 7d8406be pbrook
410 7d8406be pbrook
    /* It's unclear whether the DIP/SIP bits should be cleared when the
411 7d8406be pbrook
       Interrupt Status Registers are cleared or when istat0 is read.
412 7d8406be pbrook
       We currently do the formwer, which seems to work.  */
413 7d8406be pbrook
    level = 0;
414 7d8406be pbrook
    if (s->dstat) {
415 7d8406be pbrook
        if (s->dstat & s->dien)
416 7d8406be pbrook
            level = 1;
417 7d8406be pbrook
        s->istat0 |= LSI_ISTAT0_DIP;
418 7d8406be pbrook
    } else {
419 7d8406be pbrook
        s->istat0 &= ~LSI_ISTAT0_DIP;
420 7d8406be pbrook
    }
421 7d8406be pbrook
422 7d8406be pbrook
    if (s->sist0 || s->sist1) {
423 7d8406be pbrook
        if ((s->sist0 & s->sien0) || (s->sist1 & s->sien1))
424 7d8406be pbrook
            level = 1;
425 7d8406be pbrook
        s->istat0 |= LSI_ISTAT0_SIP;
426 7d8406be pbrook
    } else {
427 7d8406be pbrook
        s->istat0 &= ~LSI_ISTAT0_SIP;
428 7d8406be pbrook
    }
429 7d8406be pbrook
    if (s->istat0 & LSI_ISTAT0_INTF)
430 7d8406be pbrook
        level = 1;
431 7d8406be pbrook
432 7d8406be pbrook
    if (level != last_level) {
433 7d8406be pbrook
        DPRINTF("Update IRQ level %d dstat %02x sist %02x%02x\n",
434 7d8406be pbrook
                level, s->dstat, s->sist1, s->sist0);
435 7d8406be pbrook
        last_level = level;
436 7d8406be pbrook
    }
437 f305261f Juan Quintela
    qemu_set_irq(s->dev.irq[0], level);
438 e560125e Laszlo Ast
439 e560125e Laszlo Ast
    if (!level && lsi_irq_on_rsl(s) && !(s->scntl1 & LSI_SCNTL1_CON)) {
440 e560125e Laszlo Ast
        DPRINTF("Handled IRQs & disconnected, looking for pending "
441 e560125e Laszlo Ast
                "processes\n");
442 042ec49d Gerd Hoffmann
        QTAILQ_FOREACH(p, &s->queue, next) {
443 042ec49d Gerd Hoffmann
            if (p->pending) {
444 aa4d32c4 Gerd Hoffmann
                lsi_reselect(s, p);
445 e560125e Laszlo Ast
                break;
446 e560125e Laszlo Ast
            }
447 e560125e Laszlo Ast
        }
448 e560125e Laszlo Ast
    }
449 7d8406be pbrook
}
450 7d8406be pbrook
451 7d8406be pbrook
/* Stop SCRIPTS execution and raise a SCSI interrupt.  */
452 7d8406be pbrook
static void lsi_script_scsi_interrupt(LSIState *s, int stat0, int stat1)
453 7d8406be pbrook
{
454 7d8406be pbrook
    uint32_t mask0;
455 7d8406be pbrook
    uint32_t mask1;
456 7d8406be pbrook
457 7d8406be pbrook
    DPRINTF("SCSI Interrupt 0x%02x%02x prev 0x%02x%02x\n",
458 7d8406be pbrook
            stat1, stat0, s->sist1, s->sist0);
459 7d8406be pbrook
    s->sist0 |= stat0;
460 7d8406be pbrook
    s->sist1 |= stat1;
461 7d8406be pbrook
    /* Stop processor on fatal or unmasked interrupt.  As a special hack
462 7d8406be pbrook
       we don't stop processing when raising STO.  Instead continue
463 7d8406be pbrook
       execution and stop at the next insn that accesses the SCSI bus.  */
464 7d8406be pbrook
    mask0 = s->sien0 | ~(LSI_SIST0_CMP | LSI_SIST0_SEL | LSI_SIST0_RSL);
465 7d8406be pbrook
    mask1 = s->sien1 | ~(LSI_SIST1_GEN | LSI_SIST1_HTH);
466 7d8406be pbrook
    mask1 &= ~LSI_SIST1_STO;
467 7d8406be pbrook
    if (s->sist0 & mask0 || s->sist1 & mask1) {
468 7d8406be pbrook
        lsi_stop_script(s);
469 7d8406be pbrook
    }
470 7d8406be pbrook
    lsi_update_irq(s);
471 7d8406be pbrook
}
472 7d8406be pbrook
473 7d8406be pbrook
/* Stop SCRIPTS execution and raise a DMA interrupt.  */
474 7d8406be pbrook
static void lsi_script_dma_interrupt(LSIState *s, int stat)
475 7d8406be pbrook
{
476 7d8406be pbrook
    DPRINTF("DMA Interrupt 0x%x prev 0x%x\n", stat, s->dstat);
477 7d8406be pbrook
    s->dstat |= stat;
478 7d8406be pbrook
    lsi_update_irq(s);
479 7d8406be pbrook
    lsi_stop_script(s);
480 7d8406be pbrook
}
481 7d8406be pbrook
482 7d8406be pbrook
static inline void lsi_set_phase(LSIState *s, int phase)
483 7d8406be pbrook
{
484 7d8406be pbrook
    s->sstat1 = (s->sstat1 & ~PHASE_MASK) | phase;
485 7d8406be pbrook
}
486 7d8406be pbrook
487 7d8406be pbrook
static void lsi_bad_phase(LSIState *s, int out, int new_phase)
488 7d8406be pbrook
{
489 7d8406be pbrook
    /* Trigger a phase mismatch.  */
490 7d8406be pbrook
    if (s->ccntl0 & LSI_CCNTL0_ENPMJ) {
491 d1d74664 Paolo Bonzini
        if ((s->ccntl0 & LSI_CCNTL0_PMJCTL)) {
492 d1d74664 Paolo Bonzini
            s->dsp = out ? s->pmjad1 : s->pmjad2;
493 7d8406be pbrook
        } else {
494 d1d74664 Paolo Bonzini
            s->dsp = (s->scntl2 & LSI_SCNTL2_WSR ? s->pmjad2 : s->pmjad1);
495 7d8406be pbrook
        }
496 7d8406be pbrook
        DPRINTF("Data phase mismatch jump to %08x\n", s->dsp);
497 7d8406be pbrook
    } else {
498 7d8406be pbrook
        DPRINTF("Phase mismatch interrupt\n");
499 7d8406be pbrook
        lsi_script_scsi_interrupt(s, LSI_SIST0_MA, 0);
500 7d8406be pbrook
        lsi_stop_script(s);
501 7d8406be pbrook
    }
502 7d8406be pbrook
    lsi_set_phase(s, new_phase);
503 7d8406be pbrook
}
504 7d8406be pbrook
505 a917d384 pbrook
506 a917d384 pbrook
/* Resume SCRIPTS execution after a DMA operation.  */
507 a917d384 pbrook
static void lsi_resume_script(LSIState *s)
508 a917d384 pbrook
{
509 a917d384 pbrook
    if (s->waiting != 2) {
510 a917d384 pbrook
        s->waiting = 0;
511 a917d384 pbrook
        lsi_execute_script(s);
512 a917d384 pbrook
    } else {
513 a917d384 pbrook
        s->waiting = 0;
514 a917d384 pbrook
    }
515 a917d384 pbrook
}
516 a917d384 pbrook
517 64d56409 Jan Kiszka
static void lsi_disconnect(LSIState *s)
518 64d56409 Jan Kiszka
{
519 64d56409 Jan Kiszka
    s->scntl1 &= ~LSI_SCNTL1_CON;
520 64d56409 Jan Kiszka
    s->sstat1 &= ~PHASE_MASK;
521 64d56409 Jan Kiszka
}
522 64d56409 Jan Kiszka
523 64d56409 Jan Kiszka
static void lsi_bad_selection(LSIState *s, uint32_t id)
524 64d56409 Jan Kiszka
{
525 64d56409 Jan Kiszka
    DPRINTF("Selected absent target %d\n", id);
526 64d56409 Jan Kiszka
    lsi_script_scsi_interrupt(s, 0, LSI_SIST1_STO);
527 64d56409 Jan Kiszka
    lsi_disconnect(s);
528 64d56409 Jan Kiszka
}
529 64d56409 Jan Kiszka
530 4d611c9a pbrook
/* Initiate a SCSI layer data transfer.  */
531 7d8406be pbrook
static void lsi_do_dma(LSIState *s, int out)
532 7d8406be pbrook
{
533 f48a7a6e Paolo Bonzini
    uint32_t count;
534 9ba4524c Eduard - Gabriel Munteanu
    dma_addr_t addr;
535 64d56409 Jan Kiszka
    SCSIDevice *dev;
536 7d8406be pbrook
537 b96a0da0 Gerd Hoffmann
    assert(s->current);
538 b96a0da0 Gerd Hoffmann
    if (!s->current->dma_len) {
539 a917d384 pbrook
        /* Wait until data is available.  */
540 a917d384 pbrook
        DPRINTF("DMA no data available\n");
541 a917d384 pbrook
        return;
542 7d8406be pbrook
    }
543 7d8406be pbrook
544 f48a7a6e Paolo Bonzini
    dev = s->current->req->dev;
545 f48a7a6e Paolo Bonzini
    assert(dev);
546 64d56409 Jan Kiszka
547 a917d384 pbrook
    count = s->dbc;
548 b96a0da0 Gerd Hoffmann
    if (count > s->current->dma_len)
549 b96a0da0 Gerd Hoffmann
        count = s->current->dma_len;
550 a917d384 pbrook
551 a917d384 pbrook
    addr = s->dnad;
552 dd8edf01 aliguori
    /* both 40 and Table Indirect 64-bit DMAs store upper bits in dnad64 */
553 dd8edf01 aliguori
    if (lsi_dma_40bit(s) || lsi_dma_ti64bit(s))
554 b25cf589 aliguori
        addr |= ((uint64_t)s->dnad64 << 32);
555 dd8edf01 aliguori
    else if (s->dbms)
556 dd8edf01 aliguori
        addr |= ((uint64_t)s->dbms << 32);
557 b25cf589 aliguori
    else if (s->sbms)
558 b25cf589 aliguori
        addr |= ((uint64_t)s->sbms << 32);
559 b25cf589 aliguori
560 9ba4524c Eduard - Gabriel Munteanu
    DPRINTF("DMA addr=0x" DMA_ADDR_FMT " len=%d\n", addr, count);
561 7d8406be pbrook
    s->csbc += count;
562 a917d384 pbrook
    s->dnad += count;
563 a917d384 pbrook
    s->dbc -= count;
564 5c6c0e51 Hannes Reinecke
     if (s->current->dma_buf == NULL) {
565 0c34459b Paolo Bonzini
        s->current->dma_buf = scsi_req_get_buf(s->current->req);
566 a917d384 pbrook
    }
567 7d8406be pbrook
    /* ??? Set SFBR to first data byte.  */
568 a917d384 pbrook
    if (out) {
569 9ba4524c Eduard - Gabriel Munteanu
        pci_dma_read(&s->dev, addr, s->current->dma_buf, count);
570 a917d384 pbrook
    } else {
571 9ba4524c Eduard - Gabriel Munteanu
        pci_dma_write(&s->dev, addr, s->current->dma_buf, count);
572 a917d384 pbrook
    }
573 b96a0da0 Gerd Hoffmann
    s->current->dma_len -= count;
574 b96a0da0 Gerd Hoffmann
    if (s->current->dma_len == 0) {
575 b96a0da0 Gerd Hoffmann
        s->current->dma_buf = NULL;
576 ad3376cc Paolo Bonzini
        scsi_req_continue(s->current->req);
577 a917d384 pbrook
    } else {
578 b96a0da0 Gerd Hoffmann
        s->current->dma_buf += count;
579 a917d384 pbrook
        lsi_resume_script(s);
580 a917d384 pbrook
    }
581 a917d384 pbrook
}
582 a917d384 pbrook
583 a917d384 pbrook
584 a917d384 pbrook
/* Add a command to the queue.  */
585 a917d384 pbrook
static void lsi_queue_command(LSIState *s)
586 a917d384 pbrook
{
587 af12ac98 Gerd Hoffmann
    lsi_request *p = s->current;
588 a917d384 pbrook
589 aa2b1e89 Bernhard Kohl
    DPRINTF("Queueing tag=0x%x\n", p->tag);
590 af12ac98 Gerd Hoffmann
    assert(s->current != NULL);
591 b96a0da0 Gerd Hoffmann
    assert(s->current->dma_len == 0);
592 af12ac98 Gerd Hoffmann
    QTAILQ_INSERT_TAIL(&s->queue, s->current, next);
593 af12ac98 Gerd Hoffmann
    s->current = NULL;
594 af12ac98 Gerd Hoffmann
595 a917d384 pbrook
    p->pending = 0;
596 a917d384 pbrook
    p->out = (s->sstat1 & PHASE_MASK) == PHASE_DO;
597 a917d384 pbrook
}
598 a917d384 pbrook
599 a917d384 pbrook
/* Queue a byte for a MSG IN phase.  */
600 a917d384 pbrook
static void lsi_add_msg_byte(LSIState *s, uint8_t data)
601 a917d384 pbrook
{
602 a917d384 pbrook
    if (s->msg_len >= LSI_MAX_MSGIN_LEN) {
603 a917d384 pbrook
        BADF("MSG IN data too long\n");
604 4d611c9a pbrook
    } else {
605 a917d384 pbrook
        DPRINTF("MSG IN 0x%02x\n", data);
606 a917d384 pbrook
        s->msg[s->msg_len++] = data;
607 7d8406be pbrook
    }
608 a917d384 pbrook
}
609 a917d384 pbrook
610 a917d384 pbrook
/* Perform reselection to continue a command.  */
611 aa4d32c4 Gerd Hoffmann
static void lsi_reselect(LSIState *s, lsi_request *p)
612 a917d384 pbrook
{
613 a917d384 pbrook
    int id;
614 a917d384 pbrook
615 af12ac98 Gerd Hoffmann
    assert(s->current == NULL);
616 af12ac98 Gerd Hoffmann
    QTAILQ_REMOVE(&s->queue, p, next);
617 af12ac98 Gerd Hoffmann
    s->current = p;
618 af12ac98 Gerd Hoffmann
619 aa4d32c4 Gerd Hoffmann
    id = (p->tag >> 8) & 0xf;
620 a917d384 pbrook
    s->ssid = id | 0x80;
621 cc9f28bc Laszlo Ast
    /* LSI53C700 Family Compatibility, see LSI53C895A 4-73 */
622 f6dc18df Blue Swirl
    if (!(s->dcntl & LSI_DCNTL_COM)) {
623 cc9f28bc Laszlo Ast
        s->sfbr = 1 << (id & 0x7);
624 cc9f28bc Laszlo Ast
    }
625 a917d384 pbrook
    DPRINTF("Reselected target %d\n", id);
626 a917d384 pbrook
    s->scntl1 |= LSI_SCNTL1_CON;
627 a917d384 pbrook
    lsi_set_phase(s, PHASE_MI);
628 a917d384 pbrook
    s->msg_action = p->out ? 2 : 3;
629 b96a0da0 Gerd Hoffmann
    s->current->dma_len = p->pending;
630 a917d384 pbrook
    lsi_add_msg_byte(s, 0x80);
631 af12ac98 Gerd Hoffmann
    if (s->current->tag & LSI_TAG_VALID) {
632 a917d384 pbrook
        lsi_add_msg_byte(s, 0x20);
633 aa4d32c4 Gerd Hoffmann
        lsi_add_msg_byte(s, p->tag & 0xff);
634 a917d384 pbrook
    }
635 a917d384 pbrook
636 e560125e Laszlo Ast
    if (lsi_irq_on_rsl(s)) {
637 e560125e Laszlo Ast
        lsi_script_scsi_interrupt(s, LSI_SIST0_RSL, 0);
638 e560125e Laszlo Ast
    }
639 a917d384 pbrook
}
640 a917d384 pbrook
641 11257187 Paolo Bonzini
static lsi_request *lsi_find_by_tag(LSIState *s, uint32_t tag)
642 a917d384 pbrook
{
643 042ec49d Gerd Hoffmann
    lsi_request *p;
644 042ec49d Gerd Hoffmann
645 042ec49d Gerd Hoffmann
    QTAILQ_FOREACH(p, &s->queue, next) {
646 a917d384 pbrook
        if (p->tag == tag) {
647 11257187 Paolo Bonzini
            return p;
648 a917d384 pbrook
        }
649 a917d384 pbrook
    }
650 11257187 Paolo Bonzini
651 11257187 Paolo Bonzini
    return NULL;
652 11257187 Paolo Bonzini
}
653 11257187 Paolo Bonzini
654 94d3f98a Paolo Bonzini
static void lsi_request_cancelled(SCSIRequest *req)
655 94d3f98a Paolo Bonzini
{
656 94d3f98a Paolo Bonzini
    LSIState *s = DO_UPCAST(LSIState, dev.qdev, req->bus->qbus.parent);
657 c5bf71a9 Hannes Reinecke
    lsi_request *p = req->hba_private;
658 94d3f98a Paolo Bonzini
659 94d3f98a Paolo Bonzini
    if (s->current && req == s->current->req) {
660 94d3f98a Paolo Bonzini
        scsi_req_unref(req);
661 7267c094 Anthony Liguori
        g_free(s->current);
662 94d3f98a Paolo Bonzini
        s->current = NULL;
663 94d3f98a Paolo Bonzini
        return;
664 94d3f98a Paolo Bonzini
    }
665 94d3f98a Paolo Bonzini
666 94d3f98a Paolo Bonzini
    if (p) {
667 94d3f98a Paolo Bonzini
        QTAILQ_REMOVE(&s->queue, p, next);
668 94d3f98a Paolo Bonzini
        scsi_req_unref(req);
669 7267c094 Anthony Liguori
        g_free(p);
670 94d3f98a Paolo Bonzini
    }
671 94d3f98a Paolo Bonzini
}
672 94d3f98a Paolo Bonzini
673 11257187 Paolo Bonzini
/* Record that data is available for a queued command.  Returns zero if
674 11257187 Paolo Bonzini
   the device was reselected, nonzero if the IO is deferred.  */
675 c5bf71a9 Hannes Reinecke
static int lsi_queue_req(LSIState *s, SCSIRequest *req, uint32_t len)
676 11257187 Paolo Bonzini
{
677 c5bf71a9 Hannes Reinecke
    lsi_request *p = req->hba_private;
678 11257187 Paolo Bonzini
679 11257187 Paolo Bonzini
    if (p->pending) {
680 c5bf71a9 Hannes Reinecke
        BADF("Multiple IO pending for request %p\n", p);
681 11257187 Paolo Bonzini
    }
682 aba1f023 Paolo Bonzini
    p->pending = len;
683 11257187 Paolo Bonzini
    /* Reselect if waiting for it, or if reselection triggers an IRQ
684 11257187 Paolo Bonzini
       and the bus is free.
685 11257187 Paolo Bonzini
       Since no interrupt stacking is implemented in the emulation, it
686 11257187 Paolo Bonzini
       is also required that there are no pending interrupts waiting
687 11257187 Paolo Bonzini
       for service from the device driver. */
688 11257187 Paolo Bonzini
    if (s->waiting == 1 ||
689 11257187 Paolo Bonzini
        (lsi_irq_on_rsl(s) && !(s->scntl1 & LSI_SCNTL1_CON) &&
690 11257187 Paolo Bonzini
         !(s->istat0 & (LSI_ISTAT0_SIP | LSI_ISTAT0_DIP)))) {
691 11257187 Paolo Bonzini
        /* Reselect device.  */
692 11257187 Paolo Bonzini
        lsi_reselect(s, p);
693 11257187 Paolo Bonzini
        return 0;
694 11257187 Paolo Bonzini
    } else {
695 4789bc39 Jan Kiszka
        DPRINTF("Queueing IO tag=0x%x\n", p->tag);
696 aba1f023 Paolo Bonzini
        p->pending = len;
697 11257187 Paolo Bonzini
        return 1;
698 11257187 Paolo Bonzini
    }
699 7d8406be pbrook
}
700 c6df7102 Paolo Bonzini
701 c6df7102 Paolo Bonzini
 /* Callback to indicate that the SCSI layer has completed a command.  */
702 aba1f023 Paolo Bonzini
static void lsi_command_complete(SCSIRequest *req, uint32_t status)
703 4d611c9a pbrook
{
704 5c6c0e51 Hannes Reinecke
    LSIState *s = DO_UPCAST(LSIState, dev.qdev, req->bus->qbus.parent);
705 4d611c9a pbrook
    int out;
706 4d611c9a pbrook
707 a917d384 pbrook
    out = (s->sstat1 & PHASE_MASK) == PHASE_DO;
708 aba1f023 Paolo Bonzini
    DPRINTF("Command complete status=%d\n", (int)status);
709 aba1f023 Paolo Bonzini
    s->status = status;
710 c6df7102 Paolo Bonzini
    s->command_complete = 2;
711 c6df7102 Paolo Bonzini
    if (s->waiting && s->dbc != 0) {
712 c6df7102 Paolo Bonzini
        /* Raise phase mismatch for short transfers.  */
713 c6df7102 Paolo Bonzini
        lsi_bad_phase(s, out, PHASE_ST);
714 c6df7102 Paolo Bonzini
    } else {
715 c6df7102 Paolo Bonzini
        lsi_set_phase(s, PHASE_ST);
716 c6df7102 Paolo Bonzini
    }
717 af12ac98 Gerd Hoffmann
718 c6df7102 Paolo Bonzini
    if (s->current && req == s->current->req) {
719 c6df7102 Paolo Bonzini
        scsi_req_unref(s->current->req);
720 7267c094 Anthony Liguori
        g_free(s->current);
721 c6df7102 Paolo Bonzini
        s->current = NULL;
722 4d611c9a pbrook
    }
723 c6df7102 Paolo Bonzini
    lsi_resume_script(s);
724 c6df7102 Paolo Bonzini
}
725 c6df7102 Paolo Bonzini
726 c6df7102 Paolo Bonzini
 /* Callback to indicate that the SCSI layer has completed a transfer.  */
727 aba1f023 Paolo Bonzini
static void lsi_transfer_data(SCSIRequest *req, uint32_t len)
728 c6df7102 Paolo Bonzini
{
729 c6df7102 Paolo Bonzini
    LSIState *s = DO_UPCAST(LSIState, dev.qdev, req->bus->qbus.parent);
730 c6df7102 Paolo Bonzini
    int out;
731 4d611c9a pbrook
732 c5bf71a9 Hannes Reinecke
    if (s->waiting == 1 || !s->current || req->hba_private != s->current ||
733 e560125e Laszlo Ast
        (lsi_irq_on_rsl(s) && !(s->scntl1 & LSI_SCNTL1_CON))) {
734 c5bf71a9 Hannes Reinecke
        if (lsi_queue_req(s, req, len)) {
735 a917d384 pbrook
            return;
736 5c6c0e51 Hannes Reinecke
        }
737 a917d384 pbrook
    }
738 e560125e Laszlo Ast
739 c6df7102 Paolo Bonzini
    out = (s->sstat1 & PHASE_MASK) == PHASE_DO;
740 c6df7102 Paolo Bonzini
741 e560125e Laszlo Ast
    /* host adapter (re)connected */
742 aba1f023 Paolo Bonzini
    DPRINTF("Data ready tag=0x%x len=%d\n", req->tag, len);
743 aba1f023 Paolo Bonzini
    s->current->dma_len = len;
744 8ccc2ace ths
    s->command_complete = 1;
745 c6df7102 Paolo Bonzini
    if (s->waiting) {
746 c6df7102 Paolo Bonzini
        if (s->waiting == 1 || s->dbc == 0) {
747 c6df7102 Paolo Bonzini
            lsi_resume_script(s);
748 c6df7102 Paolo Bonzini
        } else {
749 c6df7102 Paolo Bonzini
            lsi_do_dma(s, out);
750 c6df7102 Paolo Bonzini
        }
751 4d611c9a pbrook
    }
752 4d611c9a pbrook
}
753 7d8406be pbrook
754 7d8406be pbrook
static void lsi_do_command(LSIState *s)
755 7d8406be pbrook
{
756 64d56409 Jan Kiszka
    SCSIDevice *dev;
757 7d8406be pbrook
    uint8_t buf[16];
758 64d56409 Jan Kiszka
    uint32_t id;
759 7d8406be pbrook
    int n;
760 7d8406be pbrook
761 7d8406be pbrook
    DPRINTF("Send command len=%d\n", s->dbc);
762 7d8406be pbrook
    if (s->dbc > 16)
763 7d8406be pbrook
        s->dbc = 16;
764 9ba4524c Eduard - Gabriel Munteanu
    pci_dma_read(&s->dev, s->dnad, buf, s->dbc);
765 7d8406be pbrook
    s->sfbr = buf[0];
766 8ccc2ace ths
    s->command_complete = 0;
767 af12ac98 Gerd Hoffmann
768 259d5577 Jan Kiszka
    id = (s->select_tag >> 8) & 0xf;
769 0d3545e7 Paolo Bonzini
    dev = scsi_device_find(&s->bus, 0, id, s->current_lun);
770 64d56409 Jan Kiszka
    if (!dev) {
771 64d56409 Jan Kiszka
        lsi_bad_selection(s, id);
772 64d56409 Jan Kiszka
        return;
773 64d56409 Jan Kiszka
    }
774 64d56409 Jan Kiszka
775 af12ac98 Gerd Hoffmann
    assert(s->current == NULL);
776 7267c094 Anthony Liguori
    s->current = g_malloc0(sizeof(lsi_request));
777 af12ac98 Gerd Hoffmann
    s->current->tag = s->select_tag;
778 c39ce112 Paolo Bonzini
    s->current->req = scsi_req_new(dev, s->current->tag, s->current_lun, buf,
779 c5bf71a9 Hannes Reinecke
                                   s->current);
780 af12ac98 Gerd Hoffmann
781 c39ce112 Paolo Bonzini
    n = scsi_req_enqueue(s->current->req);
782 ad3376cc Paolo Bonzini
    if (n) {
783 ad3376cc Paolo Bonzini
        if (n > 0) {
784 ad3376cc Paolo Bonzini
            lsi_set_phase(s, PHASE_DI);
785 ad3376cc Paolo Bonzini
        } else if (n < 0) {
786 ad3376cc Paolo Bonzini
            lsi_set_phase(s, PHASE_DO);
787 ad3376cc Paolo Bonzini
        }
788 ad3376cc Paolo Bonzini
        scsi_req_continue(s->current->req);
789 a917d384 pbrook
    }
790 8ccc2ace ths
    if (!s->command_complete) {
791 8ccc2ace ths
        if (n) {
792 8ccc2ace ths
            /* Command did not complete immediately so disconnect.  */
793 8ccc2ace ths
            lsi_add_msg_byte(s, 2); /* SAVE DATA POINTER */
794 8ccc2ace ths
            lsi_add_msg_byte(s, 4); /* DISCONNECT */
795 8ccc2ace ths
            /* wait data */
796 8ccc2ace ths
            lsi_set_phase(s, PHASE_MI);
797 8ccc2ace ths
            s->msg_action = 1;
798 8ccc2ace ths
            lsi_queue_command(s);
799 8ccc2ace ths
        } else {
800 8ccc2ace ths
            /* wait command complete */
801 8ccc2ace ths
            lsi_set_phase(s, PHASE_DI);
802 8ccc2ace ths
        }
803 7d8406be pbrook
    }
804 7d8406be pbrook
}
805 7d8406be pbrook
806 7d8406be pbrook
static void lsi_do_status(LSIState *s)
807 7d8406be pbrook
{
808 2f172849 Hannes Reinecke
    uint8_t status;
809 2f172849 Hannes Reinecke
    DPRINTF("Get status len=%d status=%d\n", s->dbc, s->status);
810 7d8406be pbrook
    if (s->dbc != 1)
811 7d8406be pbrook
        BADF("Bad Status move\n");
812 7d8406be pbrook
    s->dbc = 1;
813 2f172849 Hannes Reinecke
    status = s->status;
814 2f172849 Hannes Reinecke
    s->sfbr = status;
815 9ba4524c Eduard - Gabriel Munteanu
    pci_dma_write(&s->dev, s->dnad, &status, 1);
816 7d8406be pbrook
    lsi_set_phase(s, PHASE_MI);
817 a917d384 pbrook
    s->msg_action = 1;
818 a917d384 pbrook
    lsi_add_msg_byte(s, 0); /* COMMAND COMPLETE */
819 7d8406be pbrook
}
820 7d8406be pbrook
821 7d8406be pbrook
static void lsi_do_msgin(LSIState *s)
822 7d8406be pbrook
{
823 a917d384 pbrook
    int len;
824 a917d384 pbrook
    DPRINTF("Message in len=%d/%d\n", s->dbc, s->msg_len);
825 a917d384 pbrook
    s->sfbr = s->msg[0];
826 a917d384 pbrook
    len = s->msg_len;
827 a917d384 pbrook
    if (len > s->dbc)
828 a917d384 pbrook
        len = s->dbc;
829 9ba4524c Eduard - Gabriel Munteanu
    pci_dma_write(&s->dev, s->dnad, s->msg, len);
830 a917d384 pbrook
    /* Linux drivers rely on the last byte being in the SIDL.  */
831 a917d384 pbrook
    s->sidl = s->msg[len - 1];
832 a917d384 pbrook
    s->msg_len -= len;
833 a917d384 pbrook
    if (s->msg_len) {
834 a917d384 pbrook
        memmove(s->msg, s->msg + len, s->msg_len);
835 7d8406be pbrook
    } else {
836 7d8406be pbrook
        /* ??? Check if ATN (not yet implemented) is asserted and maybe
837 7d8406be pbrook
           switch to PHASE_MO.  */
838 a917d384 pbrook
        switch (s->msg_action) {
839 a917d384 pbrook
        case 0:
840 a917d384 pbrook
            lsi_set_phase(s, PHASE_CMD);
841 a917d384 pbrook
            break;
842 a917d384 pbrook
        case 1:
843 a917d384 pbrook
            lsi_disconnect(s);
844 a917d384 pbrook
            break;
845 a917d384 pbrook
        case 2:
846 a917d384 pbrook
            lsi_set_phase(s, PHASE_DO);
847 a917d384 pbrook
            break;
848 a917d384 pbrook
        case 3:
849 a917d384 pbrook
            lsi_set_phase(s, PHASE_DI);
850 a917d384 pbrook
            break;
851 a917d384 pbrook
        default:
852 a917d384 pbrook
            abort();
853 a917d384 pbrook
        }
854 7d8406be pbrook
    }
855 7d8406be pbrook
}
856 7d8406be pbrook
857 a917d384 pbrook
/* Read the next byte during a MSGOUT phase.  */
858 a917d384 pbrook
static uint8_t lsi_get_msgbyte(LSIState *s)
859 a917d384 pbrook
{
860 a917d384 pbrook
    uint8_t data;
861 9ba4524c Eduard - Gabriel Munteanu
    pci_dma_read(&s->dev, s->dnad, &data, 1);
862 a917d384 pbrook
    s->dnad++;
863 a917d384 pbrook
    s->dbc--;
864 a917d384 pbrook
    return data;
865 a917d384 pbrook
}
866 a917d384 pbrook
867 444dd39b Stefan Hajnoczi
/* Skip the next n bytes during a MSGOUT phase. */
868 444dd39b Stefan Hajnoczi
static void lsi_skip_msgbytes(LSIState *s, unsigned int n)
869 444dd39b Stefan Hajnoczi
{
870 444dd39b Stefan Hajnoczi
    s->dnad += n;
871 444dd39b Stefan Hajnoczi
    s->dbc  -= n;
872 444dd39b Stefan Hajnoczi
}
873 444dd39b Stefan Hajnoczi
874 7d8406be pbrook
static void lsi_do_msgout(LSIState *s)
875 7d8406be pbrook
{
876 7d8406be pbrook
    uint8_t msg;
877 a917d384 pbrook
    int len;
878 508240c0 Bernhard Kohl
    uint32_t current_tag;
879 5c6c0e51 Hannes Reinecke
    lsi_request *current_req, *p, *p_next;
880 508240c0 Bernhard Kohl
881 508240c0 Bernhard Kohl
    if (s->current) {
882 508240c0 Bernhard Kohl
        current_tag = s->current->tag;
883 5c6c0e51 Hannes Reinecke
        current_req = s->current;
884 508240c0 Bernhard Kohl
    } else {
885 508240c0 Bernhard Kohl
        current_tag = s->select_tag;
886 5c6c0e51 Hannes Reinecke
        current_req = lsi_find_by_tag(s, current_tag);
887 508240c0 Bernhard Kohl
    }
888 7d8406be pbrook
889 7d8406be pbrook
    DPRINTF("MSG out len=%d\n", s->dbc);
890 a917d384 pbrook
    while (s->dbc) {
891 a917d384 pbrook
        msg = lsi_get_msgbyte(s);
892 a917d384 pbrook
        s->sfbr = msg;
893 a917d384 pbrook
894 a917d384 pbrook
        switch (msg) {
895 77203ea0 Laszlo Ast
        case 0x04:
896 a917d384 pbrook
            DPRINTF("MSG: Disconnect\n");
897 a917d384 pbrook
            lsi_disconnect(s);
898 a917d384 pbrook
            break;
899 a917d384 pbrook
        case 0x08:
900 a917d384 pbrook
            DPRINTF("MSG: No Operation\n");
901 a917d384 pbrook
            lsi_set_phase(s, PHASE_CMD);
902 a917d384 pbrook
            break;
903 a917d384 pbrook
        case 0x01:
904 a917d384 pbrook
            len = lsi_get_msgbyte(s);
905 a917d384 pbrook
            msg = lsi_get_msgbyte(s);
906 f3f5b867 Blue Swirl
            (void)len; /* avoid a warning about unused variable*/
907 a917d384 pbrook
            DPRINTF("Extended message 0x%x (len %d)\n", msg, len);
908 a917d384 pbrook
            switch (msg) {
909 a917d384 pbrook
            case 1:
910 a917d384 pbrook
                DPRINTF("SDTR (ignored)\n");
911 444dd39b Stefan Hajnoczi
                lsi_skip_msgbytes(s, 2);
912 a917d384 pbrook
                break;
913 a917d384 pbrook
            case 3:
914 a917d384 pbrook
                DPRINTF("WDTR (ignored)\n");
915 444dd39b Stefan Hajnoczi
                lsi_skip_msgbytes(s, 1);
916 a917d384 pbrook
                break;
917 a917d384 pbrook
            default:
918 a917d384 pbrook
                goto bad;
919 a917d384 pbrook
            }
920 a917d384 pbrook
            break;
921 a917d384 pbrook
        case 0x20: /* SIMPLE queue */
922 af12ac98 Gerd Hoffmann
            s->select_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
923 aa2b1e89 Bernhard Kohl
            DPRINTF("SIMPLE queue tag=0x%x\n", s->select_tag & 0xff);
924 a917d384 pbrook
            break;
925 a917d384 pbrook
        case 0x21: /* HEAD of queue */
926 a917d384 pbrook
            BADF("HEAD queue not implemented\n");
927 af12ac98 Gerd Hoffmann
            s->select_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
928 a917d384 pbrook
            break;
929 a917d384 pbrook
        case 0x22: /* ORDERED queue */
930 a917d384 pbrook
            BADF("ORDERED queue not implemented\n");
931 af12ac98 Gerd Hoffmann
            s->select_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
932 a917d384 pbrook
            break;
933 508240c0 Bernhard Kohl
        case 0x0d:
934 508240c0 Bernhard Kohl
            /* The ABORT TAG message clears the current I/O process only. */
935 508240c0 Bernhard Kohl
            DPRINTF("MSG: ABORT TAG tag=0x%x\n", current_tag);
936 5c6c0e51 Hannes Reinecke
            if (current_req) {
937 94d3f98a Paolo Bonzini
                scsi_req_cancel(current_req->req);
938 5c6c0e51 Hannes Reinecke
            }
939 508240c0 Bernhard Kohl
            lsi_disconnect(s);
940 508240c0 Bernhard Kohl
            break;
941 508240c0 Bernhard Kohl
        case 0x06:
942 508240c0 Bernhard Kohl
        case 0x0e:
943 508240c0 Bernhard Kohl
        case 0x0c:
944 508240c0 Bernhard Kohl
            /* The ABORT message clears all I/O processes for the selecting
945 508240c0 Bernhard Kohl
               initiator on the specified logical unit of the target. */
946 508240c0 Bernhard Kohl
            if (msg == 0x06) {
947 508240c0 Bernhard Kohl
                DPRINTF("MSG: ABORT tag=0x%x\n", current_tag);
948 508240c0 Bernhard Kohl
            }
949 508240c0 Bernhard Kohl
            /* The CLEAR QUEUE message clears all I/O processes for all
950 508240c0 Bernhard Kohl
               initiators on the specified logical unit of the target. */
951 508240c0 Bernhard Kohl
            if (msg == 0x0e) {
952 508240c0 Bernhard Kohl
                DPRINTF("MSG: CLEAR QUEUE tag=0x%x\n", current_tag);
953 508240c0 Bernhard Kohl
            }
954 508240c0 Bernhard Kohl
            /* The BUS DEVICE RESET message clears all I/O processes for all
955 508240c0 Bernhard Kohl
               initiators on all logical units of the target. */
956 508240c0 Bernhard Kohl
            if (msg == 0x0c) {
957 508240c0 Bernhard Kohl
                DPRINTF("MSG: BUS DEVICE RESET tag=0x%x\n", current_tag);
958 508240c0 Bernhard Kohl
            }
959 508240c0 Bernhard Kohl
960 508240c0 Bernhard Kohl
            /* clear the current I/O process */
961 5c6c0e51 Hannes Reinecke
            if (s->current) {
962 94d3f98a Paolo Bonzini
                scsi_req_cancel(s->current->req);
963 5c6c0e51 Hannes Reinecke
            }
964 508240c0 Bernhard Kohl
965 508240c0 Bernhard Kohl
            /* As the current implemented devices scsi_disk and scsi_generic
966 508240c0 Bernhard Kohl
               only support one LUN, we don't need to keep track of LUNs.
967 508240c0 Bernhard Kohl
               Clearing I/O processes for other initiators could be possible
968 508240c0 Bernhard Kohl
               for scsi_generic by sending a SG_SCSI_RESET to the /dev/sgX
969 508240c0 Bernhard Kohl
               device, but this is currently not implemented (and seems not
970 508240c0 Bernhard Kohl
               to be really necessary). So let's simply clear all queued
971 508240c0 Bernhard Kohl
               commands for the current device: */
972 508240c0 Bernhard Kohl
            QTAILQ_FOREACH_SAFE(p, &s->queue, next, p_next) {
973 a6c6f44a Blue Swirl
                if ((p->tag & 0x0000ff00) == (current_tag & 0x0000ff00)) {
974 94d3f98a Paolo Bonzini
                    scsi_req_cancel(p->req);
975 508240c0 Bernhard Kohl
                }
976 508240c0 Bernhard Kohl
            }
977 508240c0 Bernhard Kohl
978 508240c0 Bernhard Kohl
            lsi_disconnect(s);
979 508240c0 Bernhard Kohl
            break;
980 a917d384 pbrook
        default:
981 a917d384 pbrook
            if ((msg & 0x80) == 0) {
982 a917d384 pbrook
                goto bad;
983 a917d384 pbrook
            }
984 a917d384 pbrook
            s->current_lun = msg & 7;
985 a917d384 pbrook
            DPRINTF("Select LUN %d\n", s->current_lun);
986 a917d384 pbrook
            lsi_set_phase(s, PHASE_CMD);
987 a917d384 pbrook
            break;
988 a917d384 pbrook
        }
989 7d8406be pbrook
    }
990 a917d384 pbrook
    return;
991 a917d384 pbrook
bad:
992 a917d384 pbrook
    BADF("Unimplemented message 0x%02x\n", msg);
993 a917d384 pbrook
    lsi_set_phase(s, PHASE_MI);
994 a917d384 pbrook
    lsi_add_msg_byte(s, 7); /* MESSAGE REJECT */
995 a917d384 pbrook
    s->msg_action = 0;
996 7d8406be pbrook
}
997 7d8406be pbrook
998 7d8406be pbrook
/* Sign extend a 24-bit value.  */
999 7d8406be pbrook
static inline int32_t sxt24(int32_t n)
1000 7d8406be pbrook
{
1001 7d8406be pbrook
    return (n << 8) >> 8;
1002 7d8406be pbrook
}
1003 7d8406be pbrook
1004 e20a8dff Blue Swirl
#define LSI_BUF_SIZE 4096
1005 7d8406be pbrook
static void lsi_memcpy(LSIState *s, uint32_t dest, uint32_t src, int count)
1006 7d8406be pbrook
{
1007 7d8406be pbrook
    int n;
1008 e20a8dff Blue Swirl
    uint8_t buf[LSI_BUF_SIZE];
1009 7d8406be pbrook
1010 7d8406be pbrook
    DPRINTF("memcpy dest 0x%08x src 0x%08x count %d\n", dest, src, count);
1011 7d8406be pbrook
    while (count) {
1012 e20a8dff Blue Swirl
        n = (count > LSI_BUF_SIZE) ? LSI_BUF_SIZE : count;
1013 9ba4524c Eduard - Gabriel Munteanu
        pci_dma_read(&s->dev, src, buf, n);
1014 9ba4524c Eduard - Gabriel Munteanu
        pci_dma_write(&s->dev, dest, buf, n);
1015 7d8406be pbrook
        src += n;
1016 7d8406be pbrook
        dest += n;
1017 7d8406be pbrook
        count -= n;
1018 7d8406be pbrook
    }
1019 7d8406be pbrook
}
1020 7d8406be pbrook
1021 a917d384 pbrook
static void lsi_wait_reselect(LSIState *s)
1022 a917d384 pbrook
{
1023 042ec49d Gerd Hoffmann
    lsi_request *p;
1024 042ec49d Gerd Hoffmann
1025 a917d384 pbrook
    DPRINTF("Wait Reselect\n");
1026 042ec49d Gerd Hoffmann
1027 042ec49d Gerd Hoffmann
    QTAILQ_FOREACH(p, &s->queue, next) {
1028 042ec49d Gerd Hoffmann
        if (p->pending) {
1029 aa4d32c4 Gerd Hoffmann
            lsi_reselect(s, p);
1030 a917d384 pbrook
            break;
1031 a917d384 pbrook
        }
1032 a917d384 pbrook
    }
1033 b96a0da0 Gerd Hoffmann
    if (s->current == NULL) {
1034 a917d384 pbrook
        s->waiting = 1;
1035 a917d384 pbrook
    }
1036 a917d384 pbrook
}
1037 a917d384 pbrook
1038 7d8406be pbrook
static void lsi_execute_script(LSIState *s)
1039 7d8406be pbrook
{
1040 7d8406be pbrook
    uint32_t insn;
1041 b25cf589 aliguori
    uint32_t addr, addr_high;
1042 7d8406be pbrook
    int opcode;
1043 ee4d919f aliguori
    int insn_processed = 0;
1044 7d8406be pbrook
1045 7d8406be pbrook
    s->istat1 |= LSI_ISTAT1_SRUN;
1046 7d8406be pbrook
again:
1047 ee4d919f aliguori
    insn_processed++;
1048 7d8406be pbrook
    insn = read_dword(s, s->dsp);
1049 02b373ad balrog
    if (!insn) {
1050 02b373ad balrog
        /* If we receive an empty opcode increment the DSP by 4 bytes
1051 02b373ad balrog
           instead of 8 and execute the next opcode at that location */
1052 02b373ad balrog
        s->dsp += 4;
1053 02b373ad balrog
        goto again;
1054 02b373ad balrog
    }
1055 7d8406be pbrook
    addr = read_dword(s, s->dsp + 4);
1056 b25cf589 aliguori
    addr_high = 0;
1057 7d8406be pbrook
    DPRINTF("SCRIPTS dsp=%08x opcode %08x arg %08x\n", s->dsp, insn, addr);
1058 7d8406be pbrook
    s->dsps = addr;
1059 7d8406be pbrook
    s->dcmd = insn >> 24;
1060 7d8406be pbrook
    s->dsp += 8;
1061 7d8406be pbrook
    switch (insn >> 30) {
1062 7d8406be pbrook
    case 0: /* Block move.  */
1063 7d8406be pbrook
        if (s->sist1 & LSI_SIST1_STO) {
1064 7d8406be pbrook
            DPRINTF("Delayed select timeout\n");
1065 7d8406be pbrook
            lsi_stop_script(s);
1066 7d8406be pbrook
            break;
1067 7d8406be pbrook
        }
1068 7d8406be pbrook
        s->dbc = insn & 0xffffff;
1069 7d8406be pbrook
        s->rbc = s->dbc;
1070 dd8edf01 aliguori
        /* ??? Set ESA.  */
1071 dd8edf01 aliguori
        s->ia = s->dsp - 8;
1072 7d8406be pbrook
        if (insn & (1 << 29)) {
1073 7d8406be pbrook
            /* Indirect addressing.  */
1074 7d8406be pbrook
            addr = read_dword(s, addr);
1075 7d8406be pbrook
        } else if (insn & (1 << 28)) {
1076 7d8406be pbrook
            uint32_t buf[2];
1077 7d8406be pbrook
            int32_t offset;
1078 7d8406be pbrook
            /* Table indirect addressing.  */
1079 dd8edf01 aliguori
1080 dd8edf01 aliguori
            /* 32-bit Table indirect */
1081 7d8406be pbrook
            offset = sxt24(addr);
1082 9e486d67 David Gibson
            pci_dma_read(&s->dev, s->dsa + offset, buf, 8);
1083 b25cf589 aliguori
            /* byte count is stored in bits 0:23 only */
1084 b25cf589 aliguori
            s->dbc = cpu_to_le32(buf[0]) & 0xffffff;
1085 7faa239c ths
            s->rbc = s->dbc;
1086 7d8406be pbrook
            addr = cpu_to_le32(buf[1]);
1087 b25cf589 aliguori
1088 b25cf589 aliguori
            /* 40-bit DMA, upper addr bits [39:32] stored in first DWORD of
1089 b25cf589 aliguori
             * table, bits [31:24] */
1090 b25cf589 aliguori
            if (lsi_dma_40bit(s))
1091 b25cf589 aliguori
                addr_high = cpu_to_le32(buf[0]) >> 24;
1092 dd8edf01 aliguori
            else if (lsi_dma_ti64bit(s)) {
1093 dd8edf01 aliguori
                int selector = (cpu_to_le32(buf[0]) >> 24) & 0x1f;
1094 dd8edf01 aliguori
                switch (selector) {
1095 dd8edf01 aliguori
                case 0 ... 0x0f:
1096 dd8edf01 aliguori
                    /* offset index into scratch registers since
1097 dd8edf01 aliguori
                     * TI64 mode can use registers C to R */
1098 dd8edf01 aliguori
                    addr_high = s->scratch[2 + selector];
1099 dd8edf01 aliguori
                    break;
1100 dd8edf01 aliguori
                case 0x10:
1101 dd8edf01 aliguori
                    addr_high = s->mmrs;
1102 dd8edf01 aliguori
                    break;
1103 dd8edf01 aliguori
                case 0x11:
1104 dd8edf01 aliguori
                    addr_high = s->mmws;
1105 dd8edf01 aliguori
                    break;
1106 dd8edf01 aliguori
                case 0x12:
1107 dd8edf01 aliguori
                    addr_high = s->sfs;
1108 dd8edf01 aliguori
                    break;
1109 dd8edf01 aliguori
                case 0x13:
1110 dd8edf01 aliguori
                    addr_high = s->drs;
1111 dd8edf01 aliguori
                    break;
1112 dd8edf01 aliguori
                case 0x14:
1113 dd8edf01 aliguori
                    addr_high = s->sbms;
1114 dd8edf01 aliguori
                    break;
1115 dd8edf01 aliguori
                case 0x15:
1116 dd8edf01 aliguori
                    addr_high = s->dbms;
1117 dd8edf01 aliguori
                    break;
1118 dd8edf01 aliguori
                default:
1119 dd8edf01 aliguori
                    BADF("Illegal selector specified (0x%x > 0x15)"
1120 dd8edf01 aliguori
                         " for 64-bit DMA block move", selector);
1121 dd8edf01 aliguori
                    break;
1122 dd8edf01 aliguori
                }
1123 dd8edf01 aliguori
            }
1124 dd8edf01 aliguori
        } else if (lsi_dma_64bit(s)) {
1125 dd8edf01 aliguori
            /* fetch a 3rd dword if 64-bit direct move is enabled and
1126 dd8edf01 aliguori
               only if we're not doing table indirect or indirect addressing */
1127 dd8edf01 aliguori
            s->dbms = read_dword(s, s->dsp);
1128 dd8edf01 aliguori
            s->dsp += 4;
1129 dd8edf01 aliguori
            s->ia = s->dsp - 12;
1130 7d8406be pbrook
        }
1131 7d8406be pbrook
        if ((s->sstat1 & PHASE_MASK) != ((insn >> 24) & 7)) {
1132 7d8406be pbrook
            DPRINTF("Wrong phase got %d expected %d\n",
1133 7d8406be pbrook
                    s->sstat1 & PHASE_MASK, (insn >> 24) & 7);
1134 7d8406be pbrook
            lsi_script_scsi_interrupt(s, LSI_SIST0_MA, 0);
1135 7d8406be pbrook
            break;
1136 7d8406be pbrook
        }
1137 7d8406be pbrook
        s->dnad = addr;
1138 b25cf589 aliguori
        s->dnad64 = addr_high;
1139 7d8406be pbrook
        switch (s->sstat1 & 0x7) {
1140 7d8406be pbrook
        case PHASE_DO:
1141 a917d384 pbrook
            s->waiting = 2;
1142 7d8406be pbrook
            lsi_do_dma(s, 1);
1143 a917d384 pbrook
            if (s->waiting)
1144 a917d384 pbrook
                s->waiting = 3;
1145 7d8406be pbrook
            break;
1146 7d8406be pbrook
        case PHASE_DI:
1147 a917d384 pbrook
            s->waiting = 2;
1148 7d8406be pbrook
            lsi_do_dma(s, 0);
1149 a917d384 pbrook
            if (s->waiting)
1150 a917d384 pbrook
                s->waiting = 3;
1151 7d8406be pbrook
            break;
1152 7d8406be pbrook
        case PHASE_CMD:
1153 7d8406be pbrook
            lsi_do_command(s);
1154 7d8406be pbrook
            break;
1155 7d8406be pbrook
        case PHASE_ST:
1156 7d8406be pbrook
            lsi_do_status(s);
1157 7d8406be pbrook
            break;
1158 7d8406be pbrook
        case PHASE_MO:
1159 7d8406be pbrook
            lsi_do_msgout(s);
1160 7d8406be pbrook
            break;
1161 7d8406be pbrook
        case PHASE_MI:
1162 7d8406be pbrook
            lsi_do_msgin(s);
1163 7d8406be pbrook
            break;
1164 7d8406be pbrook
        default:
1165 7d8406be pbrook
            BADF("Unimplemented phase %d\n", s->sstat1 & PHASE_MASK);
1166 7d8406be pbrook
            exit(1);
1167 7d8406be pbrook
        }
1168 7d8406be pbrook
        s->dfifo = s->dbc & 0xff;
1169 7d8406be pbrook
        s->ctest5 = (s->ctest5 & 0xfc) | ((s->dbc >> 8) & 3);
1170 7d8406be pbrook
        s->sbc = s->dbc;
1171 7d8406be pbrook
        s->rbc -= s->dbc;
1172 7d8406be pbrook
        s->ua = addr + s->dbc;
1173 7d8406be pbrook
        break;
1174 7d8406be pbrook
1175 7d8406be pbrook
    case 1: /* IO or Read/Write instruction.  */
1176 7d8406be pbrook
        opcode = (insn >> 27) & 7;
1177 7d8406be pbrook
        if (opcode < 5) {
1178 7d8406be pbrook
            uint32_t id;
1179 7d8406be pbrook
1180 7d8406be pbrook
            if (insn & (1 << 25)) {
1181 7d8406be pbrook
                id = read_dword(s, s->dsa + sxt24(insn));
1182 7d8406be pbrook
            } else {
1183 07a1bea8 Laszlo Ast
                id = insn;
1184 7d8406be pbrook
            }
1185 7d8406be pbrook
            id = (id >> 16) & 0xf;
1186 7d8406be pbrook
            if (insn & (1 << 26)) {
1187 7d8406be pbrook
                addr = s->dsp + sxt24(addr);
1188 7d8406be pbrook
            }
1189 7d8406be pbrook
            s->dnad = addr;
1190 7d8406be pbrook
            switch (opcode) {
1191 7d8406be pbrook
            case 0: /* Select */
1192 a917d384 pbrook
                s->sdid = id;
1193 38f5b2b8 Laszlo Ast
                if (s->scntl1 & LSI_SCNTL1_CON) {
1194 38f5b2b8 Laszlo Ast
                    DPRINTF("Already reselected, jumping to alternative address\n");
1195 38f5b2b8 Laszlo Ast
                    s->dsp = s->dnad;
1196 a917d384 pbrook
                    break;
1197 a917d384 pbrook
                }
1198 7d8406be pbrook
                s->sstat0 |= LSI_SSTAT0_WOA;
1199 7d8406be pbrook
                s->scntl1 &= ~LSI_SCNTL1_IARB;
1200 0d3545e7 Paolo Bonzini
                if (!scsi_device_find(&s->bus, 0, id, 0)) {
1201 64d56409 Jan Kiszka
                    lsi_bad_selection(s, id);
1202 7d8406be pbrook
                    break;
1203 7d8406be pbrook
                }
1204 7d8406be pbrook
                DPRINTF("Selected target %d%s\n",
1205 7d8406be pbrook
                        id, insn & (1 << 3) ? " ATN" : "");
1206 7d8406be pbrook
                /* ??? Linux drivers compain when this is set.  Maybe
1207 7d8406be pbrook
                   it only applies in low-level mode (unimplemented).
1208 7d8406be pbrook
                lsi_script_scsi_interrupt(s, LSI_SIST0_CMP, 0); */
1209 af12ac98 Gerd Hoffmann
                s->select_tag = id << 8;
1210 7d8406be pbrook
                s->scntl1 |= LSI_SCNTL1_CON;
1211 7d8406be pbrook
                if (insn & (1 << 3)) {
1212 7d8406be pbrook
                    s->socl |= LSI_SOCL_ATN;
1213 7d8406be pbrook
                }
1214 7d8406be pbrook
                lsi_set_phase(s, PHASE_MO);
1215 7d8406be pbrook
                break;
1216 7d8406be pbrook
            case 1: /* Disconnect */
1217 a15fdf86 Laszlo Ast
                DPRINTF("Wait Disconnect\n");
1218 7d8406be pbrook
                s->scntl1 &= ~LSI_SCNTL1_CON;
1219 7d8406be pbrook
                break;
1220 7d8406be pbrook
            case 2: /* Wait Reselect */
1221 e560125e Laszlo Ast
                if (!lsi_irq_on_rsl(s)) {
1222 e560125e Laszlo Ast
                    lsi_wait_reselect(s);
1223 e560125e Laszlo Ast
                }
1224 7d8406be pbrook
                break;
1225 7d8406be pbrook
            case 3: /* Set */
1226 7d8406be pbrook
                DPRINTF("Set%s%s%s%s\n",
1227 7d8406be pbrook
                        insn & (1 << 3) ? " ATN" : "",
1228 7d8406be pbrook
                        insn & (1 << 6) ? " ACK" : "",
1229 7d8406be pbrook
                        insn & (1 << 9) ? " TM" : "",
1230 7d8406be pbrook
                        insn & (1 << 10) ? " CC" : "");
1231 7d8406be pbrook
                if (insn & (1 << 3)) {
1232 7d8406be pbrook
                    s->socl |= LSI_SOCL_ATN;
1233 7d8406be pbrook
                    lsi_set_phase(s, PHASE_MO);
1234 7d8406be pbrook
                }
1235 7d8406be pbrook
                if (insn & (1 << 9)) {
1236 7d8406be pbrook
                    BADF("Target mode not implemented\n");
1237 7d8406be pbrook
                    exit(1);
1238 7d8406be pbrook
                }
1239 7d8406be pbrook
                if (insn & (1 << 10))
1240 7d8406be pbrook
                    s->carry = 1;
1241 7d8406be pbrook
                break;
1242 7d8406be pbrook
            case 4: /* Clear */
1243 7d8406be pbrook
                DPRINTF("Clear%s%s%s%s\n",
1244 7d8406be pbrook
                        insn & (1 << 3) ? " ATN" : "",
1245 7d8406be pbrook
                        insn & (1 << 6) ? " ACK" : "",
1246 7d8406be pbrook
                        insn & (1 << 9) ? " TM" : "",
1247 7d8406be pbrook
                        insn & (1 << 10) ? " CC" : "");
1248 7d8406be pbrook
                if (insn & (1 << 3)) {
1249 7d8406be pbrook
                    s->socl &= ~LSI_SOCL_ATN;
1250 7d8406be pbrook
                }
1251 7d8406be pbrook
                if (insn & (1 << 10))
1252 7d8406be pbrook
                    s->carry = 0;
1253 7d8406be pbrook
                break;
1254 7d8406be pbrook
            }
1255 7d8406be pbrook
        } else {
1256 7d8406be pbrook
            uint8_t op0;
1257 7d8406be pbrook
            uint8_t op1;
1258 7d8406be pbrook
            uint8_t data8;
1259 7d8406be pbrook
            int reg;
1260 7d8406be pbrook
            int operator;
1261 7d8406be pbrook
#ifdef DEBUG_LSI
1262 7d8406be pbrook
            static const char *opcode_names[3] =
1263 7d8406be pbrook
                {"Write", "Read", "Read-Modify-Write"};
1264 7d8406be pbrook
            static const char *operator_names[8] =
1265 7d8406be pbrook
                {"MOV", "SHL", "OR", "XOR", "AND", "SHR", "ADD", "ADC"};
1266 7d8406be pbrook
#endif
1267 7d8406be pbrook
1268 7d8406be pbrook
            reg = ((insn >> 16) & 0x7f) | (insn & 0x80);
1269 7d8406be pbrook
            data8 = (insn >> 8) & 0xff;
1270 7d8406be pbrook
            opcode = (insn >> 27) & 7;
1271 7d8406be pbrook
            operator = (insn >> 24) & 7;
1272 a917d384 pbrook
            DPRINTF("%s reg 0x%x %s data8=0x%02x sfbr=0x%02x%s\n",
1273 7d8406be pbrook
                    opcode_names[opcode - 5], reg,
1274 a917d384 pbrook
                    operator_names[operator], data8, s->sfbr,
1275 7d8406be pbrook
                    (insn & (1 << 23)) ? " SFBR" : "");
1276 7d8406be pbrook
            op0 = op1 = 0;
1277 7d8406be pbrook
            switch (opcode) {
1278 7d8406be pbrook
            case 5: /* From SFBR */
1279 7d8406be pbrook
                op0 = s->sfbr;
1280 7d8406be pbrook
                op1 = data8;
1281 7d8406be pbrook
                break;
1282 7d8406be pbrook
            case 6: /* To SFBR */
1283 7d8406be pbrook
                if (operator)
1284 7d8406be pbrook
                    op0 = lsi_reg_readb(s, reg);
1285 7d8406be pbrook
                op1 = data8;
1286 7d8406be pbrook
                break;
1287 7d8406be pbrook
            case 7: /* Read-modify-write */
1288 7d8406be pbrook
                if (operator)
1289 7d8406be pbrook
                    op0 = lsi_reg_readb(s, reg);
1290 7d8406be pbrook
                if (insn & (1 << 23)) {
1291 7d8406be pbrook
                    op1 = s->sfbr;
1292 7d8406be pbrook
                } else {
1293 7d8406be pbrook
                    op1 = data8;
1294 7d8406be pbrook
                }
1295 7d8406be pbrook
                break;
1296 7d8406be pbrook
            }
1297 7d8406be pbrook
1298 7d8406be pbrook
            switch (operator) {
1299 7d8406be pbrook
            case 0: /* move */
1300 7d8406be pbrook
                op0 = op1;
1301 7d8406be pbrook
                break;
1302 7d8406be pbrook
            case 1: /* Shift left */
1303 7d8406be pbrook
                op1 = op0 >> 7;
1304 7d8406be pbrook
                op0 = (op0 << 1) | s->carry;
1305 7d8406be pbrook
                s->carry = op1;
1306 7d8406be pbrook
                break;
1307 7d8406be pbrook
            case 2: /* OR */
1308 7d8406be pbrook
                op0 |= op1;
1309 7d8406be pbrook
                break;
1310 7d8406be pbrook
            case 3: /* XOR */
1311 dcfb9014 ths
                op0 ^= op1;
1312 7d8406be pbrook
                break;
1313 7d8406be pbrook
            case 4: /* AND */
1314 7d8406be pbrook
                op0 &= op1;
1315 7d8406be pbrook
                break;
1316 7d8406be pbrook
            case 5: /* SHR */
1317 7d8406be pbrook
                op1 = op0 & 1;
1318 7d8406be pbrook
                op0 = (op0 >> 1) | (s->carry << 7);
1319 687fa640 ths
                s->carry = op1;
1320 7d8406be pbrook
                break;
1321 7d8406be pbrook
            case 6: /* ADD */
1322 7d8406be pbrook
                op0 += op1;
1323 7d8406be pbrook
                s->carry = op0 < op1;
1324 7d8406be pbrook
                break;
1325 7d8406be pbrook
            case 7: /* ADC */
1326 7d8406be pbrook
                op0 += op1 + s->carry;
1327 7d8406be pbrook
                if (s->carry)
1328 7d8406be pbrook
                    s->carry = op0 <= op1;
1329 7d8406be pbrook
                else
1330 7d8406be pbrook
                    s->carry = op0 < op1;
1331 7d8406be pbrook
                break;
1332 7d8406be pbrook
            }
1333 7d8406be pbrook
1334 7d8406be pbrook
            switch (opcode) {
1335 7d8406be pbrook
            case 5: /* From SFBR */
1336 7d8406be pbrook
            case 7: /* Read-modify-write */
1337 7d8406be pbrook
                lsi_reg_writeb(s, reg, op0);
1338 7d8406be pbrook
                break;
1339 7d8406be pbrook
            case 6: /* To SFBR */
1340 7d8406be pbrook
                s->sfbr = op0;
1341 7d8406be pbrook
                break;
1342 7d8406be pbrook
            }
1343 7d8406be pbrook
        }
1344 7d8406be pbrook
        break;
1345 7d8406be pbrook
1346 7d8406be pbrook
    case 2: /* Transfer Control.  */
1347 7d8406be pbrook
        {
1348 7d8406be pbrook
            int cond;
1349 7d8406be pbrook
            int jmp;
1350 7d8406be pbrook
1351 7d8406be pbrook
            if ((insn & 0x002e0000) == 0) {
1352 7d8406be pbrook
                DPRINTF("NOP\n");
1353 7d8406be pbrook
                break;
1354 7d8406be pbrook
            }
1355 7d8406be pbrook
            if (s->sist1 & LSI_SIST1_STO) {
1356 7d8406be pbrook
                DPRINTF("Delayed select timeout\n");
1357 7d8406be pbrook
                lsi_stop_script(s);
1358 7d8406be pbrook
                break;
1359 7d8406be pbrook
            }
1360 7d8406be pbrook
            cond = jmp = (insn & (1 << 19)) != 0;
1361 7d8406be pbrook
            if (cond == jmp && (insn & (1 << 21))) {
1362 7d8406be pbrook
                DPRINTF("Compare carry %d\n", s->carry == jmp);
1363 7d8406be pbrook
                cond = s->carry != 0;
1364 7d8406be pbrook
            }
1365 7d8406be pbrook
            if (cond == jmp && (insn & (1 << 17))) {
1366 7d8406be pbrook
                DPRINTF("Compare phase %d %c= %d\n",
1367 7d8406be pbrook
                        (s->sstat1 & PHASE_MASK),
1368 7d8406be pbrook
                        jmp ? '=' : '!',
1369 7d8406be pbrook
                        ((insn >> 24) & 7));
1370 7d8406be pbrook
                cond = (s->sstat1 & PHASE_MASK) == ((insn >> 24) & 7);
1371 7d8406be pbrook
            }
1372 7d8406be pbrook
            if (cond == jmp && (insn & (1 << 18))) {
1373 7d8406be pbrook
                uint8_t mask;
1374 7d8406be pbrook
1375 7d8406be pbrook
                mask = (~insn >> 8) & 0xff;
1376 7d8406be pbrook
                DPRINTF("Compare data 0x%x & 0x%x %c= 0x%x\n",
1377 7d8406be pbrook
                        s->sfbr, mask, jmp ? '=' : '!', insn & mask);
1378 7d8406be pbrook
                cond = (s->sfbr & mask) == (insn & mask);
1379 7d8406be pbrook
            }
1380 7d8406be pbrook
            if (cond == jmp) {
1381 7d8406be pbrook
                if (insn & (1 << 23)) {
1382 7d8406be pbrook
                    /* Relative address.  */
1383 7d8406be pbrook
                    addr = s->dsp + sxt24(addr);
1384 7d8406be pbrook
                }
1385 7d8406be pbrook
                switch ((insn >> 27) & 7) {
1386 7d8406be pbrook
                case 0: /* Jump */
1387 7d8406be pbrook
                    DPRINTF("Jump to 0x%08x\n", addr);
1388 7d8406be pbrook
                    s->dsp = addr;
1389 7d8406be pbrook
                    break;
1390 7d8406be pbrook
                case 1: /* Call */
1391 7d8406be pbrook
                    DPRINTF("Call 0x%08x\n", addr);
1392 7d8406be pbrook
                    s->temp = s->dsp;
1393 7d8406be pbrook
                    s->dsp = addr;
1394 7d8406be pbrook
                    break;
1395 7d8406be pbrook
                case 2: /* Return */
1396 7d8406be pbrook
                    DPRINTF("Return to 0x%08x\n", s->temp);
1397 7d8406be pbrook
                    s->dsp = s->temp;
1398 7d8406be pbrook
                    break;
1399 7d8406be pbrook
                case 3: /* Interrupt */
1400 7d8406be pbrook
                    DPRINTF("Interrupt 0x%08x\n", s->dsps);
1401 7d8406be pbrook
                    if ((insn & (1 << 20)) != 0) {
1402 7d8406be pbrook
                        s->istat0 |= LSI_ISTAT0_INTF;
1403 7d8406be pbrook
                        lsi_update_irq(s);
1404 7d8406be pbrook
                    } else {
1405 7d8406be pbrook
                        lsi_script_dma_interrupt(s, LSI_DSTAT_SIR);
1406 7d8406be pbrook
                    }
1407 7d8406be pbrook
                    break;
1408 7d8406be pbrook
                default:
1409 7d8406be pbrook
                    DPRINTF("Illegal transfer control\n");
1410 7d8406be pbrook
                    lsi_script_dma_interrupt(s, LSI_DSTAT_IID);
1411 7d8406be pbrook
                    break;
1412 7d8406be pbrook
                }
1413 7d8406be pbrook
            } else {
1414 7d8406be pbrook
                DPRINTF("Control condition failed\n");
1415 7d8406be pbrook
            }
1416 7d8406be pbrook
        }
1417 7d8406be pbrook
        break;
1418 7d8406be pbrook
1419 7d8406be pbrook
    case 3:
1420 7d8406be pbrook
        if ((insn & (1 << 29)) == 0) {
1421 7d8406be pbrook
            /* Memory move.  */
1422 7d8406be pbrook
            uint32_t dest;
1423 7d8406be pbrook
            /* ??? The docs imply the destination address is loaded into
1424 7d8406be pbrook
               the TEMP register.  However the Linux drivers rely on
1425 7d8406be pbrook
               the value being presrved.  */
1426 7d8406be pbrook
            dest = read_dword(s, s->dsp);
1427 7d8406be pbrook
            s->dsp += 4;
1428 7d8406be pbrook
            lsi_memcpy(s, dest, addr, insn & 0xffffff);
1429 7d8406be pbrook
        } else {
1430 7d8406be pbrook
            uint8_t data[7];
1431 7d8406be pbrook
            int reg;
1432 7d8406be pbrook
            int n;
1433 7d8406be pbrook
            int i;
1434 7d8406be pbrook
1435 7d8406be pbrook
            if (insn & (1 << 28)) {
1436 7d8406be pbrook
                addr = s->dsa + sxt24(addr);
1437 7d8406be pbrook
            }
1438 7d8406be pbrook
            n = (insn & 7);
1439 7d8406be pbrook
            reg = (insn >> 16) & 0xff;
1440 7d8406be pbrook
            if (insn & (1 << 24)) {
1441 9ba4524c Eduard - Gabriel Munteanu
                pci_dma_read(&s->dev, addr, data, n);
1442 a917d384 pbrook
                DPRINTF("Load reg 0x%x size %d addr 0x%08x = %08x\n", reg, n,
1443 a917d384 pbrook
                        addr, *(int *)data);
1444 7d8406be pbrook
                for (i = 0; i < n; i++) {
1445 7d8406be pbrook
                    lsi_reg_writeb(s, reg + i, data[i]);
1446 7d8406be pbrook
                }
1447 7d8406be pbrook
            } else {
1448 7d8406be pbrook
                DPRINTF("Store reg 0x%x size %d addr 0x%08x\n", reg, n, addr);
1449 7d8406be pbrook
                for (i = 0; i < n; i++) {
1450 7d8406be pbrook
                    data[i] = lsi_reg_readb(s, reg + i);
1451 7d8406be pbrook
                }
1452 9ba4524c Eduard - Gabriel Munteanu
                pci_dma_write(&s->dev, addr, data, n);
1453 7d8406be pbrook
            }
1454 7d8406be pbrook
        }
1455 7d8406be pbrook
    }
1456 ee4d919f aliguori
    if (insn_processed > 10000 && !s->waiting) {
1457 64c68080 pbrook
        /* Some windows drivers make the device spin waiting for a memory
1458 64c68080 pbrook
           location to change.  If we have been executed a lot of code then
1459 64c68080 pbrook
           assume this is the case and force an unexpected device disconnect.
1460 64c68080 pbrook
           This is apparently sufficient to beat the drivers into submission.
1461 64c68080 pbrook
         */
1462 ee4d919f aliguori
        if (!(s->sien0 & LSI_SIST0_UDC))
1463 ee4d919f aliguori
            fprintf(stderr, "inf. loop with UDC masked\n");
1464 ee4d919f aliguori
        lsi_script_scsi_interrupt(s, LSI_SIST0_UDC, 0);
1465 ee4d919f aliguori
        lsi_disconnect(s);
1466 ee4d919f aliguori
    } else if (s->istat1 & LSI_ISTAT1_SRUN && !s->waiting) {
1467 7d8406be pbrook
        if (s->dcntl & LSI_DCNTL_SSM) {
1468 7d8406be pbrook
            lsi_script_dma_interrupt(s, LSI_DSTAT_SSI);
1469 7d8406be pbrook
        } else {
1470 7d8406be pbrook
            goto again;
1471 7d8406be pbrook
        }
1472 7d8406be pbrook
    }
1473 7d8406be pbrook
    DPRINTF("SCRIPTS execution stopped\n");
1474 7d8406be pbrook
}
1475 7d8406be pbrook
1476 7d8406be pbrook
static uint8_t lsi_reg_readb(LSIState *s, int offset)
1477 7d8406be pbrook
{
1478 7d8406be pbrook
    uint8_t tmp;
1479 75f76531 aurel32
#define CASE_GET_REG24(name, addr) \
1480 75f76531 aurel32
    case addr: return s->name & 0xff; \
1481 75f76531 aurel32
    case addr + 1: return (s->name >> 8) & 0xff; \
1482 75f76531 aurel32
    case addr + 2: return (s->name >> 16) & 0xff;
1483 75f76531 aurel32
1484 7d8406be pbrook
#define CASE_GET_REG32(name, addr) \
1485 7d8406be pbrook
    case addr: return s->name & 0xff; \
1486 7d8406be pbrook
    case addr + 1: return (s->name >> 8) & 0xff; \
1487 7d8406be pbrook
    case addr + 2: return (s->name >> 16) & 0xff; \
1488 7d8406be pbrook
    case addr + 3: return (s->name >> 24) & 0xff;
1489 7d8406be pbrook
1490 7d8406be pbrook
#ifdef DEBUG_LSI_REG
1491 7d8406be pbrook
    DPRINTF("Read reg %x\n", offset);
1492 7d8406be pbrook
#endif
1493 7d8406be pbrook
    switch (offset) {
1494 7d8406be pbrook
    case 0x00: /* SCNTL0 */
1495 7d8406be pbrook
        return s->scntl0;
1496 7d8406be pbrook
    case 0x01: /* SCNTL1 */
1497 7d8406be pbrook
        return s->scntl1;
1498 7d8406be pbrook
    case 0x02: /* SCNTL2 */
1499 7d8406be pbrook
        return s->scntl2;
1500 7d8406be pbrook
    case 0x03: /* SCNTL3 */
1501 7d8406be pbrook
        return s->scntl3;
1502 7d8406be pbrook
    case 0x04: /* SCID */
1503 7d8406be pbrook
        return s->scid;
1504 7d8406be pbrook
    case 0x05: /* SXFER */
1505 7d8406be pbrook
        return s->sxfer;
1506 7d8406be pbrook
    case 0x06: /* SDID */
1507 7d8406be pbrook
        return s->sdid;
1508 7d8406be pbrook
    case 0x07: /* GPREG0 */
1509 7d8406be pbrook
        return 0x7f;
1510 985a03b0 ths
    case 0x08: /* Revision ID */
1511 985a03b0 ths
        return 0x00;
1512 a917d384 pbrook
    case 0xa: /* SSID */
1513 a917d384 pbrook
        return s->ssid;
1514 7d8406be pbrook
    case 0xb: /* SBCL */
1515 7d8406be pbrook
        /* ??? This is not correct. However it's (hopefully) only
1516 7d8406be pbrook
           used for diagnostics, so should be ok.  */
1517 7d8406be pbrook
        return 0;
1518 7d8406be pbrook
    case 0xc: /* DSTAT */
1519 7d8406be pbrook
        tmp = s->dstat | 0x80;
1520 7d8406be pbrook
        if ((s->istat0 & LSI_ISTAT0_INTF) == 0)
1521 7d8406be pbrook
            s->dstat = 0;
1522 7d8406be pbrook
        lsi_update_irq(s);
1523 7d8406be pbrook
        return tmp;
1524 7d8406be pbrook
    case 0x0d: /* SSTAT0 */
1525 7d8406be pbrook
        return s->sstat0;
1526 7d8406be pbrook
    case 0x0e: /* SSTAT1 */
1527 7d8406be pbrook
        return s->sstat1;
1528 7d8406be pbrook
    case 0x0f: /* SSTAT2 */
1529 7d8406be pbrook
        return s->scntl1 & LSI_SCNTL1_CON ? 0 : 2;
1530 7d8406be pbrook
    CASE_GET_REG32(dsa, 0x10)
1531 7d8406be pbrook
    case 0x14: /* ISTAT0 */
1532 7d8406be pbrook
        return s->istat0;
1533 ecabe8cc aliguori
    case 0x15: /* ISTAT1 */
1534 ecabe8cc aliguori
        return s->istat1;
1535 7d8406be pbrook
    case 0x16: /* MBOX0 */
1536 7d8406be pbrook
        return s->mbox0;
1537 7d8406be pbrook
    case 0x17: /* MBOX1 */
1538 7d8406be pbrook
        return s->mbox1;
1539 7d8406be pbrook
    case 0x18: /* CTEST0 */
1540 7d8406be pbrook
        return 0xff;
1541 7d8406be pbrook
    case 0x19: /* CTEST1 */
1542 7d8406be pbrook
        return 0;
1543 7d8406be pbrook
    case 0x1a: /* CTEST2 */
1544 9167a69a balrog
        tmp = s->ctest2 | LSI_CTEST2_DACK | LSI_CTEST2_CM;
1545 7d8406be pbrook
        if (s->istat0 & LSI_ISTAT0_SIGP) {
1546 7d8406be pbrook
            s->istat0 &= ~LSI_ISTAT0_SIGP;
1547 7d8406be pbrook
            tmp |= LSI_CTEST2_SIGP;
1548 7d8406be pbrook
        }
1549 7d8406be pbrook
        return tmp;
1550 7d8406be pbrook
    case 0x1b: /* CTEST3 */
1551 7d8406be pbrook
        return s->ctest3;
1552 7d8406be pbrook
    CASE_GET_REG32(temp, 0x1c)
1553 7d8406be pbrook
    case 0x20: /* DFIFO */
1554 7d8406be pbrook
        return 0;
1555 7d8406be pbrook
    case 0x21: /* CTEST4 */
1556 7d8406be pbrook
        return s->ctest4;
1557 7d8406be pbrook
    case 0x22: /* CTEST5 */
1558 7d8406be pbrook
        return s->ctest5;
1559 985a03b0 ths
    case 0x23: /* CTEST6 */
1560 985a03b0 ths
         return 0;
1561 75f76531 aurel32
    CASE_GET_REG24(dbc, 0x24)
1562 7d8406be pbrook
    case 0x27: /* DCMD */
1563 7d8406be pbrook
        return s->dcmd;
1564 4b9a2d6d Sebastian Herbszt
    CASE_GET_REG32(dnad, 0x28)
1565 7d8406be pbrook
    CASE_GET_REG32(dsp, 0x2c)
1566 7d8406be pbrook
    CASE_GET_REG32(dsps, 0x30)
1567 7d8406be pbrook
    CASE_GET_REG32(scratch[0], 0x34)
1568 7d8406be pbrook
    case 0x38: /* DMODE */
1569 7d8406be pbrook
        return s->dmode;
1570 7d8406be pbrook
    case 0x39: /* DIEN */
1571 7d8406be pbrook
        return s->dien;
1572 bd8ee11a Sebastian Herbszt
    case 0x3a: /* SBR */
1573 bd8ee11a Sebastian Herbszt
        return s->sbr;
1574 7d8406be pbrook
    case 0x3b: /* DCNTL */
1575 7d8406be pbrook
        return s->dcntl;
1576 7d8406be pbrook
    case 0x40: /* SIEN0 */
1577 7d8406be pbrook
        return s->sien0;
1578 7d8406be pbrook
    case 0x41: /* SIEN1 */
1579 7d8406be pbrook
        return s->sien1;
1580 7d8406be pbrook
    case 0x42: /* SIST0 */
1581 7d8406be pbrook
        tmp = s->sist0;
1582 7d8406be pbrook
        s->sist0 = 0;
1583 7d8406be pbrook
        lsi_update_irq(s);
1584 7d8406be pbrook
        return tmp;
1585 7d8406be pbrook
    case 0x43: /* SIST1 */
1586 7d8406be pbrook
        tmp = s->sist1;
1587 7d8406be pbrook
        s->sist1 = 0;
1588 7d8406be pbrook
        lsi_update_irq(s);
1589 7d8406be pbrook
        return tmp;
1590 9167a69a balrog
    case 0x46: /* MACNTL */
1591 9167a69a balrog
        return 0x0f;
1592 7d8406be pbrook
    case 0x47: /* GPCNTL0 */
1593 7d8406be pbrook
        return 0x0f;
1594 7d8406be pbrook
    case 0x48: /* STIME0 */
1595 7d8406be pbrook
        return s->stime0;
1596 7d8406be pbrook
    case 0x4a: /* RESPID0 */
1597 7d8406be pbrook
        return s->respid0;
1598 7d8406be pbrook
    case 0x4b: /* RESPID1 */
1599 7d8406be pbrook
        return s->respid1;
1600 7d8406be pbrook
    case 0x4d: /* STEST1 */
1601 7d8406be pbrook
        return s->stest1;
1602 7d8406be pbrook
    case 0x4e: /* STEST2 */
1603 7d8406be pbrook
        return s->stest2;
1604 7d8406be pbrook
    case 0x4f: /* STEST3 */
1605 7d8406be pbrook
        return s->stest3;
1606 a917d384 pbrook
    case 0x50: /* SIDL */
1607 a917d384 pbrook
        /* This is needed by the linux drivers.  We currently only update it
1608 a917d384 pbrook
           during the MSG IN phase.  */
1609 a917d384 pbrook
        return s->sidl;
1610 7d8406be pbrook
    case 0x52: /* STEST4 */
1611 7d8406be pbrook
        return 0xe0;
1612 7d8406be pbrook
    case 0x56: /* CCNTL0 */
1613 7d8406be pbrook
        return s->ccntl0;
1614 7d8406be pbrook
    case 0x57: /* CCNTL1 */
1615 7d8406be pbrook
        return s->ccntl1;
1616 a917d384 pbrook
    case 0x58: /* SBDL */
1617 a917d384 pbrook
        /* Some drivers peek at the data bus during the MSG IN phase.  */
1618 a917d384 pbrook
        if ((s->sstat1 & PHASE_MASK) == PHASE_MI)
1619 a917d384 pbrook
            return s->msg[0];
1620 a917d384 pbrook
        return 0;
1621 a917d384 pbrook
    case 0x59: /* SBDL high */
1622 7d8406be pbrook
        return 0;
1623 7d8406be pbrook
    CASE_GET_REG32(mmrs, 0xa0)
1624 7d8406be pbrook
    CASE_GET_REG32(mmws, 0xa4)
1625 7d8406be pbrook
    CASE_GET_REG32(sfs, 0xa8)
1626 7d8406be pbrook
    CASE_GET_REG32(drs, 0xac)
1627 7d8406be pbrook
    CASE_GET_REG32(sbms, 0xb0)
1628 ab57d967 aliguori
    CASE_GET_REG32(dbms, 0xb4)
1629 7d8406be pbrook
    CASE_GET_REG32(dnad64, 0xb8)
1630 7d8406be pbrook
    CASE_GET_REG32(pmjad1, 0xc0)
1631 7d8406be pbrook
    CASE_GET_REG32(pmjad2, 0xc4)
1632 7d8406be pbrook
    CASE_GET_REG32(rbc, 0xc8)
1633 7d8406be pbrook
    CASE_GET_REG32(ua, 0xcc)
1634 7d8406be pbrook
    CASE_GET_REG32(ia, 0xd4)
1635 7d8406be pbrook
    CASE_GET_REG32(sbc, 0xd8)
1636 7d8406be pbrook
    CASE_GET_REG32(csbc, 0xdc)
1637 7d8406be pbrook
    }
1638 7d8406be pbrook
    if (offset >= 0x5c && offset < 0xa0) {
1639 7d8406be pbrook
        int n;
1640 7d8406be pbrook
        int shift;
1641 7d8406be pbrook
        n = (offset - 0x58) >> 2;
1642 7d8406be pbrook
        shift = (offset & 3) * 8;
1643 7d8406be pbrook
        return (s->scratch[n] >> shift) & 0xff;
1644 7d8406be pbrook
    }
1645 7d8406be pbrook
    BADF("readb 0x%x\n", offset);
1646 7d8406be pbrook
    exit(1);
1647 75f76531 aurel32
#undef CASE_GET_REG24
1648 7d8406be pbrook
#undef CASE_GET_REG32
1649 7d8406be pbrook
}
1650 7d8406be pbrook
1651 7d8406be pbrook
static void lsi_reg_writeb(LSIState *s, int offset, uint8_t val)
1652 7d8406be pbrook
{
1653 49c47daa Sebastian Herbszt
#define CASE_SET_REG24(name, addr) \
1654 49c47daa Sebastian Herbszt
    case addr    : s->name &= 0xffffff00; s->name |= val;       break; \
1655 49c47daa Sebastian Herbszt
    case addr + 1: s->name &= 0xffff00ff; s->name |= val << 8;  break; \
1656 49c47daa Sebastian Herbszt
    case addr + 2: s->name &= 0xff00ffff; s->name |= val << 16; break;
1657 49c47daa Sebastian Herbszt
1658 7d8406be pbrook
#define CASE_SET_REG32(name, addr) \
1659 7d8406be pbrook
    case addr    : s->name &= 0xffffff00; s->name |= val;       break; \
1660 7d8406be pbrook
    case addr + 1: s->name &= 0xffff00ff; s->name |= val << 8;  break; \
1661 7d8406be pbrook
    case addr + 2: s->name &= 0xff00ffff; s->name |= val << 16; break; \
1662 7d8406be pbrook
    case addr + 3: s->name &= 0x00ffffff; s->name |= val << 24; break;
1663 7d8406be pbrook
1664 7d8406be pbrook
#ifdef DEBUG_LSI_REG
1665 7d8406be pbrook
    DPRINTF("Write reg %x = %02x\n", offset, val);
1666 7d8406be pbrook
#endif
1667 7d8406be pbrook
    switch (offset) {
1668 7d8406be pbrook
    case 0x00: /* SCNTL0 */
1669 7d8406be pbrook
        s->scntl0 = val;
1670 7d8406be pbrook
        if (val & LSI_SCNTL0_START) {
1671 7d8406be pbrook
            BADF("Start sequence not implemented\n");
1672 7d8406be pbrook
        }
1673 7d8406be pbrook
        break;
1674 7d8406be pbrook
    case 0x01: /* SCNTL1 */
1675 7d8406be pbrook
        s->scntl1 = val & ~LSI_SCNTL1_SST;
1676 7d8406be pbrook
        if (val & LSI_SCNTL1_IARB) {
1677 7d8406be pbrook
            BADF("Immediate Arbritration not implemented\n");
1678 7d8406be pbrook
        }
1679 7d8406be pbrook
        if (val & LSI_SCNTL1_RST) {
1680 680a34ee Jan Kiszka
            if (!(s->sstat0 & LSI_SSTAT0_RST)) {
1681 680a34ee Jan Kiszka
                DeviceState *dev;
1682 680a34ee Jan Kiszka
1683 f48a7a6e Paolo Bonzini
                QTAILQ_FOREACH(dev, &s->bus.qbus.children, sibling) {
1684 94afdadc Anthony Liguori
                    device_reset(dev);
1685 680a34ee Jan Kiszka
                }
1686 680a34ee Jan Kiszka
                s->sstat0 |= LSI_SSTAT0_RST;
1687 680a34ee Jan Kiszka
                lsi_script_scsi_interrupt(s, LSI_SIST0_RST, 0);
1688 680a34ee Jan Kiszka
            }
1689 7d8406be pbrook
        } else {
1690 7d8406be pbrook
            s->sstat0 &= ~LSI_SSTAT0_RST;
1691 7d8406be pbrook
        }
1692 7d8406be pbrook
        break;
1693 7d8406be pbrook
    case 0x02: /* SCNTL2 */
1694 7d8406be pbrook
        val &= ~(LSI_SCNTL2_WSR | LSI_SCNTL2_WSS);
1695 3d834c78 ths
        s->scntl2 = val;
1696 7d8406be pbrook
        break;
1697 7d8406be pbrook
    case 0x03: /* SCNTL3 */
1698 7d8406be pbrook
        s->scntl3 = val;
1699 7d8406be pbrook
        break;
1700 7d8406be pbrook
    case 0x04: /* SCID */
1701 7d8406be pbrook
        s->scid = val;
1702 7d8406be pbrook
        break;
1703 7d8406be pbrook
    case 0x05: /* SXFER */
1704 7d8406be pbrook
        s->sxfer = val;
1705 7d8406be pbrook
        break;
1706 a917d384 pbrook
    case 0x06: /* SDID */
1707 a917d384 pbrook
        if ((val & 0xf) != (s->ssid & 0xf))
1708 a917d384 pbrook
            BADF("Destination ID does not match SSID\n");
1709 a917d384 pbrook
        s->sdid = val & 0xf;
1710 a917d384 pbrook
        break;
1711 7d8406be pbrook
    case 0x07: /* GPREG0 */
1712 7d8406be pbrook
        break;
1713 a917d384 pbrook
    case 0x08: /* SFBR */
1714 a917d384 pbrook
        /* The CPU is not allowed to write to this register.  However the
1715 a917d384 pbrook
           SCRIPTS register move instructions are.  */
1716 a917d384 pbrook
        s->sfbr = val;
1717 a917d384 pbrook
        break;
1718 a15fdf86 Laszlo Ast
    case 0x0a: case 0x0b:
1719 9167a69a balrog
        /* Openserver writes to these readonly registers on startup */
1720 a15fdf86 Laszlo Ast
        return;
1721 7d8406be pbrook
    case 0x0c: case 0x0d: case 0x0e: case 0x0f:
1722 7d8406be pbrook
        /* Linux writes to these readonly registers on startup.  */
1723 7d8406be pbrook
        return;
1724 7d8406be pbrook
    CASE_SET_REG32(dsa, 0x10)
1725 7d8406be pbrook
    case 0x14: /* ISTAT0 */
1726 7d8406be pbrook
        s->istat0 = (s->istat0 & 0x0f) | (val & 0xf0);
1727 7d8406be pbrook
        if (val & LSI_ISTAT0_ABRT) {
1728 7d8406be pbrook
            lsi_script_dma_interrupt(s, LSI_DSTAT_ABRT);
1729 7d8406be pbrook
        }
1730 7d8406be pbrook
        if (val & LSI_ISTAT0_INTF) {
1731 7d8406be pbrook
            s->istat0 &= ~LSI_ISTAT0_INTF;
1732 7d8406be pbrook
            lsi_update_irq(s);
1733 7d8406be pbrook
        }
1734 4d611c9a pbrook
        if (s->waiting == 1 && val & LSI_ISTAT0_SIGP) {
1735 7d8406be pbrook
            DPRINTF("Woken by SIGP\n");
1736 7d8406be pbrook
            s->waiting = 0;
1737 7d8406be pbrook
            s->dsp = s->dnad;
1738 7d8406be pbrook
            lsi_execute_script(s);
1739 7d8406be pbrook
        }
1740 7d8406be pbrook
        if (val & LSI_ISTAT0_SRST) {
1741 7d8406be pbrook
            lsi_soft_reset(s);
1742 7d8406be pbrook
        }
1743 92d88ecb ths
        break;
1744 7d8406be pbrook
    case 0x16: /* MBOX0 */
1745 7d8406be pbrook
        s->mbox0 = val;
1746 92d88ecb ths
        break;
1747 7d8406be pbrook
    case 0x17: /* MBOX1 */
1748 7d8406be pbrook
        s->mbox1 = val;
1749 92d88ecb ths
        break;
1750 9167a69a balrog
    case 0x1a: /* CTEST2 */
1751 9167a69a balrog
        s->ctest2 = val & LSI_CTEST2_PCICIE;
1752 9167a69a balrog
        break;
1753 7d8406be pbrook
    case 0x1b: /* CTEST3 */
1754 7d8406be pbrook
        s->ctest3 = val & 0x0f;
1755 7d8406be pbrook
        break;
1756 7d8406be pbrook
    CASE_SET_REG32(temp, 0x1c)
1757 7d8406be pbrook
    case 0x21: /* CTEST4 */
1758 7d8406be pbrook
        if (val & 7) {
1759 7d8406be pbrook
           BADF("Unimplemented CTEST4-FBL 0x%x\n", val);
1760 7d8406be pbrook
        }
1761 7d8406be pbrook
        s->ctest4 = val;
1762 7d8406be pbrook
        break;
1763 7d8406be pbrook
    case 0x22: /* CTEST5 */
1764 7d8406be pbrook
        if (val & (LSI_CTEST5_ADCK | LSI_CTEST5_BBCK)) {
1765 7d8406be pbrook
            BADF("CTEST5 DMA increment not implemented\n");
1766 7d8406be pbrook
        }
1767 7d8406be pbrook
        s->ctest5 = val;
1768 7d8406be pbrook
        break;
1769 49c47daa Sebastian Herbszt
    CASE_SET_REG24(dbc, 0x24)
1770 4b9a2d6d Sebastian Herbszt
    CASE_SET_REG32(dnad, 0x28)
1771 3d834c78 ths
    case 0x2c: /* DSP[0:7] */
1772 7d8406be pbrook
        s->dsp &= 0xffffff00;
1773 7d8406be pbrook
        s->dsp |= val;
1774 7d8406be pbrook
        break;
1775 3d834c78 ths
    case 0x2d: /* DSP[8:15] */
1776 7d8406be pbrook
        s->dsp &= 0xffff00ff;
1777 7d8406be pbrook
        s->dsp |= val << 8;
1778 7d8406be pbrook
        break;
1779 3d834c78 ths
    case 0x2e: /* DSP[16:23] */
1780 7d8406be pbrook
        s->dsp &= 0xff00ffff;
1781 7d8406be pbrook
        s->dsp |= val << 16;
1782 7d8406be pbrook
        break;
1783 3d834c78 ths
    case 0x2f: /* DSP[24:31] */
1784 7d8406be pbrook
        s->dsp &= 0x00ffffff;
1785 7d8406be pbrook
        s->dsp |= val << 24;
1786 7d8406be pbrook
        if ((s->dmode & LSI_DMODE_MAN) == 0
1787 7d8406be pbrook
            && (s->istat1 & LSI_ISTAT1_SRUN) == 0)
1788 7d8406be pbrook
            lsi_execute_script(s);
1789 7d8406be pbrook
        break;
1790 7d8406be pbrook
    CASE_SET_REG32(dsps, 0x30)
1791 7d8406be pbrook
    CASE_SET_REG32(scratch[0], 0x34)
1792 7d8406be pbrook
    case 0x38: /* DMODE */
1793 7d8406be pbrook
        if (val & (LSI_DMODE_SIOM | LSI_DMODE_DIOM)) {
1794 7d8406be pbrook
            BADF("IO mappings not implemented\n");
1795 7d8406be pbrook
        }
1796 7d8406be pbrook
        s->dmode = val;
1797 7d8406be pbrook
        break;
1798 7d8406be pbrook
    case 0x39: /* DIEN */
1799 7d8406be pbrook
        s->dien = val;
1800 7d8406be pbrook
        lsi_update_irq(s);
1801 7d8406be pbrook
        break;
1802 bd8ee11a Sebastian Herbszt
    case 0x3a: /* SBR */
1803 bd8ee11a Sebastian Herbszt
        s->sbr = val;
1804 bd8ee11a Sebastian Herbszt
        break;
1805 7d8406be pbrook
    case 0x3b: /* DCNTL */
1806 7d8406be pbrook
        s->dcntl = val & ~(LSI_DCNTL_PFF | LSI_DCNTL_STD);
1807 7d8406be pbrook
        if ((val & LSI_DCNTL_STD) && (s->istat1 & LSI_ISTAT1_SRUN) == 0)
1808 7d8406be pbrook
            lsi_execute_script(s);
1809 7d8406be pbrook
        break;
1810 7d8406be pbrook
    case 0x40: /* SIEN0 */
1811 7d8406be pbrook
        s->sien0 = val;
1812 7d8406be pbrook
        lsi_update_irq(s);
1813 7d8406be pbrook
        break;
1814 7d8406be pbrook
    case 0x41: /* SIEN1 */
1815 7d8406be pbrook
        s->sien1 = val;
1816 7d8406be pbrook
        lsi_update_irq(s);
1817 7d8406be pbrook
        break;
1818 7d8406be pbrook
    case 0x47: /* GPCNTL0 */
1819 7d8406be pbrook
        break;
1820 7d8406be pbrook
    case 0x48: /* STIME0 */
1821 7d8406be pbrook
        s->stime0 = val;
1822 7d8406be pbrook
        break;
1823 7d8406be pbrook
    case 0x49: /* STIME1 */
1824 7d8406be pbrook
        if (val & 0xf) {
1825 7d8406be pbrook
            DPRINTF("General purpose timer not implemented\n");
1826 7d8406be pbrook
            /* ??? Raising the interrupt immediately seems to be sufficient
1827 7d8406be pbrook
               to keep the FreeBSD driver happy.  */
1828 7d8406be pbrook
            lsi_script_scsi_interrupt(s, 0, LSI_SIST1_GEN);
1829 7d8406be pbrook
        }
1830 7d8406be pbrook
        break;
1831 7d8406be pbrook
    case 0x4a: /* RESPID0 */
1832 7d8406be pbrook
        s->respid0 = val;
1833 7d8406be pbrook
        break;
1834 7d8406be pbrook
    case 0x4b: /* RESPID1 */
1835 7d8406be pbrook
        s->respid1 = val;
1836 7d8406be pbrook
        break;
1837 7d8406be pbrook
    case 0x4d: /* STEST1 */
1838 7d8406be pbrook
        s->stest1 = val;
1839 7d8406be pbrook
        break;
1840 7d8406be pbrook
    case 0x4e: /* STEST2 */
1841 7d8406be pbrook
        if (val & 1) {
1842 7d8406be pbrook
            BADF("Low level mode not implemented\n");
1843 7d8406be pbrook
        }
1844 7d8406be pbrook
        s->stest2 = val;
1845 7d8406be pbrook
        break;
1846 7d8406be pbrook
    case 0x4f: /* STEST3 */
1847 7d8406be pbrook
        if (val & 0x41) {
1848 7d8406be pbrook
            BADF("SCSI FIFO test mode not implemented\n");
1849 7d8406be pbrook
        }
1850 7d8406be pbrook
        s->stest3 = val;
1851 7d8406be pbrook
        break;
1852 7d8406be pbrook
    case 0x56: /* CCNTL0 */
1853 7d8406be pbrook
        s->ccntl0 = val;
1854 7d8406be pbrook
        break;
1855 7d8406be pbrook
    case 0x57: /* CCNTL1 */
1856 7d8406be pbrook
        s->ccntl1 = val;
1857 7d8406be pbrook
        break;
1858 7d8406be pbrook
    CASE_SET_REG32(mmrs, 0xa0)
1859 7d8406be pbrook
    CASE_SET_REG32(mmws, 0xa4)
1860 7d8406be pbrook
    CASE_SET_REG32(sfs, 0xa8)
1861 7d8406be pbrook
    CASE_SET_REG32(drs, 0xac)
1862 7d8406be pbrook
    CASE_SET_REG32(sbms, 0xb0)
1863 ab57d967 aliguori
    CASE_SET_REG32(dbms, 0xb4)
1864 7d8406be pbrook
    CASE_SET_REG32(dnad64, 0xb8)
1865 7d8406be pbrook
    CASE_SET_REG32(pmjad1, 0xc0)
1866 7d8406be pbrook
    CASE_SET_REG32(pmjad2, 0xc4)
1867 7d8406be pbrook
    CASE_SET_REG32(rbc, 0xc8)
1868 7d8406be pbrook
    CASE_SET_REG32(ua, 0xcc)
1869 7d8406be pbrook
    CASE_SET_REG32(ia, 0xd4)
1870 7d8406be pbrook
    CASE_SET_REG32(sbc, 0xd8)
1871 7d8406be pbrook
    CASE_SET_REG32(csbc, 0xdc)
1872 7d8406be pbrook
    default:
1873 7d8406be pbrook
        if (offset >= 0x5c && offset < 0xa0) {
1874 7d8406be pbrook
            int n;
1875 7d8406be pbrook
            int shift;
1876 7d8406be pbrook
            n = (offset - 0x58) >> 2;
1877 7d8406be pbrook
            shift = (offset & 3) * 8;
1878 7d8406be pbrook
            s->scratch[n] &= ~(0xff << shift);
1879 7d8406be pbrook
            s->scratch[n] |= (val & 0xff) << shift;
1880 7d8406be pbrook
        } else {
1881 7d8406be pbrook
            BADF("Unhandled writeb 0x%x = 0x%x\n", offset, val);
1882 7d8406be pbrook
        }
1883 7d8406be pbrook
    }
1884 49c47daa Sebastian Herbszt
#undef CASE_SET_REG24
1885 7d8406be pbrook
#undef CASE_SET_REG32
1886 7d8406be pbrook
}
1887 7d8406be pbrook
1888 b0ce84e5 Avi Kivity
static void lsi_mmio_write(void *opaque, target_phys_addr_t addr,
1889 b0ce84e5 Avi Kivity
                           uint64_t val, unsigned size)
1890 7d8406be pbrook
{
1891 eb40f984 Juan Quintela
    LSIState *s = opaque;
1892 7d8406be pbrook
1893 7d8406be pbrook
    lsi_reg_writeb(s, addr & 0xff, val);
1894 7d8406be pbrook
}
1895 7d8406be pbrook
1896 b0ce84e5 Avi Kivity
static uint64_t lsi_mmio_read(void *opaque, target_phys_addr_t addr,
1897 b0ce84e5 Avi Kivity
                              unsigned size)
1898 7d8406be pbrook
{
1899 eb40f984 Juan Quintela
    LSIState *s = opaque;
1900 7d8406be pbrook
1901 7d8406be pbrook
    return lsi_reg_readb(s, addr & 0xff);
1902 7d8406be pbrook
}
1903 7d8406be pbrook
1904 b0ce84e5 Avi Kivity
static const MemoryRegionOps lsi_mmio_ops = {
1905 b0ce84e5 Avi Kivity
    .read = lsi_mmio_read,
1906 b0ce84e5 Avi Kivity
    .write = lsi_mmio_write,
1907 b0ce84e5 Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
1908 b0ce84e5 Avi Kivity
    .impl = {
1909 b0ce84e5 Avi Kivity
        .min_access_size = 1,
1910 b0ce84e5 Avi Kivity
        .max_access_size = 1,
1911 b0ce84e5 Avi Kivity
    },
1912 7d8406be pbrook
};
1913 7d8406be pbrook
1914 b0ce84e5 Avi Kivity
static void lsi_ram_write(void *opaque, target_phys_addr_t addr,
1915 b0ce84e5 Avi Kivity
                          uint64_t val, unsigned size)
1916 7d8406be pbrook
{
1917 eb40f984 Juan Quintela
    LSIState *s = opaque;
1918 7d8406be pbrook
    uint32_t newval;
1919 b0ce84e5 Avi Kivity
    uint32_t mask;
1920 7d8406be pbrook
    int shift;
1921 7d8406be pbrook
1922 7d8406be pbrook
    newval = s->script_ram[addr >> 2];
1923 7d8406be pbrook
    shift = (addr & 3) * 8;
1924 b0ce84e5 Avi Kivity
    mask = ((uint64_t)1 << (size * 8)) - 1;
1925 b0ce84e5 Avi Kivity
    newval &= ~(mask << shift);
1926 7d8406be pbrook
    newval |= val << shift;
1927 7d8406be pbrook
    s->script_ram[addr >> 2] = newval;
1928 7d8406be pbrook
}
1929 7d8406be pbrook
1930 b0ce84e5 Avi Kivity
static uint64_t lsi_ram_read(void *opaque, target_phys_addr_t addr,
1931 b0ce84e5 Avi Kivity
                             unsigned size)
1932 7d8406be pbrook
{
1933 eb40f984 Juan Quintela
    LSIState *s = opaque;
1934 7d8406be pbrook
    uint32_t val;
1935 b0ce84e5 Avi Kivity
    uint32_t mask;
1936 7d8406be pbrook
1937 7d8406be pbrook
    val = s->script_ram[addr >> 2];
1938 b0ce84e5 Avi Kivity
    mask = ((uint64_t)1 << (size * 8)) - 1;
1939 7d8406be pbrook
    val >>= (addr & 3) * 8;
1940 b0ce84e5 Avi Kivity
    return val & mask;
1941 7d8406be pbrook
}
1942 7d8406be pbrook
1943 b0ce84e5 Avi Kivity
static const MemoryRegionOps lsi_ram_ops = {
1944 b0ce84e5 Avi Kivity
    .read = lsi_ram_read,
1945 b0ce84e5 Avi Kivity
    .write = lsi_ram_write,
1946 b0ce84e5 Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
1947 7d8406be pbrook
};
1948 7d8406be pbrook
1949 b0ce84e5 Avi Kivity
static uint64_t lsi_io_read(void *opaque, target_phys_addr_t addr,
1950 b0ce84e5 Avi Kivity
                            unsigned size)
1951 7d8406be pbrook
{
1952 eb40f984 Juan Quintela
    LSIState *s = opaque;
1953 7d8406be pbrook
    return lsi_reg_readb(s, addr & 0xff);
1954 7d8406be pbrook
}
1955 7d8406be pbrook
1956 b0ce84e5 Avi Kivity
static void lsi_io_write(void *opaque, target_phys_addr_t addr,
1957 b0ce84e5 Avi Kivity
                         uint64_t val, unsigned size)
1958 7d8406be pbrook
{
1959 eb40f984 Juan Quintela
    LSIState *s = opaque;
1960 7d8406be pbrook
    lsi_reg_writeb(s, addr & 0xff, val);
1961 7d8406be pbrook
}
1962 7d8406be pbrook
1963 b0ce84e5 Avi Kivity
static const MemoryRegionOps lsi_io_ops = {
1964 b0ce84e5 Avi Kivity
    .read = lsi_io_read,
1965 b0ce84e5 Avi Kivity
    .write = lsi_io_write,
1966 b0ce84e5 Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
1967 b0ce84e5 Avi Kivity
    .impl = {
1968 b0ce84e5 Avi Kivity
        .min_access_size = 1,
1969 b0ce84e5 Avi Kivity
        .max_access_size = 1,
1970 b0ce84e5 Avi Kivity
    },
1971 b0ce84e5 Avi Kivity
};
1972 7d8406be pbrook
1973 54eefd72 Jan Kiszka
static void lsi_scsi_reset(DeviceState *dev)
1974 54eefd72 Jan Kiszka
{
1975 54eefd72 Jan Kiszka
    LSIState *s = DO_UPCAST(LSIState, dev.qdev, dev);
1976 54eefd72 Jan Kiszka
1977 54eefd72 Jan Kiszka
    lsi_soft_reset(s);
1978 54eefd72 Jan Kiszka
}
1979 54eefd72 Jan Kiszka
1980 4a1b0f1c Juan Quintela
static void lsi_pre_save(void *opaque)
1981 777aec7a Nolan
{
1982 777aec7a Nolan
    LSIState *s = opaque;
1983 777aec7a Nolan
1984 b96a0da0 Gerd Hoffmann
    if (s->current) {
1985 b96a0da0 Gerd Hoffmann
        assert(s->current->dma_buf == NULL);
1986 b96a0da0 Gerd Hoffmann
        assert(s->current->dma_len == 0);
1987 b96a0da0 Gerd Hoffmann
    }
1988 042ec49d Gerd Hoffmann
    assert(QTAILQ_EMPTY(&s->queue));
1989 777aec7a Nolan
}
1990 777aec7a Nolan
1991 4a1b0f1c Juan Quintela
static const VMStateDescription vmstate_lsi_scsi = {
1992 4a1b0f1c Juan Quintela
    .name = "lsiscsi",
1993 4a1b0f1c Juan Quintela
    .version_id = 0,
1994 4a1b0f1c Juan Quintela
    .minimum_version_id = 0,
1995 4a1b0f1c Juan Quintela
    .minimum_version_id_old = 0,
1996 4a1b0f1c Juan Quintela
    .pre_save = lsi_pre_save,
1997 4a1b0f1c Juan Quintela
    .fields      = (VMStateField []) {
1998 4a1b0f1c Juan Quintela
        VMSTATE_PCI_DEVICE(dev, LSIState),
1999 4a1b0f1c Juan Quintela
2000 4a1b0f1c Juan Quintela
        VMSTATE_INT32(carry, LSIState),
2001 2f172849 Hannes Reinecke
        VMSTATE_INT32(status, LSIState),
2002 4a1b0f1c Juan Quintela
        VMSTATE_INT32(msg_action, LSIState),
2003 4a1b0f1c Juan Quintela
        VMSTATE_INT32(msg_len, LSIState),
2004 4a1b0f1c Juan Quintela
        VMSTATE_BUFFER(msg, LSIState),
2005 4a1b0f1c Juan Quintela
        VMSTATE_INT32(waiting, LSIState),
2006 4a1b0f1c Juan Quintela
2007 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dsa, LSIState),
2008 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(temp, LSIState),
2009 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dnad, LSIState),
2010 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dbc, LSIState),
2011 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(istat0, LSIState),
2012 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(istat1, LSIState),
2013 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dcmd, LSIState),
2014 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dstat, LSIState),
2015 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dien, LSIState),
2016 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sist0, LSIState),
2017 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sist1, LSIState),
2018 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sien0, LSIState),
2019 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sien1, LSIState),
2020 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(mbox0, LSIState),
2021 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(mbox1, LSIState),
2022 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dfifo, LSIState),
2023 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest2, LSIState),
2024 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest3, LSIState),
2025 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest4, LSIState),
2026 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest5, LSIState),
2027 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ccntl0, LSIState),
2028 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ccntl1, LSIState),
2029 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dsp, LSIState),
2030 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dsps, LSIState),
2031 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dmode, LSIState),
2032 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dcntl, LSIState),
2033 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl0, LSIState),
2034 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl1, LSIState),
2035 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl2, LSIState),
2036 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl3, LSIState),
2037 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sstat0, LSIState),
2038 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sstat1, LSIState),
2039 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scid, LSIState),
2040 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sxfer, LSIState),
2041 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(socl, LSIState),
2042 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sdid, LSIState),
2043 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ssid, LSIState),
2044 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sfbr, LSIState),
2045 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stest1, LSIState),
2046 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stest2, LSIState),
2047 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stest3, LSIState),
2048 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sidl, LSIState),
2049 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stime0, LSIState),
2050 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(respid0, LSIState),
2051 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(respid1, LSIState),
2052 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(mmrs, LSIState),
2053 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(mmws, LSIState),
2054 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(sfs, LSIState),
2055 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(drs, LSIState),
2056 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(sbms, LSIState),
2057 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dbms, LSIState),
2058 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dnad64, LSIState),
2059 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(pmjad1, LSIState),
2060 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(pmjad2, LSIState),
2061 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(rbc, LSIState),
2062 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(ua, LSIState),
2063 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(ia, LSIState),
2064 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(sbc, LSIState),
2065 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(csbc, LSIState),
2066 4a1b0f1c Juan Quintela
        VMSTATE_BUFFER_UNSAFE(scratch, LSIState, 0, 18 * sizeof(uint32_t)),
2067 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sbr, LSIState),
2068 4a1b0f1c Juan Quintela
2069 4a1b0f1c Juan Quintela
        VMSTATE_BUFFER_UNSAFE(script_ram, LSIState, 0, 2048 * sizeof(uint32_t)),
2070 4a1b0f1c Juan Quintela
        VMSTATE_END_OF_LIST()
2071 777aec7a Nolan
    }
2072 4a1b0f1c Juan Quintela
};
2073 777aec7a Nolan
2074 4b09be85 aliguori
static int lsi_scsi_uninit(PCIDevice *d)
2075 4b09be85 aliguori
{
2076 f305261f Juan Quintela
    LSIState *s = DO_UPCAST(LSIState, dev, d);
2077 4b09be85 aliguori
2078 b0ce84e5 Avi Kivity
    memory_region_destroy(&s->mmio_io);
2079 b0ce84e5 Avi Kivity
    memory_region_destroy(&s->ram_io);
2080 b0ce84e5 Avi Kivity
    memory_region_destroy(&s->io_io);
2081 4b09be85 aliguori
2082 4b09be85 aliguori
    return 0;
2083 4b09be85 aliguori
}
2084 4b09be85 aliguori
2085 afd4030c Paolo Bonzini
static const struct SCSIBusInfo lsi_scsi_info = {
2086 afd4030c Paolo Bonzini
    .tcq = true,
2087 7e0380b9 Paolo Bonzini
    .max_target = LSI_MAX_DEVS,
2088 7e0380b9 Paolo Bonzini
    .max_lun = 0,  /* LUN support is buggy */
2089 afd4030c Paolo Bonzini
2090 c6df7102 Paolo Bonzini
    .transfer_data = lsi_transfer_data,
2091 94d3f98a Paolo Bonzini
    .complete = lsi_command_complete,
2092 94d3f98a Paolo Bonzini
    .cancel = lsi_request_cancelled
2093 cfdc1bb0 Paolo Bonzini
};
2094 cfdc1bb0 Paolo Bonzini
2095 81a322d4 Gerd Hoffmann
static int lsi_scsi_init(PCIDevice *dev)
2096 7d8406be pbrook
{
2097 f305261f Juan Quintela
    LSIState *s = DO_UPCAST(LSIState, dev, dev);
2098 deb54399 aliguori
    uint8_t *pci_conf;
2099 7d8406be pbrook
2100 f305261f Juan Quintela
    pci_conf = s->dev.config;
2101 deb54399 aliguori
2102 9167a69a balrog
    /* PCI latency timer = 255 */
2103 5845f0e5 Michael S. Tsirkin
    pci_conf[PCI_LATENCY_TIMER] = 0xff;
2104 817e0b6f Michael S. Tsirkin
    /* Interrupt pin A */
2105 5845f0e5 Michael S. Tsirkin
    pci_conf[PCI_INTERRUPT_PIN] = 0x01;
2106 7d8406be pbrook
2107 b0ce84e5 Avi Kivity
    memory_region_init_io(&s->mmio_io, &lsi_mmio_ops, s, "lsi-mmio", 0x400);
2108 b0ce84e5 Avi Kivity
    memory_region_init_io(&s->ram_io, &lsi_ram_ops, s, "lsi-ram", 0x2000);
2109 b0ce84e5 Avi Kivity
    memory_region_init_io(&s->io_io, &lsi_io_ops, s, "lsi-io", 256);
2110 b0ce84e5 Avi Kivity
2111 e824b2cc Avi Kivity
    pci_register_bar(&s->dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &s->io_io);
2112 e824b2cc Avi Kivity
    pci_register_bar(&s->dev, 1, 0, &s->mmio_io);
2113 e824b2cc Avi Kivity
    pci_register_bar(&s->dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->ram_io);
2114 042ec49d Gerd Hoffmann
    QTAILQ_INIT(&s->queue);
2115 7d8406be pbrook
2116 afd4030c Paolo Bonzini
    scsi_bus_new(&s->bus, &dev->qdev, &lsi_scsi_info);
2117 5b684b5a Gerd Hoffmann
    if (!dev->qdev.hotplugged) {
2118 fa66b909 Markus Armbruster
        return scsi_bus_legacy_handle_cmdline(&s->bus);
2119 5b684b5a Gerd Hoffmann
    }
2120 81a322d4 Gerd Hoffmann
    return 0;
2121 7d8406be pbrook
}
2122 9be5dafe Paul Brook
2123 40021f08 Anthony Liguori
static void lsi_class_init(ObjectClass *klass, void *data)
2124 40021f08 Anthony Liguori
{
2125 39bffca2 Anthony Liguori
    DeviceClass *dc = DEVICE_CLASS(klass);
2126 40021f08 Anthony Liguori
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
2127 40021f08 Anthony Liguori
2128 40021f08 Anthony Liguori
    k->init = lsi_scsi_init;
2129 40021f08 Anthony Liguori
    k->exit = lsi_scsi_uninit;
2130 40021f08 Anthony Liguori
    k->vendor_id = PCI_VENDOR_ID_LSI_LOGIC;
2131 40021f08 Anthony Liguori
    k->device_id = PCI_DEVICE_ID_LSI_53C895A;
2132 40021f08 Anthony Liguori
    k->class_id = PCI_CLASS_STORAGE_SCSI;
2133 40021f08 Anthony Liguori
    k->subsystem_id = 0x1000;
2134 39bffca2 Anthony Liguori
    dc->reset = lsi_scsi_reset;
2135 39bffca2 Anthony Liguori
    dc->vmsd = &vmstate_lsi_scsi;
2136 40021f08 Anthony Liguori
}
2137 40021f08 Anthony Liguori
2138 39bffca2 Anthony Liguori
static TypeInfo lsi_info = {
2139 39bffca2 Anthony Liguori
    .name          = "lsi53c895a",
2140 39bffca2 Anthony Liguori
    .parent        = TYPE_PCI_DEVICE,
2141 39bffca2 Anthony Liguori
    .instance_size = sizeof(LSIState),
2142 39bffca2 Anthony Liguori
    .class_init    = lsi_class_init,
2143 0aab0d3a Gerd Hoffmann
};
2144 0aab0d3a Gerd Hoffmann
2145 9be5dafe Paul Brook
static void lsi53c895a_register_devices(void)
2146 9be5dafe Paul Brook
{
2147 39bffca2 Anthony Liguori
    type_register_static(&lsi_info);
2148 9be5dafe Paul Brook
}
2149 9be5dafe Paul Brook
2150 9be5dafe Paul Brook
device_init(lsi53c895a_register_devices);