Statistics
| Branch: | Revision:

root / hw / ppc_prep.c @ 377a7f06

History | View | Annotate | Download (22.2 kB)

1 9a64fbe4 bellard
/*
2 a541f297 bellard
 * QEMU PPC PREP hardware System Emulator
3 5fafdf24 ths
 *
4 47103572 j_mayer
 * Copyright (c) 2003-2007 Jocelyn Mayer
5 5fafdf24 ths
 *
6 a541f297 bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 a541f297 bellard
 * of this software and associated documentation files (the "Software"), to deal
8 a541f297 bellard
 * in the Software without restriction, including without limitation the rights
9 a541f297 bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 a541f297 bellard
 * copies of the Software, and to permit persons to whom the Software is
11 a541f297 bellard
 * furnished to do so, subject to the following conditions:
12 a541f297 bellard
 *
13 a541f297 bellard
 * The above copyright notice and this permission notice shall be included in
14 a541f297 bellard
 * all copies or substantial portions of the Software.
15 a541f297 bellard
 *
16 a541f297 bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 a541f297 bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 a541f297 bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 a541f297 bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 a541f297 bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 a541f297 bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 a541f297 bellard
 * THE SOFTWARE.
23 9a64fbe4 bellard
 */
24 87ecb68b pbrook
#include "hw.h"
25 87ecb68b pbrook
#include "nvram.h"
26 87ecb68b pbrook
#include "pc.h"
27 87ecb68b pbrook
#include "fdc.h"
28 87ecb68b pbrook
#include "net.h"
29 87ecb68b pbrook
#include "sysemu.h"
30 87ecb68b pbrook
#include "isa.h"
31 87ecb68b pbrook
#include "pci.h"
32 87ecb68b pbrook
#include "ppc.h"
33 87ecb68b pbrook
#include "boards.h"
34 3b3fb322 blueswir1
#include "qemu-log.h"
35 ec82026c Gerd Hoffmann
#include "ide.h"
36 9fddaa0c bellard
37 9a64fbe4 bellard
//#define HARD_DEBUG_PPC_IO
38 a541f297 bellard
//#define DEBUG_PPC_IO
39 9a64fbe4 bellard
40 fe33cc71 j_mayer
/* SMP is not enabled, for now */
41 fe33cc71 j_mayer
#define MAX_CPUS 1
42 fe33cc71 j_mayer
43 e4bcb14c ths
#define MAX_IDE_BUS 2
44 e4bcb14c ths
45 bba831e8 Paul Brook
#define BIOS_SIZE (1024 * 1024)
46 b6b8bd18 bellard
#define BIOS_FILENAME "ppc_rom.bin"
47 b6b8bd18 bellard
#define KERNEL_LOAD_ADDR 0x01000000
48 b6b8bd18 bellard
#define INITRD_LOAD_ADDR 0x01800000
49 64201201 bellard
50 9a64fbe4 bellard
#if defined (HARD_DEBUG_PPC_IO) && !defined (DEBUG_PPC_IO)
51 9a64fbe4 bellard
#define DEBUG_PPC_IO
52 9a64fbe4 bellard
#endif
53 9a64fbe4 bellard
54 9a64fbe4 bellard
#if defined (HARD_DEBUG_PPC_IO)
55 001faf32 Blue Swirl
#define PPC_IO_DPRINTF(fmt, ...)                         \
56 9a64fbe4 bellard
do {                                                     \
57 8fec2b8c aliguori
    if (qemu_loglevel_mask(CPU_LOG_IOPORT)) {            \
58 001faf32 Blue Swirl
        qemu_log("%s: " fmt, __func__ , ## __VA_ARGS__); \
59 9a64fbe4 bellard
    } else {                                             \
60 001faf32 Blue Swirl
        printf("%s : " fmt, __func__ , ## __VA_ARGS__);  \
61 9a64fbe4 bellard
    }                                                    \
62 9a64fbe4 bellard
} while (0)
63 9a64fbe4 bellard
#elif defined (DEBUG_PPC_IO)
64 0bf9e31a Blue Swirl
#define PPC_IO_DPRINTF(fmt, ...) \
65 0bf9e31a Blue Swirl
qemu_log_mask(CPU_LOG_IOPORT, fmt, ## __VA_ARGS__)
66 9a64fbe4 bellard
#else
67 001faf32 Blue Swirl
#define PPC_IO_DPRINTF(fmt, ...) do { } while (0)
68 9a64fbe4 bellard
#endif
69 9a64fbe4 bellard
70 64201201 bellard
/* Constants for devices init */
71 a541f297 bellard
static const int ide_iobase[2] = { 0x1f0, 0x170 };
72 a541f297 bellard
static const int ide_iobase2[2] = { 0x3f6, 0x376 };
73 a541f297 bellard
static const int ide_irq[2] = { 13, 13 };
74 a541f297 bellard
75 a541f297 bellard
#define NE2000_NB_MAX 6
76 a541f297 bellard
77 a541f297 bellard
static uint32_t ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, 0x280, 0x380 };
78 a541f297 bellard
static int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
79 9a64fbe4 bellard
80 64201201 bellard
//static PITState *pit;
81 64201201 bellard
82 64201201 bellard
/* ISA IO ports bridge */
83 9a64fbe4 bellard
#define PPC_IO_BASE 0x80000000
84 9a64fbe4 bellard
85 b1d8e52e blueswir1
#if 0
86 64201201 bellard
/* Speaker port 0x61 */
87 b1d8e52e blueswir1
static int speaker_data_on;
88 b1d8e52e blueswir1
static int dummy_refresh_clock;
89 b1d8e52e blueswir1
#endif
90 64201201 bellard
91 36081602 j_mayer
static void speaker_ioport_write (void *opaque, uint32_t addr, uint32_t val)
92 9a64fbe4 bellard
{
93 a541f297 bellard
#if 0
94 64201201 bellard
    speaker_data_on = (val >> 1) & 1;
95 64201201 bellard
    pit_set_gate(pit, 2, val & 1);
96 a541f297 bellard
#endif
97 9a64fbe4 bellard
}
98 9a64fbe4 bellard
99 47103572 j_mayer
static uint32_t speaker_ioport_read (void *opaque, uint32_t addr)
100 9a64fbe4 bellard
{
101 a541f297 bellard
#if 0
102 64201201 bellard
    int out;
103 64201201 bellard
    out = pit_get_out(pit, 2, qemu_get_clock(vm_clock));
104 64201201 bellard
    dummy_refresh_clock ^= 1;
105 64201201 bellard
    return (speaker_data_on << 1) | pit_get_gate(pit, 2) | (out << 5) |
106 47103572 j_mayer
        (dummy_refresh_clock << 4);
107 a541f297 bellard
#endif
108 64201201 bellard
    return 0;
109 9a64fbe4 bellard
}
110 9a64fbe4 bellard
111 64201201 bellard
/* PCI intack register */
112 64201201 bellard
/* Read-only register (?) */
113 47103572 j_mayer
static void _PPC_intack_write (void *opaque,
114 47103572 j_mayer
                               target_phys_addr_t addr, uint32_t value)
115 64201201 bellard
{
116 90e189ec Blue Swirl
#if 0
117 90e189ec Blue Swirl
    printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
118 90e189ec Blue Swirl
           value);
119 90e189ec Blue Swirl
#endif
120 64201201 bellard
}
121 64201201 bellard
122 636aa200 Blue Swirl
static inline uint32_t _PPC_intack_read(target_phys_addr_t addr)
123 64201201 bellard
{
124 64201201 bellard
    uint32_t retval = 0;
125 64201201 bellard
126 4dd8c138 aurel32
    if ((addr & 0xf) == 0)
127 3de388f6 bellard
        retval = pic_intack_read(isa_pic);
128 90e189ec Blue Swirl
#if 0
129 90e189ec Blue Swirl
    printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
130 90e189ec Blue Swirl
           retval);
131 90e189ec Blue Swirl
#endif
132 64201201 bellard
133 64201201 bellard
    return retval;
134 64201201 bellard
}
135 64201201 bellard
136 a4193c8a bellard
static uint32_t PPC_intack_readb (void *opaque, target_phys_addr_t addr)
137 64201201 bellard
{
138 64201201 bellard
    return _PPC_intack_read(addr);
139 64201201 bellard
}
140 64201201 bellard
141 a4193c8a bellard
static uint32_t PPC_intack_readw (void *opaque, target_phys_addr_t addr)
142 9a64fbe4 bellard
{
143 f658b4db bellard
#ifdef TARGET_WORDS_BIGENDIAN
144 64201201 bellard
    return bswap16(_PPC_intack_read(addr));
145 64201201 bellard
#else
146 64201201 bellard
    return _PPC_intack_read(addr);
147 f658b4db bellard
#endif
148 9a64fbe4 bellard
}
149 9a64fbe4 bellard
150 a4193c8a bellard
static uint32_t PPC_intack_readl (void *opaque, target_phys_addr_t addr)
151 9a64fbe4 bellard
{
152 f658b4db bellard
#ifdef TARGET_WORDS_BIGENDIAN
153 64201201 bellard
    return bswap32(_PPC_intack_read(addr));
154 64201201 bellard
#else
155 64201201 bellard
    return _PPC_intack_read(addr);
156 f658b4db bellard
#endif
157 9a64fbe4 bellard
}
158 9a64fbe4 bellard
159 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const PPC_intack_write[] = {
160 64201201 bellard
    &_PPC_intack_write,
161 64201201 bellard
    &_PPC_intack_write,
162 64201201 bellard
    &_PPC_intack_write,
163 64201201 bellard
};
164 64201201 bellard
165 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const PPC_intack_read[] = {
166 64201201 bellard
    &PPC_intack_readb,
167 64201201 bellard
    &PPC_intack_readw,
168 64201201 bellard
    &PPC_intack_readl,
169 64201201 bellard
};
170 64201201 bellard
171 64201201 bellard
/* PowerPC control and status registers */
172 64201201 bellard
#if 0 // Not used
173 64201201 bellard
static struct {
174 64201201 bellard
    /* IDs */
175 64201201 bellard
    uint32_t veni_devi;
176 64201201 bellard
    uint32_t revi;
177 64201201 bellard
    /* Control and status */
178 64201201 bellard
    uint32_t gcsr;
179 64201201 bellard
    uint32_t xcfr;
180 64201201 bellard
    uint32_t ct32;
181 64201201 bellard
    uint32_t mcsr;
182 64201201 bellard
    /* General purpose registers */
183 64201201 bellard
    uint32_t gprg[6];
184 64201201 bellard
    /* Exceptions */
185 64201201 bellard
    uint32_t feen;
186 64201201 bellard
    uint32_t fest;
187 64201201 bellard
    uint32_t fema;
188 64201201 bellard
    uint32_t fecl;
189 64201201 bellard
    uint32_t eeen;
190 64201201 bellard
    uint32_t eest;
191 64201201 bellard
    uint32_t eecl;
192 64201201 bellard
    uint32_t eeint;
193 64201201 bellard
    uint32_t eemck0;
194 64201201 bellard
    uint32_t eemck1;
195 64201201 bellard
    /* Error diagnostic */
196 64201201 bellard
} XCSR;
197 64201201 bellard

198 36081602 j_mayer
static void PPC_XCSR_writeb (void *opaque,
199 36081602 j_mayer
                             target_phys_addr_t addr, uint32_t value)
200 64201201 bellard
{
201 90e189ec Blue Swirl
    printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
202 90e189ec Blue Swirl
           value);
203 64201201 bellard
}
204 64201201 bellard

205 36081602 j_mayer
static void PPC_XCSR_writew (void *opaque,
206 36081602 j_mayer
                             target_phys_addr_t addr, uint32_t value)
207 9a64fbe4 bellard
{
208 f658b4db bellard
#ifdef TARGET_WORDS_BIGENDIAN
209 64201201 bellard
    value = bswap16(value);
210 f658b4db bellard
#endif
211 90e189ec Blue Swirl
    printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
212 90e189ec Blue Swirl
           value);
213 9a64fbe4 bellard
}
214 9a64fbe4 bellard
215 36081602 j_mayer
static void PPC_XCSR_writel (void *opaque,
216 36081602 j_mayer
                             target_phys_addr_t addr, uint32_t value)
217 9a64fbe4 bellard
{
218 f658b4db bellard
#ifdef TARGET_WORDS_BIGENDIAN
219 64201201 bellard
    value = bswap32(value);
220 f658b4db bellard
#endif
221 90e189ec Blue Swirl
    printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
222 90e189ec Blue Swirl
           value);
223 9a64fbe4 bellard
}
224 9a64fbe4 bellard
225 a4193c8a bellard
static uint32_t PPC_XCSR_readb (void *opaque, target_phys_addr_t addr)
226 64201201 bellard
{
227 64201201 bellard
    uint32_t retval = 0;
228 9a64fbe4 bellard
229 90e189ec Blue Swirl
    printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
230 90e189ec Blue Swirl
           retval);
231 9a64fbe4 bellard
232 64201201 bellard
    return retval;
233 64201201 bellard
}
234 64201201 bellard
235 a4193c8a bellard
static uint32_t PPC_XCSR_readw (void *opaque, target_phys_addr_t addr)
236 9a64fbe4 bellard
{
237 64201201 bellard
    uint32_t retval = 0;
238 64201201 bellard
239 90e189ec Blue Swirl
    printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
240 90e189ec Blue Swirl
           retval);
241 64201201 bellard
#ifdef TARGET_WORDS_BIGENDIAN
242 64201201 bellard
    retval = bswap16(retval);
243 64201201 bellard
#endif
244 64201201 bellard
245 64201201 bellard
    return retval;
246 9a64fbe4 bellard
}
247 9a64fbe4 bellard
248 a4193c8a bellard
static uint32_t PPC_XCSR_readl (void *opaque, target_phys_addr_t addr)
249 9a64fbe4 bellard
{
250 9a64fbe4 bellard
    uint32_t retval = 0;
251 9a64fbe4 bellard
252 90e189ec Blue Swirl
    printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
253 90e189ec Blue Swirl
           retval);
254 64201201 bellard
#ifdef TARGET_WORDS_BIGENDIAN
255 64201201 bellard
    retval = bswap32(retval);
256 64201201 bellard
#endif
257 9a64fbe4 bellard
258 9a64fbe4 bellard
    return retval;
259 9a64fbe4 bellard
}
260 9a64fbe4 bellard
261 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const PPC_XCSR_write[] = {
262 64201201 bellard
    &PPC_XCSR_writeb,
263 64201201 bellard
    &PPC_XCSR_writew,
264 64201201 bellard
    &PPC_XCSR_writel,
265 9a64fbe4 bellard
};
266 9a64fbe4 bellard
267 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const PPC_XCSR_read[] = {
268 64201201 bellard
    &PPC_XCSR_readb,
269 64201201 bellard
    &PPC_XCSR_readw,
270 64201201 bellard
    &PPC_XCSR_readl,
271 9a64fbe4 bellard
};
272 b6b8bd18 bellard
#endif
273 9a64fbe4 bellard
274 64201201 bellard
/* Fake super-io ports for PREP platform (Intel 82378ZB) */
275 64201201 bellard
typedef struct sysctrl_t {
276 c4781a51 j_mayer
    qemu_irq reset_irq;
277 64201201 bellard
    m48t59_t *nvram;
278 64201201 bellard
    uint8_t state;
279 64201201 bellard
    uint8_t syscontrol;
280 64201201 bellard
    uint8_t fake_io[2];
281 da9b266b bellard
    int contiguous_map;
282 fb3444b8 bellard
    int endian;
283 64201201 bellard
} sysctrl_t;
284 9a64fbe4 bellard
285 64201201 bellard
enum {
286 64201201 bellard
    STATE_HARDFILE = 0x01,
287 9a64fbe4 bellard
};
288 9a64fbe4 bellard
289 64201201 bellard
static sysctrl_t *sysctrl;
290 9a64fbe4 bellard
291 a541f297 bellard
static void PREP_io_write (void *opaque, uint32_t addr, uint32_t val)
292 9a64fbe4 bellard
{
293 64201201 bellard
    sysctrl_t *sysctrl = opaque;
294 64201201 bellard
295 aae9366a j_mayer
    PPC_IO_DPRINTF("0x%08" PRIx32 " => 0x%02" PRIx32 "\n", addr - PPC_IO_BASE,
296 aae9366a j_mayer
                   val);
297 64201201 bellard
    sysctrl->fake_io[addr - 0x0398] = val;
298 9a64fbe4 bellard
}
299 9a64fbe4 bellard
300 a541f297 bellard
static uint32_t PREP_io_read (void *opaque, uint32_t addr)
301 9a64fbe4 bellard
{
302 64201201 bellard
    sysctrl_t *sysctrl = opaque;
303 9a64fbe4 bellard
304 aae9366a j_mayer
    PPC_IO_DPRINTF("0x%08" PRIx32 " <= 0x%02" PRIx32 "\n", addr - PPC_IO_BASE,
305 64201201 bellard
                   sysctrl->fake_io[addr - 0x0398]);
306 64201201 bellard
    return sysctrl->fake_io[addr - 0x0398];
307 64201201 bellard
}
308 9a64fbe4 bellard
309 a541f297 bellard
static void PREP_io_800_writeb (void *opaque, uint32_t addr, uint32_t val)
310 9a64fbe4 bellard
{
311 64201201 bellard
    sysctrl_t *sysctrl = opaque;
312 64201201 bellard
313 aae9366a j_mayer
    PPC_IO_DPRINTF("0x%08" PRIx32 " => 0x%02" PRIx32 "\n",
314 aae9366a j_mayer
                   addr - PPC_IO_BASE, val);
315 9a64fbe4 bellard
    switch (addr) {
316 9a64fbe4 bellard
    case 0x0092:
317 9a64fbe4 bellard
        /* Special port 92 */
318 9a64fbe4 bellard
        /* Check soft reset asked */
319 64201201 bellard
        if (val & 0x01) {
320 c4781a51 j_mayer
            qemu_irq_raise(sysctrl->reset_irq);
321 c4781a51 j_mayer
        } else {
322 c4781a51 j_mayer
            qemu_irq_lower(sysctrl->reset_irq);
323 9a64fbe4 bellard
        }
324 9a64fbe4 bellard
        /* Check LE mode */
325 64201201 bellard
        if (val & 0x02) {
326 fb3444b8 bellard
            sysctrl->endian = 1;
327 fb3444b8 bellard
        } else {
328 fb3444b8 bellard
            sysctrl->endian = 0;
329 9a64fbe4 bellard
        }
330 9a64fbe4 bellard
        break;
331 64201201 bellard
    case 0x0800:
332 64201201 bellard
        /* Motorola CPU configuration register : read-only */
333 64201201 bellard
        break;
334 64201201 bellard
    case 0x0802:
335 64201201 bellard
        /* Motorola base module feature register : read-only */
336 64201201 bellard
        break;
337 64201201 bellard
    case 0x0803:
338 64201201 bellard
        /* Motorola base module status register : read-only */
339 64201201 bellard
        break;
340 9a64fbe4 bellard
    case 0x0808:
341 64201201 bellard
        /* Hardfile light register */
342 64201201 bellard
        if (val & 1)
343 64201201 bellard
            sysctrl->state |= STATE_HARDFILE;
344 64201201 bellard
        else
345 64201201 bellard
            sysctrl->state &= ~STATE_HARDFILE;
346 9a64fbe4 bellard
        break;
347 9a64fbe4 bellard
    case 0x0810:
348 9a64fbe4 bellard
        /* Password protect 1 register */
349 64201201 bellard
        if (sysctrl->nvram != NULL)
350 64201201 bellard
            m48t59_toggle_lock(sysctrl->nvram, 1);
351 9a64fbe4 bellard
        break;
352 9a64fbe4 bellard
    case 0x0812:
353 9a64fbe4 bellard
        /* Password protect 2 register */
354 64201201 bellard
        if (sysctrl->nvram != NULL)
355 64201201 bellard
            m48t59_toggle_lock(sysctrl->nvram, 2);
356 9a64fbe4 bellard
        break;
357 9a64fbe4 bellard
    case 0x0814:
358 64201201 bellard
        /* L2 invalidate register */
359 c68ea704 bellard
        //        tlb_flush(first_cpu, 1);
360 9a64fbe4 bellard
        break;
361 9a64fbe4 bellard
    case 0x081C:
362 9a64fbe4 bellard
        /* system control register */
363 64201201 bellard
        sysctrl->syscontrol = val & 0x0F;
364 9a64fbe4 bellard
        break;
365 9a64fbe4 bellard
    case 0x0850:
366 9a64fbe4 bellard
        /* I/O map type register */
367 da9b266b bellard
        sysctrl->contiguous_map = val & 0x01;
368 9a64fbe4 bellard
        break;
369 9a64fbe4 bellard
    default:
370 aae9366a j_mayer
        printf("ERROR: unaffected IO port write: %04" PRIx32
371 aae9366a j_mayer
               " => %02" PRIx32"\n", addr, val);
372 9a64fbe4 bellard
        break;
373 9a64fbe4 bellard
    }
374 9a64fbe4 bellard
}
375 9a64fbe4 bellard
376 a541f297 bellard
static uint32_t PREP_io_800_readb (void *opaque, uint32_t addr)
377 9a64fbe4 bellard
{
378 64201201 bellard
    sysctrl_t *sysctrl = opaque;
379 9a64fbe4 bellard
    uint32_t retval = 0xFF;
380 9a64fbe4 bellard
381 9a64fbe4 bellard
    switch (addr) {
382 9a64fbe4 bellard
    case 0x0092:
383 9a64fbe4 bellard
        /* Special port 92 */
384 64201201 bellard
        retval = 0x00;
385 64201201 bellard
        break;
386 64201201 bellard
    case 0x0800:
387 64201201 bellard
        /* Motorola CPU configuration register */
388 64201201 bellard
        retval = 0xEF; /* MPC750 */
389 64201201 bellard
        break;
390 64201201 bellard
    case 0x0802:
391 64201201 bellard
        /* Motorola Base module feature register */
392 64201201 bellard
        retval = 0xAD; /* No ESCC, PMC slot neither ethernet */
393 64201201 bellard
        break;
394 64201201 bellard
    case 0x0803:
395 64201201 bellard
        /* Motorola base module status register */
396 64201201 bellard
        retval = 0xE0; /* Standard MPC750 */
397 9a64fbe4 bellard
        break;
398 9a64fbe4 bellard
    case 0x080C:
399 9a64fbe4 bellard
        /* Equipment present register:
400 9a64fbe4 bellard
         *  no L2 cache
401 9a64fbe4 bellard
         *  no upgrade processor
402 9a64fbe4 bellard
         *  no cards in PCI slots
403 9a64fbe4 bellard
         *  SCSI fuse is bad
404 9a64fbe4 bellard
         */
405 64201201 bellard
        retval = 0x3C;
406 64201201 bellard
        break;
407 64201201 bellard
    case 0x0810:
408 64201201 bellard
        /* Motorola base module extended feature register */
409 64201201 bellard
        retval = 0x39; /* No USB, CF and PCI bridge. NVRAM present */
410 9a64fbe4 bellard
        break;
411 da9b266b bellard
    case 0x0814:
412 da9b266b bellard
        /* L2 invalidate: don't care */
413 da9b266b bellard
        break;
414 9a64fbe4 bellard
    case 0x0818:
415 9a64fbe4 bellard
        /* Keylock */
416 9a64fbe4 bellard
        retval = 0x00;
417 9a64fbe4 bellard
        break;
418 9a64fbe4 bellard
    case 0x081C:
419 9a64fbe4 bellard
        /* system control register
420 9a64fbe4 bellard
         * 7 - 6 / 1 - 0: L2 cache enable
421 9a64fbe4 bellard
         */
422 64201201 bellard
        retval = sysctrl->syscontrol;
423 9a64fbe4 bellard
        break;
424 9a64fbe4 bellard
    case 0x0823:
425 9a64fbe4 bellard
        /* */
426 9a64fbe4 bellard
        retval = 0x03; /* no L2 cache */
427 9a64fbe4 bellard
        break;
428 9a64fbe4 bellard
    case 0x0850:
429 9a64fbe4 bellard
        /* I/O map type register */
430 da9b266b bellard
        retval = sysctrl->contiguous_map;
431 9a64fbe4 bellard
        break;
432 9a64fbe4 bellard
    default:
433 aae9366a j_mayer
        printf("ERROR: unaffected IO port: %04" PRIx32 " read\n", addr);
434 9a64fbe4 bellard
        break;
435 9a64fbe4 bellard
    }
436 aae9366a j_mayer
    PPC_IO_DPRINTF("0x%08" PRIx32 " <= 0x%02" PRIx32 "\n",
437 aae9366a j_mayer
                   addr - PPC_IO_BASE, retval);
438 9a64fbe4 bellard
439 9a64fbe4 bellard
    return retval;
440 9a64fbe4 bellard
}
441 9a64fbe4 bellard
442 636aa200 Blue Swirl
static inline target_phys_addr_t prep_IO_address(sysctrl_t *sysctrl,
443 636aa200 Blue Swirl
                                                 target_phys_addr_t addr)
444 da9b266b bellard
{
445 da9b266b bellard
    if (sysctrl->contiguous_map == 0) {
446 da9b266b bellard
        /* 64 KB contiguous space for IOs */
447 da9b266b bellard
        addr &= 0xFFFF;
448 da9b266b bellard
    } else {
449 da9b266b bellard
        /* 8 MB non-contiguous space for IOs */
450 da9b266b bellard
        addr = (addr & 0x1F) | ((addr & 0x007FFF000) >> 7);
451 da9b266b bellard
    }
452 da9b266b bellard
453 da9b266b bellard
    return addr;
454 da9b266b bellard
}
455 da9b266b bellard
456 da9b266b bellard
static void PPC_prep_io_writeb (void *opaque, target_phys_addr_t addr,
457 da9b266b bellard
                                uint32_t value)
458 da9b266b bellard
{
459 da9b266b bellard
    sysctrl_t *sysctrl = opaque;
460 da9b266b bellard
461 da9b266b bellard
    addr = prep_IO_address(sysctrl, addr);
462 da9b266b bellard
    cpu_outb(NULL, addr, value);
463 da9b266b bellard
}
464 da9b266b bellard
465 da9b266b bellard
static uint32_t PPC_prep_io_readb (void *opaque, target_phys_addr_t addr)
466 da9b266b bellard
{
467 da9b266b bellard
    sysctrl_t *sysctrl = opaque;
468 da9b266b bellard
    uint32_t ret;
469 da9b266b bellard
470 da9b266b bellard
    addr = prep_IO_address(sysctrl, addr);
471 da9b266b bellard
    ret = cpu_inb(NULL, addr);
472 da9b266b bellard
473 da9b266b bellard
    return ret;
474 da9b266b bellard
}
475 da9b266b bellard
476 da9b266b bellard
static void PPC_prep_io_writew (void *opaque, target_phys_addr_t addr,
477 da9b266b bellard
                                uint32_t value)
478 da9b266b bellard
{
479 da9b266b bellard
    sysctrl_t *sysctrl = opaque;
480 da9b266b bellard
481 da9b266b bellard
    addr = prep_IO_address(sysctrl, addr);
482 da9b266b bellard
#ifdef TARGET_WORDS_BIGENDIAN
483 da9b266b bellard
    value = bswap16(value);
484 da9b266b bellard
#endif
485 90e189ec Blue Swirl
    PPC_IO_DPRINTF("0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", addr, value);
486 da9b266b bellard
    cpu_outw(NULL, addr, value);
487 da9b266b bellard
}
488 da9b266b bellard
489 da9b266b bellard
static uint32_t PPC_prep_io_readw (void *opaque, target_phys_addr_t addr)
490 da9b266b bellard
{
491 da9b266b bellard
    sysctrl_t *sysctrl = opaque;
492 da9b266b bellard
    uint32_t ret;
493 da9b266b bellard
494 da9b266b bellard
    addr = prep_IO_address(sysctrl, addr);
495 da9b266b bellard
    ret = cpu_inw(NULL, addr);
496 da9b266b bellard
#ifdef TARGET_WORDS_BIGENDIAN
497 da9b266b bellard
    ret = bswap16(ret);
498 da9b266b bellard
#endif
499 90e189ec Blue Swirl
    PPC_IO_DPRINTF("0x" TARGET_FMT_plx " <= 0x%08" PRIx32 "\n", addr, ret);
500 da9b266b bellard
501 da9b266b bellard
    return ret;
502 da9b266b bellard
}
503 da9b266b bellard
504 da9b266b bellard
static void PPC_prep_io_writel (void *opaque, target_phys_addr_t addr,
505 da9b266b bellard
                                uint32_t value)
506 da9b266b bellard
{
507 da9b266b bellard
    sysctrl_t *sysctrl = opaque;
508 da9b266b bellard
509 da9b266b bellard
    addr = prep_IO_address(sysctrl, addr);
510 da9b266b bellard
#ifdef TARGET_WORDS_BIGENDIAN
511 da9b266b bellard
    value = bswap32(value);
512 da9b266b bellard
#endif
513 90e189ec Blue Swirl
    PPC_IO_DPRINTF("0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", addr, value);
514 da9b266b bellard
    cpu_outl(NULL, addr, value);
515 da9b266b bellard
}
516 da9b266b bellard
517 da9b266b bellard
static uint32_t PPC_prep_io_readl (void *opaque, target_phys_addr_t addr)
518 da9b266b bellard
{
519 da9b266b bellard
    sysctrl_t *sysctrl = opaque;
520 da9b266b bellard
    uint32_t ret;
521 da9b266b bellard
522 da9b266b bellard
    addr = prep_IO_address(sysctrl, addr);
523 da9b266b bellard
    ret = cpu_inl(NULL, addr);
524 da9b266b bellard
#ifdef TARGET_WORDS_BIGENDIAN
525 da9b266b bellard
    ret = bswap32(ret);
526 da9b266b bellard
#endif
527 90e189ec Blue Swirl
    PPC_IO_DPRINTF("0x" TARGET_FMT_plx " <= 0x%08" PRIx32 "\n", addr, ret);
528 da9b266b bellard
529 da9b266b bellard
    return ret;
530 da9b266b bellard
}
531 da9b266b bellard
532 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const PPC_prep_io_write[] = {
533 da9b266b bellard
    &PPC_prep_io_writeb,
534 da9b266b bellard
    &PPC_prep_io_writew,
535 da9b266b bellard
    &PPC_prep_io_writel,
536 da9b266b bellard
};
537 da9b266b bellard
538 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const PPC_prep_io_read[] = {
539 da9b266b bellard
    &PPC_prep_io_readb,
540 da9b266b bellard
    &PPC_prep_io_readw,
541 da9b266b bellard
    &PPC_prep_io_readl,
542 da9b266b bellard
};
543 da9b266b bellard
544 64201201 bellard
#define NVRAM_SIZE        0x2000
545 a541f297 bellard
546 26aa7d72 bellard
/* PowerPC PREP hardware initialisation */
547 fbe1b595 Paul Brook
static void ppc_prep_init (ram_addr_t ram_size,
548 3023f332 aliguori
                           const char *boot_device,
549 b881c2c6 blueswir1
                           const char *kernel_filename,
550 94fc95cd j_mayer
                           const char *kernel_cmdline,
551 94fc95cd j_mayer
                           const char *initrd_filename,
552 94fc95cd j_mayer
                           const char *cpu_model)
553 a541f297 bellard
{
554 0d913fdb j_mayer
    CPUState *env = NULL, *envs[MAX_CPUS];
555 5cea8590 Paul Brook
    char *filename;
556 3cbee15b j_mayer
    nvram_t nvram;
557 3cbee15b j_mayer
    m48t59_t *m48t59;
558 a541f297 bellard
    int PPC_io_memory;
559 4157a662 bellard
    int linux_boot, i, nb_nics1, bios_size;
560 b584726d pbrook
    ram_addr_t ram_offset, bios_offset;
561 64201201 bellard
    uint32_t kernel_base, kernel_size, initrd_base, initrd_size;
562 46e50e9d bellard
    PCIBus *pci_bus;
563 d537cf6c pbrook
    qemu_irq *i8259;
564 28c5af54 j_mayer
    int ppc_boot_device;
565 751c6a17 Gerd Hoffmann
    DriveInfo *dinfo;
566 e4bcb14c ths
    BlockDriverState *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
567 e4bcb14c ths
    BlockDriverState *fd[MAX_FD];
568 64201201 bellard
569 64201201 bellard
    sysctrl = qemu_mallocz(sizeof(sysctrl_t));
570 a541f297 bellard
571 a541f297 bellard
    linux_boot = (kernel_filename != NULL);
572 0a032cbe j_mayer
573 c68ea704 bellard
    /* init CPUs */
574 94fc95cd j_mayer
    if (cpu_model == NULL)
575 d12f4c38 j_mayer
        cpu_model = "default";
576 fe33cc71 j_mayer
    for (i = 0; i < smp_cpus; i++) {
577 aaed909a bellard
        env = cpu_init(cpu_model);
578 aaed909a bellard
        if (!env) {
579 aaed909a bellard
            fprintf(stderr, "Unable to find PowerPC CPU definition\n");
580 aaed909a bellard
            exit(1);
581 aaed909a bellard
        }
582 4018bae9 j_mayer
        if (env->flags & POWERPC_FLAG_RTC_CLK) {
583 4018bae9 j_mayer
            /* POWER / PowerPC 601 RTC clock frequency is 7.8125 MHz */
584 4018bae9 j_mayer
            cpu_ppc_tb_init(env, 7812500UL);
585 4018bae9 j_mayer
        } else {
586 4018bae9 j_mayer
            /* Set time-base frequency to 100 Mhz */
587 4018bae9 j_mayer
            cpu_ppc_tb_init(env, 100UL * 1000UL * 1000UL);
588 4018bae9 j_mayer
        }
589 a08d4367 Jan Kiszka
        qemu_register_reset(&cpu_ppc_reset, env);
590 fe33cc71 j_mayer
        envs[i] = env;
591 fe33cc71 j_mayer
    }
592 a541f297 bellard
593 a541f297 bellard
    /* allocate RAM */
594 cf9c147c blueswir1
    ram_offset = qemu_ram_alloc(ram_size);
595 cf9c147c blueswir1
    cpu_register_physical_memory(0, ram_size, ram_offset);
596 cf9c147c blueswir1
597 64201201 bellard
    /* allocate and load BIOS */
598 cf9c147c blueswir1
    bios_offset = qemu_ram_alloc(BIOS_SIZE);
599 1192dad8 j_mayer
    if (bios_name == NULL)
600 1192dad8 j_mayer
        bios_name = BIOS_FILENAME;
601 5cea8590 Paul Brook
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
602 5cea8590 Paul Brook
    if (filename) {
603 5cea8590 Paul Brook
        bios_size = get_image_size(filename);
604 5cea8590 Paul Brook
    } else {
605 5cea8590 Paul Brook
        bios_size = -1;
606 5cea8590 Paul Brook
    }
607 dcac9679 pbrook
    if (bios_size > 0 && bios_size <= BIOS_SIZE) {
608 dcac9679 pbrook
        target_phys_addr_t bios_addr;
609 dcac9679 pbrook
        bios_size = (bios_size + 0xfff) & ~0xfff;
610 dcac9679 pbrook
        bios_addr = (uint32_t)(-bios_size);
611 dcac9679 pbrook
        cpu_register_physical_memory(bios_addr, bios_size,
612 dcac9679 pbrook
                                     bios_offset | IO_MEM_ROM);
613 5cea8590 Paul Brook
        bios_size = load_image_targphys(filename, bios_addr, bios_size);
614 dcac9679 pbrook
    }
615 4157a662 bellard
    if (bios_size < 0 || bios_size > BIOS_SIZE) {
616 5cea8590 Paul Brook
        hw_error("qemu: could not load PPC PREP bios '%s'\n", bios_name);
617 5cea8590 Paul Brook
    }
618 5cea8590 Paul Brook
    if (filename) {
619 5cea8590 Paul Brook
        qemu_free(filename);
620 64201201 bellard
    }
621 4c823cff j_mayer
    if (env->nip < 0xFFF80000 && bios_size < 0x00100000) {
622 2ac71179 Paul Brook
        hw_error("PowerPC 601 / 620 / 970 need a 1MB BIOS\n");
623 4c823cff j_mayer
    }
624 26aa7d72 bellard
625 a541f297 bellard
    if (linux_boot) {
626 64201201 bellard
        kernel_base = KERNEL_LOAD_ADDR;
627 a541f297 bellard
        /* now we can load the kernel */
628 dcac9679 pbrook
        kernel_size = load_image_targphys(kernel_filename, kernel_base,
629 dcac9679 pbrook
                                          ram_size - kernel_base);
630 64201201 bellard
        if (kernel_size < 0) {
631 2ac71179 Paul Brook
            hw_error("qemu: could not load kernel '%s'\n", kernel_filename);
632 a541f297 bellard
            exit(1);
633 a541f297 bellard
        }
634 a541f297 bellard
        /* load initrd */
635 a541f297 bellard
        if (initrd_filename) {
636 64201201 bellard
            initrd_base = INITRD_LOAD_ADDR;
637 dcac9679 pbrook
            initrd_size = load_image_targphys(initrd_filename, initrd_base,
638 dcac9679 pbrook
                                              ram_size - initrd_base);
639 a541f297 bellard
            if (initrd_size < 0) {
640 2ac71179 Paul Brook
                hw_error("qemu: could not load initial ram disk '%s'\n",
641 4a057712 j_mayer
                          initrd_filename);
642 a541f297 bellard
            }
643 64201201 bellard
        } else {
644 64201201 bellard
            initrd_base = 0;
645 64201201 bellard
            initrd_size = 0;
646 a541f297 bellard
        }
647 6ac0e82d balrog
        ppc_boot_device = 'm';
648 a541f297 bellard
    } else {
649 64201201 bellard
        kernel_base = 0;
650 64201201 bellard
        kernel_size = 0;
651 64201201 bellard
        initrd_base = 0;
652 64201201 bellard
        initrd_size = 0;
653 28c5af54 j_mayer
        ppc_boot_device = '\0';
654 28c5af54 j_mayer
        /* For now, OHW cannot boot from the network. */
655 0d913fdb j_mayer
        for (i = 0; boot_device[i] != '\0'; i++) {
656 0d913fdb j_mayer
            if (boot_device[i] >= 'a' && boot_device[i] <= 'f') {
657 0d913fdb j_mayer
                ppc_boot_device = boot_device[i];
658 28c5af54 j_mayer
                break;
659 0d913fdb j_mayer
            }
660 28c5af54 j_mayer
        }
661 28c5af54 j_mayer
        if (ppc_boot_device == '\0') {
662 28c5af54 j_mayer
            fprintf(stderr, "No valid boot device for Mac99 machine\n");
663 28c5af54 j_mayer
            exit(1);
664 28c5af54 j_mayer
        }
665 a541f297 bellard
    }
666 a541f297 bellard
667 64201201 bellard
    isa_mem_base = 0xc0000000;
668 dd37a5e4 j_mayer
    if (PPC_INPUT(env) != PPC_FLAGS_INPUT_6xx) {
669 2ac71179 Paul Brook
        hw_error("Only 6xx bus is supported on PREP machine\n");
670 dd37a5e4 j_mayer
    }
671 24be5ae3 j_mayer
    i8259 = i8259_init(first_cpu->irq_inputs[PPC6xx_INPUT_INT]);
672 d537cf6c pbrook
    pci_bus = pci_prep_init(i8259);
673 da9b266b bellard
    //    pci_bus = i440fx_init();
674 da9b266b bellard
    /* Register 8 MB of ISA IO space (needed for non-contiguous map) */
675 1eed09cb Avi Kivity
    PPC_io_memory = cpu_register_io_memory(PPC_prep_io_read,
676 da9b266b bellard
                                           PPC_prep_io_write, sysctrl);
677 da9b266b bellard
    cpu_register_physical_memory(0x80000000, 0x00800000, PPC_io_memory);
678 64201201 bellard
679 a541f297 bellard
    /* init basic PC hardware */
680 fbe1b595 Paul Brook
    pci_vga_init(pci_bus, 0, 0);
681 64201201 bellard
    //    openpic = openpic_init(0x00000000, 0xF0000000, 1);
682 d537cf6c pbrook
    //    pit = pit_init(0x40, i8259[0]);
683 42fc73a1 aurel32
    rtc_init(0x70, i8259[8], 2000);
684 a541f297 bellard
685 b6cd0ea1 aurel32
    serial_init(0x3f8, i8259[4], 115200, serial_hds[0]);
686 a541f297 bellard
    nb_nics1 = nb_nics;
687 a541f297 bellard
    if (nb_nics1 > NE2000_NB_MAX)
688 a541f297 bellard
        nb_nics1 = NE2000_NB_MAX;
689 a541f297 bellard
    for(i = 0; i < nb_nics1; i++) {
690 5652ef78 aurel32
        if (nd_table[i].model == NULL) {
691 5652ef78 aurel32
            nd_table[i].model = "ne2k_isa";
692 5652ef78 aurel32
        }
693 5652ef78 aurel32
        if (strcmp(nd_table[i].model, "ne2k_isa") == 0) {
694 d537cf6c pbrook
            isa_ne2000_init(ne2000_io[i], i8259[ne2000_irq[i]], &nd_table[i]);
695 a41b2ff2 pbrook
        } else {
696 5607c388 Markus Armbruster
            pci_nic_init(&nd_table[i], "ne2k_pci", NULL);
697 a41b2ff2 pbrook
        }
698 a541f297 bellard
    }
699 a541f297 bellard
700 e4bcb14c ths
    if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
701 e4bcb14c ths
        fprintf(stderr, "qemu: too many IDE bus\n");
702 e4bcb14c ths
        exit(1);
703 e4bcb14c ths
    }
704 e4bcb14c ths
705 e4bcb14c ths
    for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) {
706 751c6a17 Gerd Hoffmann
        dinfo = drive_get(IF_IDE, i / MAX_IDE_DEVS, i % MAX_IDE_DEVS);
707 751c6a17 Gerd Hoffmann
        hd[i] = dinfo ? dinfo->bdrv : NULL;
708 e4bcb14c ths
    }
709 e4bcb14c ths
710 e4bcb14c ths
    for(i = 0; i < MAX_IDE_BUS; i++) {
711 d537cf6c pbrook
        isa_ide_init(ide_iobase[i], ide_iobase2[i], i8259[ide_irq[i]],
712 e4bcb14c ths
                     hd[2 * i],
713 e4bcb14c ths
                     hd[2 * i + 1]);
714 a541f297 bellard
    }
715 d537cf6c pbrook
    i8042_init(i8259[1], i8259[12], 0x60);
716 b6b8bd18 bellard
    DMA_init(1);
717 a541f297 bellard
    //    SB16_init();
718 a541f297 bellard
719 e4bcb14c ths
    for(i = 0; i < MAX_FD; i++) {
720 751c6a17 Gerd Hoffmann
        dinfo = drive_get(IF_FLOPPY, 0, i);
721 751c6a17 Gerd Hoffmann
        fd[i] = dinfo ? dinfo->bdrv : NULL;
722 e4bcb14c ths
    }
723 2091ba23 Gerd Hoffmann
    fdctrl_init_isa(6, 2, 0x3f0, fd);
724 a541f297 bellard
725 64201201 bellard
    /* Register speaker port */
726 64201201 bellard
    register_ioport_read(0x61, 1, 1, speaker_ioport_read, NULL);
727 64201201 bellard
    register_ioport_write(0x61, 1, 1, speaker_ioport_write, NULL);
728 a541f297 bellard
    /* Register fake IO ports for PREP */
729 c4781a51 j_mayer
    sysctrl->reset_irq = first_cpu->irq_inputs[PPC6xx_INPUT_HRESET];
730 64201201 bellard
    register_ioport_read(0x398, 2, 1, &PREP_io_read, sysctrl);
731 64201201 bellard
    register_ioport_write(0x398, 2, 1, &PREP_io_write, sysctrl);
732 a541f297 bellard
    /* System control ports */
733 64201201 bellard
    register_ioport_read(0x0092, 0x01, 1, &PREP_io_800_readb, sysctrl);
734 64201201 bellard
    register_ioport_write(0x0092, 0x01, 1, &PREP_io_800_writeb, sysctrl);
735 64201201 bellard
    register_ioport_read(0x0800, 0x52, 1, &PREP_io_800_readb, sysctrl);
736 64201201 bellard
    register_ioport_write(0x0800, 0x52, 1, &PREP_io_800_writeb, sysctrl);
737 64201201 bellard
    /* PCI intack location */
738 1eed09cb Avi Kivity
    PPC_io_memory = cpu_register_io_memory(PPC_intack_read,
739 a4193c8a bellard
                                           PPC_intack_write, NULL);
740 a541f297 bellard
    cpu_register_physical_memory(0xBFFFFFF0, 0x4, PPC_io_memory);
741 64201201 bellard
    /* PowerPC control and status register group */
742 b6b8bd18 bellard
#if 0
743 1eed09cb Avi Kivity
    PPC_io_memory = cpu_register_io_memory(PPC_XCSR_read, PPC_XCSR_write,
744 36081602 j_mayer
                                           NULL);
745 64201201 bellard
    cpu_register_physical_memory(0xFEFF0000, 0x1000, PPC_io_memory);
746 b6b8bd18 bellard
#endif
747 a541f297 bellard
748 0d92ed30 pbrook
    if (usb_enabled) {
749 e24ad6f1 pbrook
        usb_ohci_init_pci(pci_bus, 3, -1);
750 0d92ed30 pbrook
    }
751 0d92ed30 pbrook
752 3cbee15b j_mayer
    m48t59 = m48t59_init(i8259[8], 0, 0x0074, NVRAM_SIZE, 59);
753 3cbee15b j_mayer
    if (m48t59 == NULL)
754 64201201 bellard
        return;
755 3cbee15b j_mayer
    sysctrl->nvram = m48t59;
756 64201201 bellard
757 64201201 bellard
    /* Initialise NVRAM */
758 3cbee15b j_mayer
    nvram.opaque = m48t59;
759 3cbee15b j_mayer
    nvram.read_fn = &m48t59_read;
760 3cbee15b j_mayer
    nvram.write_fn = &m48t59_write;
761 6ac0e82d balrog
    PPC_NVRAM_set_params(&nvram, NVRAM_SIZE, "PREP", ram_size, ppc_boot_device,
762 64201201 bellard
                         kernel_base, kernel_size,
763 b6b8bd18 bellard
                         kernel_cmdline,
764 64201201 bellard
                         initrd_base, initrd_size,
765 64201201 bellard
                         /* XXX: need an option to load a NVRAM image */
766 b6b8bd18 bellard
                         0,
767 b6b8bd18 bellard
                         graphic_width, graphic_height, graphic_depth);
768 c0e564d5 bellard
769 c0e564d5 bellard
    /* Special port to get debug messages from Open-Firmware */
770 c0e564d5 bellard
    register_ioport_write(0x0F00, 4, 1, &PPC_debug_write, NULL);
771 a541f297 bellard
}
772 c0e564d5 bellard
773 f80f9ec9 Anthony Liguori
static QEMUMachine prep_machine = {
774 4b32e168 aliguori
    .name = "prep",
775 4b32e168 aliguori
    .desc = "PowerPC PREP platform",
776 4b32e168 aliguori
    .init = ppc_prep_init,
777 3d878caa balrog
    .max_cpus = MAX_CPUS,
778 c0e564d5 bellard
};
779 f80f9ec9 Anthony Liguori
780 f80f9ec9 Anthony Liguori
static void prep_machine_init(void)
781 f80f9ec9 Anthony Liguori
{
782 f80f9ec9 Anthony Liguori
    qemu_register_machine(&prep_machine);
783 f80f9ec9 Anthony Liguori
}
784 f80f9ec9 Anthony Liguori
785 f80f9ec9 Anthony Liguori
machine_init(prep_machine_init);