Statistics
| Branch: | Revision:

root / hw / lsi53c895a.c @ 3871481c

History | View | Annotate | Download (61.2 kB)

1 5fafdf24 ths
/*
2 7d8406be pbrook
 * QEMU LSI53C895A SCSI Host Bus Adapter emulation
3 7d8406be pbrook
 *
4 7d8406be pbrook
 * Copyright (c) 2006 CodeSourcery.
5 7d8406be pbrook
 * Written by Paul Brook
6 7d8406be pbrook
 *
7 8e31bf38 Matthew Fernandez
 * This code is licensed under the LGPL.
8 7d8406be pbrook
 */
9 7d8406be pbrook
10 7d8406be pbrook
/* ??? Need to check if the {read,write}[wl] routines work properly on
11 7d8406be pbrook
   big-endian targets.  */
12 7d8406be pbrook
13 a15fdf86 Laszlo Ast
#include <assert.h>
14 777aec7a Nolan
15 87ecb68b pbrook
#include "hw.h"
16 87ecb68b pbrook
#include "pci.h"
17 43b443b6 Gerd Hoffmann
#include "scsi.h"
18 9ba4524c Eduard - Gabriel Munteanu
#include "dma.h"
19 7d8406be pbrook
20 7d8406be pbrook
//#define DEBUG_LSI
21 7d8406be pbrook
//#define DEBUG_LSI_REG
22 7d8406be pbrook
23 7d8406be pbrook
#ifdef DEBUG_LSI
24 001faf32 Blue Swirl
#define DPRINTF(fmt, ...) \
25 001faf32 Blue Swirl
do { printf("lsi_scsi: " fmt , ## __VA_ARGS__); } while (0)
26 001faf32 Blue Swirl
#define BADF(fmt, ...) \
27 001faf32 Blue Swirl
do { fprintf(stderr, "lsi_scsi: error: " fmt , ## __VA_ARGS__); exit(1);} while (0)
28 7d8406be pbrook
#else
29 001faf32 Blue Swirl
#define DPRINTF(fmt, ...) do {} while(0)
30 001faf32 Blue Swirl
#define BADF(fmt, ...) \
31 001faf32 Blue Swirl
do { fprintf(stderr, "lsi_scsi: error: " fmt , ## __VA_ARGS__);} while (0)
32 7d8406be pbrook
#endif
33 7d8406be pbrook
34 18e08a55 Michael S. Tsirkin
#define LSI_MAX_DEVS 7
35 18e08a55 Michael S. Tsirkin
36 7d8406be pbrook
#define LSI_SCNTL0_TRG    0x01
37 7d8406be pbrook
#define LSI_SCNTL0_AAP    0x02
38 7d8406be pbrook
#define LSI_SCNTL0_EPC    0x08
39 7d8406be pbrook
#define LSI_SCNTL0_WATN   0x10
40 7d8406be pbrook
#define LSI_SCNTL0_START  0x20
41 7d8406be pbrook
42 7d8406be pbrook
#define LSI_SCNTL1_SST    0x01
43 7d8406be pbrook
#define LSI_SCNTL1_IARB   0x02
44 7d8406be pbrook
#define LSI_SCNTL1_AESP   0x04
45 7d8406be pbrook
#define LSI_SCNTL1_RST    0x08
46 7d8406be pbrook
#define LSI_SCNTL1_CON    0x10
47 7d8406be pbrook
#define LSI_SCNTL1_DHP    0x20
48 7d8406be pbrook
#define LSI_SCNTL1_ADB    0x40
49 7d8406be pbrook
#define LSI_SCNTL1_EXC    0x80
50 7d8406be pbrook
51 7d8406be pbrook
#define LSI_SCNTL2_WSR    0x01
52 7d8406be pbrook
#define LSI_SCNTL2_VUE0   0x02
53 7d8406be pbrook
#define LSI_SCNTL2_VUE1   0x04
54 7d8406be pbrook
#define LSI_SCNTL2_WSS    0x08
55 7d8406be pbrook
#define LSI_SCNTL2_SLPHBEN 0x10
56 7d8406be pbrook
#define LSI_SCNTL2_SLPMD  0x20
57 7d8406be pbrook
#define LSI_SCNTL2_CHM    0x40
58 7d8406be pbrook
#define LSI_SCNTL2_SDU    0x80
59 7d8406be pbrook
60 7d8406be pbrook
#define LSI_ISTAT0_DIP    0x01
61 7d8406be pbrook
#define LSI_ISTAT0_SIP    0x02
62 7d8406be pbrook
#define LSI_ISTAT0_INTF   0x04
63 7d8406be pbrook
#define LSI_ISTAT0_CON    0x08
64 7d8406be pbrook
#define LSI_ISTAT0_SEM    0x10
65 7d8406be pbrook
#define LSI_ISTAT0_SIGP   0x20
66 7d8406be pbrook
#define LSI_ISTAT0_SRST   0x40
67 7d8406be pbrook
#define LSI_ISTAT0_ABRT   0x80
68 7d8406be pbrook
69 7d8406be pbrook
#define LSI_ISTAT1_SI     0x01
70 7d8406be pbrook
#define LSI_ISTAT1_SRUN   0x02
71 7d8406be pbrook
#define LSI_ISTAT1_FLSH   0x04
72 7d8406be pbrook
73 7d8406be pbrook
#define LSI_SSTAT0_SDP0   0x01
74 7d8406be pbrook
#define LSI_SSTAT0_RST    0x02
75 7d8406be pbrook
#define LSI_SSTAT0_WOA    0x04
76 7d8406be pbrook
#define LSI_SSTAT0_LOA    0x08
77 7d8406be pbrook
#define LSI_SSTAT0_AIP    0x10
78 7d8406be pbrook
#define LSI_SSTAT0_OLF    0x20
79 7d8406be pbrook
#define LSI_SSTAT0_ORF    0x40
80 7d8406be pbrook
#define LSI_SSTAT0_ILF    0x80
81 7d8406be pbrook
82 7d8406be pbrook
#define LSI_SIST0_PAR     0x01
83 7d8406be pbrook
#define LSI_SIST0_RST     0x02
84 7d8406be pbrook
#define LSI_SIST0_UDC     0x04
85 7d8406be pbrook
#define LSI_SIST0_SGE     0x08
86 7d8406be pbrook
#define LSI_SIST0_RSL     0x10
87 7d8406be pbrook
#define LSI_SIST0_SEL     0x20
88 7d8406be pbrook
#define LSI_SIST0_CMP     0x40
89 7d8406be pbrook
#define LSI_SIST0_MA      0x80
90 7d8406be pbrook
91 7d8406be pbrook
#define LSI_SIST1_HTH     0x01
92 7d8406be pbrook
#define LSI_SIST1_GEN     0x02
93 7d8406be pbrook
#define LSI_SIST1_STO     0x04
94 7d8406be pbrook
#define LSI_SIST1_SBMC    0x10
95 7d8406be pbrook
96 7d8406be pbrook
#define LSI_SOCL_IO       0x01
97 7d8406be pbrook
#define LSI_SOCL_CD       0x02
98 7d8406be pbrook
#define LSI_SOCL_MSG      0x04
99 7d8406be pbrook
#define LSI_SOCL_ATN      0x08
100 7d8406be pbrook
#define LSI_SOCL_SEL      0x10
101 7d8406be pbrook
#define LSI_SOCL_BSY      0x20
102 7d8406be pbrook
#define LSI_SOCL_ACK      0x40
103 7d8406be pbrook
#define LSI_SOCL_REQ      0x80
104 7d8406be pbrook
105 7d8406be pbrook
#define LSI_DSTAT_IID     0x01
106 7d8406be pbrook
#define LSI_DSTAT_SIR     0x04
107 7d8406be pbrook
#define LSI_DSTAT_SSI     0x08
108 7d8406be pbrook
#define LSI_DSTAT_ABRT    0x10
109 7d8406be pbrook
#define LSI_DSTAT_BF      0x20
110 7d8406be pbrook
#define LSI_DSTAT_MDPE    0x40
111 7d8406be pbrook
#define LSI_DSTAT_DFE     0x80
112 7d8406be pbrook
113 7d8406be pbrook
#define LSI_DCNTL_COM     0x01
114 7d8406be pbrook
#define LSI_DCNTL_IRQD    0x02
115 7d8406be pbrook
#define LSI_DCNTL_STD     0x04
116 7d8406be pbrook
#define LSI_DCNTL_IRQM    0x08
117 7d8406be pbrook
#define LSI_DCNTL_SSM     0x10
118 7d8406be pbrook
#define LSI_DCNTL_PFEN    0x20
119 7d8406be pbrook
#define LSI_DCNTL_PFF     0x40
120 7d8406be pbrook
#define LSI_DCNTL_CLSE    0x80
121 7d8406be pbrook
122 7d8406be pbrook
#define LSI_DMODE_MAN     0x01
123 7d8406be pbrook
#define LSI_DMODE_BOF     0x02
124 7d8406be pbrook
#define LSI_DMODE_ERMP    0x04
125 7d8406be pbrook
#define LSI_DMODE_ERL     0x08
126 7d8406be pbrook
#define LSI_DMODE_DIOM    0x10
127 7d8406be pbrook
#define LSI_DMODE_SIOM    0x20
128 7d8406be pbrook
129 7d8406be pbrook
#define LSI_CTEST2_DACK   0x01
130 7d8406be pbrook
#define LSI_CTEST2_DREQ   0x02
131 7d8406be pbrook
#define LSI_CTEST2_TEOP   0x04
132 7d8406be pbrook
#define LSI_CTEST2_PCICIE 0x08
133 7d8406be pbrook
#define LSI_CTEST2_CM     0x10
134 7d8406be pbrook
#define LSI_CTEST2_CIO    0x20
135 7d8406be pbrook
#define LSI_CTEST2_SIGP   0x40
136 7d8406be pbrook
#define LSI_CTEST2_DDIR   0x80
137 7d8406be pbrook
138 7d8406be pbrook
#define LSI_CTEST5_BL2    0x04
139 7d8406be pbrook
#define LSI_CTEST5_DDIR   0x08
140 7d8406be pbrook
#define LSI_CTEST5_MASR   0x10
141 7d8406be pbrook
#define LSI_CTEST5_DFSN   0x20
142 7d8406be pbrook
#define LSI_CTEST5_BBCK   0x40
143 7d8406be pbrook
#define LSI_CTEST5_ADCK   0x80
144 7d8406be pbrook
145 7d8406be pbrook
#define LSI_CCNTL0_DILS   0x01
146 7d8406be pbrook
#define LSI_CCNTL0_DISFC  0x10
147 7d8406be pbrook
#define LSI_CCNTL0_ENNDJ  0x20
148 7d8406be pbrook
#define LSI_CCNTL0_PMJCTL 0x40
149 7d8406be pbrook
#define LSI_CCNTL0_ENPMJ  0x80
150 7d8406be pbrook
151 b25cf589 aliguori
#define LSI_CCNTL1_EN64DBMV  0x01
152 b25cf589 aliguori
#define LSI_CCNTL1_EN64TIBMV 0x02
153 b25cf589 aliguori
#define LSI_CCNTL1_64TIMOD   0x04
154 b25cf589 aliguori
#define LSI_CCNTL1_DDAC      0x08
155 b25cf589 aliguori
#define LSI_CCNTL1_ZMOD      0x80
156 b25cf589 aliguori
157 e560125e Laszlo Ast
/* Enable Response to Reselection */
158 e560125e Laszlo Ast
#define LSI_SCID_RRE      0x60
159 e560125e Laszlo Ast
160 b25cf589 aliguori
#define LSI_CCNTL1_40BIT (LSI_CCNTL1_EN64TIBMV|LSI_CCNTL1_64TIMOD)
161 b25cf589 aliguori
162 7d8406be pbrook
#define PHASE_DO          0
163 7d8406be pbrook
#define PHASE_DI          1
164 7d8406be pbrook
#define PHASE_CMD         2
165 7d8406be pbrook
#define PHASE_ST          3
166 7d8406be pbrook
#define PHASE_MO          6
167 7d8406be pbrook
#define PHASE_MI          7
168 7d8406be pbrook
#define PHASE_MASK        7
169 7d8406be pbrook
170 a917d384 pbrook
/* Maximum length of MSG IN data.  */
171 a917d384 pbrook
#define LSI_MAX_MSGIN_LEN 8
172 a917d384 pbrook
173 a917d384 pbrook
/* Flag set if this is a tagged command.  */
174 a917d384 pbrook
#define LSI_TAG_VALID     (1 << 16)
175 a917d384 pbrook
176 042ec49d Gerd Hoffmann
typedef struct lsi_request {
177 5c6c0e51 Hannes Reinecke
    SCSIRequest *req;
178 a917d384 pbrook
    uint32_t tag;
179 b96a0da0 Gerd Hoffmann
    uint32_t dma_len;
180 b96a0da0 Gerd Hoffmann
    uint8_t *dma_buf;
181 a917d384 pbrook
    uint32_t pending;
182 a917d384 pbrook
    int out;
183 042ec49d Gerd Hoffmann
    QTAILQ_ENTRY(lsi_request) next;
184 042ec49d Gerd Hoffmann
} lsi_request;
185 4d611c9a pbrook
186 7d8406be pbrook
typedef struct {
187 f305261f Juan Quintela
    PCIDevice dev;
188 b0ce84e5 Avi Kivity
    MemoryRegion mmio_io;
189 b0ce84e5 Avi Kivity
    MemoryRegion ram_io;
190 b0ce84e5 Avi Kivity
    MemoryRegion io_io;
191 7d8406be pbrook
192 7d8406be pbrook
    int carry; /* ??? Should this be an a visible register somewhere?  */
193 2f172849 Hannes Reinecke
    int status;
194 a917d384 pbrook
    /* Action to take at the end of a MSG IN phase.
195 a15fdf86 Laszlo Ast
       0 = COMMAND, 1 = disconnect, 2 = DATA OUT, 3 = DATA IN.  */
196 a917d384 pbrook
    int msg_action;
197 a917d384 pbrook
    int msg_len;
198 a917d384 pbrook
    uint8_t msg[LSI_MAX_MSGIN_LEN];
199 4d611c9a pbrook
    /* 0 if SCRIPTS are running or stopped.
200 4d611c9a pbrook
     * 1 if a Wait Reselect instruction has been issued.
201 a917d384 pbrook
     * 2 if processing DMA from lsi_execute_script.
202 a917d384 pbrook
     * 3 if a DMA operation is in progress.  */
203 7d8406be pbrook
    int waiting;
204 ca9c39fa Gerd Hoffmann
    SCSIBus bus;
205 7d8406be pbrook
    int current_lun;
206 a917d384 pbrook
    /* The tag is a combination of the device ID and the SCSI tag.  */
207 af12ac98 Gerd Hoffmann
    uint32_t select_tag;
208 8ccc2ace ths
    int command_complete;
209 042ec49d Gerd Hoffmann
    QTAILQ_HEAD(, lsi_request) queue;
210 af12ac98 Gerd Hoffmann
    lsi_request *current;
211 7d8406be pbrook
212 7d8406be pbrook
    uint32_t dsa;
213 7d8406be pbrook
    uint32_t temp;
214 7d8406be pbrook
    uint32_t dnad;
215 7d8406be pbrook
    uint32_t dbc;
216 7d8406be pbrook
    uint8_t istat0;
217 7d8406be pbrook
    uint8_t istat1;
218 7d8406be pbrook
    uint8_t dcmd;
219 7d8406be pbrook
    uint8_t dstat;
220 7d8406be pbrook
    uint8_t dien;
221 7d8406be pbrook
    uint8_t sist0;
222 7d8406be pbrook
    uint8_t sist1;
223 7d8406be pbrook
    uint8_t sien0;
224 7d8406be pbrook
    uint8_t sien1;
225 7d8406be pbrook
    uint8_t mbox0;
226 7d8406be pbrook
    uint8_t mbox1;
227 7d8406be pbrook
    uint8_t dfifo;
228 9167a69a balrog
    uint8_t ctest2;
229 7d8406be pbrook
    uint8_t ctest3;
230 7d8406be pbrook
    uint8_t ctest4;
231 7d8406be pbrook
    uint8_t ctest5;
232 7d8406be pbrook
    uint8_t ccntl0;
233 7d8406be pbrook
    uint8_t ccntl1;
234 7d8406be pbrook
    uint32_t dsp;
235 7d8406be pbrook
    uint32_t dsps;
236 7d8406be pbrook
    uint8_t dmode;
237 7d8406be pbrook
    uint8_t dcntl;
238 7d8406be pbrook
    uint8_t scntl0;
239 7d8406be pbrook
    uint8_t scntl1;
240 7d8406be pbrook
    uint8_t scntl2;
241 7d8406be pbrook
    uint8_t scntl3;
242 7d8406be pbrook
    uint8_t sstat0;
243 7d8406be pbrook
    uint8_t sstat1;
244 7d8406be pbrook
    uint8_t scid;
245 7d8406be pbrook
    uint8_t sxfer;
246 7d8406be pbrook
    uint8_t socl;
247 7d8406be pbrook
    uint8_t sdid;
248 a917d384 pbrook
    uint8_t ssid;
249 7d8406be pbrook
    uint8_t sfbr;
250 7d8406be pbrook
    uint8_t stest1;
251 7d8406be pbrook
    uint8_t stest2;
252 7d8406be pbrook
    uint8_t stest3;
253 a917d384 pbrook
    uint8_t sidl;
254 7d8406be pbrook
    uint8_t stime0;
255 7d8406be pbrook
    uint8_t respid0;
256 7d8406be pbrook
    uint8_t respid1;
257 7d8406be pbrook
    uint32_t mmrs;
258 7d8406be pbrook
    uint32_t mmws;
259 7d8406be pbrook
    uint32_t sfs;
260 7d8406be pbrook
    uint32_t drs;
261 7d8406be pbrook
    uint32_t sbms;
262 ab57d967 aliguori
    uint32_t dbms;
263 7d8406be pbrook
    uint32_t dnad64;
264 7d8406be pbrook
    uint32_t pmjad1;
265 7d8406be pbrook
    uint32_t pmjad2;
266 7d8406be pbrook
    uint32_t rbc;
267 7d8406be pbrook
    uint32_t ua;
268 7d8406be pbrook
    uint32_t ia;
269 7d8406be pbrook
    uint32_t sbc;
270 7d8406be pbrook
    uint32_t csbc;
271 dcfb9014 ths
    uint32_t scratch[18]; /* SCRATCHA-SCRATCHR */
272 bd8ee11a Sebastian Herbszt
    uint8_t sbr;
273 7d8406be pbrook
274 7d8406be pbrook
    /* Script ram is stored as 32-bit words in host byteorder.  */
275 7d8406be pbrook
    uint32_t script_ram[2048];
276 7d8406be pbrook
} LSIState;
277 7d8406be pbrook
278 e560125e Laszlo Ast
static inline int lsi_irq_on_rsl(LSIState *s)
279 e560125e Laszlo Ast
{
280 e560125e Laszlo Ast
    return (s->sien0 & LSI_SIST0_RSL) && (s->scid & LSI_SCID_RRE);
281 e560125e Laszlo Ast
}
282 e560125e Laszlo Ast
283 7d8406be pbrook
static void lsi_soft_reset(LSIState *s)
284 7d8406be pbrook
{
285 51336214 Jan Kiszka
    lsi_request *p;
286 51336214 Jan Kiszka
287 7d8406be pbrook
    DPRINTF("Reset\n");
288 7d8406be pbrook
    s->carry = 0;
289 7d8406be pbrook
290 d43ba0af Jan Kiszka
    s->msg_action = 0;
291 d43ba0af Jan Kiszka
    s->msg_len = 0;
292 7d8406be pbrook
    s->waiting = 0;
293 7d8406be pbrook
    s->dsa = 0;
294 7d8406be pbrook
    s->dnad = 0;
295 7d8406be pbrook
    s->dbc = 0;
296 7d8406be pbrook
    s->temp = 0;
297 7d8406be pbrook
    memset(s->scratch, 0, sizeof(s->scratch));
298 7d8406be pbrook
    s->istat0 = 0;
299 7d8406be pbrook
    s->istat1 = 0;
300 12aa6dd6 Jan Kiszka
    s->dcmd = 0x40;
301 12aa6dd6 Jan Kiszka
    s->dstat = LSI_DSTAT_DFE;
302 7d8406be pbrook
    s->dien = 0;
303 7d8406be pbrook
    s->sist0 = 0;
304 7d8406be pbrook
    s->sist1 = 0;
305 7d8406be pbrook
    s->sien0 = 0;
306 7d8406be pbrook
    s->sien1 = 0;
307 7d8406be pbrook
    s->mbox0 = 0;
308 7d8406be pbrook
    s->mbox1 = 0;
309 7d8406be pbrook
    s->dfifo = 0;
310 12aa6dd6 Jan Kiszka
    s->ctest2 = LSI_CTEST2_DACK;
311 7d8406be pbrook
    s->ctest3 = 0;
312 7d8406be pbrook
    s->ctest4 = 0;
313 7d8406be pbrook
    s->ctest5 = 0;
314 7d8406be pbrook
    s->ccntl0 = 0;
315 7d8406be pbrook
    s->ccntl1 = 0;
316 7d8406be pbrook
    s->dsp = 0;
317 7d8406be pbrook
    s->dsps = 0;
318 7d8406be pbrook
    s->dmode = 0;
319 7d8406be pbrook
    s->dcntl = 0;
320 7d8406be pbrook
    s->scntl0 = 0xc0;
321 7d8406be pbrook
    s->scntl1 = 0;
322 7d8406be pbrook
    s->scntl2 = 0;
323 7d8406be pbrook
    s->scntl3 = 0;
324 7d8406be pbrook
    s->sstat0 = 0;
325 7d8406be pbrook
    s->sstat1 = 0;
326 7d8406be pbrook
    s->scid = 7;
327 7d8406be pbrook
    s->sxfer = 0;
328 7d8406be pbrook
    s->socl = 0;
329 12aa6dd6 Jan Kiszka
    s->sdid = 0;
330 12aa6dd6 Jan Kiszka
    s->ssid = 0;
331 7d8406be pbrook
    s->stest1 = 0;
332 7d8406be pbrook
    s->stest2 = 0;
333 7d8406be pbrook
    s->stest3 = 0;
334 a917d384 pbrook
    s->sidl = 0;
335 7d8406be pbrook
    s->stime0 = 0;
336 7d8406be pbrook
    s->respid0 = 0x80;
337 7d8406be pbrook
    s->respid1 = 0;
338 7d8406be pbrook
    s->mmrs = 0;
339 7d8406be pbrook
    s->mmws = 0;
340 7d8406be pbrook
    s->sfs = 0;
341 7d8406be pbrook
    s->drs = 0;
342 7d8406be pbrook
    s->sbms = 0;
343 ab57d967 aliguori
    s->dbms = 0;
344 7d8406be pbrook
    s->dnad64 = 0;
345 7d8406be pbrook
    s->pmjad1 = 0;
346 7d8406be pbrook
    s->pmjad2 = 0;
347 7d8406be pbrook
    s->rbc = 0;
348 7d8406be pbrook
    s->ua = 0;
349 7d8406be pbrook
    s->ia = 0;
350 7d8406be pbrook
    s->sbc = 0;
351 7d8406be pbrook
    s->csbc = 0;
352 bd8ee11a Sebastian Herbszt
    s->sbr = 0;
353 51336214 Jan Kiszka
    while (!QTAILQ_EMPTY(&s->queue)) {
354 51336214 Jan Kiszka
        p = QTAILQ_FIRST(&s->queue);
355 51336214 Jan Kiszka
        QTAILQ_REMOVE(&s->queue, p, next);
356 7267c094 Anthony Liguori
        g_free(p);
357 51336214 Jan Kiszka
    }
358 51336214 Jan Kiszka
    if (s->current) {
359 7267c094 Anthony Liguori
        g_free(s->current);
360 51336214 Jan Kiszka
        s->current = NULL;
361 51336214 Jan Kiszka
    }
362 7d8406be pbrook
}
363 7d8406be pbrook
364 b25cf589 aliguori
static int lsi_dma_40bit(LSIState *s)
365 b25cf589 aliguori
{
366 b25cf589 aliguori
    if ((s->ccntl1 & LSI_CCNTL1_40BIT) == LSI_CCNTL1_40BIT)
367 b25cf589 aliguori
        return 1;
368 b25cf589 aliguori
    return 0;
369 b25cf589 aliguori
}
370 b25cf589 aliguori
371 dd8edf01 aliguori
static int lsi_dma_ti64bit(LSIState *s)
372 dd8edf01 aliguori
{
373 dd8edf01 aliguori
    if ((s->ccntl1 & LSI_CCNTL1_EN64TIBMV) == LSI_CCNTL1_EN64TIBMV)
374 dd8edf01 aliguori
        return 1;
375 dd8edf01 aliguori
    return 0;
376 dd8edf01 aliguori
}
377 dd8edf01 aliguori
378 dd8edf01 aliguori
static int lsi_dma_64bit(LSIState *s)
379 dd8edf01 aliguori
{
380 dd8edf01 aliguori
    if ((s->ccntl1 & LSI_CCNTL1_EN64DBMV) == LSI_CCNTL1_EN64DBMV)
381 dd8edf01 aliguori
        return 1;
382 dd8edf01 aliguori
    return 0;
383 dd8edf01 aliguori
}
384 dd8edf01 aliguori
385 7d8406be pbrook
static uint8_t lsi_reg_readb(LSIState *s, int offset);
386 7d8406be pbrook
static void lsi_reg_writeb(LSIState *s, int offset, uint8_t val);
387 4d611c9a pbrook
static void lsi_execute_script(LSIState *s);
388 aa4d32c4 Gerd Hoffmann
static void lsi_reselect(LSIState *s, lsi_request *p);
389 7d8406be pbrook
390 7d8406be pbrook
static inline uint32_t read_dword(LSIState *s, uint32_t addr)
391 7d8406be pbrook
{
392 7d8406be pbrook
    uint32_t buf;
393 7d8406be pbrook
394 9e486d67 David Gibson
    pci_dma_read(&s->dev, addr, &buf, 4);
395 7d8406be pbrook
    return cpu_to_le32(buf);
396 7d8406be pbrook
}
397 7d8406be pbrook
398 7d8406be pbrook
static void lsi_stop_script(LSIState *s)
399 7d8406be pbrook
{
400 7d8406be pbrook
    s->istat1 &= ~LSI_ISTAT1_SRUN;
401 7d8406be pbrook
}
402 7d8406be pbrook
403 7d8406be pbrook
static void lsi_update_irq(LSIState *s)
404 7d8406be pbrook
{
405 7d8406be pbrook
    int level;
406 7d8406be pbrook
    static int last_level;
407 042ec49d Gerd Hoffmann
    lsi_request *p;
408 7d8406be pbrook
409 7d8406be pbrook
    /* It's unclear whether the DIP/SIP bits should be cleared when the
410 7d8406be pbrook
       Interrupt Status Registers are cleared or when istat0 is read.
411 7d8406be pbrook
       We currently do the formwer, which seems to work.  */
412 7d8406be pbrook
    level = 0;
413 7d8406be pbrook
    if (s->dstat) {
414 7d8406be pbrook
        if (s->dstat & s->dien)
415 7d8406be pbrook
            level = 1;
416 7d8406be pbrook
        s->istat0 |= LSI_ISTAT0_DIP;
417 7d8406be pbrook
    } else {
418 7d8406be pbrook
        s->istat0 &= ~LSI_ISTAT0_DIP;
419 7d8406be pbrook
    }
420 7d8406be pbrook
421 7d8406be pbrook
    if (s->sist0 || s->sist1) {
422 7d8406be pbrook
        if ((s->sist0 & s->sien0) || (s->sist1 & s->sien1))
423 7d8406be pbrook
            level = 1;
424 7d8406be pbrook
        s->istat0 |= LSI_ISTAT0_SIP;
425 7d8406be pbrook
    } else {
426 7d8406be pbrook
        s->istat0 &= ~LSI_ISTAT0_SIP;
427 7d8406be pbrook
    }
428 7d8406be pbrook
    if (s->istat0 & LSI_ISTAT0_INTF)
429 7d8406be pbrook
        level = 1;
430 7d8406be pbrook
431 7d8406be pbrook
    if (level != last_level) {
432 7d8406be pbrook
        DPRINTF("Update IRQ level %d dstat %02x sist %02x%02x\n",
433 7d8406be pbrook
                level, s->dstat, s->sist1, s->sist0);
434 7d8406be pbrook
        last_level = level;
435 7d8406be pbrook
    }
436 f305261f Juan Quintela
    qemu_set_irq(s->dev.irq[0], level);
437 e560125e Laszlo Ast
438 e560125e Laszlo Ast
    if (!level && lsi_irq_on_rsl(s) && !(s->scntl1 & LSI_SCNTL1_CON)) {
439 e560125e Laszlo Ast
        DPRINTF("Handled IRQs & disconnected, looking for pending "
440 e560125e Laszlo Ast
                "processes\n");
441 042ec49d Gerd Hoffmann
        QTAILQ_FOREACH(p, &s->queue, next) {
442 042ec49d Gerd Hoffmann
            if (p->pending) {
443 aa4d32c4 Gerd Hoffmann
                lsi_reselect(s, p);
444 e560125e Laszlo Ast
                break;
445 e560125e Laszlo Ast
            }
446 e560125e Laszlo Ast
        }
447 e560125e Laszlo Ast
    }
448 7d8406be pbrook
}
449 7d8406be pbrook
450 7d8406be pbrook
/* Stop SCRIPTS execution and raise a SCSI interrupt.  */
451 7d8406be pbrook
static void lsi_script_scsi_interrupt(LSIState *s, int stat0, int stat1)
452 7d8406be pbrook
{
453 7d8406be pbrook
    uint32_t mask0;
454 7d8406be pbrook
    uint32_t mask1;
455 7d8406be pbrook
456 7d8406be pbrook
    DPRINTF("SCSI Interrupt 0x%02x%02x prev 0x%02x%02x\n",
457 7d8406be pbrook
            stat1, stat0, s->sist1, s->sist0);
458 7d8406be pbrook
    s->sist0 |= stat0;
459 7d8406be pbrook
    s->sist1 |= stat1;
460 7d8406be pbrook
    /* Stop processor on fatal or unmasked interrupt.  As a special hack
461 7d8406be pbrook
       we don't stop processing when raising STO.  Instead continue
462 7d8406be pbrook
       execution and stop at the next insn that accesses the SCSI bus.  */
463 7d8406be pbrook
    mask0 = s->sien0 | ~(LSI_SIST0_CMP | LSI_SIST0_SEL | LSI_SIST0_RSL);
464 7d8406be pbrook
    mask1 = s->sien1 | ~(LSI_SIST1_GEN | LSI_SIST1_HTH);
465 7d8406be pbrook
    mask1 &= ~LSI_SIST1_STO;
466 7d8406be pbrook
    if (s->sist0 & mask0 || s->sist1 & mask1) {
467 7d8406be pbrook
        lsi_stop_script(s);
468 7d8406be pbrook
    }
469 7d8406be pbrook
    lsi_update_irq(s);
470 7d8406be pbrook
}
471 7d8406be pbrook
472 7d8406be pbrook
/* Stop SCRIPTS execution and raise a DMA interrupt.  */
473 7d8406be pbrook
static void lsi_script_dma_interrupt(LSIState *s, int stat)
474 7d8406be pbrook
{
475 7d8406be pbrook
    DPRINTF("DMA Interrupt 0x%x prev 0x%x\n", stat, s->dstat);
476 7d8406be pbrook
    s->dstat |= stat;
477 7d8406be pbrook
    lsi_update_irq(s);
478 7d8406be pbrook
    lsi_stop_script(s);
479 7d8406be pbrook
}
480 7d8406be pbrook
481 7d8406be pbrook
static inline void lsi_set_phase(LSIState *s, int phase)
482 7d8406be pbrook
{
483 7d8406be pbrook
    s->sstat1 = (s->sstat1 & ~PHASE_MASK) | phase;
484 7d8406be pbrook
}
485 7d8406be pbrook
486 7d8406be pbrook
static void lsi_bad_phase(LSIState *s, int out, int new_phase)
487 7d8406be pbrook
{
488 7d8406be pbrook
    /* Trigger a phase mismatch.  */
489 7d8406be pbrook
    if (s->ccntl0 & LSI_CCNTL0_ENPMJ) {
490 d1d74664 Paolo Bonzini
        if ((s->ccntl0 & LSI_CCNTL0_PMJCTL)) {
491 d1d74664 Paolo Bonzini
            s->dsp = out ? s->pmjad1 : s->pmjad2;
492 7d8406be pbrook
        } else {
493 d1d74664 Paolo Bonzini
            s->dsp = (s->scntl2 & LSI_SCNTL2_WSR ? s->pmjad2 : s->pmjad1);
494 7d8406be pbrook
        }
495 7d8406be pbrook
        DPRINTF("Data phase mismatch jump to %08x\n", s->dsp);
496 7d8406be pbrook
    } else {
497 7d8406be pbrook
        DPRINTF("Phase mismatch interrupt\n");
498 7d8406be pbrook
        lsi_script_scsi_interrupt(s, LSI_SIST0_MA, 0);
499 7d8406be pbrook
        lsi_stop_script(s);
500 7d8406be pbrook
    }
501 7d8406be pbrook
    lsi_set_phase(s, new_phase);
502 7d8406be pbrook
}
503 7d8406be pbrook
504 a917d384 pbrook
505 a917d384 pbrook
/* Resume SCRIPTS execution after a DMA operation.  */
506 a917d384 pbrook
static void lsi_resume_script(LSIState *s)
507 a917d384 pbrook
{
508 a917d384 pbrook
    if (s->waiting != 2) {
509 a917d384 pbrook
        s->waiting = 0;
510 a917d384 pbrook
        lsi_execute_script(s);
511 a917d384 pbrook
    } else {
512 a917d384 pbrook
        s->waiting = 0;
513 a917d384 pbrook
    }
514 a917d384 pbrook
}
515 a917d384 pbrook
516 64d56409 Jan Kiszka
static void lsi_disconnect(LSIState *s)
517 64d56409 Jan Kiszka
{
518 64d56409 Jan Kiszka
    s->scntl1 &= ~LSI_SCNTL1_CON;
519 64d56409 Jan Kiszka
    s->sstat1 &= ~PHASE_MASK;
520 64d56409 Jan Kiszka
}
521 64d56409 Jan Kiszka
522 64d56409 Jan Kiszka
static void lsi_bad_selection(LSIState *s, uint32_t id)
523 64d56409 Jan Kiszka
{
524 64d56409 Jan Kiszka
    DPRINTF("Selected absent target %d\n", id);
525 64d56409 Jan Kiszka
    lsi_script_scsi_interrupt(s, 0, LSI_SIST1_STO);
526 64d56409 Jan Kiszka
    lsi_disconnect(s);
527 64d56409 Jan Kiszka
}
528 64d56409 Jan Kiszka
529 4d611c9a pbrook
/* Initiate a SCSI layer data transfer.  */
530 7d8406be pbrook
static void lsi_do_dma(LSIState *s, int out)
531 7d8406be pbrook
{
532 f48a7a6e Paolo Bonzini
    uint32_t count;
533 9ba4524c Eduard - Gabriel Munteanu
    dma_addr_t addr;
534 64d56409 Jan Kiszka
    SCSIDevice *dev;
535 7d8406be pbrook
536 b96a0da0 Gerd Hoffmann
    assert(s->current);
537 b96a0da0 Gerd Hoffmann
    if (!s->current->dma_len) {
538 a917d384 pbrook
        /* Wait until data is available.  */
539 a917d384 pbrook
        DPRINTF("DMA no data available\n");
540 a917d384 pbrook
        return;
541 7d8406be pbrook
    }
542 7d8406be pbrook
543 f48a7a6e Paolo Bonzini
    dev = s->current->req->dev;
544 f48a7a6e Paolo Bonzini
    assert(dev);
545 64d56409 Jan Kiszka
546 a917d384 pbrook
    count = s->dbc;
547 b96a0da0 Gerd Hoffmann
    if (count > s->current->dma_len)
548 b96a0da0 Gerd Hoffmann
        count = s->current->dma_len;
549 a917d384 pbrook
550 a917d384 pbrook
    addr = s->dnad;
551 dd8edf01 aliguori
    /* both 40 and Table Indirect 64-bit DMAs store upper bits in dnad64 */
552 dd8edf01 aliguori
    if (lsi_dma_40bit(s) || lsi_dma_ti64bit(s))
553 b25cf589 aliguori
        addr |= ((uint64_t)s->dnad64 << 32);
554 dd8edf01 aliguori
    else if (s->dbms)
555 dd8edf01 aliguori
        addr |= ((uint64_t)s->dbms << 32);
556 b25cf589 aliguori
    else if (s->sbms)
557 b25cf589 aliguori
        addr |= ((uint64_t)s->sbms << 32);
558 b25cf589 aliguori
559 9ba4524c Eduard - Gabriel Munteanu
    DPRINTF("DMA addr=0x" DMA_ADDR_FMT " len=%d\n", addr, count);
560 7d8406be pbrook
    s->csbc += count;
561 a917d384 pbrook
    s->dnad += count;
562 a917d384 pbrook
    s->dbc -= count;
563 5c6c0e51 Hannes Reinecke
     if (s->current->dma_buf == NULL) {
564 0c34459b Paolo Bonzini
        s->current->dma_buf = scsi_req_get_buf(s->current->req);
565 a917d384 pbrook
    }
566 7d8406be pbrook
    /* ??? Set SFBR to first data byte.  */
567 a917d384 pbrook
    if (out) {
568 9ba4524c Eduard - Gabriel Munteanu
        pci_dma_read(&s->dev, addr, s->current->dma_buf, count);
569 a917d384 pbrook
    } else {
570 9ba4524c Eduard - Gabriel Munteanu
        pci_dma_write(&s->dev, addr, s->current->dma_buf, count);
571 a917d384 pbrook
    }
572 b96a0da0 Gerd Hoffmann
    s->current->dma_len -= count;
573 b96a0da0 Gerd Hoffmann
    if (s->current->dma_len == 0) {
574 b96a0da0 Gerd Hoffmann
        s->current->dma_buf = NULL;
575 ad3376cc Paolo Bonzini
        scsi_req_continue(s->current->req);
576 a917d384 pbrook
    } else {
577 b96a0da0 Gerd Hoffmann
        s->current->dma_buf += count;
578 a917d384 pbrook
        lsi_resume_script(s);
579 a917d384 pbrook
    }
580 a917d384 pbrook
}
581 a917d384 pbrook
582 a917d384 pbrook
583 a917d384 pbrook
/* Add a command to the queue.  */
584 a917d384 pbrook
static void lsi_queue_command(LSIState *s)
585 a917d384 pbrook
{
586 af12ac98 Gerd Hoffmann
    lsi_request *p = s->current;
587 a917d384 pbrook
588 aa2b1e89 Bernhard Kohl
    DPRINTF("Queueing tag=0x%x\n", p->tag);
589 af12ac98 Gerd Hoffmann
    assert(s->current != NULL);
590 b96a0da0 Gerd Hoffmann
    assert(s->current->dma_len == 0);
591 af12ac98 Gerd Hoffmann
    QTAILQ_INSERT_TAIL(&s->queue, s->current, next);
592 af12ac98 Gerd Hoffmann
    s->current = NULL;
593 af12ac98 Gerd Hoffmann
594 a917d384 pbrook
    p->pending = 0;
595 a917d384 pbrook
    p->out = (s->sstat1 & PHASE_MASK) == PHASE_DO;
596 a917d384 pbrook
}
597 a917d384 pbrook
598 a917d384 pbrook
/* Queue a byte for a MSG IN phase.  */
599 a917d384 pbrook
static void lsi_add_msg_byte(LSIState *s, uint8_t data)
600 a917d384 pbrook
{
601 a917d384 pbrook
    if (s->msg_len >= LSI_MAX_MSGIN_LEN) {
602 a917d384 pbrook
        BADF("MSG IN data too long\n");
603 4d611c9a pbrook
    } else {
604 a917d384 pbrook
        DPRINTF("MSG IN 0x%02x\n", data);
605 a917d384 pbrook
        s->msg[s->msg_len++] = data;
606 7d8406be pbrook
    }
607 a917d384 pbrook
}
608 a917d384 pbrook
609 a917d384 pbrook
/* Perform reselection to continue a command.  */
610 aa4d32c4 Gerd Hoffmann
static void lsi_reselect(LSIState *s, lsi_request *p)
611 a917d384 pbrook
{
612 a917d384 pbrook
    int id;
613 a917d384 pbrook
614 af12ac98 Gerd Hoffmann
    assert(s->current == NULL);
615 af12ac98 Gerd Hoffmann
    QTAILQ_REMOVE(&s->queue, p, next);
616 af12ac98 Gerd Hoffmann
    s->current = p;
617 af12ac98 Gerd Hoffmann
618 aa4d32c4 Gerd Hoffmann
    id = (p->tag >> 8) & 0xf;
619 a917d384 pbrook
    s->ssid = id | 0x80;
620 cc9f28bc Laszlo Ast
    /* LSI53C700 Family Compatibility, see LSI53C895A 4-73 */
621 f6dc18df Blue Swirl
    if (!(s->dcntl & LSI_DCNTL_COM)) {
622 cc9f28bc Laszlo Ast
        s->sfbr = 1 << (id & 0x7);
623 cc9f28bc Laszlo Ast
    }
624 a917d384 pbrook
    DPRINTF("Reselected target %d\n", id);
625 a917d384 pbrook
    s->scntl1 |= LSI_SCNTL1_CON;
626 a917d384 pbrook
    lsi_set_phase(s, PHASE_MI);
627 a917d384 pbrook
    s->msg_action = p->out ? 2 : 3;
628 b96a0da0 Gerd Hoffmann
    s->current->dma_len = p->pending;
629 a917d384 pbrook
    lsi_add_msg_byte(s, 0x80);
630 af12ac98 Gerd Hoffmann
    if (s->current->tag & LSI_TAG_VALID) {
631 a917d384 pbrook
        lsi_add_msg_byte(s, 0x20);
632 aa4d32c4 Gerd Hoffmann
        lsi_add_msg_byte(s, p->tag & 0xff);
633 a917d384 pbrook
    }
634 a917d384 pbrook
635 e560125e Laszlo Ast
    if (lsi_irq_on_rsl(s)) {
636 e560125e Laszlo Ast
        lsi_script_scsi_interrupt(s, LSI_SIST0_RSL, 0);
637 e560125e Laszlo Ast
    }
638 a917d384 pbrook
}
639 a917d384 pbrook
640 11257187 Paolo Bonzini
static lsi_request *lsi_find_by_tag(LSIState *s, uint32_t tag)
641 a917d384 pbrook
{
642 042ec49d Gerd Hoffmann
    lsi_request *p;
643 042ec49d Gerd Hoffmann
644 042ec49d Gerd Hoffmann
    QTAILQ_FOREACH(p, &s->queue, next) {
645 a917d384 pbrook
        if (p->tag == tag) {
646 11257187 Paolo Bonzini
            return p;
647 a917d384 pbrook
        }
648 a917d384 pbrook
    }
649 11257187 Paolo Bonzini
650 11257187 Paolo Bonzini
    return NULL;
651 11257187 Paolo Bonzini
}
652 11257187 Paolo Bonzini
653 94d3f98a Paolo Bonzini
static void lsi_request_cancelled(SCSIRequest *req)
654 94d3f98a Paolo Bonzini
{
655 94d3f98a Paolo Bonzini
    LSIState *s = DO_UPCAST(LSIState, dev.qdev, req->bus->qbus.parent);
656 c5bf71a9 Hannes Reinecke
    lsi_request *p = req->hba_private;
657 94d3f98a Paolo Bonzini
658 94d3f98a Paolo Bonzini
    if (s->current && req == s->current->req) {
659 94d3f98a Paolo Bonzini
        scsi_req_unref(req);
660 7267c094 Anthony Liguori
        g_free(s->current);
661 94d3f98a Paolo Bonzini
        s->current = NULL;
662 94d3f98a Paolo Bonzini
        return;
663 94d3f98a Paolo Bonzini
    }
664 94d3f98a Paolo Bonzini
665 94d3f98a Paolo Bonzini
    if (p) {
666 94d3f98a Paolo Bonzini
        QTAILQ_REMOVE(&s->queue, p, next);
667 94d3f98a Paolo Bonzini
        scsi_req_unref(req);
668 7267c094 Anthony Liguori
        g_free(p);
669 94d3f98a Paolo Bonzini
    }
670 94d3f98a Paolo Bonzini
}
671 94d3f98a Paolo Bonzini
672 11257187 Paolo Bonzini
/* Record that data is available for a queued command.  Returns zero if
673 11257187 Paolo Bonzini
   the device was reselected, nonzero if the IO is deferred.  */
674 c5bf71a9 Hannes Reinecke
static int lsi_queue_req(LSIState *s, SCSIRequest *req, uint32_t len)
675 11257187 Paolo Bonzini
{
676 c5bf71a9 Hannes Reinecke
    lsi_request *p = req->hba_private;
677 11257187 Paolo Bonzini
678 11257187 Paolo Bonzini
    if (p->pending) {
679 c5bf71a9 Hannes Reinecke
        BADF("Multiple IO pending for request %p\n", p);
680 11257187 Paolo Bonzini
    }
681 aba1f023 Paolo Bonzini
    p->pending = len;
682 11257187 Paolo Bonzini
    /* Reselect if waiting for it, or if reselection triggers an IRQ
683 11257187 Paolo Bonzini
       and the bus is free.
684 11257187 Paolo Bonzini
       Since no interrupt stacking is implemented in the emulation, it
685 11257187 Paolo Bonzini
       is also required that there are no pending interrupts waiting
686 11257187 Paolo Bonzini
       for service from the device driver. */
687 11257187 Paolo Bonzini
    if (s->waiting == 1 ||
688 11257187 Paolo Bonzini
        (lsi_irq_on_rsl(s) && !(s->scntl1 & LSI_SCNTL1_CON) &&
689 11257187 Paolo Bonzini
         !(s->istat0 & (LSI_ISTAT0_SIP | LSI_ISTAT0_DIP)))) {
690 11257187 Paolo Bonzini
        /* Reselect device.  */
691 11257187 Paolo Bonzini
        lsi_reselect(s, p);
692 11257187 Paolo Bonzini
        return 0;
693 11257187 Paolo Bonzini
    } else {
694 4789bc39 Jan Kiszka
        DPRINTF("Queueing IO tag=0x%x\n", p->tag);
695 aba1f023 Paolo Bonzini
        p->pending = len;
696 11257187 Paolo Bonzini
        return 1;
697 11257187 Paolo Bonzini
    }
698 7d8406be pbrook
}
699 c6df7102 Paolo Bonzini
700 c6df7102 Paolo Bonzini
 /* Callback to indicate that the SCSI layer has completed a command.  */
701 01e95455 Paolo Bonzini
static void lsi_command_complete(SCSIRequest *req, uint32_t status, size_t resid)
702 4d611c9a pbrook
{
703 5c6c0e51 Hannes Reinecke
    LSIState *s = DO_UPCAST(LSIState, dev.qdev, req->bus->qbus.parent);
704 4d611c9a pbrook
    int out;
705 4d611c9a pbrook
706 a917d384 pbrook
    out = (s->sstat1 & PHASE_MASK) == PHASE_DO;
707 aba1f023 Paolo Bonzini
    DPRINTF("Command complete status=%d\n", (int)status);
708 aba1f023 Paolo Bonzini
    s->status = status;
709 c6df7102 Paolo Bonzini
    s->command_complete = 2;
710 c6df7102 Paolo Bonzini
    if (s->waiting && s->dbc != 0) {
711 c6df7102 Paolo Bonzini
        /* Raise phase mismatch for short transfers.  */
712 c6df7102 Paolo Bonzini
        lsi_bad_phase(s, out, PHASE_ST);
713 c6df7102 Paolo Bonzini
    } else {
714 c6df7102 Paolo Bonzini
        lsi_set_phase(s, PHASE_ST);
715 c6df7102 Paolo Bonzini
    }
716 af12ac98 Gerd Hoffmann
717 c6df7102 Paolo Bonzini
    if (s->current && req == s->current->req) {
718 c6df7102 Paolo Bonzini
        scsi_req_unref(s->current->req);
719 7267c094 Anthony Liguori
        g_free(s->current);
720 c6df7102 Paolo Bonzini
        s->current = NULL;
721 4d611c9a pbrook
    }
722 c6df7102 Paolo Bonzini
    lsi_resume_script(s);
723 c6df7102 Paolo Bonzini
}
724 c6df7102 Paolo Bonzini
725 c6df7102 Paolo Bonzini
 /* Callback to indicate that the SCSI layer has completed a transfer.  */
726 aba1f023 Paolo Bonzini
static void lsi_transfer_data(SCSIRequest *req, uint32_t len)
727 c6df7102 Paolo Bonzini
{
728 c6df7102 Paolo Bonzini
    LSIState *s = DO_UPCAST(LSIState, dev.qdev, req->bus->qbus.parent);
729 c6df7102 Paolo Bonzini
    int out;
730 4d611c9a pbrook
731 c5bf71a9 Hannes Reinecke
    if (s->waiting == 1 || !s->current || req->hba_private != s->current ||
732 e560125e Laszlo Ast
        (lsi_irq_on_rsl(s) && !(s->scntl1 & LSI_SCNTL1_CON))) {
733 c5bf71a9 Hannes Reinecke
        if (lsi_queue_req(s, req, len)) {
734 a917d384 pbrook
            return;
735 5c6c0e51 Hannes Reinecke
        }
736 a917d384 pbrook
    }
737 e560125e Laszlo Ast
738 c6df7102 Paolo Bonzini
    out = (s->sstat1 & PHASE_MASK) == PHASE_DO;
739 c6df7102 Paolo Bonzini
740 e560125e Laszlo Ast
    /* host adapter (re)connected */
741 aba1f023 Paolo Bonzini
    DPRINTF("Data ready tag=0x%x len=%d\n", req->tag, len);
742 aba1f023 Paolo Bonzini
    s->current->dma_len = len;
743 8ccc2ace ths
    s->command_complete = 1;
744 c6df7102 Paolo Bonzini
    if (s->waiting) {
745 c6df7102 Paolo Bonzini
        if (s->waiting == 1 || s->dbc == 0) {
746 c6df7102 Paolo Bonzini
            lsi_resume_script(s);
747 c6df7102 Paolo Bonzini
        } else {
748 c6df7102 Paolo Bonzini
            lsi_do_dma(s, out);
749 c6df7102 Paolo Bonzini
        }
750 4d611c9a pbrook
    }
751 4d611c9a pbrook
}
752 7d8406be pbrook
753 7d8406be pbrook
static void lsi_do_command(LSIState *s)
754 7d8406be pbrook
{
755 64d56409 Jan Kiszka
    SCSIDevice *dev;
756 7d8406be pbrook
    uint8_t buf[16];
757 64d56409 Jan Kiszka
    uint32_t id;
758 7d8406be pbrook
    int n;
759 7d8406be pbrook
760 7d8406be pbrook
    DPRINTF("Send command len=%d\n", s->dbc);
761 7d8406be pbrook
    if (s->dbc > 16)
762 7d8406be pbrook
        s->dbc = 16;
763 9ba4524c Eduard - Gabriel Munteanu
    pci_dma_read(&s->dev, s->dnad, buf, s->dbc);
764 7d8406be pbrook
    s->sfbr = buf[0];
765 8ccc2ace ths
    s->command_complete = 0;
766 af12ac98 Gerd Hoffmann
767 259d5577 Jan Kiszka
    id = (s->select_tag >> 8) & 0xf;
768 0d3545e7 Paolo Bonzini
    dev = scsi_device_find(&s->bus, 0, id, s->current_lun);
769 64d56409 Jan Kiszka
    if (!dev) {
770 64d56409 Jan Kiszka
        lsi_bad_selection(s, id);
771 64d56409 Jan Kiszka
        return;
772 64d56409 Jan Kiszka
    }
773 64d56409 Jan Kiszka
774 af12ac98 Gerd Hoffmann
    assert(s->current == NULL);
775 7267c094 Anthony Liguori
    s->current = g_malloc0(sizeof(lsi_request));
776 af12ac98 Gerd Hoffmann
    s->current->tag = s->select_tag;
777 c39ce112 Paolo Bonzini
    s->current->req = scsi_req_new(dev, s->current->tag, s->current_lun, buf,
778 c5bf71a9 Hannes Reinecke
                                   s->current);
779 af12ac98 Gerd Hoffmann
780 c39ce112 Paolo Bonzini
    n = scsi_req_enqueue(s->current->req);
781 ad3376cc Paolo Bonzini
    if (n) {
782 ad3376cc Paolo Bonzini
        if (n > 0) {
783 ad3376cc Paolo Bonzini
            lsi_set_phase(s, PHASE_DI);
784 ad3376cc Paolo Bonzini
        } else if (n < 0) {
785 ad3376cc Paolo Bonzini
            lsi_set_phase(s, PHASE_DO);
786 ad3376cc Paolo Bonzini
        }
787 ad3376cc Paolo Bonzini
        scsi_req_continue(s->current->req);
788 a917d384 pbrook
    }
789 8ccc2ace ths
    if (!s->command_complete) {
790 8ccc2ace ths
        if (n) {
791 8ccc2ace ths
            /* Command did not complete immediately so disconnect.  */
792 8ccc2ace ths
            lsi_add_msg_byte(s, 2); /* SAVE DATA POINTER */
793 8ccc2ace ths
            lsi_add_msg_byte(s, 4); /* DISCONNECT */
794 8ccc2ace ths
            /* wait data */
795 8ccc2ace ths
            lsi_set_phase(s, PHASE_MI);
796 8ccc2ace ths
            s->msg_action = 1;
797 8ccc2ace ths
            lsi_queue_command(s);
798 8ccc2ace ths
        } else {
799 8ccc2ace ths
            /* wait command complete */
800 8ccc2ace ths
            lsi_set_phase(s, PHASE_DI);
801 8ccc2ace ths
        }
802 7d8406be pbrook
    }
803 7d8406be pbrook
}
804 7d8406be pbrook
805 7d8406be pbrook
static void lsi_do_status(LSIState *s)
806 7d8406be pbrook
{
807 2f172849 Hannes Reinecke
    uint8_t status;
808 2f172849 Hannes Reinecke
    DPRINTF("Get status len=%d status=%d\n", s->dbc, s->status);
809 7d8406be pbrook
    if (s->dbc != 1)
810 7d8406be pbrook
        BADF("Bad Status move\n");
811 7d8406be pbrook
    s->dbc = 1;
812 2f172849 Hannes Reinecke
    status = s->status;
813 2f172849 Hannes Reinecke
    s->sfbr = status;
814 9ba4524c Eduard - Gabriel Munteanu
    pci_dma_write(&s->dev, s->dnad, &status, 1);
815 7d8406be pbrook
    lsi_set_phase(s, PHASE_MI);
816 a917d384 pbrook
    s->msg_action = 1;
817 a917d384 pbrook
    lsi_add_msg_byte(s, 0); /* COMMAND COMPLETE */
818 7d8406be pbrook
}
819 7d8406be pbrook
820 7d8406be pbrook
static void lsi_do_msgin(LSIState *s)
821 7d8406be pbrook
{
822 a917d384 pbrook
    int len;
823 a917d384 pbrook
    DPRINTF("Message in len=%d/%d\n", s->dbc, s->msg_len);
824 a917d384 pbrook
    s->sfbr = s->msg[0];
825 a917d384 pbrook
    len = s->msg_len;
826 a917d384 pbrook
    if (len > s->dbc)
827 a917d384 pbrook
        len = s->dbc;
828 9ba4524c Eduard - Gabriel Munteanu
    pci_dma_write(&s->dev, s->dnad, s->msg, len);
829 a917d384 pbrook
    /* Linux drivers rely on the last byte being in the SIDL.  */
830 a917d384 pbrook
    s->sidl = s->msg[len - 1];
831 a917d384 pbrook
    s->msg_len -= len;
832 a917d384 pbrook
    if (s->msg_len) {
833 a917d384 pbrook
        memmove(s->msg, s->msg + len, s->msg_len);
834 7d8406be pbrook
    } else {
835 7d8406be pbrook
        /* ??? Check if ATN (not yet implemented) is asserted and maybe
836 7d8406be pbrook
           switch to PHASE_MO.  */
837 a917d384 pbrook
        switch (s->msg_action) {
838 a917d384 pbrook
        case 0:
839 a917d384 pbrook
            lsi_set_phase(s, PHASE_CMD);
840 a917d384 pbrook
            break;
841 a917d384 pbrook
        case 1:
842 a917d384 pbrook
            lsi_disconnect(s);
843 a917d384 pbrook
            break;
844 a917d384 pbrook
        case 2:
845 a917d384 pbrook
            lsi_set_phase(s, PHASE_DO);
846 a917d384 pbrook
            break;
847 a917d384 pbrook
        case 3:
848 a917d384 pbrook
            lsi_set_phase(s, PHASE_DI);
849 a917d384 pbrook
            break;
850 a917d384 pbrook
        default:
851 a917d384 pbrook
            abort();
852 a917d384 pbrook
        }
853 7d8406be pbrook
    }
854 7d8406be pbrook
}
855 7d8406be pbrook
856 a917d384 pbrook
/* Read the next byte during a MSGOUT phase.  */
857 a917d384 pbrook
static uint8_t lsi_get_msgbyte(LSIState *s)
858 a917d384 pbrook
{
859 a917d384 pbrook
    uint8_t data;
860 9ba4524c Eduard - Gabriel Munteanu
    pci_dma_read(&s->dev, s->dnad, &data, 1);
861 a917d384 pbrook
    s->dnad++;
862 a917d384 pbrook
    s->dbc--;
863 a917d384 pbrook
    return data;
864 a917d384 pbrook
}
865 a917d384 pbrook
866 444dd39b Stefan Hajnoczi
/* Skip the next n bytes during a MSGOUT phase. */
867 444dd39b Stefan Hajnoczi
static void lsi_skip_msgbytes(LSIState *s, unsigned int n)
868 444dd39b Stefan Hajnoczi
{
869 444dd39b Stefan Hajnoczi
    s->dnad += n;
870 444dd39b Stefan Hajnoczi
    s->dbc  -= n;
871 444dd39b Stefan Hajnoczi
}
872 444dd39b Stefan Hajnoczi
873 7d8406be pbrook
static void lsi_do_msgout(LSIState *s)
874 7d8406be pbrook
{
875 7d8406be pbrook
    uint8_t msg;
876 a917d384 pbrook
    int len;
877 508240c0 Bernhard Kohl
    uint32_t current_tag;
878 5c6c0e51 Hannes Reinecke
    lsi_request *current_req, *p, *p_next;
879 508240c0 Bernhard Kohl
880 508240c0 Bernhard Kohl
    if (s->current) {
881 508240c0 Bernhard Kohl
        current_tag = s->current->tag;
882 5c6c0e51 Hannes Reinecke
        current_req = s->current;
883 508240c0 Bernhard Kohl
    } else {
884 508240c0 Bernhard Kohl
        current_tag = s->select_tag;
885 5c6c0e51 Hannes Reinecke
        current_req = lsi_find_by_tag(s, current_tag);
886 508240c0 Bernhard Kohl
    }
887 7d8406be pbrook
888 7d8406be pbrook
    DPRINTF("MSG out len=%d\n", s->dbc);
889 a917d384 pbrook
    while (s->dbc) {
890 a917d384 pbrook
        msg = lsi_get_msgbyte(s);
891 a917d384 pbrook
        s->sfbr = msg;
892 a917d384 pbrook
893 a917d384 pbrook
        switch (msg) {
894 77203ea0 Laszlo Ast
        case 0x04:
895 a917d384 pbrook
            DPRINTF("MSG: Disconnect\n");
896 a917d384 pbrook
            lsi_disconnect(s);
897 a917d384 pbrook
            break;
898 a917d384 pbrook
        case 0x08:
899 a917d384 pbrook
            DPRINTF("MSG: No Operation\n");
900 a917d384 pbrook
            lsi_set_phase(s, PHASE_CMD);
901 a917d384 pbrook
            break;
902 a917d384 pbrook
        case 0x01:
903 a917d384 pbrook
            len = lsi_get_msgbyte(s);
904 a917d384 pbrook
            msg = lsi_get_msgbyte(s);
905 f3f5b867 Blue Swirl
            (void)len; /* avoid a warning about unused variable*/
906 a917d384 pbrook
            DPRINTF("Extended message 0x%x (len %d)\n", msg, len);
907 a917d384 pbrook
            switch (msg) {
908 a917d384 pbrook
            case 1:
909 a917d384 pbrook
                DPRINTF("SDTR (ignored)\n");
910 444dd39b Stefan Hajnoczi
                lsi_skip_msgbytes(s, 2);
911 a917d384 pbrook
                break;
912 a917d384 pbrook
            case 3:
913 a917d384 pbrook
                DPRINTF("WDTR (ignored)\n");
914 444dd39b Stefan Hajnoczi
                lsi_skip_msgbytes(s, 1);
915 a917d384 pbrook
                break;
916 a917d384 pbrook
            default:
917 a917d384 pbrook
                goto bad;
918 a917d384 pbrook
            }
919 a917d384 pbrook
            break;
920 a917d384 pbrook
        case 0x20: /* SIMPLE queue */
921 af12ac98 Gerd Hoffmann
            s->select_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
922 aa2b1e89 Bernhard Kohl
            DPRINTF("SIMPLE queue tag=0x%x\n", s->select_tag & 0xff);
923 a917d384 pbrook
            break;
924 a917d384 pbrook
        case 0x21: /* HEAD of queue */
925 a917d384 pbrook
            BADF("HEAD queue not implemented\n");
926 af12ac98 Gerd Hoffmann
            s->select_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
927 a917d384 pbrook
            break;
928 a917d384 pbrook
        case 0x22: /* ORDERED queue */
929 a917d384 pbrook
            BADF("ORDERED queue not implemented\n");
930 af12ac98 Gerd Hoffmann
            s->select_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
931 a917d384 pbrook
            break;
932 508240c0 Bernhard Kohl
        case 0x0d:
933 508240c0 Bernhard Kohl
            /* The ABORT TAG message clears the current I/O process only. */
934 508240c0 Bernhard Kohl
            DPRINTF("MSG: ABORT TAG tag=0x%x\n", current_tag);
935 5c6c0e51 Hannes Reinecke
            if (current_req) {
936 94d3f98a Paolo Bonzini
                scsi_req_cancel(current_req->req);
937 5c6c0e51 Hannes Reinecke
            }
938 508240c0 Bernhard Kohl
            lsi_disconnect(s);
939 508240c0 Bernhard Kohl
            break;
940 508240c0 Bernhard Kohl
        case 0x06:
941 508240c0 Bernhard Kohl
        case 0x0e:
942 508240c0 Bernhard Kohl
        case 0x0c:
943 508240c0 Bernhard Kohl
            /* The ABORT message clears all I/O processes for the selecting
944 508240c0 Bernhard Kohl
               initiator on the specified logical unit of the target. */
945 508240c0 Bernhard Kohl
            if (msg == 0x06) {
946 508240c0 Bernhard Kohl
                DPRINTF("MSG: ABORT tag=0x%x\n", current_tag);
947 508240c0 Bernhard Kohl
            }
948 508240c0 Bernhard Kohl
            /* The CLEAR QUEUE message clears all I/O processes for all
949 508240c0 Bernhard Kohl
               initiators on the specified logical unit of the target. */
950 508240c0 Bernhard Kohl
            if (msg == 0x0e) {
951 508240c0 Bernhard Kohl
                DPRINTF("MSG: CLEAR QUEUE tag=0x%x\n", current_tag);
952 508240c0 Bernhard Kohl
            }
953 508240c0 Bernhard Kohl
            /* The BUS DEVICE RESET message clears all I/O processes for all
954 508240c0 Bernhard Kohl
               initiators on all logical units of the target. */
955 508240c0 Bernhard Kohl
            if (msg == 0x0c) {
956 508240c0 Bernhard Kohl
                DPRINTF("MSG: BUS DEVICE RESET tag=0x%x\n", current_tag);
957 508240c0 Bernhard Kohl
            }
958 508240c0 Bernhard Kohl
959 508240c0 Bernhard Kohl
            /* clear the current I/O process */
960 5c6c0e51 Hannes Reinecke
            if (s->current) {
961 94d3f98a Paolo Bonzini
                scsi_req_cancel(s->current->req);
962 5c6c0e51 Hannes Reinecke
            }
963 508240c0 Bernhard Kohl
964 508240c0 Bernhard Kohl
            /* As the current implemented devices scsi_disk and scsi_generic
965 508240c0 Bernhard Kohl
               only support one LUN, we don't need to keep track of LUNs.
966 508240c0 Bernhard Kohl
               Clearing I/O processes for other initiators could be possible
967 508240c0 Bernhard Kohl
               for scsi_generic by sending a SG_SCSI_RESET to the /dev/sgX
968 508240c0 Bernhard Kohl
               device, but this is currently not implemented (and seems not
969 508240c0 Bernhard Kohl
               to be really necessary). So let's simply clear all queued
970 508240c0 Bernhard Kohl
               commands for the current device: */
971 508240c0 Bernhard Kohl
            QTAILQ_FOREACH_SAFE(p, &s->queue, next, p_next) {
972 a6c6f44a Blue Swirl
                if ((p->tag & 0x0000ff00) == (current_tag & 0x0000ff00)) {
973 94d3f98a Paolo Bonzini
                    scsi_req_cancel(p->req);
974 508240c0 Bernhard Kohl
                }
975 508240c0 Bernhard Kohl
            }
976 508240c0 Bernhard Kohl
977 508240c0 Bernhard Kohl
            lsi_disconnect(s);
978 508240c0 Bernhard Kohl
            break;
979 a917d384 pbrook
        default:
980 a917d384 pbrook
            if ((msg & 0x80) == 0) {
981 a917d384 pbrook
                goto bad;
982 a917d384 pbrook
            }
983 a917d384 pbrook
            s->current_lun = msg & 7;
984 a917d384 pbrook
            DPRINTF("Select LUN %d\n", s->current_lun);
985 a917d384 pbrook
            lsi_set_phase(s, PHASE_CMD);
986 a917d384 pbrook
            break;
987 a917d384 pbrook
        }
988 7d8406be pbrook
    }
989 a917d384 pbrook
    return;
990 a917d384 pbrook
bad:
991 a917d384 pbrook
    BADF("Unimplemented message 0x%02x\n", msg);
992 a917d384 pbrook
    lsi_set_phase(s, PHASE_MI);
993 a917d384 pbrook
    lsi_add_msg_byte(s, 7); /* MESSAGE REJECT */
994 a917d384 pbrook
    s->msg_action = 0;
995 7d8406be pbrook
}
996 7d8406be pbrook
997 7d8406be pbrook
/* Sign extend a 24-bit value.  */
998 7d8406be pbrook
static inline int32_t sxt24(int32_t n)
999 7d8406be pbrook
{
1000 7d8406be pbrook
    return (n << 8) >> 8;
1001 7d8406be pbrook
}
1002 7d8406be pbrook
1003 e20a8dff Blue Swirl
#define LSI_BUF_SIZE 4096
1004 7d8406be pbrook
static void lsi_memcpy(LSIState *s, uint32_t dest, uint32_t src, int count)
1005 7d8406be pbrook
{
1006 7d8406be pbrook
    int n;
1007 e20a8dff Blue Swirl
    uint8_t buf[LSI_BUF_SIZE];
1008 7d8406be pbrook
1009 7d8406be pbrook
    DPRINTF("memcpy dest 0x%08x src 0x%08x count %d\n", dest, src, count);
1010 7d8406be pbrook
    while (count) {
1011 e20a8dff Blue Swirl
        n = (count > LSI_BUF_SIZE) ? LSI_BUF_SIZE : count;
1012 9ba4524c Eduard - Gabriel Munteanu
        pci_dma_read(&s->dev, src, buf, n);
1013 9ba4524c Eduard - Gabriel Munteanu
        pci_dma_write(&s->dev, dest, buf, n);
1014 7d8406be pbrook
        src += n;
1015 7d8406be pbrook
        dest += n;
1016 7d8406be pbrook
        count -= n;
1017 7d8406be pbrook
    }
1018 7d8406be pbrook
}
1019 7d8406be pbrook
1020 a917d384 pbrook
static void lsi_wait_reselect(LSIState *s)
1021 a917d384 pbrook
{
1022 042ec49d Gerd Hoffmann
    lsi_request *p;
1023 042ec49d Gerd Hoffmann
1024 a917d384 pbrook
    DPRINTF("Wait Reselect\n");
1025 042ec49d Gerd Hoffmann
1026 042ec49d Gerd Hoffmann
    QTAILQ_FOREACH(p, &s->queue, next) {
1027 042ec49d Gerd Hoffmann
        if (p->pending) {
1028 aa4d32c4 Gerd Hoffmann
            lsi_reselect(s, p);
1029 a917d384 pbrook
            break;
1030 a917d384 pbrook
        }
1031 a917d384 pbrook
    }
1032 b96a0da0 Gerd Hoffmann
    if (s->current == NULL) {
1033 a917d384 pbrook
        s->waiting = 1;
1034 a917d384 pbrook
    }
1035 a917d384 pbrook
}
1036 a917d384 pbrook
1037 7d8406be pbrook
static void lsi_execute_script(LSIState *s)
1038 7d8406be pbrook
{
1039 7d8406be pbrook
    uint32_t insn;
1040 b25cf589 aliguori
    uint32_t addr, addr_high;
1041 7d8406be pbrook
    int opcode;
1042 ee4d919f aliguori
    int insn_processed = 0;
1043 7d8406be pbrook
1044 7d8406be pbrook
    s->istat1 |= LSI_ISTAT1_SRUN;
1045 7d8406be pbrook
again:
1046 ee4d919f aliguori
    insn_processed++;
1047 7d8406be pbrook
    insn = read_dword(s, s->dsp);
1048 02b373ad balrog
    if (!insn) {
1049 02b373ad balrog
        /* If we receive an empty opcode increment the DSP by 4 bytes
1050 02b373ad balrog
           instead of 8 and execute the next opcode at that location */
1051 02b373ad balrog
        s->dsp += 4;
1052 02b373ad balrog
        goto again;
1053 02b373ad balrog
    }
1054 7d8406be pbrook
    addr = read_dword(s, s->dsp + 4);
1055 b25cf589 aliguori
    addr_high = 0;
1056 7d8406be pbrook
    DPRINTF("SCRIPTS dsp=%08x opcode %08x arg %08x\n", s->dsp, insn, addr);
1057 7d8406be pbrook
    s->dsps = addr;
1058 7d8406be pbrook
    s->dcmd = insn >> 24;
1059 7d8406be pbrook
    s->dsp += 8;
1060 7d8406be pbrook
    switch (insn >> 30) {
1061 7d8406be pbrook
    case 0: /* Block move.  */
1062 7d8406be pbrook
        if (s->sist1 & LSI_SIST1_STO) {
1063 7d8406be pbrook
            DPRINTF("Delayed select timeout\n");
1064 7d8406be pbrook
            lsi_stop_script(s);
1065 7d8406be pbrook
            break;
1066 7d8406be pbrook
        }
1067 7d8406be pbrook
        s->dbc = insn & 0xffffff;
1068 7d8406be pbrook
        s->rbc = s->dbc;
1069 dd8edf01 aliguori
        /* ??? Set ESA.  */
1070 dd8edf01 aliguori
        s->ia = s->dsp - 8;
1071 7d8406be pbrook
        if (insn & (1 << 29)) {
1072 7d8406be pbrook
            /* Indirect addressing.  */
1073 7d8406be pbrook
            addr = read_dword(s, addr);
1074 7d8406be pbrook
        } else if (insn & (1 << 28)) {
1075 7d8406be pbrook
            uint32_t buf[2];
1076 7d8406be pbrook
            int32_t offset;
1077 7d8406be pbrook
            /* Table indirect addressing.  */
1078 dd8edf01 aliguori
1079 dd8edf01 aliguori
            /* 32-bit Table indirect */
1080 7d8406be pbrook
            offset = sxt24(addr);
1081 9e486d67 David Gibson
            pci_dma_read(&s->dev, s->dsa + offset, buf, 8);
1082 b25cf589 aliguori
            /* byte count is stored in bits 0:23 only */
1083 b25cf589 aliguori
            s->dbc = cpu_to_le32(buf[0]) & 0xffffff;
1084 7faa239c ths
            s->rbc = s->dbc;
1085 7d8406be pbrook
            addr = cpu_to_le32(buf[1]);
1086 b25cf589 aliguori
1087 b25cf589 aliguori
            /* 40-bit DMA, upper addr bits [39:32] stored in first DWORD of
1088 b25cf589 aliguori
             * table, bits [31:24] */
1089 b25cf589 aliguori
            if (lsi_dma_40bit(s))
1090 b25cf589 aliguori
                addr_high = cpu_to_le32(buf[0]) >> 24;
1091 dd8edf01 aliguori
            else if (lsi_dma_ti64bit(s)) {
1092 dd8edf01 aliguori
                int selector = (cpu_to_le32(buf[0]) >> 24) & 0x1f;
1093 dd8edf01 aliguori
                switch (selector) {
1094 dd8edf01 aliguori
                case 0 ... 0x0f:
1095 dd8edf01 aliguori
                    /* offset index into scratch registers since
1096 dd8edf01 aliguori
                     * TI64 mode can use registers C to R */
1097 dd8edf01 aliguori
                    addr_high = s->scratch[2 + selector];
1098 dd8edf01 aliguori
                    break;
1099 dd8edf01 aliguori
                case 0x10:
1100 dd8edf01 aliguori
                    addr_high = s->mmrs;
1101 dd8edf01 aliguori
                    break;
1102 dd8edf01 aliguori
                case 0x11:
1103 dd8edf01 aliguori
                    addr_high = s->mmws;
1104 dd8edf01 aliguori
                    break;
1105 dd8edf01 aliguori
                case 0x12:
1106 dd8edf01 aliguori
                    addr_high = s->sfs;
1107 dd8edf01 aliguori
                    break;
1108 dd8edf01 aliguori
                case 0x13:
1109 dd8edf01 aliguori
                    addr_high = s->drs;
1110 dd8edf01 aliguori
                    break;
1111 dd8edf01 aliguori
                case 0x14:
1112 dd8edf01 aliguori
                    addr_high = s->sbms;
1113 dd8edf01 aliguori
                    break;
1114 dd8edf01 aliguori
                case 0x15:
1115 dd8edf01 aliguori
                    addr_high = s->dbms;
1116 dd8edf01 aliguori
                    break;
1117 dd8edf01 aliguori
                default:
1118 dd8edf01 aliguori
                    BADF("Illegal selector specified (0x%x > 0x15)"
1119 dd8edf01 aliguori
                         " for 64-bit DMA block move", selector);
1120 dd8edf01 aliguori
                    break;
1121 dd8edf01 aliguori
                }
1122 dd8edf01 aliguori
            }
1123 dd8edf01 aliguori
        } else if (lsi_dma_64bit(s)) {
1124 dd8edf01 aliguori
            /* fetch a 3rd dword if 64-bit direct move is enabled and
1125 dd8edf01 aliguori
               only if we're not doing table indirect or indirect addressing */
1126 dd8edf01 aliguori
            s->dbms = read_dword(s, s->dsp);
1127 dd8edf01 aliguori
            s->dsp += 4;
1128 dd8edf01 aliguori
            s->ia = s->dsp - 12;
1129 7d8406be pbrook
        }
1130 7d8406be pbrook
        if ((s->sstat1 & PHASE_MASK) != ((insn >> 24) & 7)) {
1131 7d8406be pbrook
            DPRINTF("Wrong phase got %d expected %d\n",
1132 7d8406be pbrook
                    s->sstat1 & PHASE_MASK, (insn >> 24) & 7);
1133 7d8406be pbrook
            lsi_script_scsi_interrupt(s, LSI_SIST0_MA, 0);
1134 7d8406be pbrook
            break;
1135 7d8406be pbrook
        }
1136 7d8406be pbrook
        s->dnad = addr;
1137 b25cf589 aliguori
        s->dnad64 = addr_high;
1138 7d8406be pbrook
        switch (s->sstat1 & 0x7) {
1139 7d8406be pbrook
        case PHASE_DO:
1140 a917d384 pbrook
            s->waiting = 2;
1141 7d8406be pbrook
            lsi_do_dma(s, 1);
1142 a917d384 pbrook
            if (s->waiting)
1143 a917d384 pbrook
                s->waiting = 3;
1144 7d8406be pbrook
            break;
1145 7d8406be pbrook
        case PHASE_DI:
1146 a917d384 pbrook
            s->waiting = 2;
1147 7d8406be pbrook
            lsi_do_dma(s, 0);
1148 a917d384 pbrook
            if (s->waiting)
1149 a917d384 pbrook
                s->waiting = 3;
1150 7d8406be pbrook
            break;
1151 7d8406be pbrook
        case PHASE_CMD:
1152 7d8406be pbrook
            lsi_do_command(s);
1153 7d8406be pbrook
            break;
1154 7d8406be pbrook
        case PHASE_ST:
1155 7d8406be pbrook
            lsi_do_status(s);
1156 7d8406be pbrook
            break;
1157 7d8406be pbrook
        case PHASE_MO:
1158 7d8406be pbrook
            lsi_do_msgout(s);
1159 7d8406be pbrook
            break;
1160 7d8406be pbrook
        case PHASE_MI:
1161 7d8406be pbrook
            lsi_do_msgin(s);
1162 7d8406be pbrook
            break;
1163 7d8406be pbrook
        default:
1164 7d8406be pbrook
            BADF("Unimplemented phase %d\n", s->sstat1 & PHASE_MASK);
1165 7d8406be pbrook
            exit(1);
1166 7d8406be pbrook
        }
1167 7d8406be pbrook
        s->dfifo = s->dbc & 0xff;
1168 7d8406be pbrook
        s->ctest5 = (s->ctest5 & 0xfc) | ((s->dbc >> 8) & 3);
1169 7d8406be pbrook
        s->sbc = s->dbc;
1170 7d8406be pbrook
        s->rbc -= s->dbc;
1171 7d8406be pbrook
        s->ua = addr + s->dbc;
1172 7d8406be pbrook
        break;
1173 7d8406be pbrook
1174 7d8406be pbrook
    case 1: /* IO or Read/Write instruction.  */
1175 7d8406be pbrook
        opcode = (insn >> 27) & 7;
1176 7d8406be pbrook
        if (opcode < 5) {
1177 7d8406be pbrook
            uint32_t id;
1178 7d8406be pbrook
1179 7d8406be pbrook
            if (insn & (1 << 25)) {
1180 7d8406be pbrook
                id = read_dword(s, s->dsa + sxt24(insn));
1181 7d8406be pbrook
            } else {
1182 07a1bea8 Laszlo Ast
                id = insn;
1183 7d8406be pbrook
            }
1184 7d8406be pbrook
            id = (id >> 16) & 0xf;
1185 7d8406be pbrook
            if (insn & (1 << 26)) {
1186 7d8406be pbrook
                addr = s->dsp + sxt24(addr);
1187 7d8406be pbrook
            }
1188 7d8406be pbrook
            s->dnad = addr;
1189 7d8406be pbrook
            switch (opcode) {
1190 7d8406be pbrook
            case 0: /* Select */
1191 a917d384 pbrook
                s->sdid = id;
1192 38f5b2b8 Laszlo Ast
                if (s->scntl1 & LSI_SCNTL1_CON) {
1193 38f5b2b8 Laszlo Ast
                    DPRINTF("Already reselected, jumping to alternative address\n");
1194 38f5b2b8 Laszlo Ast
                    s->dsp = s->dnad;
1195 a917d384 pbrook
                    break;
1196 a917d384 pbrook
                }
1197 7d8406be pbrook
                s->sstat0 |= LSI_SSTAT0_WOA;
1198 7d8406be pbrook
                s->scntl1 &= ~LSI_SCNTL1_IARB;
1199 0d3545e7 Paolo Bonzini
                if (!scsi_device_find(&s->bus, 0, id, 0)) {
1200 64d56409 Jan Kiszka
                    lsi_bad_selection(s, id);
1201 7d8406be pbrook
                    break;
1202 7d8406be pbrook
                }
1203 7d8406be pbrook
                DPRINTF("Selected target %d%s\n",
1204 7d8406be pbrook
                        id, insn & (1 << 3) ? " ATN" : "");
1205 7d8406be pbrook
                /* ??? Linux drivers compain when this is set.  Maybe
1206 7d8406be pbrook
                   it only applies in low-level mode (unimplemented).
1207 7d8406be pbrook
                lsi_script_scsi_interrupt(s, LSI_SIST0_CMP, 0); */
1208 af12ac98 Gerd Hoffmann
                s->select_tag = id << 8;
1209 7d8406be pbrook
                s->scntl1 |= LSI_SCNTL1_CON;
1210 7d8406be pbrook
                if (insn & (1 << 3)) {
1211 7d8406be pbrook
                    s->socl |= LSI_SOCL_ATN;
1212 7d8406be pbrook
                }
1213 7d8406be pbrook
                lsi_set_phase(s, PHASE_MO);
1214 7d8406be pbrook
                break;
1215 7d8406be pbrook
            case 1: /* Disconnect */
1216 a15fdf86 Laszlo Ast
                DPRINTF("Wait Disconnect\n");
1217 7d8406be pbrook
                s->scntl1 &= ~LSI_SCNTL1_CON;
1218 7d8406be pbrook
                break;
1219 7d8406be pbrook
            case 2: /* Wait Reselect */
1220 e560125e Laszlo Ast
                if (!lsi_irq_on_rsl(s)) {
1221 e560125e Laszlo Ast
                    lsi_wait_reselect(s);
1222 e560125e Laszlo Ast
                }
1223 7d8406be pbrook
                break;
1224 7d8406be pbrook
            case 3: /* Set */
1225 7d8406be pbrook
                DPRINTF("Set%s%s%s%s\n",
1226 7d8406be pbrook
                        insn & (1 << 3) ? " ATN" : "",
1227 7d8406be pbrook
                        insn & (1 << 6) ? " ACK" : "",
1228 7d8406be pbrook
                        insn & (1 << 9) ? " TM" : "",
1229 7d8406be pbrook
                        insn & (1 << 10) ? " CC" : "");
1230 7d8406be pbrook
                if (insn & (1 << 3)) {
1231 7d8406be pbrook
                    s->socl |= LSI_SOCL_ATN;
1232 7d8406be pbrook
                    lsi_set_phase(s, PHASE_MO);
1233 7d8406be pbrook
                }
1234 7d8406be pbrook
                if (insn & (1 << 9)) {
1235 7d8406be pbrook
                    BADF("Target mode not implemented\n");
1236 7d8406be pbrook
                    exit(1);
1237 7d8406be pbrook
                }
1238 7d8406be pbrook
                if (insn & (1 << 10))
1239 7d8406be pbrook
                    s->carry = 1;
1240 7d8406be pbrook
                break;
1241 7d8406be pbrook
            case 4: /* Clear */
1242 7d8406be pbrook
                DPRINTF("Clear%s%s%s%s\n",
1243 7d8406be pbrook
                        insn & (1 << 3) ? " ATN" : "",
1244 7d8406be pbrook
                        insn & (1 << 6) ? " ACK" : "",
1245 7d8406be pbrook
                        insn & (1 << 9) ? " TM" : "",
1246 7d8406be pbrook
                        insn & (1 << 10) ? " CC" : "");
1247 7d8406be pbrook
                if (insn & (1 << 3)) {
1248 7d8406be pbrook
                    s->socl &= ~LSI_SOCL_ATN;
1249 7d8406be pbrook
                }
1250 7d8406be pbrook
                if (insn & (1 << 10))
1251 7d8406be pbrook
                    s->carry = 0;
1252 7d8406be pbrook
                break;
1253 7d8406be pbrook
            }
1254 7d8406be pbrook
        } else {
1255 7d8406be pbrook
            uint8_t op0;
1256 7d8406be pbrook
            uint8_t op1;
1257 7d8406be pbrook
            uint8_t data8;
1258 7d8406be pbrook
            int reg;
1259 7d8406be pbrook
            int operator;
1260 7d8406be pbrook
#ifdef DEBUG_LSI
1261 7d8406be pbrook
            static const char *opcode_names[3] =
1262 7d8406be pbrook
                {"Write", "Read", "Read-Modify-Write"};
1263 7d8406be pbrook
            static const char *operator_names[8] =
1264 7d8406be pbrook
                {"MOV", "SHL", "OR", "XOR", "AND", "SHR", "ADD", "ADC"};
1265 7d8406be pbrook
#endif
1266 7d8406be pbrook
1267 7d8406be pbrook
            reg = ((insn >> 16) & 0x7f) | (insn & 0x80);
1268 7d8406be pbrook
            data8 = (insn >> 8) & 0xff;
1269 7d8406be pbrook
            opcode = (insn >> 27) & 7;
1270 7d8406be pbrook
            operator = (insn >> 24) & 7;
1271 a917d384 pbrook
            DPRINTF("%s reg 0x%x %s data8=0x%02x sfbr=0x%02x%s\n",
1272 7d8406be pbrook
                    opcode_names[opcode - 5], reg,
1273 a917d384 pbrook
                    operator_names[operator], data8, s->sfbr,
1274 7d8406be pbrook
                    (insn & (1 << 23)) ? " SFBR" : "");
1275 7d8406be pbrook
            op0 = op1 = 0;
1276 7d8406be pbrook
            switch (opcode) {
1277 7d8406be pbrook
            case 5: /* From SFBR */
1278 7d8406be pbrook
                op0 = s->sfbr;
1279 7d8406be pbrook
                op1 = data8;
1280 7d8406be pbrook
                break;
1281 7d8406be pbrook
            case 6: /* To SFBR */
1282 7d8406be pbrook
                if (operator)
1283 7d8406be pbrook
                    op0 = lsi_reg_readb(s, reg);
1284 7d8406be pbrook
                op1 = data8;
1285 7d8406be pbrook
                break;
1286 7d8406be pbrook
            case 7: /* Read-modify-write */
1287 7d8406be pbrook
                if (operator)
1288 7d8406be pbrook
                    op0 = lsi_reg_readb(s, reg);
1289 7d8406be pbrook
                if (insn & (1 << 23)) {
1290 7d8406be pbrook
                    op1 = s->sfbr;
1291 7d8406be pbrook
                } else {
1292 7d8406be pbrook
                    op1 = data8;
1293 7d8406be pbrook
                }
1294 7d8406be pbrook
                break;
1295 7d8406be pbrook
            }
1296 7d8406be pbrook
1297 7d8406be pbrook
            switch (operator) {
1298 7d8406be pbrook
            case 0: /* move */
1299 7d8406be pbrook
                op0 = op1;
1300 7d8406be pbrook
                break;
1301 7d8406be pbrook
            case 1: /* Shift left */
1302 7d8406be pbrook
                op1 = op0 >> 7;
1303 7d8406be pbrook
                op0 = (op0 << 1) | s->carry;
1304 7d8406be pbrook
                s->carry = op1;
1305 7d8406be pbrook
                break;
1306 7d8406be pbrook
            case 2: /* OR */
1307 7d8406be pbrook
                op0 |= op1;
1308 7d8406be pbrook
                break;
1309 7d8406be pbrook
            case 3: /* XOR */
1310 dcfb9014 ths
                op0 ^= op1;
1311 7d8406be pbrook
                break;
1312 7d8406be pbrook
            case 4: /* AND */
1313 7d8406be pbrook
                op0 &= op1;
1314 7d8406be pbrook
                break;
1315 7d8406be pbrook
            case 5: /* SHR */
1316 7d8406be pbrook
                op1 = op0 & 1;
1317 7d8406be pbrook
                op0 = (op0 >> 1) | (s->carry << 7);
1318 687fa640 ths
                s->carry = op1;
1319 7d8406be pbrook
                break;
1320 7d8406be pbrook
            case 6: /* ADD */
1321 7d8406be pbrook
                op0 += op1;
1322 7d8406be pbrook
                s->carry = op0 < op1;
1323 7d8406be pbrook
                break;
1324 7d8406be pbrook
            case 7: /* ADC */
1325 7d8406be pbrook
                op0 += op1 + s->carry;
1326 7d8406be pbrook
                if (s->carry)
1327 7d8406be pbrook
                    s->carry = op0 <= op1;
1328 7d8406be pbrook
                else
1329 7d8406be pbrook
                    s->carry = op0 < op1;
1330 7d8406be pbrook
                break;
1331 7d8406be pbrook
            }
1332 7d8406be pbrook
1333 7d8406be pbrook
            switch (opcode) {
1334 7d8406be pbrook
            case 5: /* From SFBR */
1335 7d8406be pbrook
            case 7: /* Read-modify-write */
1336 7d8406be pbrook
                lsi_reg_writeb(s, reg, op0);
1337 7d8406be pbrook
                break;
1338 7d8406be pbrook
            case 6: /* To SFBR */
1339 7d8406be pbrook
                s->sfbr = op0;
1340 7d8406be pbrook
                break;
1341 7d8406be pbrook
            }
1342 7d8406be pbrook
        }
1343 7d8406be pbrook
        break;
1344 7d8406be pbrook
1345 7d8406be pbrook
    case 2: /* Transfer Control.  */
1346 7d8406be pbrook
        {
1347 7d8406be pbrook
            int cond;
1348 7d8406be pbrook
            int jmp;
1349 7d8406be pbrook
1350 7d8406be pbrook
            if ((insn & 0x002e0000) == 0) {
1351 7d8406be pbrook
                DPRINTF("NOP\n");
1352 7d8406be pbrook
                break;
1353 7d8406be pbrook
            }
1354 7d8406be pbrook
            if (s->sist1 & LSI_SIST1_STO) {
1355 7d8406be pbrook
                DPRINTF("Delayed select timeout\n");
1356 7d8406be pbrook
                lsi_stop_script(s);
1357 7d8406be pbrook
                break;
1358 7d8406be pbrook
            }
1359 7d8406be pbrook
            cond = jmp = (insn & (1 << 19)) != 0;
1360 7d8406be pbrook
            if (cond == jmp && (insn & (1 << 21))) {
1361 7d8406be pbrook
                DPRINTF("Compare carry %d\n", s->carry == jmp);
1362 7d8406be pbrook
                cond = s->carry != 0;
1363 7d8406be pbrook
            }
1364 7d8406be pbrook
            if (cond == jmp && (insn & (1 << 17))) {
1365 7d8406be pbrook
                DPRINTF("Compare phase %d %c= %d\n",
1366 7d8406be pbrook
                        (s->sstat1 & PHASE_MASK),
1367 7d8406be pbrook
                        jmp ? '=' : '!',
1368 7d8406be pbrook
                        ((insn >> 24) & 7));
1369 7d8406be pbrook
                cond = (s->sstat1 & PHASE_MASK) == ((insn >> 24) & 7);
1370 7d8406be pbrook
            }
1371 7d8406be pbrook
            if (cond == jmp && (insn & (1 << 18))) {
1372 7d8406be pbrook
                uint8_t mask;
1373 7d8406be pbrook
1374 7d8406be pbrook
                mask = (~insn >> 8) & 0xff;
1375 7d8406be pbrook
                DPRINTF("Compare data 0x%x & 0x%x %c= 0x%x\n",
1376 7d8406be pbrook
                        s->sfbr, mask, jmp ? '=' : '!', insn & mask);
1377 7d8406be pbrook
                cond = (s->sfbr & mask) == (insn & mask);
1378 7d8406be pbrook
            }
1379 7d8406be pbrook
            if (cond == jmp) {
1380 7d8406be pbrook
                if (insn & (1 << 23)) {
1381 7d8406be pbrook
                    /* Relative address.  */
1382 7d8406be pbrook
                    addr = s->dsp + sxt24(addr);
1383 7d8406be pbrook
                }
1384 7d8406be pbrook
                switch ((insn >> 27) & 7) {
1385 7d8406be pbrook
                case 0: /* Jump */
1386 7d8406be pbrook
                    DPRINTF("Jump to 0x%08x\n", addr);
1387 7d8406be pbrook
                    s->dsp = addr;
1388 7d8406be pbrook
                    break;
1389 7d8406be pbrook
                case 1: /* Call */
1390 7d8406be pbrook
                    DPRINTF("Call 0x%08x\n", addr);
1391 7d8406be pbrook
                    s->temp = s->dsp;
1392 7d8406be pbrook
                    s->dsp = addr;
1393 7d8406be pbrook
                    break;
1394 7d8406be pbrook
                case 2: /* Return */
1395 7d8406be pbrook
                    DPRINTF("Return to 0x%08x\n", s->temp);
1396 7d8406be pbrook
                    s->dsp = s->temp;
1397 7d8406be pbrook
                    break;
1398 7d8406be pbrook
                case 3: /* Interrupt */
1399 7d8406be pbrook
                    DPRINTF("Interrupt 0x%08x\n", s->dsps);
1400 7d8406be pbrook
                    if ((insn & (1 << 20)) != 0) {
1401 7d8406be pbrook
                        s->istat0 |= LSI_ISTAT0_INTF;
1402 7d8406be pbrook
                        lsi_update_irq(s);
1403 7d8406be pbrook
                    } else {
1404 7d8406be pbrook
                        lsi_script_dma_interrupt(s, LSI_DSTAT_SIR);
1405 7d8406be pbrook
                    }
1406 7d8406be pbrook
                    break;
1407 7d8406be pbrook
                default:
1408 7d8406be pbrook
                    DPRINTF("Illegal transfer control\n");
1409 7d8406be pbrook
                    lsi_script_dma_interrupt(s, LSI_DSTAT_IID);
1410 7d8406be pbrook
                    break;
1411 7d8406be pbrook
                }
1412 7d8406be pbrook
            } else {
1413 7d8406be pbrook
                DPRINTF("Control condition failed\n");
1414 7d8406be pbrook
            }
1415 7d8406be pbrook
        }
1416 7d8406be pbrook
        break;
1417 7d8406be pbrook
1418 7d8406be pbrook
    case 3:
1419 7d8406be pbrook
        if ((insn & (1 << 29)) == 0) {
1420 7d8406be pbrook
            /* Memory move.  */
1421 7d8406be pbrook
            uint32_t dest;
1422 7d8406be pbrook
            /* ??? The docs imply the destination address is loaded into
1423 7d8406be pbrook
               the TEMP register.  However the Linux drivers rely on
1424 7d8406be pbrook
               the value being presrved.  */
1425 7d8406be pbrook
            dest = read_dword(s, s->dsp);
1426 7d8406be pbrook
            s->dsp += 4;
1427 7d8406be pbrook
            lsi_memcpy(s, dest, addr, insn & 0xffffff);
1428 7d8406be pbrook
        } else {
1429 7d8406be pbrook
            uint8_t data[7];
1430 7d8406be pbrook
            int reg;
1431 7d8406be pbrook
            int n;
1432 7d8406be pbrook
            int i;
1433 7d8406be pbrook
1434 7d8406be pbrook
            if (insn & (1 << 28)) {
1435 7d8406be pbrook
                addr = s->dsa + sxt24(addr);
1436 7d8406be pbrook
            }
1437 7d8406be pbrook
            n = (insn & 7);
1438 7d8406be pbrook
            reg = (insn >> 16) & 0xff;
1439 7d8406be pbrook
            if (insn & (1 << 24)) {
1440 9ba4524c Eduard - Gabriel Munteanu
                pci_dma_read(&s->dev, addr, data, n);
1441 a917d384 pbrook
                DPRINTF("Load reg 0x%x size %d addr 0x%08x = %08x\n", reg, n,
1442 a917d384 pbrook
                        addr, *(int *)data);
1443 7d8406be pbrook
                for (i = 0; i < n; i++) {
1444 7d8406be pbrook
                    lsi_reg_writeb(s, reg + i, data[i]);
1445 7d8406be pbrook
                }
1446 7d8406be pbrook
            } else {
1447 7d8406be pbrook
                DPRINTF("Store reg 0x%x size %d addr 0x%08x\n", reg, n, addr);
1448 7d8406be pbrook
                for (i = 0; i < n; i++) {
1449 7d8406be pbrook
                    data[i] = lsi_reg_readb(s, reg + i);
1450 7d8406be pbrook
                }
1451 9ba4524c Eduard - Gabriel Munteanu
                pci_dma_write(&s->dev, addr, data, n);
1452 7d8406be pbrook
            }
1453 7d8406be pbrook
        }
1454 7d8406be pbrook
    }
1455 ee4d919f aliguori
    if (insn_processed > 10000 && !s->waiting) {
1456 64c68080 pbrook
        /* Some windows drivers make the device spin waiting for a memory
1457 64c68080 pbrook
           location to change.  If we have been executed a lot of code then
1458 64c68080 pbrook
           assume this is the case and force an unexpected device disconnect.
1459 64c68080 pbrook
           This is apparently sufficient to beat the drivers into submission.
1460 64c68080 pbrook
         */
1461 ee4d919f aliguori
        if (!(s->sien0 & LSI_SIST0_UDC))
1462 ee4d919f aliguori
            fprintf(stderr, "inf. loop with UDC masked\n");
1463 ee4d919f aliguori
        lsi_script_scsi_interrupt(s, LSI_SIST0_UDC, 0);
1464 ee4d919f aliguori
        lsi_disconnect(s);
1465 ee4d919f aliguori
    } else if (s->istat1 & LSI_ISTAT1_SRUN && !s->waiting) {
1466 7d8406be pbrook
        if (s->dcntl & LSI_DCNTL_SSM) {
1467 7d8406be pbrook
            lsi_script_dma_interrupt(s, LSI_DSTAT_SSI);
1468 7d8406be pbrook
        } else {
1469 7d8406be pbrook
            goto again;
1470 7d8406be pbrook
        }
1471 7d8406be pbrook
    }
1472 7d8406be pbrook
    DPRINTF("SCRIPTS execution stopped\n");
1473 7d8406be pbrook
}
1474 7d8406be pbrook
1475 7d8406be pbrook
static uint8_t lsi_reg_readb(LSIState *s, int offset)
1476 7d8406be pbrook
{
1477 7d8406be pbrook
    uint8_t tmp;
1478 75f76531 aurel32
#define CASE_GET_REG24(name, addr) \
1479 75f76531 aurel32
    case addr: return s->name & 0xff; \
1480 75f76531 aurel32
    case addr + 1: return (s->name >> 8) & 0xff; \
1481 75f76531 aurel32
    case addr + 2: return (s->name >> 16) & 0xff;
1482 75f76531 aurel32
1483 7d8406be pbrook
#define CASE_GET_REG32(name, addr) \
1484 7d8406be pbrook
    case addr: return s->name & 0xff; \
1485 7d8406be pbrook
    case addr + 1: return (s->name >> 8) & 0xff; \
1486 7d8406be pbrook
    case addr + 2: return (s->name >> 16) & 0xff; \
1487 7d8406be pbrook
    case addr + 3: return (s->name >> 24) & 0xff;
1488 7d8406be pbrook
1489 7d8406be pbrook
#ifdef DEBUG_LSI_REG
1490 7d8406be pbrook
    DPRINTF("Read reg %x\n", offset);
1491 7d8406be pbrook
#endif
1492 7d8406be pbrook
    switch (offset) {
1493 7d8406be pbrook
    case 0x00: /* SCNTL0 */
1494 7d8406be pbrook
        return s->scntl0;
1495 7d8406be pbrook
    case 0x01: /* SCNTL1 */
1496 7d8406be pbrook
        return s->scntl1;
1497 7d8406be pbrook
    case 0x02: /* SCNTL2 */
1498 7d8406be pbrook
        return s->scntl2;
1499 7d8406be pbrook
    case 0x03: /* SCNTL3 */
1500 7d8406be pbrook
        return s->scntl3;
1501 7d8406be pbrook
    case 0x04: /* SCID */
1502 7d8406be pbrook
        return s->scid;
1503 7d8406be pbrook
    case 0x05: /* SXFER */
1504 7d8406be pbrook
        return s->sxfer;
1505 7d8406be pbrook
    case 0x06: /* SDID */
1506 7d8406be pbrook
        return s->sdid;
1507 7d8406be pbrook
    case 0x07: /* GPREG0 */
1508 7d8406be pbrook
        return 0x7f;
1509 985a03b0 ths
    case 0x08: /* Revision ID */
1510 985a03b0 ths
        return 0x00;
1511 a917d384 pbrook
    case 0xa: /* SSID */
1512 a917d384 pbrook
        return s->ssid;
1513 7d8406be pbrook
    case 0xb: /* SBCL */
1514 7d8406be pbrook
        /* ??? This is not correct. However it's (hopefully) only
1515 7d8406be pbrook
           used for diagnostics, so should be ok.  */
1516 7d8406be pbrook
        return 0;
1517 7d8406be pbrook
    case 0xc: /* DSTAT */
1518 7d8406be pbrook
        tmp = s->dstat | 0x80;
1519 7d8406be pbrook
        if ((s->istat0 & LSI_ISTAT0_INTF) == 0)
1520 7d8406be pbrook
            s->dstat = 0;
1521 7d8406be pbrook
        lsi_update_irq(s);
1522 7d8406be pbrook
        return tmp;
1523 7d8406be pbrook
    case 0x0d: /* SSTAT0 */
1524 7d8406be pbrook
        return s->sstat0;
1525 7d8406be pbrook
    case 0x0e: /* SSTAT1 */
1526 7d8406be pbrook
        return s->sstat1;
1527 7d8406be pbrook
    case 0x0f: /* SSTAT2 */
1528 7d8406be pbrook
        return s->scntl1 & LSI_SCNTL1_CON ? 0 : 2;
1529 7d8406be pbrook
    CASE_GET_REG32(dsa, 0x10)
1530 7d8406be pbrook
    case 0x14: /* ISTAT0 */
1531 7d8406be pbrook
        return s->istat0;
1532 ecabe8cc aliguori
    case 0x15: /* ISTAT1 */
1533 ecabe8cc aliguori
        return s->istat1;
1534 7d8406be pbrook
    case 0x16: /* MBOX0 */
1535 7d8406be pbrook
        return s->mbox0;
1536 7d8406be pbrook
    case 0x17: /* MBOX1 */
1537 7d8406be pbrook
        return s->mbox1;
1538 7d8406be pbrook
    case 0x18: /* CTEST0 */
1539 7d8406be pbrook
        return 0xff;
1540 7d8406be pbrook
    case 0x19: /* CTEST1 */
1541 7d8406be pbrook
        return 0;
1542 7d8406be pbrook
    case 0x1a: /* CTEST2 */
1543 9167a69a balrog
        tmp = s->ctest2 | LSI_CTEST2_DACK | LSI_CTEST2_CM;
1544 7d8406be pbrook
        if (s->istat0 & LSI_ISTAT0_SIGP) {
1545 7d8406be pbrook
            s->istat0 &= ~LSI_ISTAT0_SIGP;
1546 7d8406be pbrook
            tmp |= LSI_CTEST2_SIGP;
1547 7d8406be pbrook
        }
1548 7d8406be pbrook
        return tmp;
1549 7d8406be pbrook
    case 0x1b: /* CTEST3 */
1550 7d8406be pbrook
        return s->ctest3;
1551 7d8406be pbrook
    CASE_GET_REG32(temp, 0x1c)
1552 7d8406be pbrook
    case 0x20: /* DFIFO */
1553 7d8406be pbrook
        return 0;
1554 7d8406be pbrook
    case 0x21: /* CTEST4 */
1555 7d8406be pbrook
        return s->ctest4;
1556 7d8406be pbrook
    case 0x22: /* CTEST5 */
1557 7d8406be pbrook
        return s->ctest5;
1558 985a03b0 ths
    case 0x23: /* CTEST6 */
1559 985a03b0 ths
         return 0;
1560 75f76531 aurel32
    CASE_GET_REG24(dbc, 0x24)
1561 7d8406be pbrook
    case 0x27: /* DCMD */
1562 7d8406be pbrook
        return s->dcmd;
1563 4b9a2d6d Sebastian Herbszt
    CASE_GET_REG32(dnad, 0x28)
1564 7d8406be pbrook
    CASE_GET_REG32(dsp, 0x2c)
1565 7d8406be pbrook
    CASE_GET_REG32(dsps, 0x30)
1566 7d8406be pbrook
    CASE_GET_REG32(scratch[0], 0x34)
1567 7d8406be pbrook
    case 0x38: /* DMODE */
1568 7d8406be pbrook
        return s->dmode;
1569 7d8406be pbrook
    case 0x39: /* DIEN */
1570 7d8406be pbrook
        return s->dien;
1571 bd8ee11a Sebastian Herbszt
    case 0x3a: /* SBR */
1572 bd8ee11a Sebastian Herbszt
        return s->sbr;
1573 7d8406be pbrook
    case 0x3b: /* DCNTL */
1574 7d8406be pbrook
        return s->dcntl;
1575 7d8406be pbrook
    case 0x40: /* SIEN0 */
1576 7d8406be pbrook
        return s->sien0;
1577 7d8406be pbrook
    case 0x41: /* SIEN1 */
1578 7d8406be pbrook
        return s->sien1;
1579 7d8406be pbrook
    case 0x42: /* SIST0 */
1580 7d8406be pbrook
        tmp = s->sist0;
1581 7d8406be pbrook
        s->sist0 = 0;
1582 7d8406be pbrook
        lsi_update_irq(s);
1583 7d8406be pbrook
        return tmp;
1584 7d8406be pbrook
    case 0x43: /* SIST1 */
1585 7d8406be pbrook
        tmp = s->sist1;
1586 7d8406be pbrook
        s->sist1 = 0;
1587 7d8406be pbrook
        lsi_update_irq(s);
1588 7d8406be pbrook
        return tmp;
1589 9167a69a balrog
    case 0x46: /* MACNTL */
1590 9167a69a balrog
        return 0x0f;
1591 7d8406be pbrook
    case 0x47: /* GPCNTL0 */
1592 7d8406be pbrook
        return 0x0f;
1593 7d8406be pbrook
    case 0x48: /* STIME0 */
1594 7d8406be pbrook
        return s->stime0;
1595 7d8406be pbrook
    case 0x4a: /* RESPID0 */
1596 7d8406be pbrook
        return s->respid0;
1597 7d8406be pbrook
    case 0x4b: /* RESPID1 */
1598 7d8406be pbrook
        return s->respid1;
1599 7d8406be pbrook
    case 0x4d: /* STEST1 */
1600 7d8406be pbrook
        return s->stest1;
1601 7d8406be pbrook
    case 0x4e: /* STEST2 */
1602 7d8406be pbrook
        return s->stest2;
1603 7d8406be pbrook
    case 0x4f: /* STEST3 */
1604 7d8406be pbrook
        return s->stest3;
1605 a917d384 pbrook
    case 0x50: /* SIDL */
1606 a917d384 pbrook
        /* This is needed by the linux drivers.  We currently only update it
1607 a917d384 pbrook
           during the MSG IN phase.  */
1608 a917d384 pbrook
        return s->sidl;
1609 7d8406be pbrook
    case 0x52: /* STEST4 */
1610 7d8406be pbrook
        return 0xe0;
1611 7d8406be pbrook
    case 0x56: /* CCNTL0 */
1612 7d8406be pbrook
        return s->ccntl0;
1613 7d8406be pbrook
    case 0x57: /* CCNTL1 */
1614 7d8406be pbrook
        return s->ccntl1;
1615 a917d384 pbrook
    case 0x58: /* SBDL */
1616 a917d384 pbrook
        /* Some drivers peek at the data bus during the MSG IN phase.  */
1617 a917d384 pbrook
        if ((s->sstat1 & PHASE_MASK) == PHASE_MI)
1618 a917d384 pbrook
            return s->msg[0];
1619 a917d384 pbrook
        return 0;
1620 a917d384 pbrook
    case 0x59: /* SBDL high */
1621 7d8406be pbrook
        return 0;
1622 7d8406be pbrook
    CASE_GET_REG32(mmrs, 0xa0)
1623 7d8406be pbrook
    CASE_GET_REG32(mmws, 0xa4)
1624 7d8406be pbrook
    CASE_GET_REG32(sfs, 0xa8)
1625 7d8406be pbrook
    CASE_GET_REG32(drs, 0xac)
1626 7d8406be pbrook
    CASE_GET_REG32(sbms, 0xb0)
1627 ab57d967 aliguori
    CASE_GET_REG32(dbms, 0xb4)
1628 7d8406be pbrook
    CASE_GET_REG32(dnad64, 0xb8)
1629 7d8406be pbrook
    CASE_GET_REG32(pmjad1, 0xc0)
1630 7d8406be pbrook
    CASE_GET_REG32(pmjad2, 0xc4)
1631 7d8406be pbrook
    CASE_GET_REG32(rbc, 0xc8)
1632 7d8406be pbrook
    CASE_GET_REG32(ua, 0xcc)
1633 7d8406be pbrook
    CASE_GET_REG32(ia, 0xd4)
1634 7d8406be pbrook
    CASE_GET_REG32(sbc, 0xd8)
1635 7d8406be pbrook
    CASE_GET_REG32(csbc, 0xdc)
1636 7d8406be pbrook
    }
1637 7d8406be pbrook
    if (offset >= 0x5c && offset < 0xa0) {
1638 7d8406be pbrook
        int n;
1639 7d8406be pbrook
        int shift;
1640 7d8406be pbrook
        n = (offset - 0x58) >> 2;
1641 7d8406be pbrook
        shift = (offset & 3) * 8;
1642 7d8406be pbrook
        return (s->scratch[n] >> shift) & 0xff;
1643 7d8406be pbrook
    }
1644 7d8406be pbrook
    BADF("readb 0x%x\n", offset);
1645 7d8406be pbrook
    exit(1);
1646 75f76531 aurel32
#undef CASE_GET_REG24
1647 7d8406be pbrook
#undef CASE_GET_REG32
1648 7d8406be pbrook
}
1649 7d8406be pbrook
1650 7d8406be pbrook
static void lsi_reg_writeb(LSIState *s, int offset, uint8_t val)
1651 7d8406be pbrook
{
1652 49c47daa Sebastian Herbszt
#define CASE_SET_REG24(name, addr) \
1653 49c47daa Sebastian Herbszt
    case addr    : s->name &= 0xffffff00; s->name |= val;       break; \
1654 49c47daa Sebastian Herbszt
    case addr + 1: s->name &= 0xffff00ff; s->name |= val << 8;  break; \
1655 49c47daa Sebastian Herbszt
    case addr + 2: s->name &= 0xff00ffff; s->name |= val << 16; break;
1656 49c47daa Sebastian Herbszt
1657 7d8406be pbrook
#define CASE_SET_REG32(name, addr) \
1658 7d8406be pbrook
    case addr    : s->name &= 0xffffff00; s->name |= val;       break; \
1659 7d8406be pbrook
    case addr + 1: s->name &= 0xffff00ff; s->name |= val << 8;  break; \
1660 7d8406be pbrook
    case addr + 2: s->name &= 0xff00ffff; s->name |= val << 16; break; \
1661 7d8406be pbrook
    case addr + 3: s->name &= 0x00ffffff; s->name |= val << 24; break;
1662 7d8406be pbrook
1663 7d8406be pbrook
#ifdef DEBUG_LSI_REG
1664 7d8406be pbrook
    DPRINTF("Write reg %x = %02x\n", offset, val);
1665 7d8406be pbrook
#endif
1666 7d8406be pbrook
    switch (offset) {
1667 7d8406be pbrook
    case 0x00: /* SCNTL0 */
1668 7d8406be pbrook
        s->scntl0 = val;
1669 7d8406be pbrook
        if (val & LSI_SCNTL0_START) {
1670 7d8406be pbrook
            BADF("Start sequence not implemented\n");
1671 7d8406be pbrook
        }
1672 7d8406be pbrook
        break;
1673 7d8406be pbrook
    case 0x01: /* SCNTL1 */
1674 7d8406be pbrook
        s->scntl1 = val & ~LSI_SCNTL1_SST;
1675 7d8406be pbrook
        if (val & LSI_SCNTL1_IARB) {
1676 7d8406be pbrook
            BADF("Immediate Arbritration not implemented\n");
1677 7d8406be pbrook
        }
1678 7d8406be pbrook
        if (val & LSI_SCNTL1_RST) {
1679 680a34ee Jan Kiszka
            if (!(s->sstat0 & LSI_SSTAT0_RST)) {
1680 0866aca1 Anthony Liguori
                BusChild *kid;
1681 680a34ee Jan Kiszka
1682 0866aca1 Anthony Liguori
                QTAILQ_FOREACH(kid, &s->bus.qbus.children, sibling) {
1683 0866aca1 Anthony Liguori
                    DeviceState *dev = kid->child;
1684 94afdadc Anthony Liguori
                    device_reset(dev);
1685 680a34ee Jan Kiszka
                }
1686 680a34ee Jan Kiszka
                s->sstat0 |= LSI_SSTAT0_RST;
1687 680a34ee Jan Kiszka
                lsi_script_scsi_interrupt(s, LSI_SIST0_RST, 0);
1688 680a34ee Jan Kiszka
            }
1689 7d8406be pbrook
        } else {
1690 7d8406be pbrook
            s->sstat0 &= ~LSI_SSTAT0_RST;
1691 7d8406be pbrook
        }
1692 7d8406be pbrook
        break;
1693 7d8406be pbrook
    case 0x02: /* SCNTL2 */
1694 7d8406be pbrook
        val &= ~(LSI_SCNTL2_WSR | LSI_SCNTL2_WSS);
1695 3d834c78 ths
        s->scntl2 = val;
1696 7d8406be pbrook
        break;
1697 7d8406be pbrook
    case 0x03: /* SCNTL3 */
1698 7d8406be pbrook
        s->scntl3 = val;
1699 7d8406be pbrook
        break;
1700 7d8406be pbrook
    case 0x04: /* SCID */
1701 7d8406be pbrook
        s->scid = val;
1702 7d8406be pbrook
        break;
1703 7d8406be pbrook
    case 0x05: /* SXFER */
1704 7d8406be pbrook
        s->sxfer = val;
1705 7d8406be pbrook
        break;
1706 a917d384 pbrook
    case 0x06: /* SDID */
1707 a917d384 pbrook
        if ((val & 0xf) != (s->ssid & 0xf))
1708 a917d384 pbrook
            BADF("Destination ID does not match SSID\n");
1709 a917d384 pbrook
        s->sdid = val & 0xf;
1710 a917d384 pbrook
        break;
1711 7d8406be pbrook
    case 0x07: /* GPREG0 */
1712 7d8406be pbrook
        break;
1713 a917d384 pbrook
    case 0x08: /* SFBR */
1714 a917d384 pbrook
        /* The CPU is not allowed to write to this register.  However the
1715 a917d384 pbrook
           SCRIPTS register move instructions are.  */
1716 a917d384 pbrook
        s->sfbr = val;
1717 a917d384 pbrook
        break;
1718 a15fdf86 Laszlo Ast
    case 0x0a: case 0x0b:
1719 9167a69a balrog
        /* Openserver writes to these readonly registers on startup */
1720 a15fdf86 Laszlo Ast
        return;
1721 7d8406be pbrook
    case 0x0c: case 0x0d: case 0x0e: case 0x0f:
1722 7d8406be pbrook
        /* Linux writes to these readonly registers on startup.  */
1723 7d8406be pbrook
        return;
1724 7d8406be pbrook
    CASE_SET_REG32(dsa, 0x10)
1725 7d8406be pbrook
    case 0x14: /* ISTAT0 */
1726 7d8406be pbrook
        s->istat0 = (s->istat0 & 0x0f) | (val & 0xf0);
1727 7d8406be pbrook
        if (val & LSI_ISTAT0_ABRT) {
1728 7d8406be pbrook
            lsi_script_dma_interrupt(s, LSI_DSTAT_ABRT);
1729 7d8406be pbrook
        }
1730 7d8406be pbrook
        if (val & LSI_ISTAT0_INTF) {
1731 7d8406be pbrook
            s->istat0 &= ~LSI_ISTAT0_INTF;
1732 7d8406be pbrook
            lsi_update_irq(s);
1733 7d8406be pbrook
        }
1734 4d611c9a pbrook
        if (s->waiting == 1 && val & LSI_ISTAT0_SIGP) {
1735 7d8406be pbrook
            DPRINTF("Woken by SIGP\n");
1736 7d8406be pbrook
            s->waiting = 0;
1737 7d8406be pbrook
            s->dsp = s->dnad;
1738 7d8406be pbrook
            lsi_execute_script(s);
1739 7d8406be pbrook
        }
1740 7d8406be pbrook
        if (val & LSI_ISTAT0_SRST) {
1741 7d8406be pbrook
            lsi_soft_reset(s);
1742 7d8406be pbrook
        }
1743 92d88ecb ths
        break;
1744 7d8406be pbrook
    case 0x16: /* MBOX0 */
1745 7d8406be pbrook
        s->mbox0 = val;
1746 92d88ecb ths
        break;
1747 7d8406be pbrook
    case 0x17: /* MBOX1 */
1748 7d8406be pbrook
        s->mbox1 = val;
1749 92d88ecb ths
        break;
1750 9167a69a balrog
    case 0x1a: /* CTEST2 */
1751 9167a69a balrog
        s->ctest2 = val & LSI_CTEST2_PCICIE;
1752 9167a69a balrog
        break;
1753 7d8406be pbrook
    case 0x1b: /* CTEST3 */
1754 7d8406be pbrook
        s->ctest3 = val & 0x0f;
1755 7d8406be pbrook
        break;
1756 7d8406be pbrook
    CASE_SET_REG32(temp, 0x1c)
1757 7d8406be pbrook
    case 0x21: /* CTEST4 */
1758 7d8406be pbrook
        if (val & 7) {
1759 7d8406be pbrook
           BADF("Unimplemented CTEST4-FBL 0x%x\n", val);
1760 7d8406be pbrook
        }
1761 7d8406be pbrook
        s->ctest4 = val;
1762 7d8406be pbrook
        break;
1763 7d8406be pbrook
    case 0x22: /* CTEST5 */
1764 7d8406be pbrook
        if (val & (LSI_CTEST5_ADCK | LSI_CTEST5_BBCK)) {
1765 7d8406be pbrook
            BADF("CTEST5 DMA increment not implemented\n");
1766 7d8406be pbrook
        }
1767 7d8406be pbrook
        s->ctest5 = val;
1768 7d8406be pbrook
        break;
1769 49c47daa Sebastian Herbszt
    CASE_SET_REG24(dbc, 0x24)
1770 4b9a2d6d Sebastian Herbszt
    CASE_SET_REG32(dnad, 0x28)
1771 3d834c78 ths
    case 0x2c: /* DSP[0:7] */
1772 7d8406be pbrook
        s->dsp &= 0xffffff00;
1773 7d8406be pbrook
        s->dsp |= val;
1774 7d8406be pbrook
        break;
1775 3d834c78 ths
    case 0x2d: /* DSP[8:15] */
1776 7d8406be pbrook
        s->dsp &= 0xffff00ff;
1777 7d8406be pbrook
        s->dsp |= val << 8;
1778 7d8406be pbrook
        break;
1779 3d834c78 ths
    case 0x2e: /* DSP[16:23] */
1780 7d8406be pbrook
        s->dsp &= 0xff00ffff;
1781 7d8406be pbrook
        s->dsp |= val << 16;
1782 7d8406be pbrook
        break;
1783 3d834c78 ths
    case 0x2f: /* DSP[24:31] */
1784 7d8406be pbrook
        s->dsp &= 0x00ffffff;
1785 7d8406be pbrook
        s->dsp |= val << 24;
1786 7d8406be pbrook
        if ((s->dmode & LSI_DMODE_MAN) == 0
1787 7d8406be pbrook
            && (s->istat1 & LSI_ISTAT1_SRUN) == 0)
1788 7d8406be pbrook
            lsi_execute_script(s);
1789 7d8406be pbrook
        break;
1790 7d8406be pbrook
    CASE_SET_REG32(dsps, 0x30)
1791 7d8406be pbrook
    CASE_SET_REG32(scratch[0], 0x34)
1792 7d8406be pbrook
    case 0x38: /* DMODE */
1793 7d8406be pbrook
        if (val & (LSI_DMODE_SIOM | LSI_DMODE_DIOM)) {
1794 7d8406be pbrook
            BADF("IO mappings not implemented\n");
1795 7d8406be pbrook
        }
1796 7d8406be pbrook
        s->dmode = val;
1797 7d8406be pbrook
        break;
1798 7d8406be pbrook
    case 0x39: /* DIEN */
1799 7d8406be pbrook
        s->dien = val;
1800 7d8406be pbrook
        lsi_update_irq(s);
1801 7d8406be pbrook
        break;
1802 bd8ee11a Sebastian Herbszt
    case 0x3a: /* SBR */
1803 bd8ee11a Sebastian Herbszt
        s->sbr = val;
1804 bd8ee11a Sebastian Herbszt
        break;
1805 7d8406be pbrook
    case 0x3b: /* DCNTL */
1806 7d8406be pbrook
        s->dcntl = val & ~(LSI_DCNTL_PFF | LSI_DCNTL_STD);
1807 7d8406be pbrook
        if ((val & LSI_DCNTL_STD) && (s->istat1 & LSI_ISTAT1_SRUN) == 0)
1808 7d8406be pbrook
            lsi_execute_script(s);
1809 7d8406be pbrook
        break;
1810 7d8406be pbrook
    case 0x40: /* SIEN0 */
1811 7d8406be pbrook
        s->sien0 = val;
1812 7d8406be pbrook
        lsi_update_irq(s);
1813 7d8406be pbrook
        break;
1814 7d8406be pbrook
    case 0x41: /* SIEN1 */
1815 7d8406be pbrook
        s->sien1 = val;
1816 7d8406be pbrook
        lsi_update_irq(s);
1817 7d8406be pbrook
        break;
1818 7d8406be pbrook
    case 0x47: /* GPCNTL0 */
1819 7d8406be pbrook
        break;
1820 7d8406be pbrook
    case 0x48: /* STIME0 */
1821 7d8406be pbrook
        s->stime0 = val;
1822 7d8406be pbrook
        break;
1823 7d8406be pbrook
    case 0x49: /* STIME1 */
1824 7d8406be pbrook
        if (val & 0xf) {
1825 7d8406be pbrook
            DPRINTF("General purpose timer not implemented\n");
1826 7d8406be pbrook
            /* ??? Raising the interrupt immediately seems to be sufficient
1827 7d8406be pbrook
               to keep the FreeBSD driver happy.  */
1828 7d8406be pbrook
            lsi_script_scsi_interrupt(s, 0, LSI_SIST1_GEN);
1829 7d8406be pbrook
        }
1830 7d8406be pbrook
        break;
1831 7d8406be pbrook
    case 0x4a: /* RESPID0 */
1832 7d8406be pbrook
        s->respid0 = val;
1833 7d8406be pbrook
        break;
1834 7d8406be pbrook
    case 0x4b: /* RESPID1 */
1835 7d8406be pbrook
        s->respid1 = val;
1836 7d8406be pbrook
        break;
1837 7d8406be pbrook
    case 0x4d: /* STEST1 */
1838 7d8406be pbrook
        s->stest1 = val;
1839 7d8406be pbrook
        break;
1840 7d8406be pbrook
    case 0x4e: /* STEST2 */
1841 7d8406be pbrook
        if (val & 1) {
1842 7d8406be pbrook
            BADF("Low level mode not implemented\n");
1843 7d8406be pbrook
        }
1844 7d8406be pbrook
        s->stest2 = val;
1845 7d8406be pbrook
        break;
1846 7d8406be pbrook
    case 0x4f: /* STEST3 */
1847 7d8406be pbrook
        if (val & 0x41) {
1848 7d8406be pbrook
            BADF("SCSI FIFO test mode not implemented\n");
1849 7d8406be pbrook
        }
1850 7d8406be pbrook
        s->stest3 = val;
1851 7d8406be pbrook
        break;
1852 7d8406be pbrook
    case 0x56: /* CCNTL0 */
1853 7d8406be pbrook
        s->ccntl0 = val;
1854 7d8406be pbrook
        break;
1855 7d8406be pbrook
    case 0x57: /* CCNTL1 */
1856 7d8406be pbrook
        s->ccntl1 = val;
1857 7d8406be pbrook
        break;
1858 7d8406be pbrook
    CASE_SET_REG32(mmrs, 0xa0)
1859 7d8406be pbrook
    CASE_SET_REG32(mmws, 0xa4)
1860 7d8406be pbrook
    CASE_SET_REG32(sfs, 0xa8)
1861 7d8406be pbrook
    CASE_SET_REG32(drs, 0xac)
1862 7d8406be pbrook
    CASE_SET_REG32(sbms, 0xb0)
1863 ab57d967 aliguori
    CASE_SET_REG32(dbms, 0xb4)
1864 7d8406be pbrook
    CASE_SET_REG32(dnad64, 0xb8)
1865 7d8406be pbrook
    CASE_SET_REG32(pmjad1, 0xc0)
1866 7d8406be pbrook
    CASE_SET_REG32(pmjad2, 0xc4)
1867 7d8406be pbrook
    CASE_SET_REG32(rbc, 0xc8)
1868 7d8406be pbrook
    CASE_SET_REG32(ua, 0xcc)
1869 7d8406be pbrook
    CASE_SET_REG32(ia, 0xd4)
1870 7d8406be pbrook
    CASE_SET_REG32(sbc, 0xd8)
1871 7d8406be pbrook
    CASE_SET_REG32(csbc, 0xdc)
1872 7d8406be pbrook
    default:
1873 7d8406be pbrook
        if (offset >= 0x5c && offset < 0xa0) {
1874 7d8406be pbrook
            int n;
1875 7d8406be pbrook
            int shift;
1876 7d8406be pbrook
            n = (offset - 0x58) >> 2;
1877 7d8406be pbrook
            shift = (offset & 3) * 8;
1878 7d8406be pbrook
            s->scratch[n] &= ~(0xff << shift);
1879 7d8406be pbrook
            s->scratch[n] |= (val & 0xff) << shift;
1880 7d8406be pbrook
        } else {
1881 7d8406be pbrook
            BADF("Unhandled writeb 0x%x = 0x%x\n", offset, val);
1882 7d8406be pbrook
        }
1883 7d8406be pbrook
    }
1884 49c47daa Sebastian Herbszt
#undef CASE_SET_REG24
1885 7d8406be pbrook
#undef CASE_SET_REG32
1886 7d8406be pbrook
}
1887 7d8406be pbrook
1888 b0ce84e5 Avi Kivity
static void lsi_mmio_write(void *opaque, target_phys_addr_t addr,
1889 b0ce84e5 Avi Kivity
                           uint64_t val, unsigned size)
1890 7d8406be pbrook
{
1891 eb40f984 Juan Quintela
    LSIState *s = opaque;
1892 7d8406be pbrook
1893 7d8406be pbrook
    lsi_reg_writeb(s, addr & 0xff, val);
1894 7d8406be pbrook
}
1895 7d8406be pbrook
1896 b0ce84e5 Avi Kivity
static uint64_t lsi_mmio_read(void *opaque, target_phys_addr_t addr,
1897 b0ce84e5 Avi Kivity
                              unsigned size)
1898 7d8406be pbrook
{
1899 eb40f984 Juan Quintela
    LSIState *s = opaque;
1900 7d8406be pbrook
1901 7d8406be pbrook
    return lsi_reg_readb(s, addr & 0xff);
1902 7d8406be pbrook
}
1903 7d8406be pbrook
1904 b0ce84e5 Avi Kivity
static const MemoryRegionOps lsi_mmio_ops = {
1905 b0ce84e5 Avi Kivity
    .read = lsi_mmio_read,
1906 b0ce84e5 Avi Kivity
    .write = lsi_mmio_write,
1907 b0ce84e5 Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
1908 b0ce84e5 Avi Kivity
    .impl = {
1909 b0ce84e5 Avi Kivity
        .min_access_size = 1,
1910 b0ce84e5 Avi Kivity
        .max_access_size = 1,
1911 b0ce84e5 Avi Kivity
    },
1912 7d8406be pbrook
};
1913 7d8406be pbrook
1914 b0ce84e5 Avi Kivity
static void lsi_ram_write(void *opaque, target_phys_addr_t addr,
1915 b0ce84e5 Avi Kivity
                          uint64_t val, unsigned size)
1916 7d8406be pbrook
{
1917 eb40f984 Juan Quintela
    LSIState *s = opaque;
1918 7d8406be pbrook
    uint32_t newval;
1919 b0ce84e5 Avi Kivity
    uint32_t mask;
1920 7d8406be pbrook
    int shift;
1921 7d8406be pbrook
1922 7d8406be pbrook
    newval = s->script_ram[addr >> 2];
1923 7d8406be pbrook
    shift = (addr & 3) * 8;
1924 b0ce84e5 Avi Kivity
    mask = ((uint64_t)1 << (size * 8)) - 1;
1925 b0ce84e5 Avi Kivity
    newval &= ~(mask << shift);
1926 7d8406be pbrook
    newval |= val << shift;
1927 7d8406be pbrook
    s->script_ram[addr >> 2] = newval;
1928 7d8406be pbrook
}
1929 7d8406be pbrook
1930 b0ce84e5 Avi Kivity
static uint64_t lsi_ram_read(void *opaque, target_phys_addr_t addr,
1931 b0ce84e5 Avi Kivity
                             unsigned size)
1932 7d8406be pbrook
{
1933 eb40f984 Juan Quintela
    LSIState *s = opaque;
1934 7d8406be pbrook
    uint32_t val;
1935 b0ce84e5 Avi Kivity
    uint32_t mask;
1936 7d8406be pbrook
1937 7d8406be pbrook
    val = s->script_ram[addr >> 2];
1938 b0ce84e5 Avi Kivity
    mask = ((uint64_t)1 << (size * 8)) - 1;
1939 7d8406be pbrook
    val >>= (addr & 3) * 8;
1940 b0ce84e5 Avi Kivity
    return val & mask;
1941 7d8406be pbrook
}
1942 7d8406be pbrook
1943 b0ce84e5 Avi Kivity
static const MemoryRegionOps lsi_ram_ops = {
1944 b0ce84e5 Avi Kivity
    .read = lsi_ram_read,
1945 b0ce84e5 Avi Kivity
    .write = lsi_ram_write,
1946 b0ce84e5 Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
1947 7d8406be pbrook
};
1948 7d8406be pbrook
1949 b0ce84e5 Avi Kivity
static uint64_t lsi_io_read(void *opaque, target_phys_addr_t addr,
1950 b0ce84e5 Avi Kivity
                            unsigned size)
1951 7d8406be pbrook
{
1952 eb40f984 Juan Quintela
    LSIState *s = opaque;
1953 7d8406be pbrook
    return lsi_reg_readb(s, addr & 0xff);
1954 7d8406be pbrook
}
1955 7d8406be pbrook
1956 b0ce84e5 Avi Kivity
static void lsi_io_write(void *opaque, target_phys_addr_t addr,
1957 b0ce84e5 Avi Kivity
                         uint64_t val, unsigned size)
1958 7d8406be pbrook
{
1959 eb40f984 Juan Quintela
    LSIState *s = opaque;
1960 7d8406be pbrook
    lsi_reg_writeb(s, addr & 0xff, val);
1961 7d8406be pbrook
}
1962 7d8406be pbrook
1963 b0ce84e5 Avi Kivity
static const MemoryRegionOps lsi_io_ops = {
1964 b0ce84e5 Avi Kivity
    .read = lsi_io_read,
1965 b0ce84e5 Avi Kivity
    .write = lsi_io_write,
1966 b0ce84e5 Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
1967 b0ce84e5 Avi Kivity
    .impl = {
1968 b0ce84e5 Avi Kivity
        .min_access_size = 1,
1969 b0ce84e5 Avi Kivity
        .max_access_size = 1,
1970 b0ce84e5 Avi Kivity
    },
1971 b0ce84e5 Avi Kivity
};
1972 7d8406be pbrook
1973 54eefd72 Jan Kiszka
static void lsi_scsi_reset(DeviceState *dev)
1974 54eefd72 Jan Kiszka
{
1975 54eefd72 Jan Kiszka
    LSIState *s = DO_UPCAST(LSIState, dev.qdev, dev);
1976 54eefd72 Jan Kiszka
1977 54eefd72 Jan Kiszka
    lsi_soft_reset(s);
1978 54eefd72 Jan Kiszka
}
1979 54eefd72 Jan Kiszka
1980 4a1b0f1c Juan Quintela
static void lsi_pre_save(void *opaque)
1981 777aec7a Nolan
{
1982 777aec7a Nolan
    LSIState *s = opaque;
1983 777aec7a Nolan
1984 b96a0da0 Gerd Hoffmann
    if (s->current) {
1985 b96a0da0 Gerd Hoffmann
        assert(s->current->dma_buf == NULL);
1986 b96a0da0 Gerd Hoffmann
        assert(s->current->dma_len == 0);
1987 b96a0da0 Gerd Hoffmann
    }
1988 042ec49d Gerd Hoffmann
    assert(QTAILQ_EMPTY(&s->queue));
1989 777aec7a Nolan
}
1990 777aec7a Nolan
1991 4a1b0f1c Juan Quintela
static const VMStateDescription vmstate_lsi_scsi = {
1992 4a1b0f1c Juan Quintela
    .name = "lsiscsi",
1993 4a1b0f1c Juan Quintela
    .version_id = 0,
1994 4a1b0f1c Juan Quintela
    .minimum_version_id = 0,
1995 4a1b0f1c Juan Quintela
    .minimum_version_id_old = 0,
1996 4a1b0f1c Juan Quintela
    .pre_save = lsi_pre_save,
1997 4a1b0f1c Juan Quintela
    .fields      = (VMStateField []) {
1998 4a1b0f1c Juan Quintela
        VMSTATE_PCI_DEVICE(dev, LSIState),
1999 4a1b0f1c Juan Quintela
2000 4a1b0f1c Juan Quintela
        VMSTATE_INT32(carry, LSIState),
2001 2f172849 Hannes Reinecke
        VMSTATE_INT32(status, LSIState),
2002 4a1b0f1c Juan Quintela
        VMSTATE_INT32(msg_action, LSIState),
2003 4a1b0f1c Juan Quintela
        VMSTATE_INT32(msg_len, LSIState),
2004 4a1b0f1c Juan Quintela
        VMSTATE_BUFFER(msg, LSIState),
2005 4a1b0f1c Juan Quintela
        VMSTATE_INT32(waiting, LSIState),
2006 4a1b0f1c Juan Quintela
2007 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dsa, LSIState),
2008 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(temp, LSIState),
2009 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dnad, LSIState),
2010 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dbc, LSIState),
2011 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(istat0, LSIState),
2012 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(istat1, LSIState),
2013 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dcmd, LSIState),
2014 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dstat, LSIState),
2015 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dien, LSIState),
2016 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sist0, LSIState),
2017 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sist1, LSIState),
2018 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sien0, LSIState),
2019 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sien1, LSIState),
2020 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(mbox0, LSIState),
2021 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(mbox1, LSIState),
2022 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dfifo, LSIState),
2023 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest2, LSIState),
2024 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest3, LSIState),
2025 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest4, LSIState),
2026 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest5, LSIState),
2027 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ccntl0, LSIState),
2028 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ccntl1, LSIState),
2029 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dsp, LSIState),
2030 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dsps, LSIState),
2031 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dmode, LSIState),
2032 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dcntl, LSIState),
2033 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl0, LSIState),
2034 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl1, LSIState),
2035 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl2, LSIState),
2036 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl3, LSIState),
2037 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sstat0, LSIState),
2038 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sstat1, LSIState),
2039 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scid, LSIState),
2040 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sxfer, LSIState),
2041 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(socl, LSIState),
2042 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sdid, LSIState),
2043 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ssid, LSIState),
2044 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sfbr, LSIState),
2045 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stest1, LSIState),
2046 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stest2, LSIState),
2047 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stest3, LSIState),
2048 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sidl, LSIState),
2049 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stime0, LSIState),
2050 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(respid0, LSIState),
2051 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(respid1, LSIState),
2052 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(mmrs, LSIState),
2053 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(mmws, LSIState),
2054 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(sfs, LSIState),
2055 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(drs, LSIState),
2056 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(sbms, LSIState),
2057 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dbms, LSIState),
2058 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dnad64, LSIState),
2059 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(pmjad1, LSIState),
2060 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(pmjad2, LSIState),
2061 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(rbc, LSIState),
2062 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(ua, LSIState),
2063 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(ia, LSIState),
2064 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(sbc, LSIState),
2065 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(csbc, LSIState),
2066 4a1b0f1c Juan Quintela
        VMSTATE_BUFFER_UNSAFE(scratch, LSIState, 0, 18 * sizeof(uint32_t)),
2067 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sbr, LSIState),
2068 4a1b0f1c Juan Quintela
2069 4a1b0f1c Juan Quintela
        VMSTATE_BUFFER_UNSAFE(script_ram, LSIState, 0, 2048 * sizeof(uint32_t)),
2070 4a1b0f1c Juan Quintela
        VMSTATE_END_OF_LIST()
2071 777aec7a Nolan
    }
2072 4a1b0f1c Juan Quintela
};
2073 777aec7a Nolan
2074 4b09be85 aliguori
static int lsi_scsi_uninit(PCIDevice *d)
2075 4b09be85 aliguori
{
2076 f305261f Juan Quintela
    LSIState *s = DO_UPCAST(LSIState, dev, d);
2077 4b09be85 aliguori
2078 b0ce84e5 Avi Kivity
    memory_region_destroy(&s->mmio_io);
2079 b0ce84e5 Avi Kivity
    memory_region_destroy(&s->ram_io);
2080 b0ce84e5 Avi Kivity
    memory_region_destroy(&s->io_io);
2081 4b09be85 aliguori
2082 4b09be85 aliguori
    return 0;
2083 4b09be85 aliguori
}
2084 4b09be85 aliguori
2085 afd4030c Paolo Bonzini
static const struct SCSIBusInfo lsi_scsi_info = {
2086 afd4030c Paolo Bonzini
    .tcq = true,
2087 7e0380b9 Paolo Bonzini
    .max_target = LSI_MAX_DEVS,
2088 7e0380b9 Paolo Bonzini
    .max_lun = 0,  /* LUN support is buggy */
2089 afd4030c Paolo Bonzini
2090 c6df7102 Paolo Bonzini
    .transfer_data = lsi_transfer_data,
2091 94d3f98a Paolo Bonzini
    .complete = lsi_command_complete,
2092 94d3f98a Paolo Bonzini
    .cancel = lsi_request_cancelled
2093 cfdc1bb0 Paolo Bonzini
};
2094 cfdc1bb0 Paolo Bonzini
2095 81a322d4 Gerd Hoffmann
static int lsi_scsi_init(PCIDevice *dev)
2096 7d8406be pbrook
{
2097 f305261f Juan Quintela
    LSIState *s = DO_UPCAST(LSIState, dev, dev);
2098 deb54399 aliguori
    uint8_t *pci_conf;
2099 7d8406be pbrook
2100 f305261f Juan Quintela
    pci_conf = s->dev.config;
2101 deb54399 aliguori
2102 9167a69a balrog
    /* PCI latency timer = 255 */
2103 5845f0e5 Michael S. Tsirkin
    pci_conf[PCI_LATENCY_TIMER] = 0xff;
2104 817e0b6f Michael S. Tsirkin
    /* Interrupt pin A */
2105 5845f0e5 Michael S. Tsirkin
    pci_conf[PCI_INTERRUPT_PIN] = 0x01;
2106 7d8406be pbrook
2107 b0ce84e5 Avi Kivity
    memory_region_init_io(&s->mmio_io, &lsi_mmio_ops, s, "lsi-mmio", 0x400);
2108 b0ce84e5 Avi Kivity
    memory_region_init_io(&s->ram_io, &lsi_ram_ops, s, "lsi-ram", 0x2000);
2109 b0ce84e5 Avi Kivity
    memory_region_init_io(&s->io_io, &lsi_io_ops, s, "lsi-io", 256);
2110 b0ce84e5 Avi Kivity
2111 e824b2cc Avi Kivity
    pci_register_bar(&s->dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &s->io_io);
2112 e824b2cc Avi Kivity
    pci_register_bar(&s->dev, 1, 0, &s->mmio_io);
2113 e824b2cc Avi Kivity
    pci_register_bar(&s->dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->ram_io);
2114 042ec49d Gerd Hoffmann
    QTAILQ_INIT(&s->queue);
2115 7d8406be pbrook
2116 afd4030c Paolo Bonzini
    scsi_bus_new(&s->bus, &dev->qdev, &lsi_scsi_info);
2117 5b684b5a Gerd Hoffmann
    if (!dev->qdev.hotplugged) {
2118 fa66b909 Markus Armbruster
        return scsi_bus_legacy_handle_cmdline(&s->bus);
2119 5b684b5a Gerd Hoffmann
    }
2120 81a322d4 Gerd Hoffmann
    return 0;
2121 7d8406be pbrook
}
2122 9be5dafe Paul Brook
2123 40021f08 Anthony Liguori
static void lsi_class_init(ObjectClass *klass, void *data)
2124 40021f08 Anthony Liguori
{
2125 39bffca2 Anthony Liguori
    DeviceClass *dc = DEVICE_CLASS(klass);
2126 40021f08 Anthony Liguori
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
2127 40021f08 Anthony Liguori
2128 40021f08 Anthony Liguori
    k->init = lsi_scsi_init;
2129 40021f08 Anthony Liguori
    k->exit = lsi_scsi_uninit;
2130 40021f08 Anthony Liguori
    k->vendor_id = PCI_VENDOR_ID_LSI_LOGIC;
2131 40021f08 Anthony Liguori
    k->device_id = PCI_DEVICE_ID_LSI_53C895A;
2132 40021f08 Anthony Liguori
    k->class_id = PCI_CLASS_STORAGE_SCSI;
2133 40021f08 Anthony Liguori
    k->subsystem_id = 0x1000;
2134 39bffca2 Anthony Liguori
    dc->reset = lsi_scsi_reset;
2135 39bffca2 Anthony Liguori
    dc->vmsd = &vmstate_lsi_scsi;
2136 40021f08 Anthony Liguori
}
2137 40021f08 Anthony Liguori
2138 39bffca2 Anthony Liguori
static TypeInfo lsi_info = {
2139 39bffca2 Anthony Liguori
    .name          = "lsi53c895a",
2140 39bffca2 Anthony Liguori
    .parent        = TYPE_PCI_DEVICE,
2141 39bffca2 Anthony Liguori
    .instance_size = sizeof(LSIState),
2142 39bffca2 Anthony Liguori
    .class_init    = lsi_class_init,
2143 0aab0d3a Gerd Hoffmann
};
2144 0aab0d3a Gerd Hoffmann
2145 83f7d43a Andreas Färber
static void lsi53c895a_register_types(void)
2146 9be5dafe Paul Brook
{
2147 39bffca2 Anthony Liguori
    type_register_static(&lsi_info);
2148 9be5dafe Paul Brook
}
2149 9be5dafe Paul Brook
2150 83f7d43a Andreas Färber
type_init(lsi53c895a_register_types)