Statistics
| Branch: | Revision:

root / exec-all.h @ 408392b3

History | View | Annotate | Download (11.7 kB)

1 d4e8164f bellard
/*
2 d4e8164f bellard
 * internal execution defines for qemu
3 5fafdf24 ths
 *
4 d4e8164f bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 d4e8164f bellard
 *
6 d4e8164f bellard
 * This library is free software; you can redistribute it and/or
7 d4e8164f bellard
 * modify it under the terms of the GNU Lesser General Public
8 d4e8164f bellard
 * License as published by the Free Software Foundation; either
9 d4e8164f bellard
 * version 2 of the License, or (at your option) any later version.
10 d4e8164f bellard
 *
11 d4e8164f bellard
 * This library is distributed in the hope that it will be useful,
12 d4e8164f bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 d4e8164f bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 d4e8164f bellard
 * Lesser General Public License for more details.
15 d4e8164f bellard
 *
16 d4e8164f bellard
 * You should have received a copy of the GNU Lesser General Public
17 8167ee88 Blue Swirl
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 d4e8164f bellard
 */
19 d4e8164f bellard
20 875cdcf6 aliguori
#ifndef _EXEC_ALL_H_
21 875cdcf6 aliguori
#define _EXEC_ALL_H_
22 7d99a001 blueswir1
23 7d99a001 blueswir1
#include "qemu-common.h"
24 7d99a001 blueswir1
25 b346ff46 bellard
/* allow to see translation results - the slowdown should be negligible, so we leave it */
26 de9a95f0 aurel32
#define DEBUG_DISAS
27 b346ff46 bellard
28 41c1b1c9 Paul Brook
/* Page tracking code uses ram addresses in system mode, and virtual
29 41c1b1c9 Paul Brook
   addresses in userspace mode.  Define tb_page_addr_t to be an appropriate
30 41c1b1c9 Paul Brook
   type.  */
31 41c1b1c9 Paul Brook
#if defined(CONFIG_USER_ONLY)
32 b480d9b7 Paul Brook
typedef abi_ulong tb_page_addr_t;
33 41c1b1c9 Paul Brook
#else
34 41c1b1c9 Paul Brook
typedef ram_addr_t tb_page_addr_t;
35 41c1b1c9 Paul Brook
#endif
36 41c1b1c9 Paul Brook
37 b346ff46 bellard
/* is_jmp field values */
38 b346ff46 bellard
#define DISAS_NEXT    0 /* next instruction can be analyzed */
39 b346ff46 bellard
#define DISAS_JUMP    1 /* only pc was modified dynamically */
40 b346ff46 bellard
#define DISAS_UPDATE  2 /* cpu state was modified dynamically */
41 b346ff46 bellard
#define DISAS_TB_JUMP 3 /* only pc was modified statically */
42 b346ff46 bellard
43 2e70f6ef pbrook
typedef struct TranslationBlock TranslationBlock;
44 b346ff46 bellard
45 b346ff46 bellard
/* XXX: make safe guess about sizes */
46 b689c622 Aurelien Jarno
#define MAX_OP_PER_INSTR 96
47 4d0e4ac7 Stuart Brady
48 4d0e4ac7 Stuart Brady
#if HOST_LONG_BITS == 32
49 4d0e4ac7 Stuart Brady
#define MAX_OPC_PARAM_PER_ARG 2
50 4d0e4ac7 Stuart Brady
#else
51 4d0e4ac7 Stuart Brady
#define MAX_OPC_PARAM_PER_ARG 1
52 4d0e4ac7 Stuart Brady
#endif
53 4d0e4ac7 Stuart Brady
#define MAX_OPC_PARAM_IARGS 4
54 4d0e4ac7 Stuart Brady
#define MAX_OPC_PARAM_OARGS 1
55 4d0e4ac7 Stuart Brady
#define MAX_OPC_PARAM_ARGS (MAX_OPC_PARAM_IARGS + MAX_OPC_PARAM_OARGS)
56 4d0e4ac7 Stuart Brady
57 4d0e4ac7 Stuart Brady
/* A Call op needs up to 4 + 2N parameters on 32-bit archs,
58 4d0e4ac7 Stuart Brady
 * and up to 4 + N parameters on 64-bit archs
59 4d0e4ac7 Stuart Brady
 * (N = number of input arguments + output arguments).  */
60 4d0e4ac7 Stuart Brady
#define MAX_OPC_PARAM (4 + (MAX_OPC_PARAM_PER_ARG * MAX_OPC_PARAM_ARGS))
61 6db73509 Aurelien Jarno
#define OPC_BUF_SIZE 640
62 b346ff46 bellard
#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
63 b346ff46 bellard
64 a208e54a pbrook
/* Maximum size a TCG op can expand to.  This is complicated because a
65 0cbfcd2b Aurelien Jarno
   single op may require several host instructions and register reloads.
66 0cbfcd2b Aurelien Jarno
   For now take a wild guess at 192 bytes, which should allow at least
67 a208e54a pbrook
   a couple of fixup instructions per argument.  */
68 0cbfcd2b Aurelien Jarno
#define TCG_MAX_OP_SIZE 192
69 a208e54a pbrook
70 0115be31 pbrook
#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
71 b346ff46 bellard
72 c27004ec bellard
extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
73 b346ff46 bellard
extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
74 2e70f6ef pbrook
extern uint16_t gen_opc_icount[OPC_BUF_SIZE];
75 b346ff46 bellard
76 79383c9c blueswir1
#include "qemu-log.h"
77 b346ff46 bellard
78 2cfc5f17 ths
void gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
79 2cfc5f17 ths
void gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
80 d2856f1a aurel32
void gen_pc_load(CPUState *env, struct TranslationBlock *tb,
81 d2856f1a aurel32
                 unsigned long searched_pc, int pc_pos, void *puc);
82 d2856f1a aurel32
83 57fec1fe bellard
void cpu_gen_init(void);
84 4c3a88a2 bellard
int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
85 d07bde88 blueswir1
                 int *gen_code_size_ptr);
86 5fafdf24 ths
int cpu_restore_state(struct TranslationBlock *tb,
87 58fe2f10 bellard
                      CPUState *env, unsigned long searched_pc,
88 58fe2f10 bellard
                      void *puc);
89 5fafdf24 ths
int cpu_restore_state_copy(struct TranslationBlock *tb,
90 58fe2f10 bellard
                           CPUState *env, unsigned long searched_pc,
91 58fe2f10 bellard
                           void *puc);
92 2e12669a bellard
void cpu_resume_from_signal(CPUState *env1, void *puc);
93 2e70f6ef pbrook
void cpu_io_recompile(CPUState *env, void *retaddr);
94 2e70f6ef pbrook
TranslationBlock *tb_gen_code(CPUState *env, 
95 2e70f6ef pbrook
                              target_ulong pc, target_ulong cs_base, int flags,
96 2e70f6ef pbrook
                              int cflags);
97 6a00d601 bellard
void cpu_exec_init(CPUState *env);
98 a5e50b26 malc
void QEMU_NORETURN cpu_loop_exit(void);
99 53a5960a pbrook
int page_unprotect(target_ulong address, unsigned long pc, void *puc);
100 41c1b1c9 Paul Brook
void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
101 2e12669a bellard
                                   int is_cpu_write_access);
102 4390df51 bellard
void tb_invalidate_page_range(target_ulong start, target_ulong end);
103 2e12669a bellard
void tlb_flush_page(CPUState *env, target_ulong addr);
104 ee8b7021 bellard
void tlb_flush(CPUState *env, int flush_global);
105 c527ee8f Paul Brook
#if !defined(CONFIG_USER_ONLY)
106 d4c430a8 Paul Brook
void tlb_set_page(CPUState *env, target_ulong vaddr,
107 d4c430a8 Paul Brook
                  target_phys_addr_t paddr, int prot,
108 d4c430a8 Paul Brook
                  int mmu_idx, target_ulong size);
109 c527ee8f Paul Brook
#endif
110 d4e8164f bellard
111 d4e8164f bellard
#define CODE_GEN_ALIGN           16 /* must be >= of the size of a icache line */
112 d4e8164f bellard
113 4390df51 bellard
#define CODE_GEN_PHYS_HASH_BITS     15
114 4390df51 bellard
#define CODE_GEN_PHYS_HASH_SIZE     (1 << CODE_GEN_PHYS_HASH_BITS)
115 4390df51 bellard
116 26a5f13b bellard
#define MIN_CODE_GEN_BUFFER_SIZE     (1024 * 1024)
117 d4e8164f bellard
118 4390df51 bellard
/* estimated block size for TB allocation */
119 4390df51 bellard
/* XXX: use a per code average code fragment size and modulate it
120 4390df51 bellard
   according to the host CPU */
121 4390df51 bellard
#if defined(CONFIG_SOFTMMU)
122 4390df51 bellard
#define CODE_GEN_AVG_BLOCK_SIZE 128
123 4390df51 bellard
#else
124 4390df51 bellard
#define CODE_GEN_AVG_BLOCK_SIZE 64
125 4390df51 bellard
#endif
126 4390df51 bellard
127 a8cd70fc Filip Navara
#if defined(_ARCH_PPC) || defined(__x86_64__) || defined(__arm__) || defined(__i386__)
128 d4e8164f bellard
#define USE_DIRECT_JUMP
129 d4e8164f bellard
#endif
130 d4e8164f bellard
131 2e70f6ef pbrook
struct TranslationBlock {
132 2e12669a bellard
    target_ulong pc;   /* simulated PC corresponding to this block (EIP + CS base) */
133 2e12669a bellard
    target_ulong cs_base; /* CS base for this block */
134 c068688b j_mayer
    uint64_t flags; /* flags defining in which context the code was generated */
135 d4e8164f bellard
    uint16_t size;      /* size of target code for this block (1 <=
136 d4e8164f bellard
                           size <= TARGET_PAGE_SIZE) */
137 58fe2f10 bellard
    uint16_t cflags;    /* compile flags */
138 2e70f6ef pbrook
#define CF_COUNT_MASK  0x7fff
139 2e70f6ef pbrook
#define CF_LAST_IO     0x8000 /* Last insn may be an IO access.  */
140 58fe2f10 bellard
141 d4e8164f bellard
    uint8_t *tc_ptr;    /* pointer to the translated code */
142 4390df51 bellard
    /* next matching tb for physical address. */
143 5fafdf24 ths
    struct TranslationBlock *phys_hash_next;
144 4390df51 bellard
    /* first and second physical page containing code. The lower bit
145 4390df51 bellard
       of the pointer tells the index in page_next[] */
146 5fafdf24 ths
    struct TranslationBlock *page_next[2];
147 41c1b1c9 Paul Brook
    tb_page_addr_t page_addr[2];
148 4390df51 bellard
149 d4e8164f bellard
    /* the following data are used to directly call another TB from
150 d4e8164f bellard
       the code of this one. */
151 d4e8164f bellard
    uint16_t tb_next_offset[2]; /* offset of original jump target */
152 d4e8164f bellard
#ifdef USE_DIRECT_JUMP
153 efc0a514 Filip Navara
    uint16_t tb_jmp_offset[2]; /* offset of jump instruction */
154 d4e8164f bellard
#else
155 57fec1fe bellard
    unsigned long tb_next[2]; /* address of jump generated code */
156 d4e8164f bellard
#endif
157 d4e8164f bellard
    /* list of TBs jumping to this one. This is a circular list using
158 d4e8164f bellard
       the two least significant bits of the pointers to tell what is
159 d4e8164f bellard
       the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
160 d4e8164f bellard
       jmp_first */
161 5fafdf24 ths
    struct TranslationBlock *jmp_next[2];
162 d4e8164f bellard
    struct TranslationBlock *jmp_first;
163 2e70f6ef pbrook
    uint32_t icount;
164 2e70f6ef pbrook
};
165 d4e8164f bellard
166 b362e5e0 pbrook
static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
167 b362e5e0 pbrook
{
168 b362e5e0 pbrook
    target_ulong tmp;
169 b362e5e0 pbrook
    tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
170 b5e19d4c edgar_igl
    return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK;
171 b362e5e0 pbrook
}
172 b362e5e0 pbrook
173 8a40a180 bellard
static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
174 d4e8164f bellard
{
175 b362e5e0 pbrook
    target_ulong tmp;
176 b362e5e0 pbrook
    tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
177 b5e19d4c edgar_igl
    return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK)
178 b5e19d4c edgar_igl
            | (tmp & TB_JMP_ADDR_MASK));
179 d4e8164f bellard
}
180 d4e8164f bellard
181 41c1b1c9 Paul Brook
static inline unsigned int tb_phys_hash_func(tb_page_addr_t pc)
182 4390df51 bellard
{
183 4390df51 bellard
    return pc & (CODE_GEN_PHYS_HASH_SIZE - 1);
184 4390df51 bellard
}
185 4390df51 bellard
186 c27004ec bellard
TranslationBlock *tb_alloc(target_ulong pc);
187 2e70f6ef pbrook
void tb_free(TranslationBlock *tb);
188 0124311e bellard
void tb_flush(CPUState *env);
189 41c1b1c9 Paul Brook
void tb_link_page(TranslationBlock *tb,
190 41c1b1c9 Paul Brook
                  tb_page_addr_t phys_pc, tb_page_addr_t phys_page2);
191 41c1b1c9 Paul Brook
void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr);
192 d4e8164f bellard
193 4390df51 bellard
extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
194 d4e8164f bellard
extern uint8_t *code_gen_ptr;
195 26a5f13b bellard
extern int code_gen_max_blocks;
196 d4e8164f bellard
197 4390df51 bellard
#if defined(USE_DIRECT_JUMP)
198 4390df51 bellard
199 e58ffeb3 malc
#if defined(_ARCH_PPC)
200 810260a8 malc
extern void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr);
201 810260a8 malc
#define tb_set_jmp_target1 ppc_tb_set_jmp_target
202 57fec1fe bellard
#elif defined(__i386__) || defined(__x86_64__)
203 4390df51 bellard
static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
204 4390df51 bellard
{
205 4390df51 bellard
    /* patch the branch destination */
206 4390df51 bellard
    *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
207 1235fc06 ths
    /* no need to flush icache explicitly */
208 4390df51 bellard
}
209 811d4cf4 balrog
#elif defined(__arm__)
210 811d4cf4 balrog
static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
211 811d4cf4 balrog
{
212 3233f0d4 balrog
#if QEMU_GNUC_PREREQ(4, 1)
213 3233f0d4 balrog
    void __clear_cache(char *beg, char *end);
214 3233f0d4 balrog
#else
215 811d4cf4 balrog
    register unsigned long _beg __asm ("a1");
216 811d4cf4 balrog
    register unsigned long _end __asm ("a2");
217 811d4cf4 balrog
    register unsigned long _flg __asm ("a3");
218 3233f0d4 balrog
#endif
219 811d4cf4 balrog
220 811d4cf4 balrog
    /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
221 87b78ad1 Laurent Desnogues
    *(uint32_t *)jmp_addr =
222 87b78ad1 Laurent Desnogues
        (*(uint32_t *)jmp_addr & ~0xffffff)
223 87b78ad1 Laurent Desnogues
        | (((addr - (jmp_addr + 8)) >> 2) & 0xffffff);
224 811d4cf4 balrog
225 3233f0d4 balrog
#if QEMU_GNUC_PREREQ(4, 1)
226 3233f0d4 balrog
    __clear_cache((char *) jmp_addr, (char *) jmp_addr + 4);
227 3233f0d4 balrog
#else
228 811d4cf4 balrog
    /* flush icache */
229 811d4cf4 balrog
    _beg = jmp_addr;
230 811d4cf4 balrog
    _end = jmp_addr + 4;
231 811d4cf4 balrog
    _flg = 0;
232 811d4cf4 balrog
    __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
233 3233f0d4 balrog
#endif
234 811d4cf4 balrog
}
235 4390df51 bellard
#endif
236 d4e8164f bellard
237 5fafdf24 ths
static inline void tb_set_jmp_target(TranslationBlock *tb,
238 4cbb86e1 bellard
                                     int n, unsigned long addr)
239 4cbb86e1 bellard
{
240 4cbb86e1 bellard
    unsigned long offset;
241 4cbb86e1 bellard
242 4cbb86e1 bellard
    offset = tb->tb_jmp_offset[n];
243 4cbb86e1 bellard
    tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
244 4cbb86e1 bellard
}
245 4cbb86e1 bellard
246 d4e8164f bellard
#else
247 d4e8164f bellard
248 d4e8164f bellard
/* set the jump target */
249 5fafdf24 ths
static inline void tb_set_jmp_target(TranslationBlock *tb,
250 d4e8164f bellard
                                     int n, unsigned long addr)
251 d4e8164f bellard
{
252 95f7652d bellard
    tb->tb_next[n] = addr;
253 d4e8164f bellard
}
254 d4e8164f bellard
255 d4e8164f bellard
#endif
256 d4e8164f bellard
257 5fafdf24 ths
static inline void tb_add_jump(TranslationBlock *tb, int n,
258 d4e8164f bellard
                               TranslationBlock *tb_next)
259 d4e8164f bellard
{
260 cf25629d bellard
    /* NOTE: this test is only needed for thread safety */
261 cf25629d bellard
    if (!tb->jmp_next[n]) {
262 cf25629d bellard
        /* patch the native jump address */
263 cf25629d bellard
        tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
264 3b46e624 ths
265 cf25629d bellard
        /* add in TB jmp circular list */
266 cf25629d bellard
        tb->jmp_next[n] = tb_next->jmp_first;
267 cf25629d bellard
        tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
268 cf25629d bellard
    }
269 d4e8164f bellard
}
270 d4e8164f bellard
271 a513fe19 bellard
TranslationBlock *tb_find_pc(unsigned long pc_ptr);
272 a513fe19 bellard
273 d5975363 pbrook
#include "qemu-lock.h"
274 d4e8164f bellard
275 c227f099 Anthony Liguori
extern spinlock_t tb_lock;
276 d4e8164f bellard
277 36bdbe54 bellard
extern int tb_invalidated_flag;
278 6e59c1db bellard
279 e95c8d51 bellard
#if !defined(CONFIG_USER_ONLY)
280 6e59c1db bellard
281 b3755a91 Paul Brook
extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
282 b3755a91 Paul Brook
extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
283 b3755a91 Paul Brook
extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
284 b3755a91 Paul Brook
285 6ebbf390 j_mayer
void tlb_fill(target_ulong addr, int is_write, int mmu_idx,
286 6e59c1db bellard
              void *retaddr);
287 6e59c1db bellard
288 79383c9c blueswir1
#include "softmmu_defs.h"
289 79383c9c blueswir1
290 6ebbf390 j_mayer
#define ACCESS_TYPE (NB_MMU_MODES + 1)
291 6e59c1db bellard
#define MEMSUFFIX _code
292 6e59c1db bellard
#define env cpu_single_env
293 6e59c1db bellard
294 6e59c1db bellard
#define DATA_SIZE 1
295 6e59c1db bellard
#include "softmmu_header.h"
296 6e59c1db bellard
297 6e59c1db bellard
#define DATA_SIZE 2
298 6e59c1db bellard
#include "softmmu_header.h"
299 6e59c1db bellard
300 6e59c1db bellard
#define DATA_SIZE 4
301 6e59c1db bellard
#include "softmmu_header.h"
302 6e59c1db bellard
303 c27004ec bellard
#define DATA_SIZE 8
304 c27004ec bellard
#include "softmmu_header.h"
305 c27004ec bellard
306 6e59c1db bellard
#undef ACCESS_TYPE
307 6e59c1db bellard
#undef MEMSUFFIX
308 6e59c1db bellard
#undef env
309 6e59c1db bellard
310 6e59c1db bellard
#endif
311 4390df51 bellard
312 4390df51 bellard
#if defined(CONFIG_USER_ONLY)
313 41c1b1c9 Paul Brook
static inline tb_page_addr_t get_page_addr_code(CPUState *env1, target_ulong addr)
314 4390df51 bellard
{
315 4390df51 bellard
    return addr;
316 4390df51 bellard
}
317 4390df51 bellard
#else
318 4390df51 bellard
/* NOTE: this function can trigger an exception */
319 1ccde1cb bellard
/* NOTE2: the returned address is not exactly the physical address: it
320 1ccde1cb bellard
   is the offset relative to phys_ram_base */
321 41c1b1c9 Paul Brook
static inline tb_page_addr_t get_page_addr_code(CPUState *env1, target_ulong addr)
322 4390df51 bellard
{
323 4d7a0880 blueswir1
    int mmu_idx, page_index, pd;
324 5579c7f3 pbrook
    void *p;
325 4390df51 bellard
326 4d7a0880 blueswir1
    page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
327 4d7a0880 blueswir1
    mmu_idx = cpu_mmu_index(env1);
328 551bd27f ths
    if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code !=
329 551bd27f ths
                 (addr & TARGET_PAGE_MASK))) {
330 c27004ec bellard
        ldub_code(addr);
331 c27004ec bellard
    }
332 4d7a0880 blueswir1
    pd = env1->tlb_table[mmu_idx][page_index].addr_code & ~TARGET_PAGE_MASK;
333 2a4188a3 bellard
    if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
334 647de6ca ths
#if defined(TARGET_SPARC) || defined(TARGET_MIPS)
335 e18231a3 blueswir1
        do_unassigned_access(addr, 0, 1, 0, 4);
336 6c36d3fa blueswir1
#else
337 4d7a0880 blueswir1
        cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
338 6c36d3fa blueswir1
#endif
339 4390df51 bellard
    }
340 5579c7f3 pbrook
    p = (void *)(unsigned long)addr
341 5579c7f3 pbrook
        + env1->tlb_table[mmu_idx][page_index].addend;
342 5579c7f3 pbrook
    return qemu_ram_addr_from_host(p);
343 4390df51 bellard
}
344 4390df51 bellard
#endif
345 9df217a3 bellard
346 dde2367e aliguori
typedef void (CPUDebugExcpHandler)(CPUState *env);
347 dde2367e aliguori
348 dde2367e aliguori
CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler);
349 1b530a6d aurel32
350 1b530a6d aurel32
/* vl.c */
351 1b530a6d aurel32
extern int singlestep;
352 1b530a6d aurel32
353 1a28cac3 Marcelo Tosatti
/* cpu-exec.c */
354 1a28cac3 Marcelo Tosatti
extern volatile sig_atomic_t exit_request;
355 1a28cac3 Marcelo Tosatti
356 875cdcf6 aliguori
#endif