Statistics
| Branch: | Revision:

root / hw / lsi53c895a.c @ 52ce6f05

History | View | Annotate | Download (61.3 kB)

1 5fafdf24 ths
/*
2 7d8406be pbrook
 * QEMU LSI53C895A SCSI Host Bus Adapter emulation
3 7d8406be pbrook
 *
4 7d8406be pbrook
 * Copyright (c) 2006 CodeSourcery.
5 7d8406be pbrook
 * Written by Paul Brook
6 7d8406be pbrook
 *
7 8e31bf38 Matthew Fernandez
 * This code is licensed under the LGPL.
8 7d8406be pbrook
 */
9 7d8406be pbrook
10 7d8406be pbrook
/* ??? Need to check if the {read,write}[wl] routines work properly on
11 7d8406be pbrook
   big-endian targets.  */
12 7d8406be pbrook
13 a15fdf86 Laszlo Ast
#include <assert.h>
14 777aec7a Nolan
15 87ecb68b pbrook
#include "hw.h"
16 87ecb68b pbrook
#include "pci.h"
17 43b443b6 Gerd Hoffmann
#include "scsi.h"
18 7d8406be pbrook
19 7d8406be pbrook
//#define DEBUG_LSI
20 7d8406be pbrook
//#define DEBUG_LSI_REG
21 7d8406be pbrook
22 7d8406be pbrook
#ifdef DEBUG_LSI
23 001faf32 Blue Swirl
#define DPRINTF(fmt, ...) \
24 001faf32 Blue Swirl
do { printf("lsi_scsi: " fmt , ## __VA_ARGS__); } while (0)
25 001faf32 Blue Swirl
#define BADF(fmt, ...) \
26 001faf32 Blue Swirl
do { fprintf(stderr, "lsi_scsi: error: " fmt , ## __VA_ARGS__); exit(1);} while (0)
27 7d8406be pbrook
#else
28 001faf32 Blue Swirl
#define DPRINTF(fmt, ...) do {} while(0)
29 001faf32 Blue Swirl
#define BADF(fmt, ...) \
30 001faf32 Blue Swirl
do { fprintf(stderr, "lsi_scsi: error: " fmt , ## __VA_ARGS__);} while (0)
31 7d8406be pbrook
#endif
32 7d8406be pbrook
33 18e08a55 Michael S. Tsirkin
#define LSI_MAX_DEVS 7
34 18e08a55 Michael S. Tsirkin
35 7d8406be pbrook
#define LSI_SCNTL0_TRG    0x01
36 7d8406be pbrook
#define LSI_SCNTL0_AAP    0x02
37 7d8406be pbrook
#define LSI_SCNTL0_EPC    0x08
38 7d8406be pbrook
#define LSI_SCNTL0_WATN   0x10
39 7d8406be pbrook
#define LSI_SCNTL0_START  0x20
40 7d8406be pbrook
41 7d8406be pbrook
#define LSI_SCNTL1_SST    0x01
42 7d8406be pbrook
#define LSI_SCNTL1_IARB   0x02
43 7d8406be pbrook
#define LSI_SCNTL1_AESP   0x04
44 7d8406be pbrook
#define LSI_SCNTL1_RST    0x08
45 7d8406be pbrook
#define LSI_SCNTL1_CON    0x10
46 7d8406be pbrook
#define LSI_SCNTL1_DHP    0x20
47 7d8406be pbrook
#define LSI_SCNTL1_ADB    0x40
48 7d8406be pbrook
#define LSI_SCNTL1_EXC    0x80
49 7d8406be pbrook
50 7d8406be pbrook
#define LSI_SCNTL2_WSR    0x01
51 7d8406be pbrook
#define LSI_SCNTL2_VUE0   0x02
52 7d8406be pbrook
#define LSI_SCNTL2_VUE1   0x04
53 7d8406be pbrook
#define LSI_SCNTL2_WSS    0x08
54 7d8406be pbrook
#define LSI_SCNTL2_SLPHBEN 0x10
55 7d8406be pbrook
#define LSI_SCNTL2_SLPMD  0x20
56 7d8406be pbrook
#define LSI_SCNTL2_CHM    0x40
57 7d8406be pbrook
#define LSI_SCNTL2_SDU    0x80
58 7d8406be pbrook
59 7d8406be pbrook
#define LSI_ISTAT0_DIP    0x01
60 7d8406be pbrook
#define LSI_ISTAT0_SIP    0x02
61 7d8406be pbrook
#define LSI_ISTAT0_INTF   0x04
62 7d8406be pbrook
#define LSI_ISTAT0_CON    0x08
63 7d8406be pbrook
#define LSI_ISTAT0_SEM    0x10
64 7d8406be pbrook
#define LSI_ISTAT0_SIGP   0x20
65 7d8406be pbrook
#define LSI_ISTAT0_SRST   0x40
66 7d8406be pbrook
#define LSI_ISTAT0_ABRT   0x80
67 7d8406be pbrook
68 7d8406be pbrook
#define LSI_ISTAT1_SI     0x01
69 7d8406be pbrook
#define LSI_ISTAT1_SRUN   0x02
70 7d8406be pbrook
#define LSI_ISTAT1_FLSH   0x04
71 7d8406be pbrook
72 7d8406be pbrook
#define LSI_SSTAT0_SDP0   0x01
73 7d8406be pbrook
#define LSI_SSTAT0_RST    0x02
74 7d8406be pbrook
#define LSI_SSTAT0_WOA    0x04
75 7d8406be pbrook
#define LSI_SSTAT0_LOA    0x08
76 7d8406be pbrook
#define LSI_SSTAT0_AIP    0x10
77 7d8406be pbrook
#define LSI_SSTAT0_OLF    0x20
78 7d8406be pbrook
#define LSI_SSTAT0_ORF    0x40
79 7d8406be pbrook
#define LSI_SSTAT0_ILF    0x80
80 7d8406be pbrook
81 7d8406be pbrook
#define LSI_SIST0_PAR     0x01
82 7d8406be pbrook
#define LSI_SIST0_RST     0x02
83 7d8406be pbrook
#define LSI_SIST0_UDC     0x04
84 7d8406be pbrook
#define LSI_SIST0_SGE     0x08
85 7d8406be pbrook
#define LSI_SIST0_RSL     0x10
86 7d8406be pbrook
#define LSI_SIST0_SEL     0x20
87 7d8406be pbrook
#define LSI_SIST0_CMP     0x40
88 7d8406be pbrook
#define LSI_SIST0_MA      0x80
89 7d8406be pbrook
90 7d8406be pbrook
#define LSI_SIST1_HTH     0x01
91 7d8406be pbrook
#define LSI_SIST1_GEN     0x02
92 7d8406be pbrook
#define LSI_SIST1_STO     0x04
93 7d8406be pbrook
#define LSI_SIST1_SBMC    0x10
94 7d8406be pbrook
95 7d8406be pbrook
#define LSI_SOCL_IO       0x01
96 7d8406be pbrook
#define LSI_SOCL_CD       0x02
97 7d8406be pbrook
#define LSI_SOCL_MSG      0x04
98 7d8406be pbrook
#define LSI_SOCL_ATN      0x08
99 7d8406be pbrook
#define LSI_SOCL_SEL      0x10
100 7d8406be pbrook
#define LSI_SOCL_BSY      0x20
101 7d8406be pbrook
#define LSI_SOCL_ACK      0x40
102 7d8406be pbrook
#define LSI_SOCL_REQ      0x80
103 7d8406be pbrook
104 7d8406be pbrook
#define LSI_DSTAT_IID     0x01
105 7d8406be pbrook
#define LSI_DSTAT_SIR     0x04
106 7d8406be pbrook
#define LSI_DSTAT_SSI     0x08
107 7d8406be pbrook
#define LSI_DSTAT_ABRT    0x10
108 7d8406be pbrook
#define LSI_DSTAT_BF      0x20
109 7d8406be pbrook
#define LSI_DSTAT_MDPE    0x40
110 7d8406be pbrook
#define LSI_DSTAT_DFE     0x80
111 7d8406be pbrook
112 7d8406be pbrook
#define LSI_DCNTL_COM     0x01
113 7d8406be pbrook
#define LSI_DCNTL_IRQD    0x02
114 7d8406be pbrook
#define LSI_DCNTL_STD     0x04
115 7d8406be pbrook
#define LSI_DCNTL_IRQM    0x08
116 7d8406be pbrook
#define LSI_DCNTL_SSM     0x10
117 7d8406be pbrook
#define LSI_DCNTL_PFEN    0x20
118 7d8406be pbrook
#define LSI_DCNTL_PFF     0x40
119 7d8406be pbrook
#define LSI_DCNTL_CLSE    0x80
120 7d8406be pbrook
121 7d8406be pbrook
#define LSI_DMODE_MAN     0x01
122 7d8406be pbrook
#define LSI_DMODE_BOF     0x02
123 7d8406be pbrook
#define LSI_DMODE_ERMP    0x04
124 7d8406be pbrook
#define LSI_DMODE_ERL     0x08
125 7d8406be pbrook
#define LSI_DMODE_DIOM    0x10
126 7d8406be pbrook
#define LSI_DMODE_SIOM    0x20
127 7d8406be pbrook
128 7d8406be pbrook
#define LSI_CTEST2_DACK   0x01
129 7d8406be pbrook
#define LSI_CTEST2_DREQ   0x02
130 7d8406be pbrook
#define LSI_CTEST2_TEOP   0x04
131 7d8406be pbrook
#define LSI_CTEST2_PCICIE 0x08
132 7d8406be pbrook
#define LSI_CTEST2_CM     0x10
133 7d8406be pbrook
#define LSI_CTEST2_CIO    0x20
134 7d8406be pbrook
#define LSI_CTEST2_SIGP   0x40
135 7d8406be pbrook
#define LSI_CTEST2_DDIR   0x80
136 7d8406be pbrook
137 7d8406be pbrook
#define LSI_CTEST5_BL2    0x04
138 7d8406be pbrook
#define LSI_CTEST5_DDIR   0x08
139 7d8406be pbrook
#define LSI_CTEST5_MASR   0x10
140 7d8406be pbrook
#define LSI_CTEST5_DFSN   0x20
141 7d8406be pbrook
#define LSI_CTEST5_BBCK   0x40
142 7d8406be pbrook
#define LSI_CTEST5_ADCK   0x80
143 7d8406be pbrook
144 7d8406be pbrook
#define LSI_CCNTL0_DILS   0x01
145 7d8406be pbrook
#define LSI_CCNTL0_DISFC  0x10
146 7d8406be pbrook
#define LSI_CCNTL0_ENNDJ  0x20
147 7d8406be pbrook
#define LSI_CCNTL0_PMJCTL 0x40
148 7d8406be pbrook
#define LSI_CCNTL0_ENPMJ  0x80
149 7d8406be pbrook
150 b25cf589 aliguori
#define LSI_CCNTL1_EN64DBMV  0x01
151 b25cf589 aliguori
#define LSI_CCNTL1_EN64TIBMV 0x02
152 b25cf589 aliguori
#define LSI_CCNTL1_64TIMOD   0x04
153 b25cf589 aliguori
#define LSI_CCNTL1_DDAC      0x08
154 b25cf589 aliguori
#define LSI_CCNTL1_ZMOD      0x80
155 b25cf589 aliguori
156 e560125e Laszlo Ast
/* Enable Response to Reselection */
157 e560125e Laszlo Ast
#define LSI_SCID_RRE      0x60
158 e560125e Laszlo Ast
159 b25cf589 aliguori
#define LSI_CCNTL1_40BIT (LSI_CCNTL1_EN64TIBMV|LSI_CCNTL1_64TIMOD)
160 b25cf589 aliguori
161 7d8406be pbrook
#define PHASE_DO          0
162 7d8406be pbrook
#define PHASE_DI          1
163 7d8406be pbrook
#define PHASE_CMD         2
164 7d8406be pbrook
#define PHASE_ST          3
165 7d8406be pbrook
#define PHASE_MO          6
166 7d8406be pbrook
#define PHASE_MI          7
167 7d8406be pbrook
#define PHASE_MASK        7
168 7d8406be pbrook
169 a917d384 pbrook
/* Maximum length of MSG IN data.  */
170 a917d384 pbrook
#define LSI_MAX_MSGIN_LEN 8
171 a917d384 pbrook
172 a917d384 pbrook
/* Flag set if this is a tagged command.  */
173 a917d384 pbrook
#define LSI_TAG_VALID     (1 << 16)
174 a917d384 pbrook
175 042ec49d Gerd Hoffmann
typedef struct lsi_request {
176 5c6c0e51 Hannes Reinecke
    SCSIRequest *req;
177 a917d384 pbrook
    uint32_t tag;
178 b96a0da0 Gerd Hoffmann
    uint32_t dma_len;
179 b96a0da0 Gerd Hoffmann
    uint8_t *dma_buf;
180 a917d384 pbrook
    uint32_t pending;
181 a917d384 pbrook
    int out;
182 042ec49d Gerd Hoffmann
    QTAILQ_ENTRY(lsi_request) next;
183 042ec49d Gerd Hoffmann
} lsi_request;
184 4d611c9a pbrook
185 7d8406be pbrook
typedef struct {
186 f305261f Juan Quintela
    PCIDevice dev;
187 b0ce84e5 Avi Kivity
    MemoryRegion mmio_io;
188 b0ce84e5 Avi Kivity
    MemoryRegion ram_io;
189 b0ce84e5 Avi Kivity
    MemoryRegion io_io;
190 7d8406be pbrook
191 7d8406be pbrook
    int carry; /* ??? Should this be an a visible register somewhere?  */
192 2f172849 Hannes Reinecke
    int status;
193 a917d384 pbrook
    /* Action to take at the end of a MSG IN phase.
194 a15fdf86 Laszlo Ast
       0 = COMMAND, 1 = disconnect, 2 = DATA OUT, 3 = DATA IN.  */
195 a917d384 pbrook
    int msg_action;
196 a917d384 pbrook
    int msg_len;
197 a917d384 pbrook
    uint8_t msg[LSI_MAX_MSGIN_LEN];
198 4d611c9a pbrook
    /* 0 if SCRIPTS are running or stopped.
199 4d611c9a pbrook
     * 1 if a Wait Reselect instruction has been issued.
200 a917d384 pbrook
     * 2 if processing DMA from lsi_execute_script.
201 a917d384 pbrook
     * 3 if a DMA operation is in progress.  */
202 7d8406be pbrook
    int waiting;
203 ca9c39fa Gerd Hoffmann
    SCSIBus bus;
204 7d8406be pbrook
    int current_lun;
205 a917d384 pbrook
    /* The tag is a combination of the device ID and the SCSI tag.  */
206 af12ac98 Gerd Hoffmann
    uint32_t select_tag;
207 8ccc2ace ths
    int command_complete;
208 042ec49d Gerd Hoffmann
    QTAILQ_HEAD(, lsi_request) queue;
209 af12ac98 Gerd Hoffmann
    lsi_request *current;
210 7d8406be pbrook
211 7d8406be pbrook
    uint32_t dsa;
212 7d8406be pbrook
    uint32_t temp;
213 7d8406be pbrook
    uint32_t dnad;
214 7d8406be pbrook
    uint32_t dbc;
215 7d8406be pbrook
    uint8_t istat0;
216 7d8406be pbrook
    uint8_t istat1;
217 7d8406be pbrook
    uint8_t dcmd;
218 7d8406be pbrook
    uint8_t dstat;
219 7d8406be pbrook
    uint8_t dien;
220 7d8406be pbrook
    uint8_t sist0;
221 7d8406be pbrook
    uint8_t sist1;
222 7d8406be pbrook
    uint8_t sien0;
223 7d8406be pbrook
    uint8_t sien1;
224 7d8406be pbrook
    uint8_t mbox0;
225 7d8406be pbrook
    uint8_t mbox1;
226 7d8406be pbrook
    uint8_t dfifo;
227 9167a69a balrog
    uint8_t ctest2;
228 7d8406be pbrook
    uint8_t ctest3;
229 7d8406be pbrook
    uint8_t ctest4;
230 7d8406be pbrook
    uint8_t ctest5;
231 7d8406be pbrook
    uint8_t ccntl0;
232 7d8406be pbrook
    uint8_t ccntl1;
233 7d8406be pbrook
    uint32_t dsp;
234 7d8406be pbrook
    uint32_t dsps;
235 7d8406be pbrook
    uint8_t dmode;
236 7d8406be pbrook
    uint8_t dcntl;
237 7d8406be pbrook
    uint8_t scntl0;
238 7d8406be pbrook
    uint8_t scntl1;
239 7d8406be pbrook
    uint8_t scntl2;
240 7d8406be pbrook
    uint8_t scntl3;
241 7d8406be pbrook
    uint8_t sstat0;
242 7d8406be pbrook
    uint8_t sstat1;
243 7d8406be pbrook
    uint8_t scid;
244 7d8406be pbrook
    uint8_t sxfer;
245 7d8406be pbrook
    uint8_t socl;
246 7d8406be pbrook
    uint8_t sdid;
247 a917d384 pbrook
    uint8_t ssid;
248 7d8406be pbrook
    uint8_t sfbr;
249 7d8406be pbrook
    uint8_t stest1;
250 7d8406be pbrook
    uint8_t stest2;
251 7d8406be pbrook
    uint8_t stest3;
252 a917d384 pbrook
    uint8_t sidl;
253 7d8406be pbrook
    uint8_t stime0;
254 7d8406be pbrook
    uint8_t respid0;
255 7d8406be pbrook
    uint8_t respid1;
256 7d8406be pbrook
    uint32_t mmrs;
257 7d8406be pbrook
    uint32_t mmws;
258 7d8406be pbrook
    uint32_t sfs;
259 7d8406be pbrook
    uint32_t drs;
260 7d8406be pbrook
    uint32_t sbms;
261 ab57d967 aliguori
    uint32_t dbms;
262 7d8406be pbrook
    uint32_t dnad64;
263 7d8406be pbrook
    uint32_t pmjad1;
264 7d8406be pbrook
    uint32_t pmjad2;
265 7d8406be pbrook
    uint32_t rbc;
266 7d8406be pbrook
    uint32_t ua;
267 7d8406be pbrook
    uint32_t ia;
268 7d8406be pbrook
    uint32_t sbc;
269 7d8406be pbrook
    uint32_t csbc;
270 dcfb9014 ths
    uint32_t scratch[18]; /* SCRATCHA-SCRATCHR */
271 bd8ee11a Sebastian Herbszt
    uint8_t sbr;
272 7d8406be pbrook
273 7d8406be pbrook
    /* Script ram is stored as 32-bit words in host byteorder.  */
274 7d8406be pbrook
    uint32_t script_ram[2048];
275 7d8406be pbrook
} LSIState;
276 7d8406be pbrook
277 e560125e Laszlo Ast
static inline int lsi_irq_on_rsl(LSIState *s)
278 e560125e Laszlo Ast
{
279 e560125e Laszlo Ast
    return (s->sien0 & LSI_SIST0_RSL) && (s->scid & LSI_SCID_RRE);
280 e560125e Laszlo Ast
}
281 e560125e Laszlo Ast
282 7d8406be pbrook
static void lsi_soft_reset(LSIState *s)
283 7d8406be pbrook
{
284 51336214 Jan Kiszka
    lsi_request *p;
285 51336214 Jan Kiszka
286 7d8406be pbrook
    DPRINTF("Reset\n");
287 7d8406be pbrook
    s->carry = 0;
288 7d8406be pbrook
289 d43ba0af Jan Kiszka
    s->msg_action = 0;
290 d43ba0af Jan Kiszka
    s->msg_len = 0;
291 7d8406be pbrook
    s->waiting = 0;
292 7d8406be pbrook
    s->dsa = 0;
293 7d8406be pbrook
    s->dnad = 0;
294 7d8406be pbrook
    s->dbc = 0;
295 7d8406be pbrook
    s->temp = 0;
296 7d8406be pbrook
    memset(s->scratch, 0, sizeof(s->scratch));
297 7d8406be pbrook
    s->istat0 = 0;
298 7d8406be pbrook
    s->istat1 = 0;
299 12aa6dd6 Jan Kiszka
    s->dcmd = 0x40;
300 12aa6dd6 Jan Kiszka
    s->dstat = LSI_DSTAT_DFE;
301 7d8406be pbrook
    s->dien = 0;
302 7d8406be pbrook
    s->sist0 = 0;
303 7d8406be pbrook
    s->sist1 = 0;
304 7d8406be pbrook
    s->sien0 = 0;
305 7d8406be pbrook
    s->sien1 = 0;
306 7d8406be pbrook
    s->mbox0 = 0;
307 7d8406be pbrook
    s->mbox1 = 0;
308 7d8406be pbrook
    s->dfifo = 0;
309 12aa6dd6 Jan Kiszka
    s->ctest2 = LSI_CTEST2_DACK;
310 7d8406be pbrook
    s->ctest3 = 0;
311 7d8406be pbrook
    s->ctest4 = 0;
312 7d8406be pbrook
    s->ctest5 = 0;
313 7d8406be pbrook
    s->ccntl0 = 0;
314 7d8406be pbrook
    s->ccntl1 = 0;
315 7d8406be pbrook
    s->dsp = 0;
316 7d8406be pbrook
    s->dsps = 0;
317 7d8406be pbrook
    s->dmode = 0;
318 7d8406be pbrook
    s->dcntl = 0;
319 7d8406be pbrook
    s->scntl0 = 0xc0;
320 7d8406be pbrook
    s->scntl1 = 0;
321 7d8406be pbrook
    s->scntl2 = 0;
322 7d8406be pbrook
    s->scntl3 = 0;
323 7d8406be pbrook
    s->sstat0 = 0;
324 7d8406be pbrook
    s->sstat1 = 0;
325 7d8406be pbrook
    s->scid = 7;
326 7d8406be pbrook
    s->sxfer = 0;
327 7d8406be pbrook
    s->socl = 0;
328 12aa6dd6 Jan Kiszka
    s->sdid = 0;
329 12aa6dd6 Jan Kiszka
    s->ssid = 0;
330 7d8406be pbrook
    s->stest1 = 0;
331 7d8406be pbrook
    s->stest2 = 0;
332 7d8406be pbrook
    s->stest3 = 0;
333 a917d384 pbrook
    s->sidl = 0;
334 7d8406be pbrook
    s->stime0 = 0;
335 7d8406be pbrook
    s->respid0 = 0x80;
336 7d8406be pbrook
    s->respid1 = 0;
337 7d8406be pbrook
    s->mmrs = 0;
338 7d8406be pbrook
    s->mmws = 0;
339 7d8406be pbrook
    s->sfs = 0;
340 7d8406be pbrook
    s->drs = 0;
341 7d8406be pbrook
    s->sbms = 0;
342 ab57d967 aliguori
    s->dbms = 0;
343 7d8406be pbrook
    s->dnad64 = 0;
344 7d8406be pbrook
    s->pmjad1 = 0;
345 7d8406be pbrook
    s->pmjad2 = 0;
346 7d8406be pbrook
    s->rbc = 0;
347 7d8406be pbrook
    s->ua = 0;
348 7d8406be pbrook
    s->ia = 0;
349 7d8406be pbrook
    s->sbc = 0;
350 7d8406be pbrook
    s->csbc = 0;
351 bd8ee11a Sebastian Herbszt
    s->sbr = 0;
352 51336214 Jan Kiszka
    while (!QTAILQ_EMPTY(&s->queue)) {
353 51336214 Jan Kiszka
        p = QTAILQ_FIRST(&s->queue);
354 51336214 Jan Kiszka
        QTAILQ_REMOVE(&s->queue, p, next);
355 7267c094 Anthony Liguori
        g_free(p);
356 51336214 Jan Kiszka
    }
357 51336214 Jan Kiszka
    if (s->current) {
358 7267c094 Anthony Liguori
        g_free(s->current);
359 51336214 Jan Kiszka
        s->current = NULL;
360 51336214 Jan Kiszka
    }
361 7d8406be pbrook
}
362 7d8406be pbrook
363 b25cf589 aliguori
static int lsi_dma_40bit(LSIState *s)
364 b25cf589 aliguori
{
365 b25cf589 aliguori
    if ((s->ccntl1 & LSI_CCNTL1_40BIT) == LSI_CCNTL1_40BIT)
366 b25cf589 aliguori
        return 1;
367 b25cf589 aliguori
    return 0;
368 b25cf589 aliguori
}
369 b25cf589 aliguori
370 dd8edf01 aliguori
static int lsi_dma_ti64bit(LSIState *s)
371 dd8edf01 aliguori
{
372 dd8edf01 aliguori
    if ((s->ccntl1 & LSI_CCNTL1_EN64TIBMV) == LSI_CCNTL1_EN64TIBMV)
373 dd8edf01 aliguori
        return 1;
374 dd8edf01 aliguori
    return 0;
375 dd8edf01 aliguori
}
376 dd8edf01 aliguori
377 dd8edf01 aliguori
static int lsi_dma_64bit(LSIState *s)
378 dd8edf01 aliguori
{
379 dd8edf01 aliguori
    if ((s->ccntl1 & LSI_CCNTL1_EN64DBMV) == LSI_CCNTL1_EN64DBMV)
380 dd8edf01 aliguori
        return 1;
381 dd8edf01 aliguori
    return 0;
382 dd8edf01 aliguori
}
383 dd8edf01 aliguori
384 7d8406be pbrook
static uint8_t lsi_reg_readb(LSIState *s, int offset);
385 7d8406be pbrook
static void lsi_reg_writeb(LSIState *s, int offset, uint8_t val);
386 4d611c9a pbrook
static void lsi_execute_script(LSIState *s);
387 aa4d32c4 Gerd Hoffmann
static void lsi_reselect(LSIState *s, lsi_request *p);
388 7d8406be pbrook
389 7d8406be pbrook
static inline uint32_t read_dword(LSIState *s, uint32_t addr)
390 7d8406be pbrook
{
391 7d8406be pbrook
    uint32_t buf;
392 7d8406be pbrook
393 b0ce84e5 Avi Kivity
    /* XXX: an optimization here used to fast-path the read from scripts
394 b0ce84e5 Avi Kivity
     * memory.  But that bypasses any iommu.
395 b0ce84e5 Avi Kivity
     */
396 7d8406be pbrook
    cpu_physical_memory_read(addr, (uint8_t *)&buf, 4);
397 7d8406be pbrook
    return cpu_to_le32(buf);
398 7d8406be pbrook
}
399 7d8406be pbrook
400 7d8406be pbrook
static void lsi_stop_script(LSIState *s)
401 7d8406be pbrook
{
402 7d8406be pbrook
    s->istat1 &= ~LSI_ISTAT1_SRUN;
403 7d8406be pbrook
}
404 7d8406be pbrook
405 7d8406be pbrook
static void lsi_update_irq(LSIState *s)
406 7d8406be pbrook
{
407 7d8406be pbrook
    int level;
408 7d8406be pbrook
    static int last_level;
409 042ec49d Gerd Hoffmann
    lsi_request *p;
410 7d8406be pbrook
411 7d8406be pbrook
    /* It's unclear whether the DIP/SIP bits should be cleared when the
412 7d8406be pbrook
       Interrupt Status Registers are cleared or when istat0 is read.
413 7d8406be pbrook
       We currently do the formwer, which seems to work.  */
414 7d8406be pbrook
    level = 0;
415 7d8406be pbrook
    if (s->dstat) {
416 7d8406be pbrook
        if (s->dstat & s->dien)
417 7d8406be pbrook
            level = 1;
418 7d8406be pbrook
        s->istat0 |= LSI_ISTAT0_DIP;
419 7d8406be pbrook
    } else {
420 7d8406be pbrook
        s->istat0 &= ~LSI_ISTAT0_DIP;
421 7d8406be pbrook
    }
422 7d8406be pbrook
423 7d8406be pbrook
    if (s->sist0 || s->sist1) {
424 7d8406be pbrook
        if ((s->sist0 & s->sien0) || (s->sist1 & s->sien1))
425 7d8406be pbrook
            level = 1;
426 7d8406be pbrook
        s->istat0 |= LSI_ISTAT0_SIP;
427 7d8406be pbrook
    } else {
428 7d8406be pbrook
        s->istat0 &= ~LSI_ISTAT0_SIP;
429 7d8406be pbrook
    }
430 7d8406be pbrook
    if (s->istat0 & LSI_ISTAT0_INTF)
431 7d8406be pbrook
        level = 1;
432 7d8406be pbrook
433 7d8406be pbrook
    if (level != last_level) {
434 7d8406be pbrook
        DPRINTF("Update IRQ level %d dstat %02x sist %02x%02x\n",
435 7d8406be pbrook
                level, s->dstat, s->sist1, s->sist0);
436 7d8406be pbrook
        last_level = level;
437 7d8406be pbrook
    }
438 f305261f Juan Quintela
    qemu_set_irq(s->dev.irq[0], level);
439 e560125e Laszlo Ast
440 e560125e Laszlo Ast
    if (!level && lsi_irq_on_rsl(s) && !(s->scntl1 & LSI_SCNTL1_CON)) {
441 e560125e Laszlo Ast
        DPRINTF("Handled IRQs & disconnected, looking for pending "
442 e560125e Laszlo Ast
                "processes\n");
443 042ec49d Gerd Hoffmann
        QTAILQ_FOREACH(p, &s->queue, next) {
444 042ec49d Gerd Hoffmann
            if (p->pending) {
445 aa4d32c4 Gerd Hoffmann
                lsi_reselect(s, p);
446 e560125e Laszlo Ast
                break;
447 e560125e Laszlo Ast
            }
448 e560125e Laszlo Ast
        }
449 e560125e Laszlo Ast
    }
450 7d8406be pbrook
}
451 7d8406be pbrook
452 7d8406be pbrook
/* Stop SCRIPTS execution and raise a SCSI interrupt.  */
453 7d8406be pbrook
static void lsi_script_scsi_interrupt(LSIState *s, int stat0, int stat1)
454 7d8406be pbrook
{
455 7d8406be pbrook
    uint32_t mask0;
456 7d8406be pbrook
    uint32_t mask1;
457 7d8406be pbrook
458 7d8406be pbrook
    DPRINTF("SCSI Interrupt 0x%02x%02x prev 0x%02x%02x\n",
459 7d8406be pbrook
            stat1, stat0, s->sist1, s->sist0);
460 7d8406be pbrook
    s->sist0 |= stat0;
461 7d8406be pbrook
    s->sist1 |= stat1;
462 7d8406be pbrook
    /* Stop processor on fatal or unmasked interrupt.  As a special hack
463 7d8406be pbrook
       we don't stop processing when raising STO.  Instead continue
464 7d8406be pbrook
       execution and stop at the next insn that accesses the SCSI bus.  */
465 7d8406be pbrook
    mask0 = s->sien0 | ~(LSI_SIST0_CMP | LSI_SIST0_SEL | LSI_SIST0_RSL);
466 7d8406be pbrook
    mask1 = s->sien1 | ~(LSI_SIST1_GEN | LSI_SIST1_HTH);
467 7d8406be pbrook
    mask1 &= ~LSI_SIST1_STO;
468 7d8406be pbrook
    if (s->sist0 & mask0 || s->sist1 & mask1) {
469 7d8406be pbrook
        lsi_stop_script(s);
470 7d8406be pbrook
    }
471 7d8406be pbrook
    lsi_update_irq(s);
472 7d8406be pbrook
}
473 7d8406be pbrook
474 7d8406be pbrook
/* Stop SCRIPTS execution and raise a DMA interrupt.  */
475 7d8406be pbrook
static void lsi_script_dma_interrupt(LSIState *s, int stat)
476 7d8406be pbrook
{
477 7d8406be pbrook
    DPRINTF("DMA Interrupt 0x%x prev 0x%x\n", stat, s->dstat);
478 7d8406be pbrook
    s->dstat |= stat;
479 7d8406be pbrook
    lsi_update_irq(s);
480 7d8406be pbrook
    lsi_stop_script(s);
481 7d8406be pbrook
}
482 7d8406be pbrook
483 7d8406be pbrook
static inline void lsi_set_phase(LSIState *s, int phase)
484 7d8406be pbrook
{
485 7d8406be pbrook
    s->sstat1 = (s->sstat1 & ~PHASE_MASK) | phase;
486 7d8406be pbrook
}
487 7d8406be pbrook
488 7d8406be pbrook
static void lsi_bad_phase(LSIState *s, int out, int new_phase)
489 7d8406be pbrook
{
490 7d8406be pbrook
    /* Trigger a phase mismatch.  */
491 7d8406be pbrook
    if (s->ccntl0 & LSI_CCNTL0_ENPMJ) {
492 d1d74664 Paolo Bonzini
        if ((s->ccntl0 & LSI_CCNTL0_PMJCTL)) {
493 d1d74664 Paolo Bonzini
            s->dsp = out ? s->pmjad1 : s->pmjad2;
494 7d8406be pbrook
        } else {
495 d1d74664 Paolo Bonzini
            s->dsp = (s->scntl2 & LSI_SCNTL2_WSR ? s->pmjad2 : s->pmjad1);
496 7d8406be pbrook
        }
497 7d8406be pbrook
        DPRINTF("Data phase mismatch jump to %08x\n", s->dsp);
498 7d8406be pbrook
    } else {
499 7d8406be pbrook
        DPRINTF("Phase mismatch interrupt\n");
500 7d8406be pbrook
        lsi_script_scsi_interrupt(s, LSI_SIST0_MA, 0);
501 7d8406be pbrook
        lsi_stop_script(s);
502 7d8406be pbrook
    }
503 7d8406be pbrook
    lsi_set_phase(s, new_phase);
504 7d8406be pbrook
}
505 7d8406be pbrook
506 a917d384 pbrook
507 a917d384 pbrook
/* Resume SCRIPTS execution after a DMA operation.  */
508 a917d384 pbrook
static void lsi_resume_script(LSIState *s)
509 a917d384 pbrook
{
510 a917d384 pbrook
    if (s->waiting != 2) {
511 a917d384 pbrook
        s->waiting = 0;
512 a917d384 pbrook
        lsi_execute_script(s);
513 a917d384 pbrook
    } else {
514 a917d384 pbrook
        s->waiting = 0;
515 a917d384 pbrook
    }
516 a917d384 pbrook
}
517 a917d384 pbrook
518 64d56409 Jan Kiszka
static void lsi_disconnect(LSIState *s)
519 64d56409 Jan Kiszka
{
520 64d56409 Jan Kiszka
    s->scntl1 &= ~LSI_SCNTL1_CON;
521 64d56409 Jan Kiszka
    s->sstat1 &= ~PHASE_MASK;
522 64d56409 Jan Kiszka
}
523 64d56409 Jan Kiszka
524 64d56409 Jan Kiszka
static void lsi_bad_selection(LSIState *s, uint32_t id)
525 64d56409 Jan Kiszka
{
526 64d56409 Jan Kiszka
    DPRINTF("Selected absent target %d\n", id);
527 64d56409 Jan Kiszka
    lsi_script_scsi_interrupt(s, 0, LSI_SIST1_STO);
528 64d56409 Jan Kiszka
    lsi_disconnect(s);
529 64d56409 Jan Kiszka
}
530 64d56409 Jan Kiszka
531 4d611c9a pbrook
/* Initiate a SCSI layer data transfer.  */
532 7d8406be pbrook
static void lsi_do_dma(LSIState *s, int out)
533 7d8406be pbrook
{
534 64d56409 Jan Kiszka
    uint32_t count, id;
535 c227f099 Anthony Liguori
    target_phys_addr_t addr;
536 64d56409 Jan Kiszka
    SCSIDevice *dev;
537 7d8406be pbrook
538 b96a0da0 Gerd Hoffmann
    assert(s->current);
539 b96a0da0 Gerd Hoffmann
    if (!s->current->dma_len) {
540 a917d384 pbrook
        /* Wait until data is available.  */
541 a917d384 pbrook
        DPRINTF("DMA no data available\n");
542 a917d384 pbrook
        return;
543 7d8406be pbrook
    }
544 7d8406be pbrook
545 259d5577 Jan Kiszka
    id = (s->current->tag >> 8) & 0xf;
546 64d56409 Jan Kiszka
    dev = s->bus.devs[id];
547 64d56409 Jan Kiszka
    if (!dev) {
548 64d56409 Jan Kiszka
        lsi_bad_selection(s, id);
549 64d56409 Jan Kiszka
        return;
550 64d56409 Jan Kiszka
    }
551 64d56409 Jan Kiszka
552 a917d384 pbrook
    count = s->dbc;
553 b96a0da0 Gerd Hoffmann
    if (count > s->current->dma_len)
554 b96a0da0 Gerd Hoffmann
        count = s->current->dma_len;
555 a917d384 pbrook
556 a917d384 pbrook
    addr = s->dnad;
557 dd8edf01 aliguori
    /* both 40 and Table Indirect 64-bit DMAs store upper bits in dnad64 */
558 dd8edf01 aliguori
    if (lsi_dma_40bit(s) || lsi_dma_ti64bit(s))
559 b25cf589 aliguori
        addr |= ((uint64_t)s->dnad64 << 32);
560 dd8edf01 aliguori
    else if (s->dbms)
561 dd8edf01 aliguori
        addr |= ((uint64_t)s->dbms << 32);
562 b25cf589 aliguori
    else if (s->sbms)
563 b25cf589 aliguori
        addr |= ((uint64_t)s->sbms << 32);
564 b25cf589 aliguori
565 3adae656 aliguori
    DPRINTF("DMA addr=0x" TARGET_FMT_plx " len=%d\n", addr, count);
566 7d8406be pbrook
    s->csbc += count;
567 a917d384 pbrook
    s->dnad += count;
568 a917d384 pbrook
    s->dbc -= count;
569 5c6c0e51 Hannes Reinecke
     if (s->current->dma_buf == NULL) {
570 0c34459b Paolo Bonzini
        s->current->dma_buf = scsi_req_get_buf(s->current->req);
571 a917d384 pbrook
    }
572 7d8406be pbrook
    /* ??? Set SFBR to first data byte.  */
573 a917d384 pbrook
    if (out) {
574 b96a0da0 Gerd Hoffmann
        cpu_physical_memory_read(addr, s->current->dma_buf, count);
575 a917d384 pbrook
    } else {
576 b96a0da0 Gerd Hoffmann
        cpu_physical_memory_write(addr, s->current->dma_buf, count);
577 a917d384 pbrook
    }
578 b96a0da0 Gerd Hoffmann
    s->current->dma_len -= count;
579 b96a0da0 Gerd Hoffmann
    if (s->current->dma_len == 0) {
580 b96a0da0 Gerd Hoffmann
        s->current->dma_buf = NULL;
581 ad3376cc Paolo Bonzini
        scsi_req_continue(s->current->req);
582 a917d384 pbrook
    } else {
583 b96a0da0 Gerd Hoffmann
        s->current->dma_buf += count;
584 a917d384 pbrook
        lsi_resume_script(s);
585 a917d384 pbrook
    }
586 a917d384 pbrook
}
587 a917d384 pbrook
588 a917d384 pbrook
589 a917d384 pbrook
/* Add a command to the queue.  */
590 a917d384 pbrook
static void lsi_queue_command(LSIState *s)
591 a917d384 pbrook
{
592 af12ac98 Gerd Hoffmann
    lsi_request *p = s->current;
593 a917d384 pbrook
594 aa2b1e89 Bernhard Kohl
    DPRINTF("Queueing tag=0x%x\n", p->tag);
595 af12ac98 Gerd Hoffmann
    assert(s->current != NULL);
596 b96a0da0 Gerd Hoffmann
    assert(s->current->dma_len == 0);
597 af12ac98 Gerd Hoffmann
    QTAILQ_INSERT_TAIL(&s->queue, s->current, next);
598 af12ac98 Gerd Hoffmann
    s->current = NULL;
599 af12ac98 Gerd Hoffmann
600 a917d384 pbrook
    p->pending = 0;
601 a917d384 pbrook
    p->out = (s->sstat1 & PHASE_MASK) == PHASE_DO;
602 a917d384 pbrook
}
603 a917d384 pbrook
604 a917d384 pbrook
/* Queue a byte for a MSG IN phase.  */
605 a917d384 pbrook
static void lsi_add_msg_byte(LSIState *s, uint8_t data)
606 a917d384 pbrook
{
607 a917d384 pbrook
    if (s->msg_len >= LSI_MAX_MSGIN_LEN) {
608 a917d384 pbrook
        BADF("MSG IN data too long\n");
609 4d611c9a pbrook
    } else {
610 a917d384 pbrook
        DPRINTF("MSG IN 0x%02x\n", data);
611 a917d384 pbrook
        s->msg[s->msg_len++] = data;
612 7d8406be pbrook
    }
613 a917d384 pbrook
}
614 a917d384 pbrook
615 a917d384 pbrook
/* Perform reselection to continue a command.  */
616 aa4d32c4 Gerd Hoffmann
static void lsi_reselect(LSIState *s, lsi_request *p)
617 a917d384 pbrook
{
618 a917d384 pbrook
    int id;
619 a917d384 pbrook
620 af12ac98 Gerd Hoffmann
    assert(s->current == NULL);
621 af12ac98 Gerd Hoffmann
    QTAILQ_REMOVE(&s->queue, p, next);
622 af12ac98 Gerd Hoffmann
    s->current = p;
623 af12ac98 Gerd Hoffmann
624 aa4d32c4 Gerd Hoffmann
    id = (p->tag >> 8) & 0xf;
625 a917d384 pbrook
    s->ssid = id | 0x80;
626 cc9f28bc Laszlo Ast
    /* LSI53C700 Family Compatibility, see LSI53C895A 4-73 */
627 f6dc18df Blue Swirl
    if (!(s->dcntl & LSI_DCNTL_COM)) {
628 cc9f28bc Laszlo Ast
        s->sfbr = 1 << (id & 0x7);
629 cc9f28bc Laszlo Ast
    }
630 a917d384 pbrook
    DPRINTF("Reselected target %d\n", id);
631 a917d384 pbrook
    s->scntl1 |= LSI_SCNTL1_CON;
632 a917d384 pbrook
    lsi_set_phase(s, PHASE_MI);
633 a917d384 pbrook
    s->msg_action = p->out ? 2 : 3;
634 b96a0da0 Gerd Hoffmann
    s->current->dma_len = p->pending;
635 a917d384 pbrook
    lsi_add_msg_byte(s, 0x80);
636 af12ac98 Gerd Hoffmann
    if (s->current->tag & LSI_TAG_VALID) {
637 a917d384 pbrook
        lsi_add_msg_byte(s, 0x20);
638 aa4d32c4 Gerd Hoffmann
        lsi_add_msg_byte(s, p->tag & 0xff);
639 a917d384 pbrook
    }
640 a917d384 pbrook
641 e560125e Laszlo Ast
    if (lsi_irq_on_rsl(s)) {
642 e560125e Laszlo Ast
        lsi_script_scsi_interrupt(s, LSI_SIST0_RSL, 0);
643 e560125e Laszlo Ast
    }
644 a917d384 pbrook
}
645 a917d384 pbrook
646 11257187 Paolo Bonzini
static lsi_request *lsi_find_by_tag(LSIState *s, uint32_t tag)
647 a917d384 pbrook
{
648 042ec49d Gerd Hoffmann
    lsi_request *p;
649 042ec49d Gerd Hoffmann
650 042ec49d Gerd Hoffmann
    QTAILQ_FOREACH(p, &s->queue, next) {
651 a917d384 pbrook
        if (p->tag == tag) {
652 11257187 Paolo Bonzini
            return p;
653 a917d384 pbrook
        }
654 a917d384 pbrook
    }
655 11257187 Paolo Bonzini
656 11257187 Paolo Bonzini
    return NULL;
657 11257187 Paolo Bonzini
}
658 11257187 Paolo Bonzini
659 94d3f98a Paolo Bonzini
static void lsi_request_cancelled(SCSIRequest *req)
660 94d3f98a Paolo Bonzini
{
661 94d3f98a Paolo Bonzini
    LSIState *s = DO_UPCAST(LSIState, dev.qdev, req->bus->qbus.parent);
662 c5bf71a9 Hannes Reinecke
    lsi_request *p = req->hba_private;
663 94d3f98a Paolo Bonzini
664 94d3f98a Paolo Bonzini
    if (s->current && req == s->current->req) {
665 94d3f98a Paolo Bonzini
        scsi_req_unref(req);
666 7267c094 Anthony Liguori
        g_free(s->current);
667 94d3f98a Paolo Bonzini
        s->current = NULL;
668 94d3f98a Paolo Bonzini
        return;
669 94d3f98a Paolo Bonzini
    }
670 94d3f98a Paolo Bonzini
671 94d3f98a Paolo Bonzini
    if (p) {
672 94d3f98a Paolo Bonzini
        QTAILQ_REMOVE(&s->queue, p, next);
673 94d3f98a Paolo Bonzini
        scsi_req_unref(req);
674 7267c094 Anthony Liguori
        g_free(p);
675 94d3f98a Paolo Bonzini
    }
676 94d3f98a Paolo Bonzini
}
677 94d3f98a Paolo Bonzini
678 11257187 Paolo Bonzini
/* Record that data is available for a queued command.  Returns zero if
679 11257187 Paolo Bonzini
   the device was reselected, nonzero if the IO is deferred.  */
680 c5bf71a9 Hannes Reinecke
static int lsi_queue_req(LSIState *s, SCSIRequest *req, uint32_t len)
681 11257187 Paolo Bonzini
{
682 c5bf71a9 Hannes Reinecke
    lsi_request *p = req->hba_private;
683 11257187 Paolo Bonzini
684 11257187 Paolo Bonzini
    if (p->pending) {
685 c5bf71a9 Hannes Reinecke
        BADF("Multiple IO pending for request %p\n", p);
686 11257187 Paolo Bonzini
    }
687 aba1f023 Paolo Bonzini
    p->pending = len;
688 11257187 Paolo Bonzini
    /* Reselect if waiting for it, or if reselection triggers an IRQ
689 11257187 Paolo Bonzini
       and the bus is free.
690 11257187 Paolo Bonzini
       Since no interrupt stacking is implemented in the emulation, it
691 11257187 Paolo Bonzini
       is also required that there are no pending interrupts waiting
692 11257187 Paolo Bonzini
       for service from the device driver. */
693 11257187 Paolo Bonzini
    if (s->waiting == 1 ||
694 11257187 Paolo Bonzini
        (lsi_irq_on_rsl(s) && !(s->scntl1 & LSI_SCNTL1_CON) &&
695 11257187 Paolo Bonzini
         !(s->istat0 & (LSI_ISTAT0_SIP | LSI_ISTAT0_DIP)))) {
696 11257187 Paolo Bonzini
        /* Reselect device.  */
697 11257187 Paolo Bonzini
        lsi_reselect(s, p);
698 11257187 Paolo Bonzini
        return 0;
699 11257187 Paolo Bonzini
    } else {
700 4789bc39 Jan Kiszka
        DPRINTF("Queueing IO tag=0x%x\n", p->tag);
701 aba1f023 Paolo Bonzini
        p->pending = len;
702 11257187 Paolo Bonzini
        return 1;
703 11257187 Paolo Bonzini
    }
704 7d8406be pbrook
}
705 c6df7102 Paolo Bonzini
706 c6df7102 Paolo Bonzini
 /* Callback to indicate that the SCSI layer has completed a command.  */
707 aba1f023 Paolo Bonzini
static void lsi_command_complete(SCSIRequest *req, uint32_t status)
708 4d611c9a pbrook
{
709 5c6c0e51 Hannes Reinecke
    LSIState *s = DO_UPCAST(LSIState, dev.qdev, req->bus->qbus.parent);
710 4d611c9a pbrook
    int out;
711 4d611c9a pbrook
712 a917d384 pbrook
    out = (s->sstat1 & PHASE_MASK) == PHASE_DO;
713 aba1f023 Paolo Bonzini
    DPRINTF("Command complete status=%d\n", (int)status);
714 aba1f023 Paolo Bonzini
    s->status = status;
715 c6df7102 Paolo Bonzini
    s->command_complete = 2;
716 c6df7102 Paolo Bonzini
    if (s->waiting && s->dbc != 0) {
717 c6df7102 Paolo Bonzini
        /* Raise phase mismatch for short transfers.  */
718 c6df7102 Paolo Bonzini
        lsi_bad_phase(s, out, PHASE_ST);
719 c6df7102 Paolo Bonzini
    } else {
720 c6df7102 Paolo Bonzini
        lsi_set_phase(s, PHASE_ST);
721 c6df7102 Paolo Bonzini
    }
722 af12ac98 Gerd Hoffmann
723 c6df7102 Paolo Bonzini
    if (s->current && req == s->current->req) {
724 c6df7102 Paolo Bonzini
        scsi_req_unref(s->current->req);
725 7267c094 Anthony Liguori
        g_free(s->current);
726 c6df7102 Paolo Bonzini
        s->current = NULL;
727 4d611c9a pbrook
    }
728 c6df7102 Paolo Bonzini
    lsi_resume_script(s);
729 c6df7102 Paolo Bonzini
}
730 c6df7102 Paolo Bonzini
731 c6df7102 Paolo Bonzini
 /* Callback to indicate that the SCSI layer has completed a transfer.  */
732 aba1f023 Paolo Bonzini
static void lsi_transfer_data(SCSIRequest *req, uint32_t len)
733 c6df7102 Paolo Bonzini
{
734 c6df7102 Paolo Bonzini
    LSIState *s = DO_UPCAST(LSIState, dev.qdev, req->bus->qbus.parent);
735 c6df7102 Paolo Bonzini
    int out;
736 4d611c9a pbrook
737 c5bf71a9 Hannes Reinecke
    if (s->waiting == 1 || !s->current || req->hba_private != s->current ||
738 e560125e Laszlo Ast
        (lsi_irq_on_rsl(s) && !(s->scntl1 & LSI_SCNTL1_CON))) {
739 c5bf71a9 Hannes Reinecke
        if (lsi_queue_req(s, req, len)) {
740 a917d384 pbrook
            return;
741 5c6c0e51 Hannes Reinecke
        }
742 a917d384 pbrook
    }
743 e560125e Laszlo Ast
744 c6df7102 Paolo Bonzini
    out = (s->sstat1 & PHASE_MASK) == PHASE_DO;
745 c6df7102 Paolo Bonzini
746 e560125e Laszlo Ast
    /* host adapter (re)connected */
747 aba1f023 Paolo Bonzini
    DPRINTF("Data ready tag=0x%x len=%d\n", req->tag, len);
748 aba1f023 Paolo Bonzini
    s->current->dma_len = len;
749 8ccc2ace ths
    s->command_complete = 1;
750 c6df7102 Paolo Bonzini
    if (s->waiting) {
751 c6df7102 Paolo Bonzini
        if (s->waiting == 1 || s->dbc == 0) {
752 c6df7102 Paolo Bonzini
            lsi_resume_script(s);
753 c6df7102 Paolo Bonzini
        } else {
754 c6df7102 Paolo Bonzini
            lsi_do_dma(s, out);
755 c6df7102 Paolo Bonzini
        }
756 4d611c9a pbrook
    }
757 4d611c9a pbrook
}
758 7d8406be pbrook
759 7d8406be pbrook
static void lsi_do_command(LSIState *s)
760 7d8406be pbrook
{
761 64d56409 Jan Kiszka
    SCSIDevice *dev;
762 7d8406be pbrook
    uint8_t buf[16];
763 64d56409 Jan Kiszka
    uint32_t id;
764 7d8406be pbrook
    int n;
765 7d8406be pbrook
766 7d8406be pbrook
    DPRINTF("Send command len=%d\n", s->dbc);
767 7d8406be pbrook
    if (s->dbc > 16)
768 7d8406be pbrook
        s->dbc = 16;
769 7d8406be pbrook
    cpu_physical_memory_read(s->dnad, buf, s->dbc);
770 7d8406be pbrook
    s->sfbr = buf[0];
771 8ccc2ace ths
    s->command_complete = 0;
772 af12ac98 Gerd Hoffmann
773 259d5577 Jan Kiszka
    id = (s->select_tag >> 8) & 0xf;
774 64d56409 Jan Kiszka
    dev = s->bus.devs[id];
775 64d56409 Jan Kiszka
    if (!dev) {
776 64d56409 Jan Kiszka
        lsi_bad_selection(s, id);
777 64d56409 Jan Kiszka
        return;
778 64d56409 Jan Kiszka
    }
779 64d56409 Jan Kiszka
780 af12ac98 Gerd Hoffmann
    assert(s->current == NULL);
781 7267c094 Anthony Liguori
    s->current = g_malloc0(sizeof(lsi_request));
782 af12ac98 Gerd Hoffmann
    s->current->tag = s->select_tag;
783 c39ce112 Paolo Bonzini
    s->current->req = scsi_req_new(dev, s->current->tag, s->current_lun, buf,
784 c5bf71a9 Hannes Reinecke
                                   s->current);
785 af12ac98 Gerd Hoffmann
786 c39ce112 Paolo Bonzini
    n = scsi_req_enqueue(s->current->req);
787 ad3376cc Paolo Bonzini
    if (n) {
788 ad3376cc Paolo Bonzini
        if (n > 0) {
789 ad3376cc Paolo Bonzini
            lsi_set_phase(s, PHASE_DI);
790 ad3376cc Paolo Bonzini
        } else if (n < 0) {
791 ad3376cc Paolo Bonzini
            lsi_set_phase(s, PHASE_DO);
792 ad3376cc Paolo Bonzini
        }
793 ad3376cc Paolo Bonzini
        scsi_req_continue(s->current->req);
794 a917d384 pbrook
    }
795 8ccc2ace ths
    if (!s->command_complete) {
796 8ccc2ace ths
        if (n) {
797 8ccc2ace ths
            /* Command did not complete immediately so disconnect.  */
798 8ccc2ace ths
            lsi_add_msg_byte(s, 2); /* SAVE DATA POINTER */
799 8ccc2ace ths
            lsi_add_msg_byte(s, 4); /* DISCONNECT */
800 8ccc2ace ths
            /* wait data */
801 8ccc2ace ths
            lsi_set_phase(s, PHASE_MI);
802 8ccc2ace ths
            s->msg_action = 1;
803 8ccc2ace ths
            lsi_queue_command(s);
804 8ccc2ace ths
        } else {
805 8ccc2ace ths
            /* wait command complete */
806 8ccc2ace ths
            lsi_set_phase(s, PHASE_DI);
807 8ccc2ace ths
        }
808 7d8406be pbrook
    }
809 7d8406be pbrook
}
810 7d8406be pbrook
811 7d8406be pbrook
static void lsi_do_status(LSIState *s)
812 7d8406be pbrook
{
813 2f172849 Hannes Reinecke
    uint8_t status;
814 2f172849 Hannes Reinecke
    DPRINTF("Get status len=%d status=%d\n", s->dbc, s->status);
815 7d8406be pbrook
    if (s->dbc != 1)
816 7d8406be pbrook
        BADF("Bad Status move\n");
817 7d8406be pbrook
    s->dbc = 1;
818 2f172849 Hannes Reinecke
    status = s->status;
819 2f172849 Hannes Reinecke
    s->sfbr = status;
820 2f172849 Hannes Reinecke
    cpu_physical_memory_write(s->dnad, &status, 1);
821 7d8406be pbrook
    lsi_set_phase(s, PHASE_MI);
822 a917d384 pbrook
    s->msg_action = 1;
823 a917d384 pbrook
    lsi_add_msg_byte(s, 0); /* COMMAND COMPLETE */
824 7d8406be pbrook
}
825 7d8406be pbrook
826 7d8406be pbrook
static void lsi_do_msgin(LSIState *s)
827 7d8406be pbrook
{
828 a917d384 pbrook
    int len;
829 a917d384 pbrook
    DPRINTF("Message in len=%d/%d\n", s->dbc, s->msg_len);
830 a917d384 pbrook
    s->sfbr = s->msg[0];
831 a917d384 pbrook
    len = s->msg_len;
832 a917d384 pbrook
    if (len > s->dbc)
833 a917d384 pbrook
        len = s->dbc;
834 a917d384 pbrook
    cpu_physical_memory_write(s->dnad, s->msg, len);
835 a917d384 pbrook
    /* Linux drivers rely on the last byte being in the SIDL.  */
836 a917d384 pbrook
    s->sidl = s->msg[len - 1];
837 a917d384 pbrook
    s->msg_len -= len;
838 a917d384 pbrook
    if (s->msg_len) {
839 a917d384 pbrook
        memmove(s->msg, s->msg + len, s->msg_len);
840 7d8406be pbrook
    } else {
841 7d8406be pbrook
        /* ??? Check if ATN (not yet implemented) is asserted and maybe
842 7d8406be pbrook
           switch to PHASE_MO.  */
843 a917d384 pbrook
        switch (s->msg_action) {
844 a917d384 pbrook
        case 0:
845 a917d384 pbrook
            lsi_set_phase(s, PHASE_CMD);
846 a917d384 pbrook
            break;
847 a917d384 pbrook
        case 1:
848 a917d384 pbrook
            lsi_disconnect(s);
849 a917d384 pbrook
            break;
850 a917d384 pbrook
        case 2:
851 a917d384 pbrook
            lsi_set_phase(s, PHASE_DO);
852 a917d384 pbrook
            break;
853 a917d384 pbrook
        case 3:
854 a917d384 pbrook
            lsi_set_phase(s, PHASE_DI);
855 a917d384 pbrook
            break;
856 a917d384 pbrook
        default:
857 a917d384 pbrook
            abort();
858 a917d384 pbrook
        }
859 7d8406be pbrook
    }
860 7d8406be pbrook
}
861 7d8406be pbrook
862 a917d384 pbrook
/* Read the next byte during a MSGOUT phase.  */
863 a917d384 pbrook
static uint8_t lsi_get_msgbyte(LSIState *s)
864 a917d384 pbrook
{
865 a917d384 pbrook
    uint8_t data;
866 a917d384 pbrook
    cpu_physical_memory_read(s->dnad, &data, 1);
867 a917d384 pbrook
    s->dnad++;
868 a917d384 pbrook
    s->dbc--;
869 a917d384 pbrook
    return data;
870 a917d384 pbrook
}
871 a917d384 pbrook
872 444dd39b Stefan Hajnoczi
/* Skip the next n bytes during a MSGOUT phase. */
873 444dd39b Stefan Hajnoczi
static void lsi_skip_msgbytes(LSIState *s, unsigned int n)
874 444dd39b Stefan Hajnoczi
{
875 444dd39b Stefan Hajnoczi
    s->dnad += n;
876 444dd39b Stefan Hajnoczi
    s->dbc  -= n;
877 444dd39b Stefan Hajnoczi
}
878 444dd39b Stefan Hajnoczi
879 7d8406be pbrook
static void lsi_do_msgout(LSIState *s)
880 7d8406be pbrook
{
881 7d8406be pbrook
    uint8_t msg;
882 a917d384 pbrook
    int len;
883 508240c0 Bernhard Kohl
    uint32_t current_tag;
884 5c6c0e51 Hannes Reinecke
    lsi_request *current_req, *p, *p_next;
885 508240c0 Bernhard Kohl
886 508240c0 Bernhard Kohl
    if (s->current) {
887 508240c0 Bernhard Kohl
        current_tag = s->current->tag;
888 5c6c0e51 Hannes Reinecke
        current_req = s->current;
889 508240c0 Bernhard Kohl
    } else {
890 508240c0 Bernhard Kohl
        current_tag = s->select_tag;
891 5c6c0e51 Hannes Reinecke
        current_req = lsi_find_by_tag(s, current_tag);
892 508240c0 Bernhard Kohl
    }
893 7d8406be pbrook
894 7d8406be pbrook
    DPRINTF("MSG out len=%d\n", s->dbc);
895 a917d384 pbrook
    while (s->dbc) {
896 a917d384 pbrook
        msg = lsi_get_msgbyte(s);
897 a917d384 pbrook
        s->sfbr = msg;
898 a917d384 pbrook
899 a917d384 pbrook
        switch (msg) {
900 77203ea0 Laszlo Ast
        case 0x04:
901 a917d384 pbrook
            DPRINTF("MSG: Disconnect\n");
902 a917d384 pbrook
            lsi_disconnect(s);
903 a917d384 pbrook
            break;
904 a917d384 pbrook
        case 0x08:
905 a917d384 pbrook
            DPRINTF("MSG: No Operation\n");
906 a917d384 pbrook
            lsi_set_phase(s, PHASE_CMD);
907 a917d384 pbrook
            break;
908 a917d384 pbrook
        case 0x01:
909 a917d384 pbrook
            len = lsi_get_msgbyte(s);
910 a917d384 pbrook
            msg = lsi_get_msgbyte(s);
911 f3f5b867 Blue Swirl
            (void)len; /* avoid a warning about unused variable*/
912 a917d384 pbrook
            DPRINTF("Extended message 0x%x (len %d)\n", msg, len);
913 a917d384 pbrook
            switch (msg) {
914 a917d384 pbrook
            case 1:
915 a917d384 pbrook
                DPRINTF("SDTR (ignored)\n");
916 444dd39b Stefan Hajnoczi
                lsi_skip_msgbytes(s, 2);
917 a917d384 pbrook
                break;
918 a917d384 pbrook
            case 3:
919 a917d384 pbrook
                DPRINTF("WDTR (ignored)\n");
920 444dd39b Stefan Hajnoczi
                lsi_skip_msgbytes(s, 1);
921 a917d384 pbrook
                break;
922 a917d384 pbrook
            default:
923 a917d384 pbrook
                goto bad;
924 a917d384 pbrook
            }
925 a917d384 pbrook
            break;
926 a917d384 pbrook
        case 0x20: /* SIMPLE queue */
927 af12ac98 Gerd Hoffmann
            s->select_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
928 aa2b1e89 Bernhard Kohl
            DPRINTF("SIMPLE queue tag=0x%x\n", s->select_tag & 0xff);
929 a917d384 pbrook
            break;
930 a917d384 pbrook
        case 0x21: /* HEAD of queue */
931 a917d384 pbrook
            BADF("HEAD queue not implemented\n");
932 af12ac98 Gerd Hoffmann
            s->select_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
933 a917d384 pbrook
            break;
934 a917d384 pbrook
        case 0x22: /* ORDERED queue */
935 a917d384 pbrook
            BADF("ORDERED queue not implemented\n");
936 af12ac98 Gerd Hoffmann
            s->select_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
937 a917d384 pbrook
            break;
938 508240c0 Bernhard Kohl
        case 0x0d:
939 508240c0 Bernhard Kohl
            /* The ABORT TAG message clears the current I/O process only. */
940 508240c0 Bernhard Kohl
            DPRINTF("MSG: ABORT TAG tag=0x%x\n", current_tag);
941 5c6c0e51 Hannes Reinecke
            if (current_req) {
942 94d3f98a Paolo Bonzini
                scsi_req_cancel(current_req->req);
943 5c6c0e51 Hannes Reinecke
            }
944 508240c0 Bernhard Kohl
            lsi_disconnect(s);
945 508240c0 Bernhard Kohl
            break;
946 508240c0 Bernhard Kohl
        case 0x06:
947 508240c0 Bernhard Kohl
        case 0x0e:
948 508240c0 Bernhard Kohl
        case 0x0c:
949 508240c0 Bernhard Kohl
            /* The ABORT message clears all I/O processes for the selecting
950 508240c0 Bernhard Kohl
               initiator on the specified logical unit of the target. */
951 508240c0 Bernhard Kohl
            if (msg == 0x06) {
952 508240c0 Bernhard Kohl
                DPRINTF("MSG: ABORT tag=0x%x\n", current_tag);
953 508240c0 Bernhard Kohl
            }
954 508240c0 Bernhard Kohl
            /* The CLEAR QUEUE message clears all I/O processes for all
955 508240c0 Bernhard Kohl
               initiators on the specified logical unit of the target. */
956 508240c0 Bernhard Kohl
            if (msg == 0x0e) {
957 508240c0 Bernhard Kohl
                DPRINTF("MSG: CLEAR QUEUE tag=0x%x\n", current_tag);
958 508240c0 Bernhard Kohl
            }
959 508240c0 Bernhard Kohl
            /* The BUS DEVICE RESET message clears all I/O processes for all
960 508240c0 Bernhard Kohl
               initiators on all logical units of the target. */
961 508240c0 Bernhard Kohl
            if (msg == 0x0c) {
962 508240c0 Bernhard Kohl
                DPRINTF("MSG: BUS DEVICE RESET tag=0x%x\n", current_tag);
963 508240c0 Bernhard Kohl
            }
964 508240c0 Bernhard Kohl
965 508240c0 Bernhard Kohl
            /* clear the current I/O process */
966 5c6c0e51 Hannes Reinecke
            if (s->current) {
967 94d3f98a Paolo Bonzini
                scsi_req_cancel(s->current->req);
968 5c6c0e51 Hannes Reinecke
            }
969 508240c0 Bernhard Kohl
970 508240c0 Bernhard Kohl
            /* As the current implemented devices scsi_disk and scsi_generic
971 508240c0 Bernhard Kohl
               only support one LUN, we don't need to keep track of LUNs.
972 508240c0 Bernhard Kohl
               Clearing I/O processes for other initiators could be possible
973 508240c0 Bernhard Kohl
               for scsi_generic by sending a SG_SCSI_RESET to the /dev/sgX
974 508240c0 Bernhard Kohl
               device, but this is currently not implemented (and seems not
975 508240c0 Bernhard Kohl
               to be really necessary). So let's simply clear all queued
976 508240c0 Bernhard Kohl
               commands for the current device: */
977 508240c0 Bernhard Kohl
            QTAILQ_FOREACH_SAFE(p, &s->queue, next, p_next) {
978 a6c6f44a Blue Swirl
                if ((p->tag & 0x0000ff00) == (current_tag & 0x0000ff00)) {
979 94d3f98a Paolo Bonzini
                    scsi_req_cancel(p->req);
980 508240c0 Bernhard Kohl
                }
981 508240c0 Bernhard Kohl
            }
982 508240c0 Bernhard Kohl
983 508240c0 Bernhard Kohl
            lsi_disconnect(s);
984 508240c0 Bernhard Kohl
            break;
985 a917d384 pbrook
        default:
986 a917d384 pbrook
            if ((msg & 0x80) == 0) {
987 a917d384 pbrook
                goto bad;
988 a917d384 pbrook
            }
989 a917d384 pbrook
            s->current_lun = msg & 7;
990 a917d384 pbrook
            DPRINTF("Select LUN %d\n", s->current_lun);
991 a917d384 pbrook
            lsi_set_phase(s, PHASE_CMD);
992 a917d384 pbrook
            break;
993 a917d384 pbrook
        }
994 7d8406be pbrook
    }
995 a917d384 pbrook
    return;
996 a917d384 pbrook
bad:
997 a917d384 pbrook
    BADF("Unimplemented message 0x%02x\n", msg);
998 a917d384 pbrook
    lsi_set_phase(s, PHASE_MI);
999 a917d384 pbrook
    lsi_add_msg_byte(s, 7); /* MESSAGE REJECT */
1000 a917d384 pbrook
    s->msg_action = 0;
1001 7d8406be pbrook
}
1002 7d8406be pbrook
1003 7d8406be pbrook
/* Sign extend a 24-bit value.  */
1004 7d8406be pbrook
static inline int32_t sxt24(int32_t n)
1005 7d8406be pbrook
{
1006 7d8406be pbrook
    return (n << 8) >> 8;
1007 7d8406be pbrook
}
1008 7d8406be pbrook
1009 e20a8dff Blue Swirl
#define LSI_BUF_SIZE 4096
1010 7d8406be pbrook
static void lsi_memcpy(LSIState *s, uint32_t dest, uint32_t src, int count)
1011 7d8406be pbrook
{
1012 7d8406be pbrook
    int n;
1013 e20a8dff Blue Swirl
    uint8_t buf[LSI_BUF_SIZE];
1014 7d8406be pbrook
1015 7d8406be pbrook
    DPRINTF("memcpy dest 0x%08x src 0x%08x count %d\n", dest, src, count);
1016 7d8406be pbrook
    while (count) {
1017 e20a8dff Blue Swirl
        n = (count > LSI_BUF_SIZE) ? LSI_BUF_SIZE : count;
1018 7d8406be pbrook
        cpu_physical_memory_read(src, buf, n);
1019 7d8406be pbrook
        cpu_physical_memory_write(dest, buf, n);
1020 7d8406be pbrook
        src += n;
1021 7d8406be pbrook
        dest += n;
1022 7d8406be pbrook
        count -= n;
1023 7d8406be pbrook
    }
1024 7d8406be pbrook
}
1025 7d8406be pbrook
1026 a917d384 pbrook
static void lsi_wait_reselect(LSIState *s)
1027 a917d384 pbrook
{
1028 042ec49d Gerd Hoffmann
    lsi_request *p;
1029 042ec49d Gerd Hoffmann
1030 a917d384 pbrook
    DPRINTF("Wait Reselect\n");
1031 042ec49d Gerd Hoffmann
1032 042ec49d Gerd Hoffmann
    QTAILQ_FOREACH(p, &s->queue, next) {
1033 042ec49d Gerd Hoffmann
        if (p->pending) {
1034 aa4d32c4 Gerd Hoffmann
            lsi_reselect(s, p);
1035 a917d384 pbrook
            break;
1036 a917d384 pbrook
        }
1037 a917d384 pbrook
    }
1038 b96a0da0 Gerd Hoffmann
    if (s->current == NULL) {
1039 a917d384 pbrook
        s->waiting = 1;
1040 a917d384 pbrook
    }
1041 a917d384 pbrook
}
1042 a917d384 pbrook
1043 7d8406be pbrook
static void lsi_execute_script(LSIState *s)
1044 7d8406be pbrook
{
1045 7d8406be pbrook
    uint32_t insn;
1046 b25cf589 aliguori
    uint32_t addr, addr_high;
1047 7d8406be pbrook
    int opcode;
1048 ee4d919f aliguori
    int insn_processed = 0;
1049 7d8406be pbrook
1050 7d8406be pbrook
    s->istat1 |= LSI_ISTAT1_SRUN;
1051 7d8406be pbrook
again:
1052 ee4d919f aliguori
    insn_processed++;
1053 7d8406be pbrook
    insn = read_dword(s, s->dsp);
1054 02b373ad balrog
    if (!insn) {
1055 02b373ad balrog
        /* If we receive an empty opcode increment the DSP by 4 bytes
1056 02b373ad balrog
           instead of 8 and execute the next opcode at that location */
1057 02b373ad balrog
        s->dsp += 4;
1058 02b373ad balrog
        goto again;
1059 02b373ad balrog
    }
1060 7d8406be pbrook
    addr = read_dword(s, s->dsp + 4);
1061 b25cf589 aliguori
    addr_high = 0;
1062 7d8406be pbrook
    DPRINTF("SCRIPTS dsp=%08x opcode %08x arg %08x\n", s->dsp, insn, addr);
1063 7d8406be pbrook
    s->dsps = addr;
1064 7d8406be pbrook
    s->dcmd = insn >> 24;
1065 7d8406be pbrook
    s->dsp += 8;
1066 7d8406be pbrook
    switch (insn >> 30) {
1067 7d8406be pbrook
    case 0: /* Block move.  */
1068 7d8406be pbrook
        if (s->sist1 & LSI_SIST1_STO) {
1069 7d8406be pbrook
            DPRINTF("Delayed select timeout\n");
1070 7d8406be pbrook
            lsi_stop_script(s);
1071 7d8406be pbrook
            break;
1072 7d8406be pbrook
        }
1073 7d8406be pbrook
        s->dbc = insn & 0xffffff;
1074 7d8406be pbrook
        s->rbc = s->dbc;
1075 dd8edf01 aliguori
        /* ??? Set ESA.  */
1076 dd8edf01 aliguori
        s->ia = s->dsp - 8;
1077 7d8406be pbrook
        if (insn & (1 << 29)) {
1078 7d8406be pbrook
            /* Indirect addressing.  */
1079 7d8406be pbrook
            addr = read_dword(s, addr);
1080 7d8406be pbrook
        } else if (insn & (1 << 28)) {
1081 7d8406be pbrook
            uint32_t buf[2];
1082 7d8406be pbrook
            int32_t offset;
1083 7d8406be pbrook
            /* Table indirect addressing.  */
1084 dd8edf01 aliguori
1085 dd8edf01 aliguori
            /* 32-bit Table indirect */
1086 7d8406be pbrook
            offset = sxt24(addr);
1087 7d8406be pbrook
            cpu_physical_memory_read(s->dsa + offset, (uint8_t *)buf, 8);
1088 b25cf589 aliguori
            /* byte count is stored in bits 0:23 only */
1089 b25cf589 aliguori
            s->dbc = cpu_to_le32(buf[0]) & 0xffffff;
1090 7faa239c ths
            s->rbc = s->dbc;
1091 7d8406be pbrook
            addr = cpu_to_le32(buf[1]);
1092 b25cf589 aliguori
1093 b25cf589 aliguori
            /* 40-bit DMA, upper addr bits [39:32] stored in first DWORD of
1094 b25cf589 aliguori
             * table, bits [31:24] */
1095 b25cf589 aliguori
            if (lsi_dma_40bit(s))
1096 b25cf589 aliguori
                addr_high = cpu_to_le32(buf[0]) >> 24;
1097 dd8edf01 aliguori
            else if (lsi_dma_ti64bit(s)) {
1098 dd8edf01 aliguori
                int selector = (cpu_to_le32(buf[0]) >> 24) & 0x1f;
1099 dd8edf01 aliguori
                switch (selector) {
1100 dd8edf01 aliguori
                case 0 ... 0x0f:
1101 dd8edf01 aliguori
                    /* offset index into scratch registers since
1102 dd8edf01 aliguori
                     * TI64 mode can use registers C to R */
1103 dd8edf01 aliguori
                    addr_high = s->scratch[2 + selector];
1104 dd8edf01 aliguori
                    break;
1105 dd8edf01 aliguori
                case 0x10:
1106 dd8edf01 aliguori
                    addr_high = s->mmrs;
1107 dd8edf01 aliguori
                    break;
1108 dd8edf01 aliguori
                case 0x11:
1109 dd8edf01 aliguori
                    addr_high = s->mmws;
1110 dd8edf01 aliguori
                    break;
1111 dd8edf01 aliguori
                case 0x12:
1112 dd8edf01 aliguori
                    addr_high = s->sfs;
1113 dd8edf01 aliguori
                    break;
1114 dd8edf01 aliguori
                case 0x13:
1115 dd8edf01 aliguori
                    addr_high = s->drs;
1116 dd8edf01 aliguori
                    break;
1117 dd8edf01 aliguori
                case 0x14:
1118 dd8edf01 aliguori
                    addr_high = s->sbms;
1119 dd8edf01 aliguori
                    break;
1120 dd8edf01 aliguori
                case 0x15:
1121 dd8edf01 aliguori
                    addr_high = s->dbms;
1122 dd8edf01 aliguori
                    break;
1123 dd8edf01 aliguori
                default:
1124 dd8edf01 aliguori
                    BADF("Illegal selector specified (0x%x > 0x15)"
1125 dd8edf01 aliguori
                         " for 64-bit DMA block move", selector);
1126 dd8edf01 aliguori
                    break;
1127 dd8edf01 aliguori
                }
1128 dd8edf01 aliguori
            }
1129 dd8edf01 aliguori
        } else if (lsi_dma_64bit(s)) {
1130 dd8edf01 aliguori
            /* fetch a 3rd dword if 64-bit direct move is enabled and
1131 dd8edf01 aliguori
               only if we're not doing table indirect or indirect addressing */
1132 dd8edf01 aliguori
            s->dbms = read_dword(s, s->dsp);
1133 dd8edf01 aliguori
            s->dsp += 4;
1134 dd8edf01 aliguori
            s->ia = s->dsp - 12;
1135 7d8406be pbrook
        }
1136 7d8406be pbrook
        if ((s->sstat1 & PHASE_MASK) != ((insn >> 24) & 7)) {
1137 7d8406be pbrook
            DPRINTF("Wrong phase got %d expected %d\n",
1138 7d8406be pbrook
                    s->sstat1 & PHASE_MASK, (insn >> 24) & 7);
1139 7d8406be pbrook
            lsi_script_scsi_interrupt(s, LSI_SIST0_MA, 0);
1140 7d8406be pbrook
            break;
1141 7d8406be pbrook
        }
1142 7d8406be pbrook
        s->dnad = addr;
1143 b25cf589 aliguori
        s->dnad64 = addr_high;
1144 7d8406be pbrook
        switch (s->sstat1 & 0x7) {
1145 7d8406be pbrook
        case PHASE_DO:
1146 a917d384 pbrook
            s->waiting = 2;
1147 7d8406be pbrook
            lsi_do_dma(s, 1);
1148 a917d384 pbrook
            if (s->waiting)
1149 a917d384 pbrook
                s->waiting = 3;
1150 7d8406be pbrook
            break;
1151 7d8406be pbrook
        case PHASE_DI:
1152 a917d384 pbrook
            s->waiting = 2;
1153 7d8406be pbrook
            lsi_do_dma(s, 0);
1154 a917d384 pbrook
            if (s->waiting)
1155 a917d384 pbrook
                s->waiting = 3;
1156 7d8406be pbrook
            break;
1157 7d8406be pbrook
        case PHASE_CMD:
1158 7d8406be pbrook
            lsi_do_command(s);
1159 7d8406be pbrook
            break;
1160 7d8406be pbrook
        case PHASE_ST:
1161 7d8406be pbrook
            lsi_do_status(s);
1162 7d8406be pbrook
            break;
1163 7d8406be pbrook
        case PHASE_MO:
1164 7d8406be pbrook
            lsi_do_msgout(s);
1165 7d8406be pbrook
            break;
1166 7d8406be pbrook
        case PHASE_MI:
1167 7d8406be pbrook
            lsi_do_msgin(s);
1168 7d8406be pbrook
            break;
1169 7d8406be pbrook
        default:
1170 7d8406be pbrook
            BADF("Unimplemented phase %d\n", s->sstat1 & PHASE_MASK);
1171 7d8406be pbrook
            exit(1);
1172 7d8406be pbrook
        }
1173 7d8406be pbrook
        s->dfifo = s->dbc & 0xff;
1174 7d8406be pbrook
        s->ctest5 = (s->ctest5 & 0xfc) | ((s->dbc >> 8) & 3);
1175 7d8406be pbrook
        s->sbc = s->dbc;
1176 7d8406be pbrook
        s->rbc -= s->dbc;
1177 7d8406be pbrook
        s->ua = addr + s->dbc;
1178 7d8406be pbrook
        break;
1179 7d8406be pbrook
1180 7d8406be pbrook
    case 1: /* IO or Read/Write instruction.  */
1181 7d8406be pbrook
        opcode = (insn >> 27) & 7;
1182 7d8406be pbrook
        if (opcode < 5) {
1183 7d8406be pbrook
            uint32_t id;
1184 7d8406be pbrook
1185 7d8406be pbrook
            if (insn & (1 << 25)) {
1186 7d8406be pbrook
                id = read_dword(s, s->dsa + sxt24(insn));
1187 7d8406be pbrook
            } else {
1188 07a1bea8 Laszlo Ast
                id = insn;
1189 7d8406be pbrook
            }
1190 7d8406be pbrook
            id = (id >> 16) & 0xf;
1191 7d8406be pbrook
            if (insn & (1 << 26)) {
1192 7d8406be pbrook
                addr = s->dsp + sxt24(addr);
1193 7d8406be pbrook
            }
1194 7d8406be pbrook
            s->dnad = addr;
1195 7d8406be pbrook
            switch (opcode) {
1196 7d8406be pbrook
            case 0: /* Select */
1197 a917d384 pbrook
                s->sdid = id;
1198 38f5b2b8 Laszlo Ast
                if (s->scntl1 & LSI_SCNTL1_CON) {
1199 38f5b2b8 Laszlo Ast
                    DPRINTF("Already reselected, jumping to alternative address\n");
1200 38f5b2b8 Laszlo Ast
                    s->dsp = s->dnad;
1201 a917d384 pbrook
                    break;
1202 a917d384 pbrook
                }
1203 7d8406be pbrook
                s->sstat0 |= LSI_SSTAT0_WOA;
1204 7d8406be pbrook
                s->scntl1 &= ~LSI_SCNTL1_IARB;
1205 ca9c39fa Gerd Hoffmann
                if (id >= LSI_MAX_DEVS || !s->bus.devs[id]) {
1206 64d56409 Jan Kiszka
                    lsi_bad_selection(s, id);
1207 7d8406be pbrook
                    break;
1208 7d8406be pbrook
                }
1209 7d8406be pbrook
                DPRINTF("Selected target %d%s\n",
1210 7d8406be pbrook
                        id, insn & (1 << 3) ? " ATN" : "");
1211 7d8406be pbrook
                /* ??? Linux drivers compain when this is set.  Maybe
1212 7d8406be pbrook
                   it only applies in low-level mode (unimplemented).
1213 7d8406be pbrook
                lsi_script_scsi_interrupt(s, LSI_SIST0_CMP, 0); */
1214 af12ac98 Gerd Hoffmann
                s->select_tag = id << 8;
1215 7d8406be pbrook
                s->scntl1 |= LSI_SCNTL1_CON;
1216 7d8406be pbrook
                if (insn & (1 << 3)) {
1217 7d8406be pbrook
                    s->socl |= LSI_SOCL_ATN;
1218 7d8406be pbrook
                }
1219 7d8406be pbrook
                lsi_set_phase(s, PHASE_MO);
1220 7d8406be pbrook
                break;
1221 7d8406be pbrook
            case 1: /* Disconnect */
1222 a15fdf86 Laszlo Ast
                DPRINTF("Wait Disconnect\n");
1223 7d8406be pbrook
                s->scntl1 &= ~LSI_SCNTL1_CON;
1224 7d8406be pbrook
                break;
1225 7d8406be pbrook
            case 2: /* Wait Reselect */
1226 e560125e Laszlo Ast
                if (!lsi_irq_on_rsl(s)) {
1227 e560125e Laszlo Ast
                    lsi_wait_reselect(s);
1228 e560125e Laszlo Ast
                }
1229 7d8406be pbrook
                break;
1230 7d8406be pbrook
            case 3: /* Set */
1231 7d8406be pbrook
                DPRINTF("Set%s%s%s%s\n",
1232 7d8406be pbrook
                        insn & (1 << 3) ? " ATN" : "",
1233 7d8406be pbrook
                        insn & (1 << 6) ? " ACK" : "",
1234 7d8406be pbrook
                        insn & (1 << 9) ? " TM" : "",
1235 7d8406be pbrook
                        insn & (1 << 10) ? " CC" : "");
1236 7d8406be pbrook
                if (insn & (1 << 3)) {
1237 7d8406be pbrook
                    s->socl |= LSI_SOCL_ATN;
1238 7d8406be pbrook
                    lsi_set_phase(s, PHASE_MO);
1239 7d8406be pbrook
                }
1240 7d8406be pbrook
                if (insn & (1 << 9)) {
1241 7d8406be pbrook
                    BADF("Target mode not implemented\n");
1242 7d8406be pbrook
                    exit(1);
1243 7d8406be pbrook
                }
1244 7d8406be pbrook
                if (insn & (1 << 10))
1245 7d8406be pbrook
                    s->carry = 1;
1246 7d8406be pbrook
                break;
1247 7d8406be pbrook
            case 4: /* Clear */
1248 7d8406be pbrook
                DPRINTF("Clear%s%s%s%s\n",
1249 7d8406be pbrook
                        insn & (1 << 3) ? " ATN" : "",
1250 7d8406be pbrook
                        insn & (1 << 6) ? " ACK" : "",
1251 7d8406be pbrook
                        insn & (1 << 9) ? " TM" : "",
1252 7d8406be pbrook
                        insn & (1 << 10) ? " CC" : "");
1253 7d8406be pbrook
                if (insn & (1 << 3)) {
1254 7d8406be pbrook
                    s->socl &= ~LSI_SOCL_ATN;
1255 7d8406be pbrook
                }
1256 7d8406be pbrook
                if (insn & (1 << 10))
1257 7d8406be pbrook
                    s->carry = 0;
1258 7d8406be pbrook
                break;
1259 7d8406be pbrook
            }
1260 7d8406be pbrook
        } else {
1261 7d8406be pbrook
            uint8_t op0;
1262 7d8406be pbrook
            uint8_t op1;
1263 7d8406be pbrook
            uint8_t data8;
1264 7d8406be pbrook
            int reg;
1265 7d8406be pbrook
            int operator;
1266 7d8406be pbrook
#ifdef DEBUG_LSI
1267 7d8406be pbrook
            static const char *opcode_names[3] =
1268 7d8406be pbrook
                {"Write", "Read", "Read-Modify-Write"};
1269 7d8406be pbrook
            static const char *operator_names[8] =
1270 7d8406be pbrook
                {"MOV", "SHL", "OR", "XOR", "AND", "SHR", "ADD", "ADC"};
1271 7d8406be pbrook
#endif
1272 7d8406be pbrook
1273 7d8406be pbrook
            reg = ((insn >> 16) & 0x7f) | (insn & 0x80);
1274 7d8406be pbrook
            data8 = (insn >> 8) & 0xff;
1275 7d8406be pbrook
            opcode = (insn >> 27) & 7;
1276 7d8406be pbrook
            operator = (insn >> 24) & 7;
1277 a917d384 pbrook
            DPRINTF("%s reg 0x%x %s data8=0x%02x sfbr=0x%02x%s\n",
1278 7d8406be pbrook
                    opcode_names[opcode - 5], reg,
1279 a917d384 pbrook
                    operator_names[operator], data8, s->sfbr,
1280 7d8406be pbrook
                    (insn & (1 << 23)) ? " SFBR" : "");
1281 7d8406be pbrook
            op0 = op1 = 0;
1282 7d8406be pbrook
            switch (opcode) {
1283 7d8406be pbrook
            case 5: /* From SFBR */
1284 7d8406be pbrook
                op0 = s->sfbr;
1285 7d8406be pbrook
                op1 = data8;
1286 7d8406be pbrook
                break;
1287 7d8406be pbrook
            case 6: /* To SFBR */
1288 7d8406be pbrook
                if (operator)
1289 7d8406be pbrook
                    op0 = lsi_reg_readb(s, reg);
1290 7d8406be pbrook
                op1 = data8;
1291 7d8406be pbrook
                break;
1292 7d8406be pbrook
            case 7: /* Read-modify-write */
1293 7d8406be pbrook
                if (operator)
1294 7d8406be pbrook
                    op0 = lsi_reg_readb(s, reg);
1295 7d8406be pbrook
                if (insn & (1 << 23)) {
1296 7d8406be pbrook
                    op1 = s->sfbr;
1297 7d8406be pbrook
                } else {
1298 7d8406be pbrook
                    op1 = data8;
1299 7d8406be pbrook
                }
1300 7d8406be pbrook
                break;
1301 7d8406be pbrook
            }
1302 7d8406be pbrook
1303 7d8406be pbrook
            switch (operator) {
1304 7d8406be pbrook
            case 0: /* move */
1305 7d8406be pbrook
                op0 = op1;
1306 7d8406be pbrook
                break;
1307 7d8406be pbrook
            case 1: /* Shift left */
1308 7d8406be pbrook
                op1 = op0 >> 7;
1309 7d8406be pbrook
                op0 = (op0 << 1) | s->carry;
1310 7d8406be pbrook
                s->carry = op1;
1311 7d8406be pbrook
                break;
1312 7d8406be pbrook
            case 2: /* OR */
1313 7d8406be pbrook
                op0 |= op1;
1314 7d8406be pbrook
                break;
1315 7d8406be pbrook
            case 3: /* XOR */
1316 dcfb9014 ths
                op0 ^= op1;
1317 7d8406be pbrook
                break;
1318 7d8406be pbrook
            case 4: /* AND */
1319 7d8406be pbrook
                op0 &= op1;
1320 7d8406be pbrook
                break;
1321 7d8406be pbrook
            case 5: /* SHR */
1322 7d8406be pbrook
                op1 = op0 & 1;
1323 7d8406be pbrook
                op0 = (op0 >> 1) | (s->carry << 7);
1324 687fa640 ths
                s->carry = op1;
1325 7d8406be pbrook
                break;
1326 7d8406be pbrook
            case 6: /* ADD */
1327 7d8406be pbrook
                op0 += op1;
1328 7d8406be pbrook
                s->carry = op0 < op1;
1329 7d8406be pbrook
                break;
1330 7d8406be pbrook
            case 7: /* ADC */
1331 7d8406be pbrook
                op0 += op1 + s->carry;
1332 7d8406be pbrook
                if (s->carry)
1333 7d8406be pbrook
                    s->carry = op0 <= op1;
1334 7d8406be pbrook
                else
1335 7d8406be pbrook
                    s->carry = op0 < op1;
1336 7d8406be pbrook
                break;
1337 7d8406be pbrook
            }
1338 7d8406be pbrook
1339 7d8406be pbrook
            switch (opcode) {
1340 7d8406be pbrook
            case 5: /* From SFBR */
1341 7d8406be pbrook
            case 7: /* Read-modify-write */
1342 7d8406be pbrook
                lsi_reg_writeb(s, reg, op0);
1343 7d8406be pbrook
                break;
1344 7d8406be pbrook
            case 6: /* To SFBR */
1345 7d8406be pbrook
                s->sfbr = op0;
1346 7d8406be pbrook
                break;
1347 7d8406be pbrook
            }
1348 7d8406be pbrook
        }
1349 7d8406be pbrook
        break;
1350 7d8406be pbrook
1351 7d8406be pbrook
    case 2: /* Transfer Control.  */
1352 7d8406be pbrook
        {
1353 7d8406be pbrook
            int cond;
1354 7d8406be pbrook
            int jmp;
1355 7d8406be pbrook
1356 7d8406be pbrook
            if ((insn & 0x002e0000) == 0) {
1357 7d8406be pbrook
                DPRINTF("NOP\n");
1358 7d8406be pbrook
                break;
1359 7d8406be pbrook
            }
1360 7d8406be pbrook
            if (s->sist1 & LSI_SIST1_STO) {
1361 7d8406be pbrook
                DPRINTF("Delayed select timeout\n");
1362 7d8406be pbrook
                lsi_stop_script(s);
1363 7d8406be pbrook
                break;
1364 7d8406be pbrook
            }
1365 7d8406be pbrook
            cond = jmp = (insn & (1 << 19)) != 0;
1366 7d8406be pbrook
            if (cond == jmp && (insn & (1 << 21))) {
1367 7d8406be pbrook
                DPRINTF("Compare carry %d\n", s->carry == jmp);
1368 7d8406be pbrook
                cond = s->carry != 0;
1369 7d8406be pbrook
            }
1370 7d8406be pbrook
            if (cond == jmp && (insn & (1 << 17))) {
1371 7d8406be pbrook
                DPRINTF("Compare phase %d %c= %d\n",
1372 7d8406be pbrook
                        (s->sstat1 & PHASE_MASK),
1373 7d8406be pbrook
                        jmp ? '=' : '!',
1374 7d8406be pbrook
                        ((insn >> 24) & 7));
1375 7d8406be pbrook
                cond = (s->sstat1 & PHASE_MASK) == ((insn >> 24) & 7);
1376 7d8406be pbrook
            }
1377 7d8406be pbrook
            if (cond == jmp && (insn & (1 << 18))) {
1378 7d8406be pbrook
                uint8_t mask;
1379 7d8406be pbrook
1380 7d8406be pbrook
                mask = (~insn >> 8) & 0xff;
1381 7d8406be pbrook
                DPRINTF("Compare data 0x%x & 0x%x %c= 0x%x\n",
1382 7d8406be pbrook
                        s->sfbr, mask, jmp ? '=' : '!', insn & mask);
1383 7d8406be pbrook
                cond = (s->sfbr & mask) == (insn & mask);
1384 7d8406be pbrook
            }
1385 7d8406be pbrook
            if (cond == jmp) {
1386 7d8406be pbrook
                if (insn & (1 << 23)) {
1387 7d8406be pbrook
                    /* Relative address.  */
1388 7d8406be pbrook
                    addr = s->dsp + sxt24(addr);
1389 7d8406be pbrook
                }
1390 7d8406be pbrook
                switch ((insn >> 27) & 7) {
1391 7d8406be pbrook
                case 0: /* Jump */
1392 7d8406be pbrook
                    DPRINTF("Jump to 0x%08x\n", addr);
1393 7d8406be pbrook
                    s->dsp = addr;
1394 7d8406be pbrook
                    break;
1395 7d8406be pbrook
                case 1: /* Call */
1396 7d8406be pbrook
                    DPRINTF("Call 0x%08x\n", addr);
1397 7d8406be pbrook
                    s->temp = s->dsp;
1398 7d8406be pbrook
                    s->dsp = addr;
1399 7d8406be pbrook
                    break;
1400 7d8406be pbrook
                case 2: /* Return */
1401 7d8406be pbrook
                    DPRINTF("Return to 0x%08x\n", s->temp);
1402 7d8406be pbrook
                    s->dsp = s->temp;
1403 7d8406be pbrook
                    break;
1404 7d8406be pbrook
                case 3: /* Interrupt */
1405 7d8406be pbrook
                    DPRINTF("Interrupt 0x%08x\n", s->dsps);
1406 7d8406be pbrook
                    if ((insn & (1 << 20)) != 0) {
1407 7d8406be pbrook
                        s->istat0 |= LSI_ISTAT0_INTF;
1408 7d8406be pbrook
                        lsi_update_irq(s);
1409 7d8406be pbrook
                    } else {
1410 7d8406be pbrook
                        lsi_script_dma_interrupt(s, LSI_DSTAT_SIR);
1411 7d8406be pbrook
                    }
1412 7d8406be pbrook
                    break;
1413 7d8406be pbrook
                default:
1414 7d8406be pbrook
                    DPRINTF("Illegal transfer control\n");
1415 7d8406be pbrook
                    lsi_script_dma_interrupt(s, LSI_DSTAT_IID);
1416 7d8406be pbrook
                    break;
1417 7d8406be pbrook
                }
1418 7d8406be pbrook
            } else {
1419 7d8406be pbrook
                DPRINTF("Control condition failed\n");
1420 7d8406be pbrook
            }
1421 7d8406be pbrook
        }
1422 7d8406be pbrook
        break;
1423 7d8406be pbrook
1424 7d8406be pbrook
    case 3:
1425 7d8406be pbrook
        if ((insn & (1 << 29)) == 0) {
1426 7d8406be pbrook
            /* Memory move.  */
1427 7d8406be pbrook
            uint32_t dest;
1428 7d8406be pbrook
            /* ??? The docs imply the destination address is loaded into
1429 7d8406be pbrook
               the TEMP register.  However the Linux drivers rely on
1430 7d8406be pbrook
               the value being presrved.  */
1431 7d8406be pbrook
            dest = read_dword(s, s->dsp);
1432 7d8406be pbrook
            s->dsp += 4;
1433 7d8406be pbrook
            lsi_memcpy(s, dest, addr, insn & 0xffffff);
1434 7d8406be pbrook
        } else {
1435 7d8406be pbrook
            uint8_t data[7];
1436 7d8406be pbrook
            int reg;
1437 7d8406be pbrook
            int n;
1438 7d8406be pbrook
            int i;
1439 7d8406be pbrook
1440 7d8406be pbrook
            if (insn & (1 << 28)) {
1441 7d8406be pbrook
                addr = s->dsa + sxt24(addr);
1442 7d8406be pbrook
            }
1443 7d8406be pbrook
            n = (insn & 7);
1444 7d8406be pbrook
            reg = (insn >> 16) & 0xff;
1445 7d8406be pbrook
            if (insn & (1 << 24)) {
1446 7d8406be pbrook
                cpu_physical_memory_read(addr, data, n);
1447 a917d384 pbrook
                DPRINTF("Load reg 0x%x size %d addr 0x%08x = %08x\n", reg, n,
1448 a917d384 pbrook
                        addr, *(int *)data);
1449 7d8406be pbrook
                for (i = 0; i < n; i++) {
1450 7d8406be pbrook
                    lsi_reg_writeb(s, reg + i, data[i]);
1451 7d8406be pbrook
                }
1452 7d8406be pbrook
            } else {
1453 7d8406be pbrook
                DPRINTF("Store reg 0x%x size %d addr 0x%08x\n", reg, n, addr);
1454 7d8406be pbrook
                for (i = 0; i < n; i++) {
1455 7d8406be pbrook
                    data[i] = lsi_reg_readb(s, reg + i);
1456 7d8406be pbrook
                }
1457 7d8406be pbrook
                cpu_physical_memory_write(addr, data, n);
1458 7d8406be pbrook
            }
1459 7d8406be pbrook
        }
1460 7d8406be pbrook
    }
1461 ee4d919f aliguori
    if (insn_processed > 10000 && !s->waiting) {
1462 64c68080 pbrook
        /* Some windows drivers make the device spin waiting for a memory
1463 64c68080 pbrook
           location to change.  If we have been executed a lot of code then
1464 64c68080 pbrook
           assume this is the case and force an unexpected device disconnect.
1465 64c68080 pbrook
           This is apparently sufficient to beat the drivers into submission.
1466 64c68080 pbrook
         */
1467 ee4d919f aliguori
        if (!(s->sien0 & LSI_SIST0_UDC))
1468 ee4d919f aliguori
            fprintf(stderr, "inf. loop with UDC masked\n");
1469 ee4d919f aliguori
        lsi_script_scsi_interrupt(s, LSI_SIST0_UDC, 0);
1470 ee4d919f aliguori
        lsi_disconnect(s);
1471 ee4d919f aliguori
    } else if (s->istat1 & LSI_ISTAT1_SRUN && !s->waiting) {
1472 7d8406be pbrook
        if (s->dcntl & LSI_DCNTL_SSM) {
1473 7d8406be pbrook
            lsi_script_dma_interrupt(s, LSI_DSTAT_SSI);
1474 7d8406be pbrook
        } else {
1475 7d8406be pbrook
            goto again;
1476 7d8406be pbrook
        }
1477 7d8406be pbrook
    }
1478 7d8406be pbrook
    DPRINTF("SCRIPTS execution stopped\n");
1479 7d8406be pbrook
}
1480 7d8406be pbrook
1481 7d8406be pbrook
static uint8_t lsi_reg_readb(LSIState *s, int offset)
1482 7d8406be pbrook
{
1483 7d8406be pbrook
    uint8_t tmp;
1484 75f76531 aurel32
#define CASE_GET_REG24(name, addr) \
1485 75f76531 aurel32
    case addr: return s->name & 0xff; \
1486 75f76531 aurel32
    case addr + 1: return (s->name >> 8) & 0xff; \
1487 75f76531 aurel32
    case addr + 2: return (s->name >> 16) & 0xff;
1488 75f76531 aurel32
1489 7d8406be pbrook
#define CASE_GET_REG32(name, addr) \
1490 7d8406be pbrook
    case addr: return s->name & 0xff; \
1491 7d8406be pbrook
    case addr + 1: return (s->name >> 8) & 0xff; \
1492 7d8406be pbrook
    case addr + 2: return (s->name >> 16) & 0xff; \
1493 7d8406be pbrook
    case addr + 3: return (s->name >> 24) & 0xff;
1494 7d8406be pbrook
1495 7d8406be pbrook
#ifdef DEBUG_LSI_REG
1496 7d8406be pbrook
    DPRINTF("Read reg %x\n", offset);
1497 7d8406be pbrook
#endif
1498 7d8406be pbrook
    switch (offset) {
1499 7d8406be pbrook
    case 0x00: /* SCNTL0 */
1500 7d8406be pbrook
        return s->scntl0;
1501 7d8406be pbrook
    case 0x01: /* SCNTL1 */
1502 7d8406be pbrook
        return s->scntl1;
1503 7d8406be pbrook
    case 0x02: /* SCNTL2 */
1504 7d8406be pbrook
        return s->scntl2;
1505 7d8406be pbrook
    case 0x03: /* SCNTL3 */
1506 7d8406be pbrook
        return s->scntl3;
1507 7d8406be pbrook
    case 0x04: /* SCID */
1508 7d8406be pbrook
        return s->scid;
1509 7d8406be pbrook
    case 0x05: /* SXFER */
1510 7d8406be pbrook
        return s->sxfer;
1511 7d8406be pbrook
    case 0x06: /* SDID */
1512 7d8406be pbrook
        return s->sdid;
1513 7d8406be pbrook
    case 0x07: /* GPREG0 */
1514 7d8406be pbrook
        return 0x7f;
1515 985a03b0 ths
    case 0x08: /* Revision ID */
1516 985a03b0 ths
        return 0x00;
1517 a917d384 pbrook
    case 0xa: /* SSID */
1518 a917d384 pbrook
        return s->ssid;
1519 7d8406be pbrook
    case 0xb: /* SBCL */
1520 7d8406be pbrook
        /* ??? This is not correct. However it's (hopefully) only
1521 7d8406be pbrook
           used for diagnostics, so should be ok.  */
1522 7d8406be pbrook
        return 0;
1523 7d8406be pbrook
    case 0xc: /* DSTAT */
1524 7d8406be pbrook
        tmp = s->dstat | 0x80;
1525 7d8406be pbrook
        if ((s->istat0 & LSI_ISTAT0_INTF) == 0)
1526 7d8406be pbrook
            s->dstat = 0;
1527 7d8406be pbrook
        lsi_update_irq(s);
1528 7d8406be pbrook
        return tmp;
1529 7d8406be pbrook
    case 0x0d: /* SSTAT0 */
1530 7d8406be pbrook
        return s->sstat0;
1531 7d8406be pbrook
    case 0x0e: /* SSTAT1 */
1532 7d8406be pbrook
        return s->sstat1;
1533 7d8406be pbrook
    case 0x0f: /* SSTAT2 */
1534 7d8406be pbrook
        return s->scntl1 & LSI_SCNTL1_CON ? 0 : 2;
1535 7d8406be pbrook
    CASE_GET_REG32(dsa, 0x10)
1536 7d8406be pbrook
    case 0x14: /* ISTAT0 */
1537 7d8406be pbrook
        return s->istat0;
1538 ecabe8cc aliguori
    case 0x15: /* ISTAT1 */
1539 ecabe8cc aliguori
        return s->istat1;
1540 7d8406be pbrook
    case 0x16: /* MBOX0 */
1541 7d8406be pbrook
        return s->mbox0;
1542 7d8406be pbrook
    case 0x17: /* MBOX1 */
1543 7d8406be pbrook
        return s->mbox1;
1544 7d8406be pbrook
    case 0x18: /* CTEST0 */
1545 7d8406be pbrook
        return 0xff;
1546 7d8406be pbrook
    case 0x19: /* CTEST1 */
1547 7d8406be pbrook
        return 0;
1548 7d8406be pbrook
    case 0x1a: /* CTEST2 */
1549 9167a69a balrog
        tmp = s->ctest2 | LSI_CTEST2_DACK | LSI_CTEST2_CM;
1550 7d8406be pbrook
        if (s->istat0 & LSI_ISTAT0_SIGP) {
1551 7d8406be pbrook
            s->istat0 &= ~LSI_ISTAT0_SIGP;
1552 7d8406be pbrook
            tmp |= LSI_CTEST2_SIGP;
1553 7d8406be pbrook
        }
1554 7d8406be pbrook
        return tmp;
1555 7d8406be pbrook
    case 0x1b: /* CTEST3 */
1556 7d8406be pbrook
        return s->ctest3;
1557 7d8406be pbrook
    CASE_GET_REG32(temp, 0x1c)
1558 7d8406be pbrook
    case 0x20: /* DFIFO */
1559 7d8406be pbrook
        return 0;
1560 7d8406be pbrook
    case 0x21: /* CTEST4 */
1561 7d8406be pbrook
        return s->ctest4;
1562 7d8406be pbrook
    case 0x22: /* CTEST5 */
1563 7d8406be pbrook
        return s->ctest5;
1564 985a03b0 ths
    case 0x23: /* CTEST6 */
1565 985a03b0 ths
         return 0;
1566 75f76531 aurel32
    CASE_GET_REG24(dbc, 0x24)
1567 7d8406be pbrook
    case 0x27: /* DCMD */
1568 7d8406be pbrook
        return s->dcmd;
1569 4b9a2d6d Sebastian Herbszt
    CASE_GET_REG32(dnad, 0x28)
1570 7d8406be pbrook
    CASE_GET_REG32(dsp, 0x2c)
1571 7d8406be pbrook
    CASE_GET_REG32(dsps, 0x30)
1572 7d8406be pbrook
    CASE_GET_REG32(scratch[0], 0x34)
1573 7d8406be pbrook
    case 0x38: /* DMODE */
1574 7d8406be pbrook
        return s->dmode;
1575 7d8406be pbrook
    case 0x39: /* DIEN */
1576 7d8406be pbrook
        return s->dien;
1577 bd8ee11a Sebastian Herbszt
    case 0x3a: /* SBR */
1578 bd8ee11a Sebastian Herbszt
        return s->sbr;
1579 7d8406be pbrook
    case 0x3b: /* DCNTL */
1580 7d8406be pbrook
        return s->dcntl;
1581 7d8406be pbrook
    case 0x40: /* SIEN0 */
1582 7d8406be pbrook
        return s->sien0;
1583 7d8406be pbrook
    case 0x41: /* SIEN1 */
1584 7d8406be pbrook
        return s->sien1;
1585 7d8406be pbrook
    case 0x42: /* SIST0 */
1586 7d8406be pbrook
        tmp = s->sist0;
1587 7d8406be pbrook
        s->sist0 = 0;
1588 7d8406be pbrook
        lsi_update_irq(s);
1589 7d8406be pbrook
        return tmp;
1590 7d8406be pbrook
    case 0x43: /* SIST1 */
1591 7d8406be pbrook
        tmp = s->sist1;
1592 7d8406be pbrook
        s->sist1 = 0;
1593 7d8406be pbrook
        lsi_update_irq(s);
1594 7d8406be pbrook
        return tmp;
1595 9167a69a balrog
    case 0x46: /* MACNTL */
1596 9167a69a balrog
        return 0x0f;
1597 7d8406be pbrook
    case 0x47: /* GPCNTL0 */
1598 7d8406be pbrook
        return 0x0f;
1599 7d8406be pbrook
    case 0x48: /* STIME0 */
1600 7d8406be pbrook
        return s->stime0;
1601 7d8406be pbrook
    case 0x4a: /* RESPID0 */
1602 7d8406be pbrook
        return s->respid0;
1603 7d8406be pbrook
    case 0x4b: /* RESPID1 */
1604 7d8406be pbrook
        return s->respid1;
1605 7d8406be pbrook
    case 0x4d: /* STEST1 */
1606 7d8406be pbrook
        return s->stest1;
1607 7d8406be pbrook
    case 0x4e: /* STEST2 */
1608 7d8406be pbrook
        return s->stest2;
1609 7d8406be pbrook
    case 0x4f: /* STEST3 */
1610 7d8406be pbrook
        return s->stest3;
1611 a917d384 pbrook
    case 0x50: /* SIDL */
1612 a917d384 pbrook
        /* This is needed by the linux drivers.  We currently only update it
1613 a917d384 pbrook
           during the MSG IN phase.  */
1614 a917d384 pbrook
        return s->sidl;
1615 7d8406be pbrook
    case 0x52: /* STEST4 */
1616 7d8406be pbrook
        return 0xe0;
1617 7d8406be pbrook
    case 0x56: /* CCNTL0 */
1618 7d8406be pbrook
        return s->ccntl0;
1619 7d8406be pbrook
    case 0x57: /* CCNTL1 */
1620 7d8406be pbrook
        return s->ccntl1;
1621 a917d384 pbrook
    case 0x58: /* SBDL */
1622 a917d384 pbrook
        /* Some drivers peek at the data bus during the MSG IN phase.  */
1623 a917d384 pbrook
        if ((s->sstat1 & PHASE_MASK) == PHASE_MI)
1624 a917d384 pbrook
            return s->msg[0];
1625 a917d384 pbrook
        return 0;
1626 a917d384 pbrook
    case 0x59: /* SBDL high */
1627 7d8406be pbrook
        return 0;
1628 7d8406be pbrook
    CASE_GET_REG32(mmrs, 0xa0)
1629 7d8406be pbrook
    CASE_GET_REG32(mmws, 0xa4)
1630 7d8406be pbrook
    CASE_GET_REG32(sfs, 0xa8)
1631 7d8406be pbrook
    CASE_GET_REG32(drs, 0xac)
1632 7d8406be pbrook
    CASE_GET_REG32(sbms, 0xb0)
1633 ab57d967 aliguori
    CASE_GET_REG32(dbms, 0xb4)
1634 7d8406be pbrook
    CASE_GET_REG32(dnad64, 0xb8)
1635 7d8406be pbrook
    CASE_GET_REG32(pmjad1, 0xc0)
1636 7d8406be pbrook
    CASE_GET_REG32(pmjad2, 0xc4)
1637 7d8406be pbrook
    CASE_GET_REG32(rbc, 0xc8)
1638 7d8406be pbrook
    CASE_GET_REG32(ua, 0xcc)
1639 7d8406be pbrook
    CASE_GET_REG32(ia, 0xd4)
1640 7d8406be pbrook
    CASE_GET_REG32(sbc, 0xd8)
1641 7d8406be pbrook
    CASE_GET_REG32(csbc, 0xdc)
1642 7d8406be pbrook
    }
1643 7d8406be pbrook
    if (offset >= 0x5c && offset < 0xa0) {
1644 7d8406be pbrook
        int n;
1645 7d8406be pbrook
        int shift;
1646 7d8406be pbrook
        n = (offset - 0x58) >> 2;
1647 7d8406be pbrook
        shift = (offset & 3) * 8;
1648 7d8406be pbrook
        return (s->scratch[n] >> shift) & 0xff;
1649 7d8406be pbrook
    }
1650 7d8406be pbrook
    BADF("readb 0x%x\n", offset);
1651 7d8406be pbrook
    exit(1);
1652 75f76531 aurel32
#undef CASE_GET_REG24
1653 7d8406be pbrook
#undef CASE_GET_REG32
1654 7d8406be pbrook
}
1655 7d8406be pbrook
1656 7d8406be pbrook
static void lsi_reg_writeb(LSIState *s, int offset, uint8_t val)
1657 7d8406be pbrook
{
1658 49c47daa Sebastian Herbszt
#define CASE_SET_REG24(name, addr) \
1659 49c47daa Sebastian Herbszt
    case addr    : s->name &= 0xffffff00; s->name |= val;       break; \
1660 49c47daa Sebastian Herbszt
    case addr + 1: s->name &= 0xffff00ff; s->name |= val << 8;  break; \
1661 49c47daa Sebastian Herbszt
    case addr + 2: s->name &= 0xff00ffff; s->name |= val << 16; break;
1662 49c47daa Sebastian Herbszt
1663 7d8406be pbrook
#define CASE_SET_REG32(name, addr) \
1664 7d8406be pbrook
    case addr    : s->name &= 0xffffff00; s->name |= val;       break; \
1665 7d8406be pbrook
    case addr + 1: s->name &= 0xffff00ff; s->name |= val << 8;  break; \
1666 7d8406be pbrook
    case addr + 2: s->name &= 0xff00ffff; s->name |= val << 16; break; \
1667 7d8406be pbrook
    case addr + 3: s->name &= 0x00ffffff; s->name |= val << 24; break;
1668 7d8406be pbrook
1669 7d8406be pbrook
#ifdef DEBUG_LSI_REG
1670 7d8406be pbrook
    DPRINTF("Write reg %x = %02x\n", offset, val);
1671 7d8406be pbrook
#endif
1672 7d8406be pbrook
    switch (offset) {
1673 7d8406be pbrook
    case 0x00: /* SCNTL0 */
1674 7d8406be pbrook
        s->scntl0 = val;
1675 7d8406be pbrook
        if (val & LSI_SCNTL0_START) {
1676 7d8406be pbrook
            BADF("Start sequence not implemented\n");
1677 7d8406be pbrook
        }
1678 7d8406be pbrook
        break;
1679 7d8406be pbrook
    case 0x01: /* SCNTL1 */
1680 7d8406be pbrook
        s->scntl1 = val & ~LSI_SCNTL1_SST;
1681 7d8406be pbrook
        if (val & LSI_SCNTL1_IARB) {
1682 7d8406be pbrook
            BADF("Immediate Arbritration not implemented\n");
1683 7d8406be pbrook
        }
1684 7d8406be pbrook
        if (val & LSI_SCNTL1_RST) {
1685 680a34ee Jan Kiszka
            if (!(s->sstat0 & LSI_SSTAT0_RST)) {
1686 680a34ee Jan Kiszka
                DeviceState *dev;
1687 680a34ee Jan Kiszka
                int id;
1688 680a34ee Jan Kiszka
1689 680a34ee Jan Kiszka
                for (id = 0; id < s->bus.ndev; id++) {
1690 680a34ee Jan Kiszka
                    if (s->bus.devs[id]) {
1691 680a34ee Jan Kiszka
                        dev = &s->bus.devs[id]->qdev;
1692 680a34ee Jan Kiszka
                        dev->info->reset(dev);
1693 680a34ee Jan Kiszka
                    }
1694 680a34ee Jan Kiszka
                }
1695 680a34ee Jan Kiszka
                s->sstat0 |= LSI_SSTAT0_RST;
1696 680a34ee Jan Kiszka
                lsi_script_scsi_interrupt(s, LSI_SIST0_RST, 0);
1697 680a34ee Jan Kiszka
            }
1698 7d8406be pbrook
        } else {
1699 7d8406be pbrook
            s->sstat0 &= ~LSI_SSTAT0_RST;
1700 7d8406be pbrook
        }
1701 7d8406be pbrook
        break;
1702 7d8406be pbrook
    case 0x02: /* SCNTL2 */
1703 7d8406be pbrook
        val &= ~(LSI_SCNTL2_WSR | LSI_SCNTL2_WSS);
1704 3d834c78 ths
        s->scntl2 = val;
1705 7d8406be pbrook
        break;
1706 7d8406be pbrook
    case 0x03: /* SCNTL3 */
1707 7d8406be pbrook
        s->scntl3 = val;
1708 7d8406be pbrook
        break;
1709 7d8406be pbrook
    case 0x04: /* SCID */
1710 7d8406be pbrook
        s->scid = val;
1711 7d8406be pbrook
        break;
1712 7d8406be pbrook
    case 0x05: /* SXFER */
1713 7d8406be pbrook
        s->sxfer = val;
1714 7d8406be pbrook
        break;
1715 a917d384 pbrook
    case 0x06: /* SDID */
1716 a917d384 pbrook
        if ((val & 0xf) != (s->ssid & 0xf))
1717 a917d384 pbrook
            BADF("Destination ID does not match SSID\n");
1718 a917d384 pbrook
        s->sdid = val & 0xf;
1719 a917d384 pbrook
        break;
1720 7d8406be pbrook
    case 0x07: /* GPREG0 */
1721 7d8406be pbrook
        break;
1722 a917d384 pbrook
    case 0x08: /* SFBR */
1723 a917d384 pbrook
        /* The CPU is not allowed to write to this register.  However the
1724 a917d384 pbrook
           SCRIPTS register move instructions are.  */
1725 a917d384 pbrook
        s->sfbr = val;
1726 a917d384 pbrook
        break;
1727 a15fdf86 Laszlo Ast
    case 0x0a: case 0x0b:
1728 9167a69a balrog
        /* Openserver writes to these readonly registers on startup */
1729 a15fdf86 Laszlo Ast
        return;
1730 7d8406be pbrook
    case 0x0c: case 0x0d: case 0x0e: case 0x0f:
1731 7d8406be pbrook
        /* Linux writes to these readonly registers on startup.  */
1732 7d8406be pbrook
        return;
1733 7d8406be pbrook
    CASE_SET_REG32(dsa, 0x10)
1734 7d8406be pbrook
    case 0x14: /* ISTAT0 */
1735 7d8406be pbrook
        s->istat0 = (s->istat0 & 0x0f) | (val & 0xf0);
1736 7d8406be pbrook
        if (val & LSI_ISTAT0_ABRT) {
1737 7d8406be pbrook
            lsi_script_dma_interrupt(s, LSI_DSTAT_ABRT);
1738 7d8406be pbrook
        }
1739 7d8406be pbrook
        if (val & LSI_ISTAT0_INTF) {
1740 7d8406be pbrook
            s->istat0 &= ~LSI_ISTAT0_INTF;
1741 7d8406be pbrook
            lsi_update_irq(s);
1742 7d8406be pbrook
        }
1743 4d611c9a pbrook
        if (s->waiting == 1 && val & LSI_ISTAT0_SIGP) {
1744 7d8406be pbrook
            DPRINTF("Woken by SIGP\n");
1745 7d8406be pbrook
            s->waiting = 0;
1746 7d8406be pbrook
            s->dsp = s->dnad;
1747 7d8406be pbrook
            lsi_execute_script(s);
1748 7d8406be pbrook
        }
1749 7d8406be pbrook
        if (val & LSI_ISTAT0_SRST) {
1750 7d8406be pbrook
            lsi_soft_reset(s);
1751 7d8406be pbrook
        }
1752 92d88ecb ths
        break;
1753 7d8406be pbrook
    case 0x16: /* MBOX0 */
1754 7d8406be pbrook
        s->mbox0 = val;
1755 92d88ecb ths
        break;
1756 7d8406be pbrook
    case 0x17: /* MBOX1 */
1757 7d8406be pbrook
        s->mbox1 = val;
1758 92d88ecb ths
        break;
1759 9167a69a balrog
    case 0x1a: /* CTEST2 */
1760 9167a69a balrog
        s->ctest2 = val & LSI_CTEST2_PCICIE;
1761 9167a69a balrog
        break;
1762 7d8406be pbrook
    case 0x1b: /* CTEST3 */
1763 7d8406be pbrook
        s->ctest3 = val & 0x0f;
1764 7d8406be pbrook
        break;
1765 7d8406be pbrook
    CASE_SET_REG32(temp, 0x1c)
1766 7d8406be pbrook
    case 0x21: /* CTEST4 */
1767 7d8406be pbrook
        if (val & 7) {
1768 7d8406be pbrook
           BADF("Unimplemented CTEST4-FBL 0x%x\n", val);
1769 7d8406be pbrook
        }
1770 7d8406be pbrook
        s->ctest4 = val;
1771 7d8406be pbrook
        break;
1772 7d8406be pbrook
    case 0x22: /* CTEST5 */
1773 7d8406be pbrook
        if (val & (LSI_CTEST5_ADCK | LSI_CTEST5_BBCK)) {
1774 7d8406be pbrook
            BADF("CTEST5 DMA increment not implemented\n");
1775 7d8406be pbrook
        }
1776 7d8406be pbrook
        s->ctest5 = val;
1777 7d8406be pbrook
        break;
1778 49c47daa Sebastian Herbszt
    CASE_SET_REG24(dbc, 0x24)
1779 4b9a2d6d Sebastian Herbszt
    CASE_SET_REG32(dnad, 0x28)
1780 3d834c78 ths
    case 0x2c: /* DSP[0:7] */
1781 7d8406be pbrook
        s->dsp &= 0xffffff00;
1782 7d8406be pbrook
        s->dsp |= val;
1783 7d8406be pbrook
        break;
1784 3d834c78 ths
    case 0x2d: /* DSP[8:15] */
1785 7d8406be pbrook
        s->dsp &= 0xffff00ff;
1786 7d8406be pbrook
        s->dsp |= val << 8;
1787 7d8406be pbrook
        break;
1788 3d834c78 ths
    case 0x2e: /* DSP[16:23] */
1789 7d8406be pbrook
        s->dsp &= 0xff00ffff;
1790 7d8406be pbrook
        s->dsp |= val << 16;
1791 7d8406be pbrook
        break;
1792 3d834c78 ths
    case 0x2f: /* DSP[24:31] */
1793 7d8406be pbrook
        s->dsp &= 0x00ffffff;
1794 7d8406be pbrook
        s->dsp |= val << 24;
1795 7d8406be pbrook
        if ((s->dmode & LSI_DMODE_MAN) == 0
1796 7d8406be pbrook
            && (s->istat1 & LSI_ISTAT1_SRUN) == 0)
1797 7d8406be pbrook
            lsi_execute_script(s);
1798 7d8406be pbrook
        break;
1799 7d8406be pbrook
    CASE_SET_REG32(dsps, 0x30)
1800 7d8406be pbrook
    CASE_SET_REG32(scratch[0], 0x34)
1801 7d8406be pbrook
    case 0x38: /* DMODE */
1802 7d8406be pbrook
        if (val & (LSI_DMODE_SIOM | LSI_DMODE_DIOM)) {
1803 7d8406be pbrook
            BADF("IO mappings not implemented\n");
1804 7d8406be pbrook
        }
1805 7d8406be pbrook
        s->dmode = val;
1806 7d8406be pbrook
        break;
1807 7d8406be pbrook
    case 0x39: /* DIEN */
1808 7d8406be pbrook
        s->dien = val;
1809 7d8406be pbrook
        lsi_update_irq(s);
1810 7d8406be pbrook
        break;
1811 bd8ee11a Sebastian Herbszt
    case 0x3a: /* SBR */
1812 bd8ee11a Sebastian Herbszt
        s->sbr = val;
1813 bd8ee11a Sebastian Herbszt
        break;
1814 7d8406be pbrook
    case 0x3b: /* DCNTL */
1815 7d8406be pbrook
        s->dcntl = val & ~(LSI_DCNTL_PFF | LSI_DCNTL_STD);
1816 7d8406be pbrook
        if ((val & LSI_DCNTL_STD) && (s->istat1 & LSI_ISTAT1_SRUN) == 0)
1817 7d8406be pbrook
            lsi_execute_script(s);
1818 7d8406be pbrook
        break;
1819 7d8406be pbrook
    case 0x40: /* SIEN0 */
1820 7d8406be pbrook
        s->sien0 = val;
1821 7d8406be pbrook
        lsi_update_irq(s);
1822 7d8406be pbrook
        break;
1823 7d8406be pbrook
    case 0x41: /* SIEN1 */
1824 7d8406be pbrook
        s->sien1 = val;
1825 7d8406be pbrook
        lsi_update_irq(s);
1826 7d8406be pbrook
        break;
1827 7d8406be pbrook
    case 0x47: /* GPCNTL0 */
1828 7d8406be pbrook
        break;
1829 7d8406be pbrook
    case 0x48: /* STIME0 */
1830 7d8406be pbrook
        s->stime0 = val;
1831 7d8406be pbrook
        break;
1832 7d8406be pbrook
    case 0x49: /* STIME1 */
1833 7d8406be pbrook
        if (val & 0xf) {
1834 7d8406be pbrook
            DPRINTF("General purpose timer not implemented\n");
1835 7d8406be pbrook
            /* ??? Raising the interrupt immediately seems to be sufficient
1836 7d8406be pbrook
               to keep the FreeBSD driver happy.  */
1837 7d8406be pbrook
            lsi_script_scsi_interrupt(s, 0, LSI_SIST1_GEN);
1838 7d8406be pbrook
        }
1839 7d8406be pbrook
        break;
1840 7d8406be pbrook
    case 0x4a: /* RESPID0 */
1841 7d8406be pbrook
        s->respid0 = val;
1842 7d8406be pbrook
        break;
1843 7d8406be pbrook
    case 0x4b: /* RESPID1 */
1844 7d8406be pbrook
        s->respid1 = val;
1845 7d8406be pbrook
        break;
1846 7d8406be pbrook
    case 0x4d: /* STEST1 */
1847 7d8406be pbrook
        s->stest1 = val;
1848 7d8406be pbrook
        break;
1849 7d8406be pbrook
    case 0x4e: /* STEST2 */
1850 7d8406be pbrook
        if (val & 1) {
1851 7d8406be pbrook
            BADF("Low level mode not implemented\n");
1852 7d8406be pbrook
        }
1853 7d8406be pbrook
        s->stest2 = val;
1854 7d8406be pbrook
        break;
1855 7d8406be pbrook
    case 0x4f: /* STEST3 */
1856 7d8406be pbrook
        if (val & 0x41) {
1857 7d8406be pbrook
            BADF("SCSI FIFO test mode not implemented\n");
1858 7d8406be pbrook
        }
1859 7d8406be pbrook
        s->stest3 = val;
1860 7d8406be pbrook
        break;
1861 7d8406be pbrook
    case 0x56: /* CCNTL0 */
1862 7d8406be pbrook
        s->ccntl0 = val;
1863 7d8406be pbrook
        break;
1864 7d8406be pbrook
    case 0x57: /* CCNTL1 */
1865 7d8406be pbrook
        s->ccntl1 = val;
1866 7d8406be pbrook
        break;
1867 7d8406be pbrook
    CASE_SET_REG32(mmrs, 0xa0)
1868 7d8406be pbrook
    CASE_SET_REG32(mmws, 0xa4)
1869 7d8406be pbrook
    CASE_SET_REG32(sfs, 0xa8)
1870 7d8406be pbrook
    CASE_SET_REG32(drs, 0xac)
1871 7d8406be pbrook
    CASE_SET_REG32(sbms, 0xb0)
1872 ab57d967 aliguori
    CASE_SET_REG32(dbms, 0xb4)
1873 7d8406be pbrook
    CASE_SET_REG32(dnad64, 0xb8)
1874 7d8406be pbrook
    CASE_SET_REG32(pmjad1, 0xc0)
1875 7d8406be pbrook
    CASE_SET_REG32(pmjad2, 0xc4)
1876 7d8406be pbrook
    CASE_SET_REG32(rbc, 0xc8)
1877 7d8406be pbrook
    CASE_SET_REG32(ua, 0xcc)
1878 7d8406be pbrook
    CASE_SET_REG32(ia, 0xd4)
1879 7d8406be pbrook
    CASE_SET_REG32(sbc, 0xd8)
1880 7d8406be pbrook
    CASE_SET_REG32(csbc, 0xdc)
1881 7d8406be pbrook
    default:
1882 7d8406be pbrook
        if (offset >= 0x5c && offset < 0xa0) {
1883 7d8406be pbrook
            int n;
1884 7d8406be pbrook
            int shift;
1885 7d8406be pbrook
            n = (offset - 0x58) >> 2;
1886 7d8406be pbrook
            shift = (offset & 3) * 8;
1887 7d8406be pbrook
            s->scratch[n] &= ~(0xff << shift);
1888 7d8406be pbrook
            s->scratch[n] |= (val & 0xff) << shift;
1889 7d8406be pbrook
        } else {
1890 7d8406be pbrook
            BADF("Unhandled writeb 0x%x = 0x%x\n", offset, val);
1891 7d8406be pbrook
        }
1892 7d8406be pbrook
    }
1893 49c47daa Sebastian Herbszt
#undef CASE_SET_REG24
1894 7d8406be pbrook
#undef CASE_SET_REG32
1895 7d8406be pbrook
}
1896 7d8406be pbrook
1897 b0ce84e5 Avi Kivity
static void lsi_mmio_write(void *opaque, target_phys_addr_t addr,
1898 b0ce84e5 Avi Kivity
                           uint64_t val, unsigned size)
1899 7d8406be pbrook
{
1900 eb40f984 Juan Quintela
    LSIState *s = opaque;
1901 7d8406be pbrook
1902 7d8406be pbrook
    lsi_reg_writeb(s, addr & 0xff, val);
1903 7d8406be pbrook
}
1904 7d8406be pbrook
1905 b0ce84e5 Avi Kivity
static uint64_t lsi_mmio_read(void *opaque, target_phys_addr_t addr,
1906 b0ce84e5 Avi Kivity
                              unsigned size)
1907 7d8406be pbrook
{
1908 eb40f984 Juan Quintela
    LSIState *s = opaque;
1909 7d8406be pbrook
1910 7d8406be pbrook
    return lsi_reg_readb(s, addr & 0xff);
1911 7d8406be pbrook
}
1912 7d8406be pbrook
1913 b0ce84e5 Avi Kivity
static const MemoryRegionOps lsi_mmio_ops = {
1914 b0ce84e5 Avi Kivity
    .read = lsi_mmio_read,
1915 b0ce84e5 Avi Kivity
    .write = lsi_mmio_write,
1916 b0ce84e5 Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
1917 b0ce84e5 Avi Kivity
    .impl = {
1918 b0ce84e5 Avi Kivity
        .min_access_size = 1,
1919 b0ce84e5 Avi Kivity
        .max_access_size = 1,
1920 b0ce84e5 Avi Kivity
    },
1921 7d8406be pbrook
};
1922 7d8406be pbrook
1923 b0ce84e5 Avi Kivity
static void lsi_ram_write(void *opaque, target_phys_addr_t addr,
1924 b0ce84e5 Avi Kivity
                          uint64_t val, unsigned size)
1925 7d8406be pbrook
{
1926 eb40f984 Juan Quintela
    LSIState *s = opaque;
1927 7d8406be pbrook
    uint32_t newval;
1928 b0ce84e5 Avi Kivity
    uint32_t mask;
1929 7d8406be pbrook
    int shift;
1930 7d8406be pbrook
1931 7d8406be pbrook
    newval = s->script_ram[addr >> 2];
1932 7d8406be pbrook
    shift = (addr & 3) * 8;
1933 b0ce84e5 Avi Kivity
    mask = ((uint64_t)1 << (size * 8)) - 1;
1934 b0ce84e5 Avi Kivity
    newval &= ~(mask << shift);
1935 7d8406be pbrook
    newval |= val << shift;
1936 7d8406be pbrook
    s->script_ram[addr >> 2] = newval;
1937 7d8406be pbrook
}
1938 7d8406be pbrook
1939 b0ce84e5 Avi Kivity
static uint64_t lsi_ram_read(void *opaque, target_phys_addr_t addr,
1940 b0ce84e5 Avi Kivity
                             unsigned size)
1941 7d8406be pbrook
{
1942 eb40f984 Juan Quintela
    LSIState *s = opaque;
1943 7d8406be pbrook
    uint32_t val;
1944 b0ce84e5 Avi Kivity
    uint32_t mask;
1945 7d8406be pbrook
1946 7d8406be pbrook
    val = s->script_ram[addr >> 2];
1947 b0ce84e5 Avi Kivity
    mask = ((uint64_t)1 << (size * 8)) - 1;
1948 7d8406be pbrook
    val >>= (addr & 3) * 8;
1949 b0ce84e5 Avi Kivity
    return val & mask;
1950 7d8406be pbrook
}
1951 7d8406be pbrook
1952 b0ce84e5 Avi Kivity
static const MemoryRegionOps lsi_ram_ops = {
1953 b0ce84e5 Avi Kivity
    .read = lsi_ram_read,
1954 b0ce84e5 Avi Kivity
    .write = lsi_ram_write,
1955 b0ce84e5 Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
1956 7d8406be pbrook
};
1957 7d8406be pbrook
1958 b0ce84e5 Avi Kivity
static uint64_t lsi_io_read(void *opaque, target_phys_addr_t addr,
1959 b0ce84e5 Avi Kivity
                            unsigned size)
1960 7d8406be pbrook
{
1961 eb40f984 Juan Quintela
    LSIState *s = opaque;
1962 7d8406be pbrook
    return lsi_reg_readb(s, addr & 0xff);
1963 7d8406be pbrook
}
1964 7d8406be pbrook
1965 b0ce84e5 Avi Kivity
static void lsi_io_write(void *opaque, target_phys_addr_t addr,
1966 b0ce84e5 Avi Kivity
                         uint64_t val, unsigned size)
1967 7d8406be pbrook
{
1968 eb40f984 Juan Quintela
    LSIState *s = opaque;
1969 7d8406be pbrook
    lsi_reg_writeb(s, addr & 0xff, val);
1970 7d8406be pbrook
}
1971 7d8406be pbrook
1972 b0ce84e5 Avi Kivity
static const MemoryRegionOps lsi_io_ops = {
1973 b0ce84e5 Avi Kivity
    .read = lsi_io_read,
1974 b0ce84e5 Avi Kivity
    .write = lsi_io_write,
1975 b0ce84e5 Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
1976 b0ce84e5 Avi Kivity
    .impl = {
1977 b0ce84e5 Avi Kivity
        .min_access_size = 1,
1978 b0ce84e5 Avi Kivity
        .max_access_size = 1,
1979 b0ce84e5 Avi Kivity
    },
1980 b0ce84e5 Avi Kivity
};
1981 7d8406be pbrook
1982 54eefd72 Jan Kiszka
static void lsi_scsi_reset(DeviceState *dev)
1983 54eefd72 Jan Kiszka
{
1984 54eefd72 Jan Kiszka
    LSIState *s = DO_UPCAST(LSIState, dev.qdev, dev);
1985 54eefd72 Jan Kiszka
1986 54eefd72 Jan Kiszka
    lsi_soft_reset(s);
1987 54eefd72 Jan Kiszka
}
1988 54eefd72 Jan Kiszka
1989 4a1b0f1c Juan Quintela
static void lsi_pre_save(void *opaque)
1990 777aec7a Nolan
{
1991 777aec7a Nolan
    LSIState *s = opaque;
1992 777aec7a Nolan
1993 b96a0da0 Gerd Hoffmann
    if (s->current) {
1994 b96a0da0 Gerd Hoffmann
        assert(s->current->dma_buf == NULL);
1995 b96a0da0 Gerd Hoffmann
        assert(s->current->dma_len == 0);
1996 b96a0da0 Gerd Hoffmann
    }
1997 042ec49d Gerd Hoffmann
    assert(QTAILQ_EMPTY(&s->queue));
1998 777aec7a Nolan
}
1999 777aec7a Nolan
2000 4a1b0f1c Juan Quintela
static const VMStateDescription vmstate_lsi_scsi = {
2001 4a1b0f1c Juan Quintela
    .name = "lsiscsi",
2002 4a1b0f1c Juan Quintela
    .version_id = 0,
2003 4a1b0f1c Juan Quintela
    .minimum_version_id = 0,
2004 4a1b0f1c Juan Quintela
    .minimum_version_id_old = 0,
2005 4a1b0f1c Juan Quintela
    .pre_save = lsi_pre_save,
2006 4a1b0f1c Juan Quintela
    .fields      = (VMStateField []) {
2007 4a1b0f1c Juan Quintela
        VMSTATE_PCI_DEVICE(dev, LSIState),
2008 4a1b0f1c Juan Quintela
2009 4a1b0f1c Juan Quintela
        VMSTATE_INT32(carry, LSIState),
2010 2f172849 Hannes Reinecke
        VMSTATE_INT32(status, LSIState),
2011 4a1b0f1c Juan Quintela
        VMSTATE_INT32(msg_action, LSIState),
2012 4a1b0f1c Juan Quintela
        VMSTATE_INT32(msg_len, LSIState),
2013 4a1b0f1c Juan Quintela
        VMSTATE_BUFFER(msg, LSIState),
2014 4a1b0f1c Juan Quintela
        VMSTATE_INT32(waiting, LSIState),
2015 4a1b0f1c Juan Quintela
2016 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dsa, LSIState),
2017 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(temp, LSIState),
2018 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dnad, LSIState),
2019 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dbc, LSIState),
2020 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(istat0, LSIState),
2021 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(istat1, LSIState),
2022 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dcmd, LSIState),
2023 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dstat, LSIState),
2024 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dien, LSIState),
2025 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sist0, LSIState),
2026 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sist1, LSIState),
2027 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sien0, LSIState),
2028 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sien1, LSIState),
2029 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(mbox0, LSIState),
2030 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(mbox1, LSIState),
2031 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dfifo, LSIState),
2032 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest2, LSIState),
2033 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest3, LSIState),
2034 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest4, LSIState),
2035 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest5, LSIState),
2036 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ccntl0, LSIState),
2037 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ccntl1, LSIState),
2038 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dsp, LSIState),
2039 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dsps, LSIState),
2040 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dmode, LSIState),
2041 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dcntl, LSIState),
2042 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl0, LSIState),
2043 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl1, LSIState),
2044 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl2, LSIState),
2045 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl3, LSIState),
2046 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sstat0, LSIState),
2047 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sstat1, LSIState),
2048 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scid, LSIState),
2049 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sxfer, LSIState),
2050 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(socl, LSIState),
2051 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sdid, LSIState),
2052 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ssid, LSIState),
2053 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sfbr, LSIState),
2054 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stest1, LSIState),
2055 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stest2, LSIState),
2056 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stest3, LSIState),
2057 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sidl, LSIState),
2058 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stime0, LSIState),
2059 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(respid0, LSIState),
2060 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(respid1, LSIState),
2061 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(mmrs, LSIState),
2062 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(mmws, LSIState),
2063 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(sfs, LSIState),
2064 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(drs, LSIState),
2065 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(sbms, LSIState),
2066 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dbms, LSIState),
2067 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dnad64, LSIState),
2068 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(pmjad1, LSIState),
2069 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(pmjad2, LSIState),
2070 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(rbc, LSIState),
2071 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(ua, LSIState),
2072 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(ia, LSIState),
2073 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(sbc, LSIState),
2074 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(csbc, LSIState),
2075 4a1b0f1c Juan Quintela
        VMSTATE_BUFFER_UNSAFE(scratch, LSIState, 0, 18 * sizeof(uint32_t)),
2076 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sbr, LSIState),
2077 4a1b0f1c Juan Quintela
2078 4a1b0f1c Juan Quintela
        VMSTATE_BUFFER_UNSAFE(script_ram, LSIState, 0, 2048 * sizeof(uint32_t)),
2079 4a1b0f1c Juan Quintela
        VMSTATE_END_OF_LIST()
2080 777aec7a Nolan
    }
2081 4a1b0f1c Juan Quintela
};
2082 777aec7a Nolan
2083 4b09be85 aliguori
static int lsi_scsi_uninit(PCIDevice *d)
2084 4b09be85 aliguori
{
2085 f305261f Juan Quintela
    LSIState *s = DO_UPCAST(LSIState, dev, d);
2086 4b09be85 aliguori
2087 b0ce84e5 Avi Kivity
    memory_region_destroy(&s->mmio_io);
2088 b0ce84e5 Avi Kivity
    memory_region_destroy(&s->ram_io);
2089 b0ce84e5 Avi Kivity
    memory_region_destroy(&s->io_io);
2090 4b09be85 aliguori
2091 4b09be85 aliguori
    return 0;
2092 4b09be85 aliguori
}
2093 4b09be85 aliguori
2094 cfdc1bb0 Paolo Bonzini
static const struct SCSIBusOps lsi_scsi_ops = {
2095 c6df7102 Paolo Bonzini
    .transfer_data = lsi_transfer_data,
2096 94d3f98a Paolo Bonzini
    .complete = lsi_command_complete,
2097 94d3f98a Paolo Bonzini
    .cancel = lsi_request_cancelled
2098 cfdc1bb0 Paolo Bonzini
};
2099 cfdc1bb0 Paolo Bonzini
2100 81a322d4 Gerd Hoffmann
static int lsi_scsi_init(PCIDevice *dev)
2101 7d8406be pbrook
{
2102 f305261f Juan Quintela
    LSIState *s = DO_UPCAST(LSIState, dev, dev);
2103 deb54399 aliguori
    uint8_t *pci_conf;
2104 7d8406be pbrook
2105 f305261f Juan Quintela
    pci_conf = s->dev.config;
2106 deb54399 aliguori
2107 9167a69a balrog
    /* PCI latency timer = 255 */
2108 5845f0e5 Michael S. Tsirkin
    pci_conf[PCI_LATENCY_TIMER] = 0xff;
2109 817e0b6f Michael S. Tsirkin
    /* Interrupt pin A */
2110 5845f0e5 Michael S. Tsirkin
    pci_conf[PCI_INTERRUPT_PIN] = 0x01;
2111 7d8406be pbrook
2112 b0ce84e5 Avi Kivity
    memory_region_init_io(&s->mmio_io, &lsi_mmio_ops, s, "lsi-mmio", 0x400);
2113 b0ce84e5 Avi Kivity
    memory_region_init_io(&s->ram_io, &lsi_ram_ops, s, "lsi-ram", 0x2000);
2114 b0ce84e5 Avi Kivity
    memory_region_init_io(&s->io_io, &lsi_io_ops, s, "lsi-io", 256);
2115 b0ce84e5 Avi Kivity
2116 e824b2cc Avi Kivity
    pci_register_bar(&s->dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &s->io_io);
2117 e824b2cc Avi Kivity
    pci_register_bar(&s->dev, 1, 0, &s->mmio_io);
2118 e824b2cc Avi Kivity
    pci_register_bar(&s->dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->ram_io);
2119 042ec49d Gerd Hoffmann
    QTAILQ_INIT(&s->queue);
2120 7d8406be pbrook
2121 cfdc1bb0 Paolo Bonzini
    scsi_bus_new(&s->bus, &dev->qdev, 1, LSI_MAX_DEVS, &lsi_scsi_ops);
2122 5b684b5a Gerd Hoffmann
    if (!dev->qdev.hotplugged) {
2123 fa66b909 Markus Armbruster
        return scsi_bus_legacy_handle_cmdline(&s->bus);
2124 5b684b5a Gerd Hoffmann
    }
2125 81a322d4 Gerd Hoffmann
    return 0;
2126 7d8406be pbrook
}
2127 9be5dafe Paul Brook
2128 0aab0d3a Gerd Hoffmann
static PCIDeviceInfo lsi_info = {
2129 d52affa7 Gerd Hoffmann
    .qdev.name  = "lsi53c895a",
2130 d52affa7 Gerd Hoffmann
    .qdev.alias = "lsi",
2131 d52affa7 Gerd Hoffmann
    .qdev.size  = sizeof(LSIState),
2132 54eefd72 Jan Kiszka
    .qdev.reset = lsi_scsi_reset,
2133 be73cfe2 Juan Quintela
    .qdev.vmsd  = &vmstate_lsi_scsi,
2134 d52affa7 Gerd Hoffmann
    .init       = lsi_scsi_init,
2135 e3936fa5 Gerd Hoffmann
    .exit       = lsi_scsi_uninit,
2136 af5374aa Isaku Yamahata
    .vendor_id  = PCI_VENDOR_ID_LSI_LOGIC,
2137 af5374aa Isaku Yamahata
    .device_id  = PCI_DEVICE_ID_LSI_53C895A,
2138 af5374aa Isaku Yamahata
    .class_id   = PCI_CLASS_STORAGE_SCSI,
2139 af5374aa Isaku Yamahata
    .subsystem_id = 0x1000,
2140 0aab0d3a Gerd Hoffmann
};
2141 0aab0d3a Gerd Hoffmann
2142 9be5dafe Paul Brook
static void lsi53c895a_register_devices(void)
2143 9be5dafe Paul Brook
{
2144 0aab0d3a Gerd Hoffmann
    pci_qdev_register(&lsi_info);
2145 9be5dafe Paul Brook
}
2146 9be5dafe Paul Brook
2147 9be5dafe Paul Brook
device_init(lsi53c895a_register_devices);