Statistics
| Branch: | Revision:

root / hw / lsi53c895a.c @ 6c7796e5

History | View | Annotate | Download (65.2 kB)

1 5fafdf24 ths
/*
2 7d8406be pbrook
 * QEMU LSI53C895A SCSI Host Bus Adapter emulation
3 7d8406be pbrook
 *
4 7d8406be pbrook
 * Copyright (c) 2006 CodeSourcery.
5 7d8406be pbrook
 * Written by Paul Brook
6 7d8406be pbrook
 *
7 7d8406be pbrook
 * This code is licenced under the LGPL.
8 7d8406be pbrook
 */
9 7d8406be pbrook
10 7d8406be pbrook
/* ??? Need to check if the {read,write}[wl] routines work properly on
11 7d8406be pbrook
   big-endian targets.  */
12 7d8406be pbrook
13 a15fdf86 Laszlo Ast
#include <assert.h>
14 777aec7a Nolan
15 87ecb68b pbrook
#include "hw.h"
16 87ecb68b pbrook
#include "pci.h"
17 43b443b6 Gerd Hoffmann
#include "scsi.h"
18 b0a7b120 aliguori
#include "block_int.h"
19 7d8406be pbrook
20 7d8406be pbrook
//#define DEBUG_LSI
21 7d8406be pbrook
//#define DEBUG_LSI_REG
22 7d8406be pbrook
23 7d8406be pbrook
#ifdef DEBUG_LSI
24 001faf32 Blue Swirl
#define DPRINTF(fmt, ...) \
25 001faf32 Blue Swirl
do { printf("lsi_scsi: " fmt , ## __VA_ARGS__); } while (0)
26 001faf32 Blue Swirl
#define BADF(fmt, ...) \
27 001faf32 Blue Swirl
do { fprintf(stderr, "lsi_scsi: error: " fmt , ## __VA_ARGS__); exit(1);} while (0)
28 7d8406be pbrook
#else
29 001faf32 Blue Swirl
#define DPRINTF(fmt, ...) do {} while(0)
30 001faf32 Blue Swirl
#define BADF(fmt, ...) \
31 001faf32 Blue Swirl
do { fprintf(stderr, "lsi_scsi: error: " fmt , ## __VA_ARGS__);} while (0)
32 7d8406be pbrook
#endif
33 7d8406be pbrook
34 18e08a55 Michael S. Tsirkin
#define LSI_MAX_DEVS 7
35 18e08a55 Michael S. Tsirkin
36 7d8406be pbrook
#define LSI_SCNTL0_TRG    0x01
37 7d8406be pbrook
#define LSI_SCNTL0_AAP    0x02
38 7d8406be pbrook
#define LSI_SCNTL0_EPC    0x08
39 7d8406be pbrook
#define LSI_SCNTL0_WATN   0x10
40 7d8406be pbrook
#define LSI_SCNTL0_START  0x20
41 7d8406be pbrook
42 7d8406be pbrook
#define LSI_SCNTL1_SST    0x01
43 7d8406be pbrook
#define LSI_SCNTL1_IARB   0x02
44 7d8406be pbrook
#define LSI_SCNTL1_AESP   0x04
45 7d8406be pbrook
#define LSI_SCNTL1_RST    0x08
46 7d8406be pbrook
#define LSI_SCNTL1_CON    0x10
47 7d8406be pbrook
#define LSI_SCNTL1_DHP    0x20
48 7d8406be pbrook
#define LSI_SCNTL1_ADB    0x40
49 7d8406be pbrook
#define LSI_SCNTL1_EXC    0x80
50 7d8406be pbrook
51 7d8406be pbrook
#define LSI_SCNTL2_WSR    0x01
52 7d8406be pbrook
#define LSI_SCNTL2_VUE0   0x02
53 7d8406be pbrook
#define LSI_SCNTL2_VUE1   0x04
54 7d8406be pbrook
#define LSI_SCNTL2_WSS    0x08
55 7d8406be pbrook
#define LSI_SCNTL2_SLPHBEN 0x10
56 7d8406be pbrook
#define LSI_SCNTL2_SLPMD  0x20
57 7d8406be pbrook
#define LSI_SCNTL2_CHM    0x40
58 7d8406be pbrook
#define LSI_SCNTL2_SDU    0x80
59 7d8406be pbrook
60 7d8406be pbrook
#define LSI_ISTAT0_DIP    0x01
61 7d8406be pbrook
#define LSI_ISTAT0_SIP    0x02
62 7d8406be pbrook
#define LSI_ISTAT0_INTF   0x04
63 7d8406be pbrook
#define LSI_ISTAT0_CON    0x08
64 7d8406be pbrook
#define LSI_ISTAT0_SEM    0x10
65 7d8406be pbrook
#define LSI_ISTAT0_SIGP   0x20
66 7d8406be pbrook
#define LSI_ISTAT0_SRST   0x40
67 7d8406be pbrook
#define LSI_ISTAT0_ABRT   0x80
68 7d8406be pbrook
69 7d8406be pbrook
#define LSI_ISTAT1_SI     0x01
70 7d8406be pbrook
#define LSI_ISTAT1_SRUN   0x02
71 7d8406be pbrook
#define LSI_ISTAT1_FLSH   0x04
72 7d8406be pbrook
73 7d8406be pbrook
#define LSI_SSTAT0_SDP0   0x01
74 7d8406be pbrook
#define LSI_SSTAT0_RST    0x02
75 7d8406be pbrook
#define LSI_SSTAT0_WOA    0x04
76 7d8406be pbrook
#define LSI_SSTAT0_LOA    0x08
77 7d8406be pbrook
#define LSI_SSTAT0_AIP    0x10
78 7d8406be pbrook
#define LSI_SSTAT0_OLF    0x20
79 7d8406be pbrook
#define LSI_SSTAT0_ORF    0x40
80 7d8406be pbrook
#define LSI_SSTAT0_ILF    0x80
81 7d8406be pbrook
82 7d8406be pbrook
#define LSI_SIST0_PAR     0x01
83 7d8406be pbrook
#define LSI_SIST0_RST     0x02
84 7d8406be pbrook
#define LSI_SIST0_UDC     0x04
85 7d8406be pbrook
#define LSI_SIST0_SGE     0x08
86 7d8406be pbrook
#define LSI_SIST0_RSL     0x10
87 7d8406be pbrook
#define LSI_SIST0_SEL     0x20
88 7d8406be pbrook
#define LSI_SIST0_CMP     0x40
89 7d8406be pbrook
#define LSI_SIST0_MA      0x80
90 7d8406be pbrook
91 7d8406be pbrook
#define LSI_SIST1_HTH     0x01
92 7d8406be pbrook
#define LSI_SIST1_GEN     0x02
93 7d8406be pbrook
#define LSI_SIST1_STO     0x04
94 7d8406be pbrook
#define LSI_SIST1_SBMC    0x10
95 7d8406be pbrook
96 7d8406be pbrook
#define LSI_SOCL_IO       0x01
97 7d8406be pbrook
#define LSI_SOCL_CD       0x02
98 7d8406be pbrook
#define LSI_SOCL_MSG      0x04
99 7d8406be pbrook
#define LSI_SOCL_ATN      0x08
100 7d8406be pbrook
#define LSI_SOCL_SEL      0x10
101 7d8406be pbrook
#define LSI_SOCL_BSY      0x20
102 7d8406be pbrook
#define LSI_SOCL_ACK      0x40
103 7d8406be pbrook
#define LSI_SOCL_REQ      0x80
104 7d8406be pbrook
105 7d8406be pbrook
#define LSI_DSTAT_IID     0x01
106 7d8406be pbrook
#define LSI_DSTAT_SIR     0x04
107 7d8406be pbrook
#define LSI_DSTAT_SSI     0x08
108 7d8406be pbrook
#define LSI_DSTAT_ABRT    0x10
109 7d8406be pbrook
#define LSI_DSTAT_BF      0x20
110 7d8406be pbrook
#define LSI_DSTAT_MDPE    0x40
111 7d8406be pbrook
#define LSI_DSTAT_DFE     0x80
112 7d8406be pbrook
113 7d8406be pbrook
#define LSI_DCNTL_COM     0x01
114 7d8406be pbrook
#define LSI_DCNTL_IRQD    0x02
115 7d8406be pbrook
#define LSI_DCNTL_STD     0x04
116 7d8406be pbrook
#define LSI_DCNTL_IRQM    0x08
117 7d8406be pbrook
#define LSI_DCNTL_SSM     0x10
118 7d8406be pbrook
#define LSI_DCNTL_PFEN    0x20
119 7d8406be pbrook
#define LSI_DCNTL_PFF     0x40
120 7d8406be pbrook
#define LSI_DCNTL_CLSE    0x80
121 7d8406be pbrook
122 7d8406be pbrook
#define LSI_DMODE_MAN     0x01
123 7d8406be pbrook
#define LSI_DMODE_BOF     0x02
124 7d8406be pbrook
#define LSI_DMODE_ERMP    0x04
125 7d8406be pbrook
#define LSI_DMODE_ERL     0x08
126 7d8406be pbrook
#define LSI_DMODE_DIOM    0x10
127 7d8406be pbrook
#define LSI_DMODE_SIOM    0x20
128 7d8406be pbrook
129 7d8406be pbrook
#define LSI_CTEST2_DACK   0x01
130 7d8406be pbrook
#define LSI_CTEST2_DREQ   0x02
131 7d8406be pbrook
#define LSI_CTEST2_TEOP   0x04
132 7d8406be pbrook
#define LSI_CTEST2_PCICIE 0x08
133 7d8406be pbrook
#define LSI_CTEST2_CM     0x10
134 7d8406be pbrook
#define LSI_CTEST2_CIO    0x20
135 7d8406be pbrook
#define LSI_CTEST2_SIGP   0x40
136 7d8406be pbrook
#define LSI_CTEST2_DDIR   0x80
137 7d8406be pbrook
138 7d8406be pbrook
#define LSI_CTEST5_BL2    0x04
139 7d8406be pbrook
#define LSI_CTEST5_DDIR   0x08
140 7d8406be pbrook
#define LSI_CTEST5_MASR   0x10
141 7d8406be pbrook
#define LSI_CTEST5_DFSN   0x20
142 7d8406be pbrook
#define LSI_CTEST5_BBCK   0x40
143 7d8406be pbrook
#define LSI_CTEST5_ADCK   0x80
144 7d8406be pbrook
145 7d8406be pbrook
#define LSI_CCNTL0_DILS   0x01
146 7d8406be pbrook
#define LSI_CCNTL0_DISFC  0x10
147 7d8406be pbrook
#define LSI_CCNTL0_ENNDJ  0x20
148 7d8406be pbrook
#define LSI_CCNTL0_PMJCTL 0x40
149 7d8406be pbrook
#define LSI_CCNTL0_ENPMJ  0x80
150 7d8406be pbrook
151 b25cf589 aliguori
#define LSI_CCNTL1_EN64DBMV  0x01
152 b25cf589 aliguori
#define LSI_CCNTL1_EN64TIBMV 0x02
153 b25cf589 aliguori
#define LSI_CCNTL1_64TIMOD   0x04
154 b25cf589 aliguori
#define LSI_CCNTL1_DDAC      0x08
155 b25cf589 aliguori
#define LSI_CCNTL1_ZMOD      0x80
156 b25cf589 aliguori
157 e560125e Laszlo Ast
/* Enable Response to Reselection */
158 e560125e Laszlo Ast
#define LSI_SCID_RRE      0x60
159 e560125e Laszlo Ast
160 b25cf589 aliguori
#define LSI_CCNTL1_40BIT (LSI_CCNTL1_EN64TIBMV|LSI_CCNTL1_64TIMOD)
161 b25cf589 aliguori
162 7d8406be pbrook
#define PHASE_DO          0
163 7d8406be pbrook
#define PHASE_DI          1
164 7d8406be pbrook
#define PHASE_CMD         2
165 7d8406be pbrook
#define PHASE_ST          3
166 7d8406be pbrook
#define PHASE_MO          6
167 7d8406be pbrook
#define PHASE_MI          7
168 7d8406be pbrook
#define PHASE_MASK        7
169 7d8406be pbrook
170 a917d384 pbrook
/* Maximum length of MSG IN data.  */
171 a917d384 pbrook
#define LSI_MAX_MSGIN_LEN 8
172 a917d384 pbrook
173 a917d384 pbrook
/* Flag set if this is a tagged command.  */
174 a917d384 pbrook
#define LSI_TAG_VALID     (1 << 16)
175 a917d384 pbrook
176 042ec49d Gerd Hoffmann
typedef struct lsi_request {
177 5c6c0e51 Hannes Reinecke
    SCSIRequest *req;
178 a917d384 pbrook
    uint32_t tag;
179 b96a0da0 Gerd Hoffmann
    uint32_t dma_len;
180 b96a0da0 Gerd Hoffmann
    uint8_t *dma_buf;
181 a917d384 pbrook
    uint32_t pending;
182 a917d384 pbrook
    int out;
183 042ec49d Gerd Hoffmann
    QTAILQ_ENTRY(lsi_request) next;
184 042ec49d Gerd Hoffmann
} lsi_request;
185 4d611c9a pbrook
186 7d8406be pbrook
typedef struct {
187 f305261f Juan Quintela
    PCIDevice dev;
188 7d8406be pbrook
    int mmio_io_addr;
189 7d8406be pbrook
    int ram_io_addr;
190 7d8406be pbrook
    uint32_t script_ram_base;
191 7d8406be pbrook
192 7d8406be pbrook
    int carry; /* ??? Should this be an a visible register somewhere?  */
193 2f172849 Hannes Reinecke
    int status;
194 a917d384 pbrook
    /* Action to take at the end of a MSG IN phase.
195 a15fdf86 Laszlo Ast
       0 = COMMAND, 1 = disconnect, 2 = DATA OUT, 3 = DATA IN.  */
196 a917d384 pbrook
    int msg_action;
197 a917d384 pbrook
    int msg_len;
198 a917d384 pbrook
    uint8_t msg[LSI_MAX_MSGIN_LEN];
199 4d611c9a pbrook
    /* 0 if SCRIPTS are running or stopped.
200 4d611c9a pbrook
     * 1 if a Wait Reselect instruction has been issued.
201 a917d384 pbrook
     * 2 if processing DMA from lsi_execute_script.
202 a917d384 pbrook
     * 3 if a DMA operation is in progress.  */
203 7d8406be pbrook
    int waiting;
204 ca9c39fa Gerd Hoffmann
    SCSIBus bus;
205 7d8406be pbrook
    int current_lun;
206 a917d384 pbrook
    /* The tag is a combination of the device ID and the SCSI tag.  */
207 af12ac98 Gerd Hoffmann
    uint32_t select_tag;
208 8ccc2ace ths
    int command_complete;
209 042ec49d Gerd Hoffmann
    QTAILQ_HEAD(, lsi_request) queue;
210 af12ac98 Gerd Hoffmann
    lsi_request *current;
211 7d8406be pbrook
212 7d8406be pbrook
    uint32_t dsa;
213 7d8406be pbrook
    uint32_t temp;
214 7d8406be pbrook
    uint32_t dnad;
215 7d8406be pbrook
    uint32_t dbc;
216 7d8406be pbrook
    uint8_t istat0;
217 7d8406be pbrook
    uint8_t istat1;
218 7d8406be pbrook
    uint8_t dcmd;
219 7d8406be pbrook
    uint8_t dstat;
220 7d8406be pbrook
    uint8_t dien;
221 7d8406be pbrook
    uint8_t sist0;
222 7d8406be pbrook
    uint8_t sist1;
223 7d8406be pbrook
    uint8_t sien0;
224 7d8406be pbrook
    uint8_t sien1;
225 7d8406be pbrook
    uint8_t mbox0;
226 7d8406be pbrook
    uint8_t mbox1;
227 7d8406be pbrook
    uint8_t dfifo;
228 9167a69a balrog
    uint8_t ctest2;
229 7d8406be pbrook
    uint8_t ctest3;
230 7d8406be pbrook
    uint8_t ctest4;
231 7d8406be pbrook
    uint8_t ctest5;
232 7d8406be pbrook
    uint8_t ccntl0;
233 7d8406be pbrook
    uint8_t ccntl1;
234 7d8406be pbrook
    uint32_t dsp;
235 7d8406be pbrook
    uint32_t dsps;
236 7d8406be pbrook
    uint8_t dmode;
237 7d8406be pbrook
    uint8_t dcntl;
238 7d8406be pbrook
    uint8_t scntl0;
239 7d8406be pbrook
    uint8_t scntl1;
240 7d8406be pbrook
    uint8_t scntl2;
241 7d8406be pbrook
    uint8_t scntl3;
242 7d8406be pbrook
    uint8_t sstat0;
243 7d8406be pbrook
    uint8_t sstat1;
244 7d8406be pbrook
    uint8_t scid;
245 7d8406be pbrook
    uint8_t sxfer;
246 7d8406be pbrook
    uint8_t socl;
247 7d8406be pbrook
    uint8_t sdid;
248 a917d384 pbrook
    uint8_t ssid;
249 7d8406be pbrook
    uint8_t sfbr;
250 7d8406be pbrook
    uint8_t stest1;
251 7d8406be pbrook
    uint8_t stest2;
252 7d8406be pbrook
    uint8_t stest3;
253 a917d384 pbrook
    uint8_t sidl;
254 7d8406be pbrook
    uint8_t stime0;
255 7d8406be pbrook
    uint8_t respid0;
256 7d8406be pbrook
    uint8_t respid1;
257 7d8406be pbrook
    uint32_t mmrs;
258 7d8406be pbrook
    uint32_t mmws;
259 7d8406be pbrook
    uint32_t sfs;
260 7d8406be pbrook
    uint32_t drs;
261 7d8406be pbrook
    uint32_t sbms;
262 ab57d967 aliguori
    uint32_t dbms;
263 7d8406be pbrook
    uint32_t dnad64;
264 7d8406be pbrook
    uint32_t pmjad1;
265 7d8406be pbrook
    uint32_t pmjad2;
266 7d8406be pbrook
    uint32_t rbc;
267 7d8406be pbrook
    uint32_t ua;
268 7d8406be pbrook
    uint32_t ia;
269 7d8406be pbrook
    uint32_t sbc;
270 7d8406be pbrook
    uint32_t csbc;
271 dcfb9014 ths
    uint32_t scratch[18]; /* SCRATCHA-SCRATCHR */
272 bd8ee11a Sebastian Herbszt
    uint8_t sbr;
273 7d8406be pbrook
274 7d8406be pbrook
    /* Script ram is stored as 32-bit words in host byteorder.  */
275 7d8406be pbrook
    uint32_t script_ram[2048];
276 7d8406be pbrook
} LSIState;
277 7d8406be pbrook
278 e560125e Laszlo Ast
static inline int lsi_irq_on_rsl(LSIState *s)
279 e560125e Laszlo Ast
{
280 e560125e Laszlo Ast
    return (s->sien0 & LSI_SIST0_RSL) && (s->scid & LSI_SCID_RRE);
281 e560125e Laszlo Ast
}
282 e560125e Laszlo Ast
283 7d8406be pbrook
static void lsi_soft_reset(LSIState *s)
284 7d8406be pbrook
{
285 51336214 Jan Kiszka
    lsi_request *p;
286 51336214 Jan Kiszka
287 7d8406be pbrook
    DPRINTF("Reset\n");
288 7d8406be pbrook
    s->carry = 0;
289 7d8406be pbrook
290 d43ba0af Jan Kiszka
    s->msg_action = 0;
291 d43ba0af Jan Kiszka
    s->msg_len = 0;
292 7d8406be pbrook
    s->waiting = 0;
293 7d8406be pbrook
    s->dsa = 0;
294 7d8406be pbrook
    s->dnad = 0;
295 7d8406be pbrook
    s->dbc = 0;
296 7d8406be pbrook
    s->temp = 0;
297 7d8406be pbrook
    memset(s->scratch, 0, sizeof(s->scratch));
298 7d8406be pbrook
    s->istat0 = 0;
299 7d8406be pbrook
    s->istat1 = 0;
300 12aa6dd6 Jan Kiszka
    s->dcmd = 0x40;
301 12aa6dd6 Jan Kiszka
    s->dstat = LSI_DSTAT_DFE;
302 7d8406be pbrook
    s->dien = 0;
303 7d8406be pbrook
    s->sist0 = 0;
304 7d8406be pbrook
    s->sist1 = 0;
305 7d8406be pbrook
    s->sien0 = 0;
306 7d8406be pbrook
    s->sien1 = 0;
307 7d8406be pbrook
    s->mbox0 = 0;
308 7d8406be pbrook
    s->mbox1 = 0;
309 7d8406be pbrook
    s->dfifo = 0;
310 12aa6dd6 Jan Kiszka
    s->ctest2 = LSI_CTEST2_DACK;
311 7d8406be pbrook
    s->ctest3 = 0;
312 7d8406be pbrook
    s->ctest4 = 0;
313 7d8406be pbrook
    s->ctest5 = 0;
314 7d8406be pbrook
    s->ccntl0 = 0;
315 7d8406be pbrook
    s->ccntl1 = 0;
316 7d8406be pbrook
    s->dsp = 0;
317 7d8406be pbrook
    s->dsps = 0;
318 7d8406be pbrook
    s->dmode = 0;
319 7d8406be pbrook
    s->dcntl = 0;
320 7d8406be pbrook
    s->scntl0 = 0xc0;
321 7d8406be pbrook
    s->scntl1 = 0;
322 7d8406be pbrook
    s->scntl2 = 0;
323 7d8406be pbrook
    s->scntl3 = 0;
324 7d8406be pbrook
    s->sstat0 = 0;
325 7d8406be pbrook
    s->sstat1 = 0;
326 7d8406be pbrook
    s->scid = 7;
327 7d8406be pbrook
    s->sxfer = 0;
328 7d8406be pbrook
    s->socl = 0;
329 12aa6dd6 Jan Kiszka
    s->sdid = 0;
330 12aa6dd6 Jan Kiszka
    s->ssid = 0;
331 7d8406be pbrook
    s->stest1 = 0;
332 7d8406be pbrook
    s->stest2 = 0;
333 7d8406be pbrook
    s->stest3 = 0;
334 a917d384 pbrook
    s->sidl = 0;
335 7d8406be pbrook
    s->stime0 = 0;
336 7d8406be pbrook
    s->respid0 = 0x80;
337 7d8406be pbrook
    s->respid1 = 0;
338 7d8406be pbrook
    s->mmrs = 0;
339 7d8406be pbrook
    s->mmws = 0;
340 7d8406be pbrook
    s->sfs = 0;
341 7d8406be pbrook
    s->drs = 0;
342 7d8406be pbrook
    s->sbms = 0;
343 ab57d967 aliguori
    s->dbms = 0;
344 7d8406be pbrook
    s->dnad64 = 0;
345 7d8406be pbrook
    s->pmjad1 = 0;
346 7d8406be pbrook
    s->pmjad2 = 0;
347 7d8406be pbrook
    s->rbc = 0;
348 7d8406be pbrook
    s->ua = 0;
349 7d8406be pbrook
    s->ia = 0;
350 7d8406be pbrook
    s->sbc = 0;
351 7d8406be pbrook
    s->csbc = 0;
352 bd8ee11a Sebastian Herbszt
    s->sbr = 0;
353 51336214 Jan Kiszka
    while (!QTAILQ_EMPTY(&s->queue)) {
354 51336214 Jan Kiszka
        p = QTAILQ_FIRST(&s->queue);
355 51336214 Jan Kiszka
        QTAILQ_REMOVE(&s->queue, p, next);
356 51336214 Jan Kiszka
        qemu_free(p);
357 51336214 Jan Kiszka
    }
358 51336214 Jan Kiszka
    if (s->current) {
359 51336214 Jan Kiszka
        qemu_free(s->current);
360 51336214 Jan Kiszka
        s->current = NULL;
361 51336214 Jan Kiszka
    }
362 7d8406be pbrook
}
363 7d8406be pbrook
364 b25cf589 aliguori
static int lsi_dma_40bit(LSIState *s)
365 b25cf589 aliguori
{
366 b25cf589 aliguori
    if ((s->ccntl1 & LSI_CCNTL1_40BIT) == LSI_CCNTL1_40BIT)
367 b25cf589 aliguori
        return 1;
368 b25cf589 aliguori
    return 0;
369 b25cf589 aliguori
}
370 b25cf589 aliguori
371 dd8edf01 aliguori
static int lsi_dma_ti64bit(LSIState *s)
372 dd8edf01 aliguori
{
373 dd8edf01 aliguori
    if ((s->ccntl1 & LSI_CCNTL1_EN64TIBMV) == LSI_CCNTL1_EN64TIBMV)
374 dd8edf01 aliguori
        return 1;
375 dd8edf01 aliguori
    return 0;
376 dd8edf01 aliguori
}
377 dd8edf01 aliguori
378 dd8edf01 aliguori
static int lsi_dma_64bit(LSIState *s)
379 dd8edf01 aliguori
{
380 dd8edf01 aliguori
    if ((s->ccntl1 & LSI_CCNTL1_EN64DBMV) == LSI_CCNTL1_EN64DBMV)
381 dd8edf01 aliguori
        return 1;
382 dd8edf01 aliguori
    return 0;
383 dd8edf01 aliguori
}
384 dd8edf01 aliguori
385 7d8406be pbrook
static uint8_t lsi_reg_readb(LSIState *s, int offset);
386 7d8406be pbrook
static void lsi_reg_writeb(LSIState *s, int offset, uint8_t val);
387 4d611c9a pbrook
static void lsi_execute_script(LSIState *s);
388 aa4d32c4 Gerd Hoffmann
static void lsi_reselect(LSIState *s, lsi_request *p);
389 7d8406be pbrook
390 7d8406be pbrook
static inline uint32_t read_dword(LSIState *s, uint32_t addr)
391 7d8406be pbrook
{
392 7d8406be pbrook
    uint32_t buf;
393 7d8406be pbrook
394 7d8406be pbrook
    /* Optimize reading from SCRIPTS RAM.  */
395 7d8406be pbrook
    if ((addr & 0xffffe000) == s->script_ram_base) {
396 7d8406be pbrook
        return s->script_ram[(addr & 0x1fff) >> 2];
397 7d8406be pbrook
    }
398 7d8406be pbrook
    cpu_physical_memory_read(addr, (uint8_t *)&buf, 4);
399 7d8406be pbrook
    return cpu_to_le32(buf);
400 7d8406be pbrook
}
401 7d8406be pbrook
402 7d8406be pbrook
static void lsi_stop_script(LSIState *s)
403 7d8406be pbrook
{
404 7d8406be pbrook
    s->istat1 &= ~LSI_ISTAT1_SRUN;
405 7d8406be pbrook
}
406 7d8406be pbrook
407 7d8406be pbrook
static void lsi_update_irq(LSIState *s)
408 7d8406be pbrook
{
409 7d8406be pbrook
    int level;
410 7d8406be pbrook
    static int last_level;
411 042ec49d Gerd Hoffmann
    lsi_request *p;
412 7d8406be pbrook
413 7d8406be pbrook
    /* It's unclear whether the DIP/SIP bits should be cleared when the
414 7d8406be pbrook
       Interrupt Status Registers are cleared or when istat0 is read.
415 7d8406be pbrook
       We currently do the formwer, which seems to work.  */
416 7d8406be pbrook
    level = 0;
417 7d8406be pbrook
    if (s->dstat) {
418 7d8406be pbrook
        if (s->dstat & s->dien)
419 7d8406be pbrook
            level = 1;
420 7d8406be pbrook
        s->istat0 |= LSI_ISTAT0_DIP;
421 7d8406be pbrook
    } else {
422 7d8406be pbrook
        s->istat0 &= ~LSI_ISTAT0_DIP;
423 7d8406be pbrook
    }
424 7d8406be pbrook
425 7d8406be pbrook
    if (s->sist0 || s->sist1) {
426 7d8406be pbrook
        if ((s->sist0 & s->sien0) || (s->sist1 & s->sien1))
427 7d8406be pbrook
            level = 1;
428 7d8406be pbrook
        s->istat0 |= LSI_ISTAT0_SIP;
429 7d8406be pbrook
    } else {
430 7d8406be pbrook
        s->istat0 &= ~LSI_ISTAT0_SIP;
431 7d8406be pbrook
    }
432 7d8406be pbrook
    if (s->istat0 & LSI_ISTAT0_INTF)
433 7d8406be pbrook
        level = 1;
434 7d8406be pbrook
435 7d8406be pbrook
    if (level != last_level) {
436 7d8406be pbrook
        DPRINTF("Update IRQ level %d dstat %02x sist %02x%02x\n",
437 7d8406be pbrook
                level, s->dstat, s->sist1, s->sist0);
438 7d8406be pbrook
        last_level = level;
439 7d8406be pbrook
    }
440 f305261f Juan Quintela
    qemu_set_irq(s->dev.irq[0], level);
441 e560125e Laszlo Ast
442 e560125e Laszlo Ast
    if (!level && lsi_irq_on_rsl(s) && !(s->scntl1 & LSI_SCNTL1_CON)) {
443 e560125e Laszlo Ast
        DPRINTF("Handled IRQs & disconnected, looking for pending "
444 e560125e Laszlo Ast
                "processes\n");
445 042ec49d Gerd Hoffmann
        QTAILQ_FOREACH(p, &s->queue, next) {
446 042ec49d Gerd Hoffmann
            if (p->pending) {
447 aa4d32c4 Gerd Hoffmann
                lsi_reselect(s, p);
448 e560125e Laszlo Ast
                break;
449 e560125e Laszlo Ast
            }
450 e560125e Laszlo Ast
        }
451 e560125e Laszlo Ast
    }
452 7d8406be pbrook
}
453 7d8406be pbrook
454 7d8406be pbrook
/* Stop SCRIPTS execution and raise a SCSI interrupt.  */
455 7d8406be pbrook
static void lsi_script_scsi_interrupt(LSIState *s, int stat0, int stat1)
456 7d8406be pbrook
{
457 7d8406be pbrook
    uint32_t mask0;
458 7d8406be pbrook
    uint32_t mask1;
459 7d8406be pbrook
460 7d8406be pbrook
    DPRINTF("SCSI Interrupt 0x%02x%02x prev 0x%02x%02x\n",
461 7d8406be pbrook
            stat1, stat0, s->sist1, s->sist0);
462 7d8406be pbrook
    s->sist0 |= stat0;
463 7d8406be pbrook
    s->sist1 |= stat1;
464 7d8406be pbrook
    /* Stop processor on fatal or unmasked interrupt.  As a special hack
465 7d8406be pbrook
       we don't stop processing when raising STO.  Instead continue
466 7d8406be pbrook
       execution and stop at the next insn that accesses the SCSI bus.  */
467 7d8406be pbrook
    mask0 = s->sien0 | ~(LSI_SIST0_CMP | LSI_SIST0_SEL | LSI_SIST0_RSL);
468 7d8406be pbrook
    mask1 = s->sien1 | ~(LSI_SIST1_GEN | LSI_SIST1_HTH);
469 7d8406be pbrook
    mask1 &= ~LSI_SIST1_STO;
470 7d8406be pbrook
    if (s->sist0 & mask0 || s->sist1 & mask1) {
471 7d8406be pbrook
        lsi_stop_script(s);
472 7d8406be pbrook
    }
473 7d8406be pbrook
    lsi_update_irq(s);
474 7d8406be pbrook
}
475 7d8406be pbrook
476 7d8406be pbrook
/* Stop SCRIPTS execution and raise a DMA interrupt.  */
477 7d8406be pbrook
static void lsi_script_dma_interrupt(LSIState *s, int stat)
478 7d8406be pbrook
{
479 7d8406be pbrook
    DPRINTF("DMA Interrupt 0x%x prev 0x%x\n", stat, s->dstat);
480 7d8406be pbrook
    s->dstat |= stat;
481 7d8406be pbrook
    lsi_update_irq(s);
482 7d8406be pbrook
    lsi_stop_script(s);
483 7d8406be pbrook
}
484 7d8406be pbrook
485 7d8406be pbrook
static inline void lsi_set_phase(LSIState *s, int phase)
486 7d8406be pbrook
{
487 7d8406be pbrook
    s->sstat1 = (s->sstat1 & ~PHASE_MASK) | phase;
488 7d8406be pbrook
}
489 7d8406be pbrook
490 7d8406be pbrook
static void lsi_bad_phase(LSIState *s, int out, int new_phase)
491 7d8406be pbrook
{
492 7d8406be pbrook
    /* Trigger a phase mismatch.  */
493 7d8406be pbrook
    if (s->ccntl0 & LSI_CCNTL0_ENPMJ) {
494 d1d74664 Paolo Bonzini
        if ((s->ccntl0 & LSI_CCNTL0_PMJCTL)) {
495 d1d74664 Paolo Bonzini
            s->dsp = out ? s->pmjad1 : s->pmjad2;
496 7d8406be pbrook
        } else {
497 d1d74664 Paolo Bonzini
            s->dsp = (s->scntl2 & LSI_SCNTL2_WSR ? s->pmjad2 : s->pmjad1);
498 7d8406be pbrook
        }
499 7d8406be pbrook
        DPRINTF("Data phase mismatch jump to %08x\n", s->dsp);
500 7d8406be pbrook
    } else {
501 7d8406be pbrook
        DPRINTF("Phase mismatch interrupt\n");
502 7d8406be pbrook
        lsi_script_scsi_interrupt(s, LSI_SIST0_MA, 0);
503 7d8406be pbrook
        lsi_stop_script(s);
504 7d8406be pbrook
    }
505 7d8406be pbrook
    lsi_set_phase(s, new_phase);
506 7d8406be pbrook
}
507 7d8406be pbrook
508 a917d384 pbrook
509 a917d384 pbrook
/* Resume SCRIPTS execution after a DMA operation.  */
510 a917d384 pbrook
static void lsi_resume_script(LSIState *s)
511 a917d384 pbrook
{
512 a917d384 pbrook
    if (s->waiting != 2) {
513 a917d384 pbrook
        s->waiting = 0;
514 a917d384 pbrook
        lsi_execute_script(s);
515 a917d384 pbrook
    } else {
516 a917d384 pbrook
        s->waiting = 0;
517 a917d384 pbrook
    }
518 a917d384 pbrook
}
519 a917d384 pbrook
520 64d56409 Jan Kiszka
static void lsi_disconnect(LSIState *s)
521 64d56409 Jan Kiszka
{
522 64d56409 Jan Kiszka
    s->scntl1 &= ~LSI_SCNTL1_CON;
523 64d56409 Jan Kiszka
    s->sstat1 &= ~PHASE_MASK;
524 64d56409 Jan Kiszka
}
525 64d56409 Jan Kiszka
526 64d56409 Jan Kiszka
static void lsi_bad_selection(LSIState *s, uint32_t id)
527 64d56409 Jan Kiszka
{
528 64d56409 Jan Kiszka
    DPRINTF("Selected absent target %d\n", id);
529 64d56409 Jan Kiszka
    lsi_script_scsi_interrupt(s, 0, LSI_SIST1_STO);
530 64d56409 Jan Kiszka
    lsi_disconnect(s);
531 64d56409 Jan Kiszka
}
532 64d56409 Jan Kiszka
533 4d611c9a pbrook
/* Initiate a SCSI layer data transfer.  */
534 7d8406be pbrook
static void lsi_do_dma(LSIState *s, int out)
535 7d8406be pbrook
{
536 64d56409 Jan Kiszka
    uint32_t count, id;
537 c227f099 Anthony Liguori
    target_phys_addr_t addr;
538 64d56409 Jan Kiszka
    SCSIDevice *dev;
539 7d8406be pbrook
540 b96a0da0 Gerd Hoffmann
    assert(s->current);
541 b96a0da0 Gerd Hoffmann
    if (!s->current->dma_len) {
542 a917d384 pbrook
        /* Wait until data is available.  */
543 a917d384 pbrook
        DPRINTF("DMA no data available\n");
544 a917d384 pbrook
        return;
545 7d8406be pbrook
    }
546 7d8406be pbrook
547 259d5577 Jan Kiszka
    id = (s->current->tag >> 8) & 0xf;
548 64d56409 Jan Kiszka
    dev = s->bus.devs[id];
549 64d56409 Jan Kiszka
    if (!dev) {
550 64d56409 Jan Kiszka
        lsi_bad_selection(s, id);
551 64d56409 Jan Kiszka
        return;
552 64d56409 Jan Kiszka
    }
553 64d56409 Jan Kiszka
554 a917d384 pbrook
    count = s->dbc;
555 b96a0da0 Gerd Hoffmann
    if (count > s->current->dma_len)
556 b96a0da0 Gerd Hoffmann
        count = s->current->dma_len;
557 a917d384 pbrook
558 a917d384 pbrook
    addr = s->dnad;
559 dd8edf01 aliguori
    /* both 40 and Table Indirect 64-bit DMAs store upper bits in dnad64 */
560 dd8edf01 aliguori
    if (lsi_dma_40bit(s) || lsi_dma_ti64bit(s))
561 b25cf589 aliguori
        addr |= ((uint64_t)s->dnad64 << 32);
562 dd8edf01 aliguori
    else if (s->dbms)
563 dd8edf01 aliguori
        addr |= ((uint64_t)s->dbms << 32);
564 b25cf589 aliguori
    else if (s->sbms)
565 b25cf589 aliguori
        addr |= ((uint64_t)s->sbms << 32);
566 b25cf589 aliguori
567 3adae656 aliguori
    DPRINTF("DMA addr=0x" TARGET_FMT_plx " len=%d\n", addr, count);
568 7d8406be pbrook
    s->csbc += count;
569 a917d384 pbrook
    s->dnad += count;
570 a917d384 pbrook
    s->dbc -= count;
571 5c6c0e51 Hannes Reinecke
     if (s->current->dma_buf == NULL) {
572 0c34459b Paolo Bonzini
        s->current->dma_buf = scsi_req_get_buf(s->current->req);
573 a917d384 pbrook
    }
574 7d8406be pbrook
    /* ??? Set SFBR to first data byte.  */
575 a917d384 pbrook
    if (out) {
576 b96a0da0 Gerd Hoffmann
        cpu_physical_memory_read(addr, s->current->dma_buf, count);
577 a917d384 pbrook
    } else {
578 b96a0da0 Gerd Hoffmann
        cpu_physical_memory_write(addr, s->current->dma_buf, count);
579 a917d384 pbrook
    }
580 b96a0da0 Gerd Hoffmann
    s->current->dma_len -= count;
581 b96a0da0 Gerd Hoffmann
    if (s->current->dma_len == 0) {
582 b96a0da0 Gerd Hoffmann
        s->current->dma_buf = NULL;
583 ad3376cc Paolo Bonzini
        scsi_req_continue(s->current->req);
584 a917d384 pbrook
    } else {
585 b96a0da0 Gerd Hoffmann
        s->current->dma_buf += count;
586 a917d384 pbrook
        lsi_resume_script(s);
587 a917d384 pbrook
    }
588 a917d384 pbrook
}
589 a917d384 pbrook
590 a917d384 pbrook
591 a917d384 pbrook
/* Add a command to the queue.  */
592 a917d384 pbrook
static void lsi_queue_command(LSIState *s)
593 a917d384 pbrook
{
594 af12ac98 Gerd Hoffmann
    lsi_request *p = s->current;
595 a917d384 pbrook
596 aa2b1e89 Bernhard Kohl
    DPRINTF("Queueing tag=0x%x\n", p->tag);
597 af12ac98 Gerd Hoffmann
    assert(s->current != NULL);
598 b96a0da0 Gerd Hoffmann
    assert(s->current->dma_len == 0);
599 af12ac98 Gerd Hoffmann
    QTAILQ_INSERT_TAIL(&s->queue, s->current, next);
600 af12ac98 Gerd Hoffmann
    s->current = NULL;
601 af12ac98 Gerd Hoffmann
602 a917d384 pbrook
    p->pending = 0;
603 a917d384 pbrook
    p->out = (s->sstat1 & PHASE_MASK) == PHASE_DO;
604 a917d384 pbrook
}
605 a917d384 pbrook
606 a917d384 pbrook
/* Queue a byte for a MSG IN phase.  */
607 a917d384 pbrook
static void lsi_add_msg_byte(LSIState *s, uint8_t data)
608 a917d384 pbrook
{
609 a917d384 pbrook
    if (s->msg_len >= LSI_MAX_MSGIN_LEN) {
610 a917d384 pbrook
        BADF("MSG IN data too long\n");
611 4d611c9a pbrook
    } else {
612 a917d384 pbrook
        DPRINTF("MSG IN 0x%02x\n", data);
613 a917d384 pbrook
        s->msg[s->msg_len++] = data;
614 7d8406be pbrook
    }
615 a917d384 pbrook
}
616 a917d384 pbrook
617 a917d384 pbrook
/* Perform reselection to continue a command.  */
618 aa4d32c4 Gerd Hoffmann
static void lsi_reselect(LSIState *s, lsi_request *p)
619 a917d384 pbrook
{
620 a917d384 pbrook
    int id;
621 a917d384 pbrook
622 af12ac98 Gerd Hoffmann
    assert(s->current == NULL);
623 af12ac98 Gerd Hoffmann
    QTAILQ_REMOVE(&s->queue, p, next);
624 af12ac98 Gerd Hoffmann
    s->current = p;
625 af12ac98 Gerd Hoffmann
626 aa4d32c4 Gerd Hoffmann
    id = (p->tag >> 8) & 0xf;
627 a917d384 pbrook
    s->ssid = id | 0x80;
628 cc9f28bc Laszlo Ast
    /* LSI53C700 Family Compatibility, see LSI53C895A 4-73 */
629 f6dc18df Blue Swirl
    if (!(s->dcntl & LSI_DCNTL_COM)) {
630 cc9f28bc Laszlo Ast
        s->sfbr = 1 << (id & 0x7);
631 cc9f28bc Laszlo Ast
    }
632 a917d384 pbrook
    DPRINTF("Reselected target %d\n", id);
633 a917d384 pbrook
    s->scntl1 |= LSI_SCNTL1_CON;
634 a917d384 pbrook
    lsi_set_phase(s, PHASE_MI);
635 a917d384 pbrook
    s->msg_action = p->out ? 2 : 3;
636 b96a0da0 Gerd Hoffmann
    s->current->dma_len = p->pending;
637 a917d384 pbrook
    lsi_add_msg_byte(s, 0x80);
638 af12ac98 Gerd Hoffmann
    if (s->current->tag & LSI_TAG_VALID) {
639 a917d384 pbrook
        lsi_add_msg_byte(s, 0x20);
640 aa4d32c4 Gerd Hoffmann
        lsi_add_msg_byte(s, p->tag & 0xff);
641 a917d384 pbrook
    }
642 a917d384 pbrook
643 e560125e Laszlo Ast
    if (lsi_irq_on_rsl(s)) {
644 e560125e Laszlo Ast
        lsi_script_scsi_interrupt(s, LSI_SIST0_RSL, 0);
645 e560125e Laszlo Ast
    }
646 a917d384 pbrook
}
647 a917d384 pbrook
648 11257187 Paolo Bonzini
static lsi_request *lsi_find_by_tag(LSIState *s, uint32_t tag)
649 a917d384 pbrook
{
650 042ec49d Gerd Hoffmann
    lsi_request *p;
651 042ec49d Gerd Hoffmann
652 042ec49d Gerd Hoffmann
    QTAILQ_FOREACH(p, &s->queue, next) {
653 a917d384 pbrook
        if (p->tag == tag) {
654 11257187 Paolo Bonzini
            return p;
655 a917d384 pbrook
        }
656 a917d384 pbrook
    }
657 11257187 Paolo Bonzini
658 11257187 Paolo Bonzini
    return NULL;
659 11257187 Paolo Bonzini
}
660 11257187 Paolo Bonzini
661 94d3f98a Paolo Bonzini
static void lsi_request_cancelled(SCSIRequest *req)
662 94d3f98a Paolo Bonzini
{
663 94d3f98a Paolo Bonzini
    LSIState *s = DO_UPCAST(LSIState, dev.qdev, req->bus->qbus.parent);
664 94d3f98a Paolo Bonzini
    lsi_request *p;
665 94d3f98a Paolo Bonzini
666 94d3f98a Paolo Bonzini
    if (s->current && req == s->current->req) {
667 94d3f98a Paolo Bonzini
        scsi_req_unref(req);
668 94d3f98a Paolo Bonzini
        qemu_free(s->current);
669 94d3f98a Paolo Bonzini
        s->current = NULL;
670 94d3f98a Paolo Bonzini
        return;
671 94d3f98a Paolo Bonzini
    }
672 94d3f98a Paolo Bonzini
673 94d3f98a Paolo Bonzini
    p = lsi_find_by_tag(s, req->tag);
674 94d3f98a Paolo Bonzini
    if (p) {
675 94d3f98a Paolo Bonzini
        QTAILQ_REMOVE(&s->queue, p, next);
676 94d3f98a Paolo Bonzini
        scsi_req_unref(req);
677 94d3f98a Paolo Bonzini
        qemu_free(p);
678 94d3f98a Paolo Bonzini
    }
679 94d3f98a Paolo Bonzini
}
680 94d3f98a Paolo Bonzini
681 11257187 Paolo Bonzini
/* Record that data is available for a queued command.  Returns zero if
682 11257187 Paolo Bonzini
   the device was reselected, nonzero if the IO is deferred.  */
683 aba1f023 Paolo Bonzini
static int lsi_queue_tag(LSIState *s, uint32_t tag, uint32_t len)
684 11257187 Paolo Bonzini
{
685 11257187 Paolo Bonzini
    lsi_request *p;
686 11257187 Paolo Bonzini
687 11257187 Paolo Bonzini
    p = lsi_find_by_tag(s, tag);
688 11257187 Paolo Bonzini
    if (!p) {
689 11257187 Paolo Bonzini
        BADF("IO with unknown tag %d\n", tag);
690 11257187 Paolo Bonzini
        return 1;
691 11257187 Paolo Bonzini
    }
692 11257187 Paolo Bonzini
693 11257187 Paolo Bonzini
    if (p->pending) {
694 11257187 Paolo Bonzini
        BADF("Multiple IO pending for tag %d\n", tag);
695 11257187 Paolo Bonzini
    }
696 aba1f023 Paolo Bonzini
    p->pending = len;
697 11257187 Paolo Bonzini
    /* Reselect if waiting for it, or if reselection triggers an IRQ
698 11257187 Paolo Bonzini
       and the bus is free.
699 11257187 Paolo Bonzini
       Since no interrupt stacking is implemented in the emulation, it
700 11257187 Paolo Bonzini
       is also required that there are no pending interrupts waiting
701 11257187 Paolo Bonzini
       for service from the device driver. */
702 11257187 Paolo Bonzini
    if (s->waiting == 1 ||
703 11257187 Paolo Bonzini
        (lsi_irq_on_rsl(s) && !(s->scntl1 & LSI_SCNTL1_CON) &&
704 11257187 Paolo Bonzini
         !(s->istat0 & (LSI_ISTAT0_SIP | LSI_ISTAT0_DIP)))) {
705 11257187 Paolo Bonzini
        /* Reselect device.  */
706 11257187 Paolo Bonzini
        lsi_reselect(s, p);
707 11257187 Paolo Bonzini
        return 0;
708 11257187 Paolo Bonzini
    } else {
709 11257187 Paolo Bonzini
        DPRINTF("Queueing IO tag=0x%x\n", tag);
710 aba1f023 Paolo Bonzini
        p->pending = len;
711 11257187 Paolo Bonzini
        return 1;
712 11257187 Paolo Bonzini
    }
713 7d8406be pbrook
}
714 c6df7102 Paolo Bonzini
715 c6df7102 Paolo Bonzini
 /* Callback to indicate that the SCSI layer has completed a command.  */
716 aba1f023 Paolo Bonzini
static void lsi_command_complete(SCSIRequest *req, uint32_t status)
717 4d611c9a pbrook
{
718 5c6c0e51 Hannes Reinecke
    LSIState *s = DO_UPCAST(LSIState, dev.qdev, req->bus->qbus.parent);
719 4d611c9a pbrook
    int out;
720 4d611c9a pbrook
721 a917d384 pbrook
    out = (s->sstat1 & PHASE_MASK) == PHASE_DO;
722 aba1f023 Paolo Bonzini
    DPRINTF("Command complete status=%d\n", (int)status);
723 aba1f023 Paolo Bonzini
    s->status = status;
724 c6df7102 Paolo Bonzini
    s->command_complete = 2;
725 c6df7102 Paolo Bonzini
    if (s->waiting && s->dbc != 0) {
726 c6df7102 Paolo Bonzini
        /* Raise phase mismatch for short transfers.  */
727 c6df7102 Paolo Bonzini
        lsi_bad_phase(s, out, PHASE_ST);
728 c6df7102 Paolo Bonzini
    } else {
729 c6df7102 Paolo Bonzini
        lsi_set_phase(s, PHASE_ST);
730 c6df7102 Paolo Bonzini
    }
731 af12ac98 Gerd Hoffmann
732 c6df7102 Paolo Bonzini
    if (s->current && req == s->current->req) {
733 c6df7102 Paolo Bonzini
        scsi_req_unref(s->current->req);
734 c6df7102 Paolo Bonzini
        qemu_free(s->current);
735 c6df7102 Paolo Bonzini
        s->current = NULL;
736 4d611c9a pbrook
    }
737 c6df7102 Paolo Bonzini
    lsi_resume_script(s);
738 c6df7102 Paolo Bonzini
}
739 c6df7102 Paolo Bonzini
740 c6df7102 Paolo Bonzini
 /* Callback to indicate that the SCSI layer has completed a transfer.  */
741 aba1f023 Paolo Bonzini
static void lsi_transfer_data(SCSIRequest *req, uint32_t len)
742 c6df7102 Paolo Bonzini
{
743 c6df7102 Paolo Bonzini
    LSIState *s = DO_UPCAST(LSIState, dev.qdev, req->bus->qbus.parent);
744 c6df7102 Paolo Bonzini
    int out;
745 4d611c9a pbrook
746 5c6c0e51 Hannes Reinecke
    if (s->waiting == 1 || !s->current || req->tag != s->current->tag ||
747 e560125e Laszlo Ast
        (lsi_irq_on_rsl(s) && !(s->scntl1 & LSI_SCNTL1_CON))) {
748 aba1f023 Paolo Bonzini
        if (lsi_queue_tag(s, req->tag, len)) {
749 a917d384 pbrook
            return;
750 5c6c0e51 Hannes Reinecke
        }
751 a917d384 pbrook
    }
752 e560125e Laszlo Ast
753 c6df7102 Paolo Bonzini
    out = (s->sstat1 & PHASE_MASK) == PHASE_DO;
754 c6df7102 Paolo Bonzini
755 e560125e Laszlo Ast
    /* host adapter (re)connected */
756 aba1f023 Paolo Bonzini
    DPRINTF("Data ready tag=0x%x len=%d\n", req->tag, len);
757 aba1f023 Paolo Bonzini
    s->current->dma_len = len;
758 8ccc2ace ths
    s->command_complete = 1;
759 c6df7102 Paolo Bonzini
    if (s->waiting) {
760 c6df7102 Paolo Bonzini
        if (s->waiting == 1 || s->dbc == 0) {
761 c6df7102 Paolo Bonzini
            lsi_resume_script(s);
762 c6df7102 Paolo Bonzini
        } else {
763 c6df7102 Paolo Bonzini
            lsi_do_dma(s, out);
764 c6df7102 Paolo Bonzini
        }
765 4d611c9a pbrook
    }
766 4d611c9a pbrook
}
767 7d8406be pbrook
768 7d8406be pbrook
static void lsi_do_command(LSIState *s)
769 7d8406be pbrook
{
770 64d56409 Jan Kiszka
    SCSIDevice *dev;
771 7d8406be pbrook
    uint8_t buf[16];
772 64d56409 Jan Kiszka
    uint32_t id;
773 7d8406be pbrook
    int n;
774 7d8406be pbrook
775 7d8406be pbrook
    DPRINTF("Send command len=%d\n", s->dbc);
776 7d8406be pbrook
    if (s->dbc > 16)
777 7d8406be pbrook
        s->dbc = 16;
778 7d8406be pbrook
    cpu_physical_memory_read(s->dnad, buf, s->dbc);
779 7d8406be pbrook
    s->sfbr = buf[0];
780 8ccc2ace ths
    s->command_complete = 0;
781 af12ac98 Gerd Hoffmann
782 259d5577 Jan Kiszka
    id = (s->select_tag >> 8) & 0xf;
783 64d56409 Jan Kiszka
    dev = s->bus.devs[id];
784 64d56409 Jan Kiszka
    if (!dev) {
785 64d56409 Jan Kiszka
        lsi_bad_selection(s, id);
786 64d56409 Jan Kiszka
        return;
787 64d56409 Jan Kiszka
    }
788 64d56409 Jan Kiszka
789 af12ac98 Gerd Hoffmann
    assert(s->current == NULL);
790 af12ac98 Gerd Hoffmann
    s->current = qemu_mallocz(sizeof(lsi_request));
791 af12ac98 Gerd Hoffmann
    s->current->tag = s->select_tag;
792 43a2b339 Paolo Bonzini
    s->current->req = scsi_req_new(dev, s->current->tag, s->current_lun);
793 af12ac98 Gerd Hoffmann
794 fc4f0754 Paolo Bonzini
    n = scsi_req_enqueue(s->current->req, buf);
795 ad3376cc Paolo Bonzini
    if (n) {
796 ad3376cc Paolo Bonzini
        if (n > 0) {
797 ad3376cc Paolo Bonzini
            lsi_set_phase(s, PHASE_DI);
798 ad3376cc Paolo Bonzini
        } else if (n < 0) {
799 ad3376cc Paolo Bonzini
            lsi_set_phase(s, PHASE_DO);
800 ad3376cc Paolo Bonzini
        }
801 ad3376cc Paolo Bonzini
        scsi_req_continue(s->current->req);
802 a917d384 pbrook
    }
803 8ccc2ace ths
    if (!s->command_complete) {
804 8ccc2ace ths
        if (n) {
805 8ccc2ace ths
            /* Command did not complete immediately so disconnect.  */
806 8ccc2ace ths
            lsi_add_msg_byte(s, 2); /* SAVE DATA POINTER */
807 8ccc2ace ths
            lsi_add_msg_byte(s, 4); /* DISCONNECT */
808 8ccc2ace ths
            /* wait data */
809 8ccc2ace ths
            lsi_set_phase(s, PHASE_MI);
810 8ccc2ace ths
            s->msg_action = 1;
811 8ccc2ace ths
            lsi_queue_command(s);
812 8ccc2ace ths
        } else {
813 8ccc2ace ths
            /* wait command complete */
814 8ccc2ace ths
            lsi_set_phase(s, PHASE_DI);
815 8ccc2ace ths
        }
816 7d8406be pbrook
    }
817 7d8406be pbrook
}
818 7d8406be pbrook
819 7d8406be pbrook
static void lsi_do_status(LSIState *s)
820 7d8406be pbrook
{
821 2f172849 Hannes Reinecke
    uint8_t status;
822 2f172849 Hannes Reinecke
    DPRINTF("Get status len=%d status=%d\n", s->dbc, s->status);
823 7d8406be pbrook
    if (s->dbc != 1)
824 7d8406be pbrook
        BADF("Bad Status move\n");
825 7d8406be pbrook
    s->dbc = 1;
826 2f172849 Hannes Reinecke
    status = s->status;
827 2f172849 Hannes Reinecke
    s->sfbr = status;
828 2f172849 Hannes Reinecke
    cpu_physical_memory_write(s->dnad, &status, 1);
829 7d8406be pbrook
    lsi_set_phase(s, PHASE_MI);
830 a917d384 pbrook
    s->msg_action = 1;
831 a917d384 pbrook
    lsi_add_msg_byte(s, 0); /* COMMAND COMPLETE */
832 7d8406be pbrook
}
833 7d8406be pbrook
834 7d8406be pbrook
static void lsi_do_msgin(LSIState *s)
835 7d8406be pbrook
{
836 a917d384 pbrook
    int len;
837 a917d384 pbrook
    DPRINTF("Message in len=%d/%d\n", s->dbc, s->msg_len);
838 a917d384 pbrook
    s->sfbr = s->msg[0];
839 a917d384 pbrook
    len = s->msg_len;
840 a917d384 pbrook
    if (len > s->dbc)
841 a917d384 pbrook
        len = s->dbc;
842 a917d384 pbrook
    cpu_physical_memory_write(s->dnad, s->msg, len);
843 a917d384 pbrook
    /* Linux drivers rely on the last byte being in the SIDL.  */
844 a917d384 pbrook
    s->sidl = s->msg[len - 1];
845 a917d384 pbrook
    s->msg_len -= len;
846 a917d384 pbrook
    if (s->msg_len) {
847 a917d384 pbrook
        memmove(s->msg, s->msg + len, s->msg_len);
848 7d8406be pbrook
    } else {
849 7d8406be pbrook
        /* ??? Check if ATN (not yet implemented) is asserted and maybe
850 7d8406be pbrook
           switch to PHASE_MO.  */
851 a917d384 pbrook
        switch (s->msg_action) {
852 a917d384 pbrook
        case 0:
853 a917d384 pbrook
            lsi_set_phase(s, PHASE_CMD);
854 a917d384 pbrook
            break;
855 a917d384 pbrook
        case 1:
856 a917d384 pbrook
            lsi_disconnect(s);
857 a917d384 pbrook
            break;
858 a917d384 pbrook
        case 2:
859 a917d384 pbrook
            lsi_set_phase(s, PHASE_DO);
860 a917d384 pbrook
            break;
861 a917d384 pbrook
        case 3:
862 a917d384 pbrook
            lsi_set_phase(s, PHASE_DI);
863 a917d384 pbrook
            break;
864 a917d384 pbrook
        default:
865 a917d384 pbrook
            abort();
866 a917d384 pbrook
        }
867 7d8406be pbrook
    }
868 7d8406be pbrook
}
869 7d8406be pbrook
870 a917d384 pbrook
/* Read the next byte during a MSGOUT phase.  */
871 a917d384 pbrook
static uint8_t lsi_get_msgbyte(LSIState *s)
872 a917d384 pbrook
{
873 a917d384 pbrook
    uint8_t data;
874 a917d384 pbrook
    cpu_physical_memory_read(s->dnad, &data, 1);
875 a917d384 pbrook
    s->dnad++;
876 a917d384 pbrook
    s->dbc--;
877 a917d384 pbrook
    return data;
878 a917d384 pbrook
}
879 a917d384 pbrook
880 444dd39b Stefan Hajnoczi
/* Skip the next n bytes during a MSGOUT phase. */
881 444dd39b Stefan Hajnoczi
static void lsi_skip_msgbytes(LSIState *s, unsigned int n)
882 444dd39b Stefan Hajnoczi
{
883 444dd39b Stefan Hajnoczi
    s->dnad += n;
884 444dd39b Stefan Hajnoczi
    s->dbc  -= n;
885 444dd39b Stefan Hajnoczi
}
886 444dd39b Stefan Hajnoczi
887 7d8406be pbrook
static void lsi_do_msgout(LSIState *s)
888 7d8406be pbrook
{
889 7d8406be pbrook
    uint8_t msg;
890 a917d384 pbrook
    int len;
891 508240c0 Bernhard Kohl
    uint32_t current_tag;
892 5c6c0e51 Hannes Reinecke
    lsi_request *current_req, *p, *p_next;
893 508240c0 Bernhard Kohl
    int id;
894 508240c0 Bernhard Kohl
895 508240c0 Bernhard Kohl
    if (s->current) {
896 508240c0 Bernhard Kohl
        current_tag = s->current->tag;
897 5c6c0e51 Hannes Reinecke
        current_req = s->current;
898 508240c0 Bernhard Kohl
    } else {
899 508240c0 Bernhard Kohl
        current_tag = s->select_tag;
900 5c6c0e51 Hannes Reinecke
        current_req = lsi_find_by_tag(s, current_tag);
901 508240c0 Bernhard Kohl
    }
902 508240c0 Bernhard Kohl
    id = (current_tag >> 8) & 0xf;
903 7d8406be pbrook
904 7d8406be pbrook
    DPRINTF("MSG out len=%d\n", s->dbc);
905 a917d384 pbrook
    while (s->dbc) {
906 a917d384 pbrook
        msg = lsi_get_msgbyte(s);
907 a917d384 pbrook
        s->sfbr = msg;
908 a917d384 pbrook
909 a917d384 pbrook
        switch (msg) {
910 77203ea0 Laszlo Ast
        case 0x04:
911 a917d384 pbrook
            DPRINTF("MSG: Disconnect\n");
912 a917d384 pbrook
            lsi_disconnect(s);
913 a917d384 pbrook
            break;
914 a917d384 pbrook
        case 0x08:
915 a917d384 pbrook
            DPRINTF("MSG: No Operation\n");
916 a917d384 pbrook
            lsi_set_phase(s, PHASE_CMD);
917 a917d384 pbrook
            break;
918 a917d384 pbrook
        case 0x01:
919 a917d384 pbrook
            len = lsi_get_msgbyte(s);
920 a917d384 pbrook
            msg = lsi_get_msgbyte(s);
921 f3f5b867 Blue Swirl
            (void)len; /* avoid a warning about unused variable*/
922 a917d384 pbrook
            DPRINTF("Extended message 0x%x (len %d)\n", msg, len);
923 a917d384 pbrook
            switch (msg) {
924 a917d384 pbrook
            case 1:
925 a917d384 pbrook
                DPRINTF("SDTR (ignored)\n");
926 444dd39b Stefan Hajnoczi
                lsi_skip_msgbytes(s, 2);
927 a917d384 pbrook
                break;
928 a917d384 pbrook
            case 3:
929 a917d384 pbrook
                DPRINTF("WDTR (ignored)\n");
930 444dd39b Stefan Hajnoczi
                lsi_skip_msgbytes(s, 1);
931 a917d384 pbrook
                break;
932 a917d384 pbrook
            default:
933 a917d384 pbrook
                goto bad;
934 a917d384 pbrook
            }
935 a917d384 pbrook
            break;
936 a917d384 pbrook
        case 0x20: /* SIMPLE queue */
937 af12ac98 Gerd Hoffmann
            s->select_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
938 aa2b1e89 Bernhard Kohl
            DPRINTF("SIMPLE queue tag=0x%x\n", s->select_tag & 0xff);
939 a917d384 pbrook
            break;
940 a917d384 pbrook
        case 0x21: /* HEAD of queue */
941 a917d384 pbrook
            BADF("HEAD queue not implemented\n");
942 af12ac98 Gerd Hoffmann
            s->select_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
943 a917d384 pbrook
            break;
944 a917d384 pbrook
        case 0x22: /* ORDERED queue */
945 a917d384 pbrook
            BADF("ORDERED queue not implemented\n");
946 af12ac98 Gerd Hoffmann
            s->select_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
947 a917d384 pbrook
            break;
948 508240c0 Bernhard Kohl
        case 0x0d:
949 508240c0 Bernhard Kohl
            /* The ABORT TAG message clears the current I/O process only. */
950 508240c0 Bernhard Kohl
            DPRINTF("MSG: ABORT TAG tag=0x%x\n", current_tag);
951 5c6c0e51 Hannes Reinecke
            if (current_req) {
952 94d3f98a Paolo Bonzini
                scsi_req_cancel(current_req->req);
953 5c6c0e51 Hannes Reinecke
            }
954 508240c0 Bernhard Kohl
            lsi_disconnect(s);
955 508240c0 Bernhard Kohl
            break;
956 508240c0 Bernhard Kohl
        case 0x06:
957 508240c0 Bernhard Kohl
        case 0x0e:
958 508240c0 Bernhard Kohl
        case 0x0c:
959 508240c0 Bernhard Kohl
            /* The ABORT message clears all I/O processes for the selecting
960 508240c0 Bernhard Kohl
               initiator on the specified logical unit of the target. */
961 508240c0 Bernhard Kohl
            if (msg == 0x06) {
962 508240c0 Bernhard Kohl
                DPRINTF("MSG: ABORT tag=0x%x\n", current_tag);
963 508240c0 Bernhard Kohl
            }
964 508240c0 Bernhard Kohl
            /* The CLEAR QUEUE message clears all I/O processes for all
965 508240c0 Bernhard Kohl
               initiators on the specified logical unit of the target. */
966 508240c0 Bernhard Kohl
            if (msg == 0x0e) {
967 508240c0 Bernhard Kohl
                DPRINTF("MSG: CLEAR QUEUE tag=0x%x\n", current_tag);
968 508240c0 Bernhard Kohl
            }
969 508240c0 Bernhard Kohl
            /* The BUS DEVICE RESET message clears all I/O processes for all
970 508240c0 Bernhard Kohl
               initiators on all logical units of the target. */
971 508240c0 Bernhard Kohl
            if (msg == 0x0c) {
972 508240c0 Bernhard Kohl
                DPRINTF("MSG: BUS DEVICE RESET tag=0x%x\n", current_tag);
973 508240c0 Bernhard Kohl
            }
974 508240c0 Bernhard Kohl
975 508240c0 Bernhard Kohl
            /* clear the current I/O process */
976 5c6c0e51 Hannes Reinecke
            if (s->current) {
977 94d3f98a Paolo Bonzini
                scsi_req_cancel(s->current->req);
978 5c6c0e51 Hannes Reinecke
            }
979 508240c0 Bernhard Kohl
980 508240c0 Bernhard Kohl
            /* As the current implemented devices scsi_disk and scsi_generic
981 508240c0 Bernhard Kohl
               only support one LUN, we don't need to keep track of LUNs.
982 508240c0 Bernhard Kohl
               Clearing I/O processes for other initiators could be possible
983 508240c0 Bernhard Kohl
               for scsi_generic by sending a SG_SCSI_RESET to the /dev/sgX
984 508240c0 Bernhard Kohl
               device, but this is currently not implemented (and seems not
985 508240c0 Bernhard Kohl
               to be really necessary). So let's simply clear all queued
986 508240c0 Bernhard Kohl
               commands for the current device: */
987 508240c0 Bernhard Kohl
            id = current_tag & 0x0000ff00;
988 508240c0 Bernhard Kohl
            QTAILQ_FOREACH_SAFE(p, &s->queue, next, p_next) {
989 508240c0 Bernhard Kohl
                if ((p->tag & 0x0000ff00) == id) {
990 94d3f98a Paolo Bonzini
                    scsi_req_cancel(p->req);
991 508240c0 Bernhard Kohl
                }
992 508240c0 Bernhard Kohl
            }
993 508240c0 Bernhard Kohl
994 508240c0 Bernhard Kohl
            lsi_disconnect(s);
995 508240c0 Bernhard Kohl
            break;
996 a917d384 pbrook
        default:
997 a917d384 pbrook
            if ((msg & 0x80) == 0) {
998 a917d384 pbrook
                goto bad;
999 a917d384 pbrook
            }
1000 a917d384 pbrook
            s->current_lun = msg & 7;
1001 a917d384 pbrook
            DPRINTF("Select LUN %d\n", s->current_lun);
1002 a917d384 pbrook
            lsi_set_phase(s, PHASE_CMD);
1003 a917d384 pbrook
            break;
1004 a917d384 pbrook
        }
1005 7d8406be pbrook
    }
1006 a917d384 pbrook
    return;
1007 a917d384 pbrook
bad:
1008 a917d384 pbrook
    BADF("Unimplemented message 0x%02x\n", msg);
1009 a917d384 pbrook
    lsi_set_phase(s, PHASE_MI);
1010 a917d384 pbrook
    lsi_add_msg_byte(s, 7); /* MESSAGE REJECT */
1011 a917d384 pbrook
    s->msg_action = 0;
1012 7d8406be pbrook
}
1013 7d8406be pbrook
1014 7d8406be pbrook
/* Sign extend a 24-bit value.  */
1015 7d8406be pbrook
static inline int32_t sxt24(int32_t n)
1016 7d8406be pbrook
{
1017 7d8406be pbrook
    return (n << 8) >> 8;
1018 7d8406be pbrook
}
1019 7d8406be pbrook
1020 e20a8dff Blue Swirl
#define LSI_BUF_SIZE 4096
1021 7d8406be pbrook
static void lsi_memcpy(LSIState *s, uint32_t dest, uint32_t src, int count)
1022 7d8406be pbrook
{
1023 7d8406be pbrook
    int n;
1024 e20a8dff Blue Swirl
    uint8_t buf[LSI_BUF_SIZE];
1025 7d8406be pbrook
1026 7d8406be pbrook
    DPRINTF("memcpy dest 0x%08x src 0x%08x count %d\n", dest, src, count);
1027 7d8406be pbrook
    while (count) {
1028 e20a8dff Blue Swirl
        n = (count > LSI_BUF_SIZE) ? LSI_BUF_SIZE : count;
1029 7d8406be pbrook
        cpu_physical_memory_read(src, buf, n);
1030 7d8406be pbrook
        cpu_physical_memory_write(dest, buf, n);
1031 7d8406be pbrook
        src += n;
1032 7d8406be pbrook
        dest += n;
1033 7d8406be pbrook
        count -= n;
1034 7d8406be pbrook
    }
1035 7d8406be pbrook
}
1036 7d8406be pbrook
1037 a917d384 pbrook
static void lsi_wait_reselect(LSIState *s)
1038 a917d384 pbrook
{
1039 042ec49d Gerd Hoffmann
    lsi_request *p;
1040 042ec49d Gerd Hoffmann
1041 a917d384 pbrook
    DPRINTF("Wait Reselect\n");
1042 042ec49d Gerd Hoffmann
1043 042ec49d Gerd Hoffmann
    QTAILQ_FOREACH(p, &s->queue, next) {
1044 042ec49d Gerd Hoffmann
        if (p->pending) {
1045 aa4d32c4 Gerd Hoffmann
            lsi_reselect(s, p);
1046 a917d384 pbrook
            break;
1047 a917d384 pbrook
        }
1048 a917d384 pbrook
    }
1049 b96a0da0 Gerd Hoffmann
    if (s->current == NULL) {
1050 a917d384 pbrook
        s->waiting = 1;
1051 a917d384 pbrook
    }
1052 a917d384 pbrook
}
1053 a917d384 pbrook
1054 7d8406be pbrook
static void lsi_execute_script(LSIState *s)
1055 7d8406be pbrook
{
1056 7d8406be pbrook
    uint32_t insn;
1057 b25cf589 aliguori
    uint32_t addr, addr_high;
1058 7d8406be pbrook
    int opcode;
1059 ee4d919f aliguori
    int insn_processed = 0;
1060 7d8406be pbrook
1061 7d8406be pbrook
    s->istat1 |= LSI_ISTAT1_SRUN;
1062 7d8406be pbrook
again:
1063 ee4d919f aliguori
    insn_processed++;
1064 7d8406be pbrook
    insn = read_dword(s, s->dsp);
1065 02b373ad balrog
    if (!insn) {
1066 02b373ad balrog
        /* If we receive an empty opcode increment the DSP by 4 bytes
1067 02b373ad balrog
           instead of 8 and execute the next opcode at that location */
1068 02b373ad balrog
        s->dsp += 4;
1069 02b373ad balrog
        goto again;
1070 02b373ad balrog
    }
1071 7d8406be pbrook
    addr = read_dword(s, s->dsp + 4);
1072 b25cf589 aliguori
    addr_high = 0;
1073 7d8406be pbrook
    DPRINTF("SCRIPTS dsp=%08x opcode %08x arg %08x\n", s->dsp, insn, addr);
1074 7d8406be pbrook
    s->dsps = addr;
1075 7d8406be pbrook
    s->dcmd = insn >> 24;
1076 7d8406be pbrook
    s->dsp += 8;
1077 7d8406be pbrook
    switch (insn >> 30) {
1078 7d8406be pbrook
    case 0: /* Block move.  */
1079 7d8406be pbrook
        if (s->sist1 & LSI_SIST1_STO) {
1080 7d8406be pbrook
            DPRINTF("Delayed select timeout\n");
1081 7d8406be pbrook
            lsi_stop_script(s);
1082 7d8406be pbrook
            break;
1083 7d8406be pbrook
        }
1084 7d8406be pbrook
        s->dbc = insn & 0xffffff;
1085 7d8406be pbrook
        s->rbc = s->dbc;
1086 dd8edf01 aliguori
        /* ??? Set ESA.  */
1087 dd8edf01 aliguori
        s->ia = s->dsp - 8;
1088 7d8406be pbrook
        if (insn & (1 << 29)) {
1089 7d8406be pbrook
            /* Indirect addressing.  */
1090 7d8406be pbrook
            addr = read_dword(s, addr);
1091 7d8406be pbrook
        } else if (insn & (1 << 28)) {
1092 7d8406be pbrook
            uint32_t buf[2];
1093 7d8406be pbrook
            int32_t offset;
1094 7d8406be pbrook
            /* Table indirect addressing.  */
1095 dd8edf01 aliguori
1096 dd8edf01 aliguori
            /* 32-bit Table indirect */
1097 7d8406be pbrook
            offset = sxt24(addr);
1098 7d8406be pbrook
            cpu_physical_memory_read(s->dsa + offset, (uint8_t *)buf, 8);
1099 b25cf589 aliguori
            /* byte count is stored in bits 0:23 only */
1100 b25cf589 aliguori
            s->dbc = cpu_to_le32(buf[0]) & 0xffffff;
1101 7faa239c ths
            s->rbc = s->dbc;
1102 7d8406be pbrook
            addr = cpu_to_le32(buf[1]);
1103 b25cf589 aliguori
1104 b25cf589 aliguori
            /* 40-bit DMA, upper addr bits [39:32] stored in first DWORD of
1105 b25cf589 aliguori
             * table, bits [31:24] */
1106 b25cf589 aliguori
            if (lsi_dma_40bit(s))
1107 b25cf589 aliguori
                addr_high = cpu_to_le32(buf[0]) >> 24;
1108 dd8edf01 aliguori
            else if (lsi_dma_ti64bit(s)) {
1109 dd8edf01 aliguori
                int selector = (cpu_to_le32(buf[0]) >> 24) & 0x1f;
1110 dd8edf01 aliguori
                switch (selector) {
1111 dd8edf01 aliguori
                case 0 ... 0x0f:
1112 dd8edf01 aliguori
                    /* offset index into scratch registers since
1113 dd8edf01 aliguori
                     * TI64 mode can use registers C to R */
1114 dd8edf01 aliguori
                    addr_high = s->scratch[2 + selector];
1115 dd8edf01 aliguori
                    break;
1116 dd8edf01 aliguori
                case 0x10:
1117 dd8edf01 aliguori
                    addr_high = s->mmrs;
1118 dd8edf01 aliguori
                    break;
1119 dd8edf01 aliguori
                case 0x11:
1120 dd8edf01 aliguori
                    addr_high = s->mmws;
1121 dd8edf01 aliguori
                    break;
1122 dd8edf01 aliguori
                case 0x12:
1123 dd8edf01 aliguori
                    addr_high = s->sfs;
1124 dd8edf01 aliguori
                    break;
1125 dd8edf01 aliguori
                case 0x13:
1126 dd8edf01 aliguori
                    addr_high = s->drs;
1127 dd8edf01 aliguori
                    break;
1128 dd8edf01 aliguori
                case 0x14:
1129 dd8edf01 aliguori
                    addr_high = s->sbms;
1130 dd8edf01 aliguori
                    break;
1131 dd8edf01 aliguori
                case 0x15:
1132 dd8edf01 aliguori
                    addr_high = s->dbms;
1133 dd8edf01 aliguori
                    break;
1134 dd8edf01 aliguori
                default:
1135 dd8edf01 aliguori
                    BADF("Illegal selector specified (0x%x > 0x15)"
1136 dd8edf01 aliguori
                         " for 64-bit DMA block move", selector);
1137 dd8edf01 aliguori
                    break;
1138 dd8edf01 aliguori
                }
1139 dd8edf01 aliguori
            }
1140 dd8edf01 aliguori
        } else if (lsi_dma_64bit(s)) {
1141 dd8edf01 aliguori
            /* fetch a 3rd dword if 64-bit direct move is enabled and
1142 dd8edf01 aliguori
               only if we're not doing table indirect or indirect addressing */
1143 dd8edf01 aliguori
            s->dbms = read_dword(s, s->dsp);
1144 dd8edf01 aliguori
            s->dsp += 4;
1145 dd8edf01 aliguori
            s->ia = s->dsp - 12;
1146 7d8406be pbrook
        }
1147 7d8406be pbrook
        if ((s->sstat1 & PHASE_MASK) != ((insn >> 24) & 7)) {
1148 7d8406be pbrook
            DPRINTF("Wrong phase got %d expected %d\n",
1149 7d8406be pbrook
                    s->sstat1 & PHASE_MASK, (insn >> 24) & 7);
1150 7d8406be pbrook
            lsi_script_scsi_interrupt(s, LSI_SIST0_MA, 0);
1151 7d8406be pbrook
            break;
1152 7d8406be pbrook
        }
1153 7d8406be pbrook
        s->dnad = addr;
1154 b25cf589 aliguori
        s->dnad64 = addr_high;
1155 7d8406be pbrook
        switch (s->sstat1 & 0x7) {
1156 7d8406be pbrook
        case PHASE_DO:
1157 a917d384 pbrook
            s->waiting = 2;
1158 7d8406be pbrook
            lsi_do_dma(s, 1);
1159 a917d384 pbrook
            if (s->waiting)
1160 a917d384 pbrook
                s->waiting = 3;
1161 7d8406be pbrook
            break;
1162 7d8406be pbrook
        case PHASE_DI:
1163 a917d384 pbrook
            s->waiting = 2;
1164 7d8406be pbrook
            lsi_do_dma(s, 0);
1165 a917d384 pbrook
            if (s->waiting)
1166 a917d384 pbrook
                s->waiting = 3;
1167 7d8406be pbrook
            break;
1168 7d8406be pbrook
        case PHASE_CMD:
1169 7d8406be pbrook
            lsi_do_command(s);
1170 7d8406be pbrook
            break;
1171 7d8406be pbrook
        case PHASE_ST:
1172 7d8406be pbrook
            lsi_do_status(s);
1173 7d8406be pbrook
            break;
1174 7d8406be pbrook
        case PHASE_MO:
1175 7d8406be pbrook
            lsi_do_msgout(s);
1176 7d8406be pbrook
            break;
1177 7d8406be pbrook
        case PHASE_MI:
1178 7d8406be pbrook
            lsi_do_msgin(s);
1179 7d8406be pbrook
            break;
1180 7d8406be pbrook
        default:
1181 7d8406be pbrook
            BADF("Unimplemented phase %d\n", s->sstat1 & PHASE_MASK);
1182 7d8406be pbrook
            exit(1);
1183 7d8406be pbrook
        }
1184 7d8406be pbrook
        s->dfifo = s->dbc & 0xff;
1185 7d8406be pbrook
        s->ctest5 = (s->ctest5 & 0xfc) | ((s->dbc >> 8) & 3);
1186 7d8406be pbrook
        s->sbc = s->dbc;
1187 7d8406be pbrook
        s->rbc -= s->dbc;
1188 7d8406be pbrook
        s->ua = addr + s->dbc;
1189 7d8406be pbrook
        break;
1190 7d8406be pbrook
1191 7d8406be pbrook
    case 1: /* IO or Read/Write instruction.  */
1192 7d8406be pbrook
        opcode = (insn >> 27) & 7;
1193 7d8406be pbrook
        if (opcode < 5) {
1194 7d8406be pbrook
            uint32_t id;
1195 7d8406be pbrook
1196 7d8406be pbrook
            if (insn & (1 << 25)) {
1197 7d8406be pbrook
                id = read_dword(s, s->dsa + sxt24(insn));
1198 7d8406be pbrook
            } else {
1199 07a1bea8 Laszlo Ast
                id = insn;
1200 7d8406be pbrook
            }
1201 7d8406be pbrook
            id = (id >> 16) & 0xf;
1202 7d8406be pbrook
            if (insn & (1 << 26)) {
1203 7d8406be pbrook
                addr = s->dsp + sxt24(addr);
1204 7d8406be pbrook
            }
1205 7d8406be pbrook
            s->dnad = addr;
1206 7d8406be pbrook
            switch (opcode) {
1207 7d8406be pbrook
            case 0: /* Select */
1208 a917d384 pbrook
                s->sdid = id;
1209 38f5b2b8 Laszlo Ast
                if (s->scntl1 & LSI_SCNTL1_CON) {
1210 38f5b2b8 Laszlo Ast
                    DPRINTF("Already reselected, jumping to alternative address\n");
1211 38f5b2b8 Laszlo Ast
                    s->dsp = s->dnad;
1212 a917d384 pbrook
                    break;
1213 a917d384 pbrook
                }
1214 7d8406be pbrook
                s->sstat0 |= LSI_SSTAT0_WOA;
1215 7d8406be pbrook
                s->scntl1 &= ~LSI_SCNTL1_IARB;
1216 ca9c39fa Gerd Hoffmann
                if (id >= LSI_MAX_DEVS || !s->bus.devs[id]) {
1217 64d56409 Jan Kiszka
                    lsi_bad_selection(s, id);
1218 7d8406be pbrook
                    break;
1219 7d8406be pbrook
                }
1220 7d8406be pbrook
                DPRINTF("Selected target %d%s\n",
1221 7d8406be pbrook
                        id, insn & (1 << 3) ? " ATN" : "");
1222 7d8406be pbrook
                /* ??? Linux drivers compain when this is set.  Maybe
1223 7d8406be pbrook
                   it only applies in low-level mode (unimplemented).
1224 7d8406be pbrook
                lsi_script_scsi_interrupt(s, LSI_SIST0_CMP, 0); */
1225 af12ac98 Gerd Hoffmann
                s->select_tag = id << 8;
1226 7d8406be pbrook
                s->scntl1 |= LSI_SCNTL1_CON;
1227 7d8406be pbrook
                if (insn & (1 << 3)) {
1228 7d8406be pbrook
                    s->socl |= LSI_SOCL_ATN;
1229 7d8406be pbrook
                }
1230 7d8406be pbrook
                lsi_set_phase(s, PHASE_MO);
1231 7d8406be pbrook
                break;
1232 7d8406be pbrook
            case 1: /* Disconnect */
1233 a15fdf86 Laszlo Ast
                DPRINTF("Wait Disconnect\n");
1234 7d8406be pbrook
                s->scntl1 &= ~LSI_SCNTL1_CON;
1235 7d8406be pbrook
                break;
1236 7d8406be pbrook
            case 2: /* Wait Reselect */
1237 e560125e Laszlo Ast
                if (!lsi_irq_on_rsl(s)) {
1238 e560125e Laszlo Ast
                    lsi_wait_reselect(s);
1239 e560125e Laszlo Ast
                }
1240 7d8406be pbrook
                break;
1241 7d8406be pbrook
            case 3: /* Set */
1242 7d8406be pbrook
                DPRINTF("Set%s%s%s%s\n",
1243 7d8406be pbrook
                        insn & (1 << 3) ? " ATN" : "",
1244 7d8406be pbrook
                        insn & (1 << 6) ? " ACK" : "",
1245 7d8406be pbrook
                        insn & (1 << 9) ? " TM" : "",
1246 7d8406be pbrook
                        insn & (1 << 10) ? " CC" : "");
1247 7d8406be pbrook
                if (insn & (1 << 3)) {
1248 7d8406be pbrook
                    s->socl |= LSI_SOCL_ATN;
1249 7d8406be pbrook
                    lsi_set_phase(s, PHASE_MO);
1250 7d8406be pbrook
                }
1251 7d8406be pbrook
                if (insn & (1 << 9)) {
1252 7d8406be pbrook
                    BADF("Target mode not implemented\n");
1253 7d8406be pbrook
                    exit(1);
1254 7d8406be pbrook
                }
1255 7d8406be pbrook
                if (insn & (1 << 10))
1256 7d8406be pbrook
                    s->carry = 1;
1257 7d8406be pbrook
                break;
1258 7d8406be pbrook
            case 4: /* Clear */
1259 7d8406be pbrook
                DPRINTF("Clear%s%s%s%s\n",
1260 7d8406be pbrook
                        insn & (1 << 3) ? " ATN" : "",
1261 7d8406be pbrook
                        insn & (1 << 6) ? " ACK" : "",
1262 7d8406be pbrook
                        insn & (1 << 9) ? " TM" : "",
1263 7d8406be pbrook
                        insn & (1 << 10) ? " CC" : "");
1264 7d8406be pbrook
                if (insn & (1 << 3)) {
1265 7d8406be pbrook
                    s->socl &= ~LSI_SOCL_ATN;
1266 7d8406be pbrook
                }
1267 7d8406be pbrook
                if (insn & (1 << 10))
1268 7d8406be pbrook
                    s->carry = 0;
1269 7d8406be pbrook
                break;
1270 7d8406be pbrook
            }
1271 7d8406be pbrook
        } else {
1272 7d8406be pbrook
            uint8_t op0;
1273 7d8406be pbrook
            uint8_t op1;
1274 7d8406be pbrook
            uint8_t data8;
1275 7d8406be pbrook
            int reg;
1276 7d8406be pbrook
            int operator;
1277 7d8406be pbrook
#ifdef DEBUG_LSI
1278 7d8406be pbrook
            static const char *opcode_names[3] =
1279 7d8406be pbrook
                {"Write", "Read", "Read-Modify-Write"};
1280 7d8406be pbrook
            static const char *operator_names[8] =
1281 7d8406be pbrook
                {"MOV", "SHL", "OR", "XOR", "AND", "SHR", "ADD", "ADC"};
1282 7d8406be pbrook
#endif
1283 7d8406be pbrook
1284 7d8406be pbrook
            reg = ((insn >> 16) & 0x7f) | (insn & 0x80);
1285 7d8406be pbrook
            data8 = (insn >> 8) & 0xff;
1286 7d8406be pbrook
            opcode = (insn >> 27) & 7;
1287 7d8406be pbrook
            operator = (insn >> 24) & 7;
1288 a917d384 pbrook
            DPRINTF("%s reg 0x%x %s data8=0x%02x sfbr=0x%02x%s\n",
1289 7d8406be pbrook
                    opcode_names[opcode - 5], reg,
1290 a917d384 pbrook
                    operator_names[operator], data8, s->sfbr,
1291 7d8406be pbrook
                    (insn & (1 << 23)) ? " SFBR" : "");
1292 7d8406be pbrook
            op0 = op1 = 0;
1293 7d8406be pbrook
            switch (opcode) {
1294 7d8406be pbrook
            case 5: /* From SFBR */
1295 7d8406be pbrook
                op0 = s->sfbr;
1296 7d8406be pbrook
                op1 = data8;
1297 7d8406be pbrook
                break;
1298 7d8406be pbrook
            case 6: /* To SFBR */
1299 7d8406be pbrook
                if (operator)
1300 7d8406be pbrook
                    op0 = lsi_reg_readb(s, reg);
1301 7d8406be pbrook
                op1 = data8;
1302 7d8406be pbrook
                break;
1303 7d8406be pbrook
            case 7: /* Read-modify-write */
1304 7d8406be pbrook
                if (operator)
1305 7d8406be pbrook
                    op0 = lsi_reg_readb(s, reg);
1306 7d8406be pbrook
                if (insn & (1 << 23)) {
1307 7d8406be pbrook
                    op1 = s->sfbr;
1308 7d8406be pbrook
                } else {
1309 7d8406be pbrook
                    op1 = data8;
1310 7d8406be pbrook
                }
1311 7d8406be pbrook
                break;
1312 7d8406be pbrook
            }
1313 7d8406be pbrook
1314 7d8406be pbrook
            switch (operator) {
1315 7d8406be pbrook
            case 0: /* move */
1316 7d8406be pbrook
                op0 = op1;
1317 7d8406be pbrook
                break;
1318 7d8406be pbrook
            case 1: /* Shift left */
1319 7d8406be pbrook
                op1 = op0 >> 7;
1320 7d8406be pbrook
                op0 = (op0 << 1) | s->carry;
1321 7d8406be pbrook
                s->carry = op1;
1322 7d8406be pbrook
                break;
1323 7d8406be pbrook
            case 2: /* OR */
1324 7d8406be pbrook
                op0 |= op1;
1325 7d8406be pbrook
                break;
1326 7d8406be pbrook
            case 3: /* XOR */
1327 dcfb9014 ths
                op0 ^= op1;
1328 7d8406be pbrook
                break;
1329 7d8406be pbrook
            case 4: /* AND */
1330 7d8406be pbrook
                op0 &= op1;
1331 7d8406be pbrook
                break;
1332 7d8406be pbrook
            case 5: /* SHR */
1333 7d8406be pbrook
                op1 = op0 & 1;
1334 7d8406be pbrook
                op0 = (op0 >> 1) | (s->carry << 7);
1335 687fa640 ths
                s->carry = op1;
1336 7d8406be pbrook
                break;
1337 7d8406be pbrook
            case 6: /* ADD */
1338 7d8406be pbrook
                op0 += op1;
1339 7d8406be pbrook
                s->carry = op0 < op1;
1340 7d8406be pbrook
                break;
1341 7d8406be pbrook
            case 7: /* ADC */
1342 7d8406be pbrook
                op0 += op1 + s->carry;
1343 7d8406be pbrook
                if (s->carry)
1344 7d8406be pbrook
                    s->carry = op0 <= op1;
1345 7d8406be pbrook
                else
1346 7d8406be pbrook
                    s->carry = op0 < op1;
1347 7d8406be pbrook
                break;
1348 7d8406be pbrook
            }
1349 7d8406be pbrook
1350 7d8406be pbrook
            switch (opcode) {
1351 7d8406be pbrook
            case 5: /* From SFBR */
1352 7d8406be pbrook
            case 7: /* Read-modify-write */
1353 7d8406be pbrook
                lsi_reg_writeb(s, reg, op0);
1354 7d8406be pbrook
                break;
1355 7d8406be pbrook
            case 6: /* To SFBR */
1356 7d8406be pbrook
                s->sfbr = op0;
1357 7d8406be pbrook
                break;
1358 7d8406be pbrook
            }
1359 7d8406be pbrook
        }
1360 7d8406be pbrook
        break;
1361 7d8406be pbrook
1362 7d8406be pbrook
    case 2: /* Transfer Control.  */
1363 7d8406be pbrook
        {
1364 7d8406be pbrook
            int cond;
1365 7d8406be pbrook
            int jmp;
1366 7d8406be pbrook
1367 7d8406be pbrook
            if ((insn & 0x002e0000) == 0) {
1368 7d8406be pbrook
                DPRINTF("NOP\n");
1369 7d8406be pbrook
                break;
1370 7d8406be pbrook
            }
1371 7d8406be pbrook
            if (s->sist1 & LSI_SIST1_STO) {
1372 7d8406be pbrook
                DPRINTF("Delayed select timeout\n");
1373 7d8406be pbrook
                lsi_stop_script(s);
1374 7d8406be pbrook
                break;
1375 7d8406be pbrook
            }
1376 7d8406be pbrook
            cond = jmp = (insn & (1 << 19)) != 0;
1377 7d8406be pbrook
            if (cond == jmp && (insn & (1 << 21))) {
1378 7d8406be pbrook
                DPRINTF("Compare carry %d\n", s->carry == jmp);
1379 7d8406be pbrook
                cond = s->carry != 0;
1380 7d8406be pbrook
            }
1381 7d8406be pbrook
            if (cond == jmp && (insn & (1 << 17))) {
1382 7d8406be pbrook
                DPRINTF("Compare phase %d %c= %d\n",
1383 7d8406be pbrook
                        (s->sstat1 & PHASE_MASK),
1384 7d8406be pbrook
                        jmp ? '=' : '!',
1385 7d8406be pbrook
                        ((insn >> 24) & 7));
1386 7d8406be pbrook
                cond = (s->sstat1 & PHASE_MASK) == ((insn >> 24) & 7);
1387 7d8406be pbrook
            }
1388 7d8406be pbrook
            if (cond == jmp && (insn & (1 << 18))) {
1389 7d8406be pbrook
                uint8_t mask;
1390 7d8406be pbrook
1391 7d8406be pbrook
                mask = (~insn >> 8) & 0xff;
1392 7d8406be pbrook
                DPRINTF("Compare data 0x%x & 0x%x %c= 0x%x\n",
1393 7d8406be pbrook
                        s->sfbr, mask, jmp ? '=' : '!', insn & mask);
1394 7d8406be pbrook
                cond = (s->sfbr & mask) == (insn & mask);
1395 7d8406be pbrook
            }
1396 7d8406be pbrook
            if (cond == jmp) {
1397 7d8406be pbrook
                if (insn & (1 << 23)) {
1398 7d8406be pbrook
                    /* Relative address.  */
1399 7d8406be pbrook
                    addr = s->dsp + sxt24(addr);
1400 7d8406be pbrook
                }
1401 7d8406be pbrook
                switch ((insn >> 27) & 7) {
1402 7d8406be pbrook
                case 0: /* Jump */
1403 7d8406be pbrook
                    DPRINTF("Jump to 0x%08x\n", addr);
1404 7d8406be pbrook
                    s->dsp = addr;
1405 7d8406be pbrook
                    break;
1406 7d8406be pbrook
                case 1: /* Call */
1407 7d8406be pbrook
                    DPRINTF("Call 0x%08x\n", addr);
1408 7d8406be pbrook
                    s->temp = s->dsp;
1409 7d8406be pbrook
                    s->dsp = addr;
1410 7d8406be pbrook
                    break;
1411 7d8406be pbrook
                case 2: /* Return */
1412 7d8406be pbrook
                    DPRINTF("Return to 0x%08x\n", s->temp);
1413 7d8406be pbrook
                    s->dsp = s->temp;
1414 7d8406be pbrook
                    break;
1415 7d8406be pbrook
                case 3: /* Interrupt */
1416 7d8406be pbrook
                    DPRINTF("Interrupt 0x%08x\n", s->dsps);
1417 7d8406be pbrook
                    if ((insn & (1 << 20)) != 0) {
1418 7d8406be pbrook
                        s->istat0 |= LSI_ISTAT0_INTF;
1419 7d8406be pbrook
                        lsi_update_irq(s);
1420 7d8406be pbrook
                    } else {
1421 7d8406be pbrook
                        lsi_script_dma_interrupt(s, LSI_DSTAT_SIR);
1422 7d8406be pbrook
                    }
1423 7d8406be pbrook
                    break;
1424 7d8406be pbrook
                default:
1425 7d8406be pbrook
                    DPRINTF("Illegal transfer control\n");
1426 7d8406be pbrook
                    lsi_script_dma_interrupt(s, LSI_DSTAT_IID);
1427 7d8406be pbrook
                    break;
1428 7d8406be pbrook
                }
1429 7d8406be pbrook
            } else {
1430 7d8406be pbrook
                DPRINTF("Control condition failed\n");
1431 7d8406be pbrook
            }
1432 7d8406be pbrook
        }
1433 7d8406be pbrook
        break;
1434 7d8406be pbrook
1435 7d8406be pbrook
    case 3:
1436 7d8406be pbrook
        if ((insn & (1 << 29)) == 0) {
1437 7d8406be pbrook
            /* Memory move.  */
1438 7d8406be pbrook
            uint32_t dest;
1439 7d8406be pbrook
            /* ??? The docs imply the destination address is loaded into
1440 7d8406be pbrook
               the TEMP register.  However the Linux drivers rely on
1441 7d8406be pbrook
               the value being presrved.  */
1442 7d8406be pbrook
            dest = read_dword(s, s->dsp);
1443 7d8406be pbrook
            s->dsp += 4;
1444 7d8406be pbrook
            lsi_memcpy(s, dest, addr, insn & 0xffffff);
1445 7d8406be pbrook
        } else {
1446 7d8406be pbrook
            uint8_t data[7];
1447 7d8406be pbrook
            int reg;
1448 7d8406be pbrook
            int n;
1449 7d8406be pbrook
            int i;
1450 7d8406be pbrook
1451 7d8406be pbrook
            if (insn & (1 << 28)) {
1452 7d8406be pbrook
                addr = s->dsa + sxt24(addr);
1453 7d8406be pbrook
            }
1454 7d8406be pbrook
            n = (insn & 7);
1455 7d8406be pbrook
            reg = (insn >> 16) & 0xff;
1456 7d8406be pbrook
            if (insn & (1 << 24)) {
1457 7d8406be pbrook
                cpu_physical_memory_read(addr, data, n);
1458 a917d384 pbrook
                DPRINTF("Load reg 0x%x size %d addr 0x%08x = %08x\n", reg, n,
1459 a917d384 pbrook
                        addr, *(int *)data);
1460 7d8406be pbrook
                for (i = 0; i < n; i++) {
1461 7d8406be pbrook
                    lsi_reg_writeb(s, reg + i, data[i]);
1462 7d8406be pbrook
                }
1463 7d8406be pbrook
            } else {
1464 7d8406be pbrook
                DPRINTF("Store reg 0x%x size %d addr 0x%08x\n", reg, n, addr);
1465 7d8406be pbrook
                for (i = 0; i < n; i++) {
1466 7d8406be pbrook
                    data[i] = lsi_reg_readb(s, reg + i);
1467 7d8406be pbrook
                }
1468 7d8406be pbrook
                cpu_physical_memory_write(addr, data, n);
1469 7d8406be pbrook
            }
1470 7d8406be pbrook
        }
1471 7d8406be pbrook
    }
1472 ee4d919f aliguori
    if (insn_processed > 10000 && !s->waiting) {
1473 64c68080 pbrook
        /* Some windows drivers make the device spin waiting for a memory
1474 64c68080 pbrook
           location to change.  If we have been executed a lot of code then
1475 64c68080 pbrook
           assume this is the case and force an unexpected device disconnect.
1476 64c68080 pbrook
           This is apparently sufficient to beat the drivers into submission.
1477 64c68080 pbrook
         */
1478 ee4d919f aliguori
        if (!(s->sien0 & LSI_SIST0_UDC))
1479 ee4d919f aliguori
            fprintf(stderr, "inf. loop with UDC masked\n");
1480 ee4d919f aliguori
        lsi_script_scsi_interrupt(s, LSI_SIST0_UDC, 0);
1481 ee4d919f aliguori
        lsi_disconnect(s);
1482 ee4d919f aliguori
    } else if (s->istat1 & LSI_ISTAT1_SRUN && !s->waiting) {
1483 7d8406be pbrook
        if (s->dcntl & LSI_DCNTL_SSM) {
1484 7d8406be pbrook
            lsi_script_dma_interrupt(s, LSI_DSTAT_SSI);
1485 7d8406be pbrook
        } else {
1486 7d8406be pbrook
            goto again;
1487 7d8406be pbrook
        }
1488 7d8406be pbrook
    }
1489 7d8406be pbrook
    DPRINTF("SCRIPTS execution stopped\n");
1490 7d8406be pbrook
}
1491 7d8406be pbrook
1492 7d8406be pbrook
static uint8_t lsi_reg_readb(LSIState *s, int offset)
1493 7d8406be pbrook
{
1494 7d8406be pbrook
    uint8_t tmp;
1495 75f76531 aurel32
#define CASE_GET_REG24(name, addr) \
1496 75f76531 aurel32
    case addr: return s->name & 0xff; \
1497 75f76531 aurel32
    case addr + 1: return (s->name >> 8) & 0xff; \
1498 75f76531 aurel32
    case addr + 2: return (s->name >> 16) & 0xff;
1499 75f76531 aurel32
1500 7d8406be pbrook
#define CASE_GET_REG32(name, addr) \
1501 7d8406be pbrook
    case addr: return s->name & 0xff; \
1502 7d8406be pbrook
    case addr + 1: return (s->name >> 8) & 0xff; \
1503 7d8406be pbrook
    case addr + 2: return (s->name >> 16) & 0xff; \
1504 7d8406be pbrook
    case addr + 3: return (s->name >> 24) & 0xff;
1505 7d8406be pbrook
1506 7d8406be pbrook
#ifdef DEBUG_LSI_REG
1507 7d8406be pbrook
    DPRINTF("Read reg %x\n", offset);
1508 7d8406be pbrook
#endif
1509 7d8406be pbrook
    switch (offset) {
1510 7d8406be pbrook
    case 0x00: /* SCNTL0 */
1511 7d8406be pbrook
        return s->scntl0;
1512 7d8406be pbrook
    case 0x01: /* SCNTL1 */
1513 7d8406be pbrook
        return s->scntl1;
1514 7d8406be pbrook
    case 0x02: /* SCNTL2 */
1515 7d8406be pbrook
        return s->scntl2;
1516 7d8406be pbrook
    case 0x03: /* SCNTL3 */
1517 7d8406be pbrook
        return s->scntl3;
1518 7d8406be pbrook
    case 0x04: /* SCID */
1519 7d8406be pbrook
        return s->scid;
1520 7d8406be pbrook
    case 0x05: /* SXFER */
1521 7d8406be pbrook
        return s->sxfer;
1522 7d8406be pbrook
    case 0x06: /* SDID */
1523 7d8406be pbrook
        return s->sdid;
1524 7d8406be pbrook
    case 0x07: /* GPREG0 */
1525 7d8406be pbrook
        return 0x7f;
1526 985a03b0 ths
    case 0x08: /* Revision ID */
1527 985a03b0 ths
        return 0x00;
1528 a917d384 pbrook
    case 0xa: /* SSID */
1529 a917d384 pbrook
        return s->ssid;
1530 7d8406be pbrook
    case 0xb: /* SBCL */
1531 7d8406be pbrook
        /* ??? This is not correct. However it's (hopefully) only
1532 7d8406be pbrook
           used for diagnostics, so should be ok.  */
1533 7d8406be pbrook
        return 0;
1534 7d8406be pbrook
    case 0xc: /* DSTAT */
1535 7d8406be pbrook
        tmp = s->dstat | 0x80;
1536 7d8406be pbrook
        if ((s->istat0 & LSI_ISTAT0_INTF) == 0)
1537 7d8406be pbrook
            s->dstat = 0;
1538 7d8406be pbrook
        lsi_update_irq(s);
1539 7d8406be pbrook
        return tmp;
1540 7d8406be pbrook
    case 0x0d: /* SSTAT0 */
1541 7d8406be pbrook
        return s->sstat0;
1542 7d8406be pbrook
    case 0x0e: /* SSTAT1 */
1543 7d8406be pbrook
        return s->sstat1;
1544 7d8406be pbrook
    case 0x0f: /* SSTAT2 */
1545 7d8406be pbrook
        return s->scntl1 & LSI_SCNTL1_CON ? 0 : 2;
1546 7d8406be pbrook
    CASE_GET_REG32(dsa, 0x10)
1547 7d8406be pbrook
    case 0x14: /* ISTAT0 */
1548 7d8406be pbrook
        return s->istat0;
1549 ecabe8cc aliguori
    case 0x15: /* ISTAT1 */
1550 ecabe8cc aliguori
        return s->istat1;
1551 7d8406be pbrook
    case 0x16: /* MBOX0 */
1552 7d8406be pbrook
        return s->mbox0;
1553 7d8406be pbrook
    case 0x17: /* MBOX1 */
1554 7d8406be pbrook
        return s->mbox1;
1555 7d8406be pbrook
    case 0x18: /* CTEST0 */
1556 7d8406be pbrook
        return 0xff;
1557 7d8406be pbrook
    case 0x19: /* CTEST1 */
1558 7d8406be pbrook
        return 0;
1559 7d8406be pbrook
    case 0x1a: /* CTEST2 */
1560 9167a69a balrog
        tmp = s->ctest2 | LSI_CTEST2_DACK | LSI_CTEST2_CM;
1561 7d8406be pbrook
        if (s->istat0 & LSI_ISTAT0_SIGP) {
1562 7d8406be pbrook
            s->istat0 &= ~LSI_ISTAT0_SIGP;
1563 7d8406be pbrook
            tmp |= LSI_CTEST2_SIGP;
1564 7d8406be pbrook
        }
1565 7d8406be pbrook
        return tmp;
1566 7d8406be pbrook
    case 0x1b: /* CTEST3 */
1567 7d8406be pbrook
        return s->ctest3;
1568 7d8406be pbrook
    CASE_GET_REG32(temp, 0x1c)
1569 7d8406be pbrook
    case 0x20: /* DFIFO */
1570 7d8406be pbrook
        return 0;
1571 7d8406be pbrook
    case 0x21: /* CTEST4 */
1572 7d8406be pbrook
        return s->ctest4;
1573 7d8406be pbrook
    case 0x22: /* CTEST5 */
1574 7d8406be pbrook
        return s->ctest5;
1575 985a03b0 ths
    case 0x23: /* CTEST6 */
1576 985a03b0 ths
         return 0;
1577 75f76531 aurel32
    CASE_GET_REG24(dbc, 0x24)
1578 7d8406be pbrook
    case 0x27: /* DCMD */
1579 7d8406be pbrook
        return s->dcmd;
1580 4b9a2d6d Sebastian Herbszt
    CASE_GET_REG32(dnad, 0x28)
1581 7d8406be pbrook
    CASE_GET_REG32(dsp, 0x2c)
1582 7d8406be pbrook
    CASE_GET_REG32(dsps, 0x30)
1583 7d8406be pbrook
    CASE_GET_REG32(scratch[0], 0x34)
1584 7d8406be pbrook
    case 0x38: /* DMODE */
1585 7d8406be pbrook
        return s->dmode;
1586 7d8406be pbrook
    case 0x39: /* DIEN */
1587 7d8406be pbrook
        return s->dien;
1588 bd8ee11a Sebastian Herbszt
    case 0x3a: /* SBR */
1589 bd8ee11a Sebastian Herbszt
        return s->sbr;
1590 7d8406be pbrook
    case 0x3b: /* DCNTL */
1591 7d8406be pbrook
        return s->dcntl;
1592 7d8406be pbrook
    case 0x40: /* SIEN0 */
1593 7d8406be pbrook
        return s->sien0;
1594 7d8406be pbrook
    case 0x41: /* SIEN1 */
1595 7d8406be pbrook
        return s->sien1;
1596 7d8406be pbrook
    case 0x42: /* SIST0 */
1597 7d8406be pbrook
        tmp = s->sist0;
1598 7d8406be pbrook
        s->sist0 = 0;
1599 7d8406be pbrook
        lsi_update_irq(s);
1600 7d8406be pbrook
        return tmp;
1601 7d8406be pbrook
    case 0x43: /* SIST1 */
1602 7d8406be pbrook
        tmp = s->sist1;
1603 7d8406be pbrook
        s->sist1 = 0;
1604 7d8406be pbrook
        lsi_update_irq(s);
1605 7d8406be pbrook
        return tmp;
1606 9167a69a balrog
    case 0x46: /* MACNTL */
1607 9167a69a balrog
        return 0x0f;
1608 7d8406be pbrook
    case 0x47: /* GPCNTL0 */
1609 7d8406be pbrook
        return 0x0f;
1610 7d8406be pbrook
    case 0x48: /* STIME0 */
1611 7d8406be pbrook
        return s->stime0;
1612 7d8406be pbrook
    case 0x4a: /* RESPID0 */
1613 7d8406be pbrook
        return s->respid0;
1614 7d8406be pbrook
    case 0x4b: /* RESPID1 */
1615 7d8406be pbrook
        return s->respid1;
1616 7d8406be pbrook
    case 0x4d: /* STEST1 */
1617 7d8406be pbrook
        return s->stest1;
1618 7d8406be pbrook
    case 0x4e: /* STEST2 */
1619 7d8406be pbrook
        return s->stest2;
1620 7d8406be pbrook
    case 0x4f: /* STEST3 */
1621 7d8406be pbrook
        return s->stest3;
1622 a917d384 pbrook
    case 0x50: /* SIDL */
1623 a917d384 pbrook
        /* This is needed by the linux drivers.  We currently only update it
1624 a917d384 pbrook
           during the MSG IN phase.  */
1625 a917d384 pbrook
        return s->sidl;
1626 7d8406be pbrook
    case 0x52: /* STEST4 */
1627 7d8406be pbrook
        return 0xe0;
1628 7d8406be pbrook
    case 0x56: /* CCNTL0 */
1629 7d8406be pbrook
        return s->ccntl0;
1630 7d8406be pbrook
    case 0x57: /* CCNTL1 */
1631 7d8406be pbrook
        return s->ccntl1;
1632 a917d384 pbrook
    case 0x58: /* SBDL */
1633 a917d384 pbrook
        /* Some drivers peek at the data bus during the MSG IN phase.  */
1634 a917d384 pbrook
        if ((s->sstat1 & PHASE_MASK) == PHASE_MI)
1635 a917d384 pbrook
            return s->msg[0];
1636 a917d384 pbrook
        return 0;
1637 a917d384 pbrook
    case 0x59: /* SBDL high */
1638 7d8406be pbrook
        return 0;
1639 7d8406be pbrook
    CASE_GET_REG32(mmrs, 0xa0)
1640 7d8406be pbrook
    CASE_GET_REG32(mmws, 0xa4)
1641 7d8406be pbrook
    CASE_GET_REG32(sfs, 0xa8)
1642 7d8406be pbrook
    CASE_GET_REG32(drs, 0xac)
1643 7d8406be pbrook
    CASE_GET_REG32(sbms, 0xb0)
1644 ab57d967 aliguori
    CASE_GET_REG32(dbms, 0xb4)
1645 7d8406be pbrook
    CASE_GET_REG32(dnad64, 0xb8)
1646 7d8406be pbrook
    CASE_GET_REG32(pmjad1, 0xc0)
1647 7d8406be pbrook
    CASE_GET_REG32(pmjad2, 0xc4)
1648 7d8406be pbrook
    CASE_GET_REG32(rbc, 0xc8)
1649 7d8406be pbrook
    CASE_GET_REG32(ua, 0xcc)
1650 7d8406be pbrook
    CASE_GET_REG32(ia, 0xd4)
1651 7d8406be pbrook
    CASE_GET_REG32(sbc, 0xd8)
1652 7d8406be pbrook
    CASE_GET_REG32(csbc, 0xdc)
1653 7d8406be pbrook
    }
1654 7d8406be pbrook
    if (offset >= 0x5c && offset < 0xa0) {
1655 7d8406be pbrook
        int n;
1656 7d8406be pbrook
        int shift;
1657 7d8406be pbrook
        n = (offset - 0x58) >> 2;
1658 7d8406be pbrook
        shift = (offset & 3) * 8;
1659 7d8406be pbrook
        return (s->scratch[n] >> shift) & 0xff;
1660 7d8406be pbrook
    }
1661 7d8406be pbrook
    BADF("readb 0x%x\n", offset);
1662 7d8406be pbrook
    exit(1);
1663 75f76531 aurel32
#undef CASE_GET_REG24
1664 7d8406be pbrook
#undef CASE_GET_REG32
1665 7d8406be pbrook
}
1666 7d8406be pbrook
1667 7d8406be pbrook
static void lsi_reg_writeb(LSIState *s, int offset, uint8_t val)
1668 7d8406be pbrook
{
1669 49c47daa Sebastian Herbszt
#define CASE_SET_REG24(name, addr) \
1670 49c47daa Sebastian Herbszt
    case addr    : s->name &= 0xffffff00; s->name |= val;       break; \
1671 49c47daa Sebastian Herbszt
    case addr + 1: s->name &= 0xffff00ff; s->name |= val << 8;  break; \
1672 49c47daa Sebastian Herbszt
    case addr + 2: s->name &= 0xff00ffff; s->name |= val << 16; break;
1673 49c47daa Sebastian Herbszt
1674 7d8406be pbrook
#define CASE_SET_REG32(name, addr) \
1675 7d8406be pbrook
    case addr    : s->name &= 0xffffff00; s->name |= val;       break; \
1676 7d8406be pbrook
    case addr + 1: s->name &= 0xffff00ff; s->name |= val << 8;  break; \
1677 7d8406be pbrook
    case addr + 2: s->name &= 0xff00ffff; s->name |= val << 16; break; \
1678 7d8406be pbrook
    case addr + 3: s->name &= 0x00ffffff; s->name |= val << 24; break;
1679 7d8406be pbrook
1680 7d8406be pbrook
#ifdef DEBUG_LSI_REG
1681 7d8406be pbrook
    DPRINTF("Write reg %x = %02x\n", offset, val);
1682 7d8406be pbrook
#endif
1683 7d8406be pbrook
    switch (offset) {
1684 7d8406be pbrook
    case 0x00: /* SCNTL0 */
1685 7d8406be pbrook
        s->scntl0 = val;
1686 7d8406be pbrook
        if (val & LSI_SCNTL0_START) {
1687 7d8406be pbrook
            BADF("Start sequence not implemented\n");
1688 7d8406be pbrook
        }
1689 7d8406be pbrook
        break;
1690 7d8406be pbrook
    case 0x01: /* SCNTL1 */
1691 7d8406be pbrook
        s->scntl1 = val & ~LSI_SCNTL1_SST;
1692 7d8406be pbrook
        if (val & LSI_SCNTL1_IARB) {
1693 7d8406be pbrook
            BADF("Immediate Arbritration not implemented\n");
1694 7d8406be pbrook
        }
1695 7d8406be pbrook
        if (val & LSI_SCNTL1_RST) {
1696 680a34ee Jan Kiszka
            if (!(s->sstat0 & LSI_SSTAT0_RST)) {
1697 680a34ee Jan Kiszka
                DeviceState *dev;
1698 680a34ee Jan Kiszka
                int id;
1699 680a34ee Jan Kiszka
1700 680a34ee Jan Kiszka
                for (id = 0; id < s->bus.ndev; id++) {
1701 680a34ee Jan Kiszka
                    if (s->bus.devs[id]) {
1702 680a34ee Jan Kiszka
                        dev = &s->bus.devs[id]->qdev;
1703 680a34ee Jan Kiszka
                        dev->info->reset(dev);
1704 680a34ee Jan Kiszka
                    }
1705 680a34ee Jan Kiszka
                }
1706 680a34ee Jan Kiszka
                s->sstat0 |= LSI_SSTAT0_RST;
1707 680a34ee Jan Kiszka
                lsi_script_scsi_interrupt(s, LSI_SIST0_RST, 0);
1708 680a34ee Jan Kiszka
            }
1709 7d8406be pbrook
        } else {
1710 7d8406be pbrook
            s->sstat0 &= ~LSI_SSTAT0_RST;
1711 7d8406be pbrook
        }
1712 7d8406be pbrook
        break;
1713 7d8406be pbrook
    case 0x02: /* SCNTL2 */
1714 7d8406be pbrook
        val &= ~(LSI_SCNTL2_WSR | LSI_SCNTL2_WSS);
1715 3d834c78 ths
        s->scntl2 = val;
1716 7d8406be pbrook
        break;
1717 7d8406be pbrook
    case 0x03: /* SCNTL3 */
1718 7d8406be pbrook
        s->scntl3 = val;
1719 7d8406be pbrook
        break;
1720 7d8406be pbrook
    case 0x04: /* SCID */
1721 7d8406be pbrook
        s->scid = val;
1722 7d8406be pbrook
        break;
1723 7d8406be pbrook
    case 0x05: /* SXFER */
1724 7d8406be pbrook
        s->sxfer = val;
1725 7d8406be pbrook
        break;
1726 a917d384 pbrook
    case 0x06: /* SDID */
1727 a917d384 pbrook
        if ((val & 0xf) != (s->ssid & 0xf))
1728 a917d384 pbrook
            BADF("Destination ID does not match SSID\n");
1729 a917d384 pbrook
        s->sdid = val & 0xf;
1730 a917d384 pbrook
        break;
1731 7d8406be pbrook
    case 0x07: /* GPREG0 */
1732 7d8406be pbrook
        break;
1733 a917d384 pbrook
    case 0x08: /* SFBR */
1734 a917d384 pbrook
        /* The CPU is not allowed to write to this register.  However the
1735 a917d384 pbrook
           SCRIPTS register move instructions are.  */
1736 a917d384 pbrook
        s->sfbr = val;
1737 a917d384 pbrook
        break;
1738 a15fdf86 Laszlo Ast
    case 0x0a: case 0x0b:
1739 9167a69a balrog
        /* Openserver writes to these readonly registers on startup */
1740 a15fdf86 Laszlo Ast
        return;
1741 7d8406be pbrook
    case 0x0c: case 0x0d: case 0x0e: case 0x0f:
1742 7d8406be pbrook
        /* Linux writes to these readonly registers on startup.  */
1743 7d8406be pbrook
        return;
1744 7d8406be pbrook
    CASE_SET_REG32(dsa, 0x10)
1745 7d8406be pbrook
    case 0x14: /* ISTAT0 */
1746 7d8406be pbrook
        s->istat0 = (s->istat0 & 0x0f) | (val & 0xf0);
1747 7d8406be pbrook
        if (val & LSI_ISTAT0_ABRT) {
1748 7d8406be pbrook
            lsi_script_dma_interrupt(s, LSI_DSTAT_ABRT);
1749 7d8406be pbrook
        }
1750 7d8406be pbrook
        if (val & LSI_ISTAT0_INTF) {
1751 7d8406be pbrook
            s->istat0 &= ~LSI_ISTAT0_INTF;
1752 7d8406be pbrook
            lsi_update_irq(s);
1753 7d8406be pbrook
        }
1754 4d611c9a pbrook
        if (s->waiting == 1 && val & LSI_ISTAT0_SIGP) {
1755 7d8406be pbrook
            DPRINTF("Woken by SIGP\n");
1756 7d8406be pbrook
            s->waiting = 0;
1757 7d8406be pbrook
            s->dsp = s->dnad;
1758 7d8406be pbrook
            lsi_execute_script(s);
1759 7d8406be pbrook
        }
1760 7d8406be pbrook
        if (val & LSI_ISTAT0_SRST) {
1761 7d8406be pbrook
            lsi_soft_reset(s);
1762 7d8406be pbrook
        }
1763 92d88ecb ths
        break;
1764 7d8406be pbrook
    case 0x16: /* MBOX0 */
1765 7d8406be pbrook
        s->mbox0 = val;
1766 92d88ecb ths
        break;
1767 7d8406be pbrook
    case 0x17: /* MBOX1 */
1768 7d8406be pbrook
        s->mbox1 = val;
1769 92d88ecb ths
        break;
1770 9167a69a balrog
    case 0x1a: /* CTEST2 */
1771 9167a69a balrog
        s->ctest2 = val & LSI_CTEST2_PCICIE;
1772 9167a69a balrog
        break;
1773 7d8406be pbrook
    case 0x1b: /* CTEST3 */
1774 7d8406be pbrook
        s->ctest3 = val & 0x0f;
1775 7d8406be pbrook
        break;
1776 7d8406be pbrook
    CASE_SET_REG32(temp, 0x1c)
1777 7d8406be pbrook
    case 0x21: /* CTEST4 */
1778 7d8406be pbrook
        if (val & 7) {
1779 7d8406be pbrook
           BADF("Unimplemented CTEST4-FBL 0x%x\n", val);
1780 7d8406be pbrook
        }
1781 7d8406be pbrook
        s->ctest4 = val;
1782 7d8406be pbrook
        break;
1783 7d8406be pbrook
    case 0x22: /* CTEST5 */
1784 7d8406be pbrook
        if (val & (LSI_CTEST5_ADCK | LSI_CTEST5_BBCK)) {
1785 7d8406be pbrook
            BADF("CTEST5 DMA increment not implemented\n");
1786 7d8406be pbrook
        }
1787 7d8406be pbrook
        s->ctest5 = val;
1788 7d8406be pbrook
        break;
1789 49c47daa Sebastian Herbszt
    CASE_SET_REG24(dbc, 0x24)
1790 4b9a2d6d Sebastian Herbszt
    CASE_SET_REG32(dnad, 0x28)
1791 3d834c78 ths
    case 0x2c: /* DSP[0:7] */
1792 7d8406be pbrook
        s->dsp &= 0xffffff00;
1793 7d8406be pbrook
        s->dsp |= val;
1794 7d8406be pbrook
        break;
1795 3d834c78 ths
    case 0x2d: /* DSP[8:15] */
1796 7d8406be pbrook
        s->dsp &= 0xffff00ff;
1797 7d8406be pbrook
        s->dsp |= val << 8;
1798 7d8406be pbrook
        break;
1799 3d834c78 ths
    case 0x2e: /* DSP[16:23] */
1800 7d8406be pbrook
        s->dsp &= 0xff00ffff;
1801 7d8406be pbrook
        s->dsp |= val << 16;
1802 7d8406be pbrook
        break;
1803 3d834c78 ths
    case 0x2f: /* DSP[24:31] */
1804 7d8406be pbrook
        s->dsp &= 0x00ffffff;
1805 7d8406be pbrook
        s->dsp |= val << 24;
1806 7d8406be pbrook
        if ((s->dmode & LSI_DMODE_MAN) == 0
1807 7d8406be pbrook
            && (s->istat1 & LSI_ISTAT1_SRUN) == 0)
1808 7d8406be pbrook
            lsi_execute_script(s);
1809 7d8406be pbrook
        break;
1810 7d8406be pbrook
    CASE_SET_REG32(dsps, 0x30)
1811 7d8406be pbrook
    CASE_SET_REG32(scratch[0], 0x34)
1812 7d8406be pbrook
    case 0x38: /* DMODE */
1813 7d8406be pbrook
        if (val & (LSI_DMODE_SIOM | LSI_DMODE_DIOM)) {
1814 7d8406be pbrook
            BADF("IO mappings not implemented\n");
1815 7d8406be pbrook
        }
1816 7d8406be pbrook
        s->dmode = val;
1817 7d8406be pbrook
        break;
1818 7d8406be pbrook
    case 0x39: /* DIEN */
1819 7d8406be pbrook
        s->dien = val;
1820 7d8406be pbrook
        lsi_update_irq(s);
1821 7d8406be pbrook
        break;
1822 bd8ee11a Sebastian Herbszt
    case 0x3a: /* SBR */
1823 bd8ee11a Sebastian Herbszt
        s->sbr = val;
1824 bd8ee11a Sebastian Herbszt
        break;
1825 7d8406be pbrook
    case 0x3b: /* DCNTL */
1826 7d8406be pbrook
        s->dcntl = val & ~(LSI_DCNTL_PFF | LSI_DCNTL_STD);
1827 7d8406be pbrook
        if ((val & LSI_DCNTL_STD) && (s->istat1 & LSI_ISTAT1_SRUN) == 0)
1828 7d8406be pbrook
            lsi_execute_script(s);
1829 7d8406be pbrook
        break;
1830 7d8406be pbrook
    case 0x40: /* SIEN0 */
1831 7d8406be pbrook
        s->sien0 = val;
1832 7d8406be pbrook
        lsi_update_irq(s);
1833 7d8406be pbrook
        break;
1834 7d8406be pbrook
    case 0x41: /* SIEN1 */
1835 7d8406be pbrook
        s->sien1 = val;
1836 7d8406be pbrook
        lsi_update_irq(s);
1837 7d8406be pbrook
        break;
1838 7d8406be pbrook
    case 0x47: /* GPCNTL0 */
1839 7d8406be pbrook
        break;
1840 7d8406be pbrook
    case 0x48: /* STIME0 */
1841 7d8406be pbrook
        s->stime0 = val;
1842 7d8406be pbrook
        break;
1843 7d8406be pbrook
    case 0x49: /* STIME1 */
1844 7d8406be pbrook
        if (val & 0xf) {
1845 7d8406be pbrook
            DPRINTF("General purpose timer not implemented\n");
1846 7d8406be pbrook
            /* ??? Raising the interrupt immediately seems to be sufficient
1847 7d8406be pbrook
               to keep the FreeBSD driver happy.  */
1848 7d8406be pbrook
            lsi_script_scsi_interrupt(s, 0, LSI_SIST1_GEN);
1849 7d8406be pbrook
        }
1850 7d8406be pbrook
        break;
1851 7d8406be pbrook
    case 0x4a: /* RESPID0 */
1852 7d8406be pbrook
        s->respid0 = val;
1853 7d8406be pbrook
        break;
1854 7d8406be pbrook
    case 0x4b: /* RESPID1 */
1855 7d8406be pbrook
        s->respid1 = val;
1856 7d8406be pbrook
        break;
1857 7d8406be pbrook
    case 0x4d: /* STEST1 */
1858 7d8406be pbrook
        s->stest1 = val;
1859 7d8406be pbrook
        break;
1860 7d8406be pbrook
    case 0x4e: /* STEST2 */
1861 7d8406be pbrook
        if (val & 1) {
1862 7d8406be pbrook
            BADF("Low level mode not implemented\n");
1863 7d8406be pbrook
        }
1864 7d8406be pbrook
        s->stest2 = val;
1865 7d8406be pbrook
        break;
1866 7d8406be pbrook
    case 0x4f: /* STEST3 */
1867 7d8406be pbrook
        if (val & 0x41) {
1868 7d8406be pbrook
            BADF("SCSI FIFO test mode not implemented\n");
1869 7d8406be pbrook
        }
1870 7d8406be pbrook
        s->stest3 = val;
1871 7d8406be pbrook
        break;
1872 7d8406be pbrook
    case 0x56: /* CCNTL0 */
1873 7d8406be pbrook
        s->ccntl0 = val;
1874 7d8406be pbrook
        break;
1875 7d8406be pbrook
    case 0x57: /* CCNTL1 */
1876 7d8406be pbrook
        s->ccntl1 = val;
1877 7d8406be pbrook
        break;
1878 7d8406be pbrook
    CASE_SET_REG32(mmrs, 0xa0)
1879 7d8406be pbrook
    CASE_SET_REG32(mmws, 0xa4)
1880 7d8406be pbrook
    CASE_SET_REG32(sfs, 0xa8)
1881 7d8406be pbrook
    CASE_SET_REG32(drs, 0xac)
1882 7d8406be pbrook
    CASE_SET_REG32(sbms, 0xb0)
1883 ab57d967 aliguori
    CASE_SET_REG32(dbms, 0xb4)
1884 7d8406be pbrook
    CASE_SET_REG32(dnad64, 0xb8)
1885 7d8406be pbrook
    CASE_SET_REG32(pmjad1, 0xc0)
1886 7d8406be pbrook
    CASE_SET_REG32(pmjad2, 0xc4)
1887 7d8406be pbrook
    CASE_SET_REG32(rbc, 0xc8)
1888 7d8406be pbrook
    CASE_SET_REG32(ua, 0xcc)
1889 7d8406be pbrook
    CASE_SET_REG32(ia, 0xd4)
1890 7d8406be pbrook
    CASE_SET_REG32(sbc, 0xd8)
1891 7d8406be pbrook
    CASE_SET_REG32(csbc, 0xdc)
1892 7d8406be pbrook
    default:
1893 7d8406be pbrook
        if (offset >= 0x5c && offset < 0xa0) {
1894 7d8406be pbrook
            int n;
1895 7d8406be pbrook
            int shift;
1896 7d8406be pbrook
            n = (offset - 0x58) >> 2;
1897 7d8406be pbrook
            shift = (offset & 3) * 8;
1898 7d8406be pbrook
            s->scratch[n] &= ~(0xff << shift);
1899 7d8406be pbrook
            s->scratch[n] |= (val & 0xff) << shift;
1900 7d8406be pbrook
        } else {
1901 7d8406be pbrook
            BADF("Unhandled writeb 0x%x = 0x%x\n", offset, val);
1902 7d8406be pbrook
        }
1903 7d8406be pbrook
    }
1904 49c47daa Sebastian Herbszt
#undef CASE_SET_REG24
1905 7d8406be pbrook
#undef CASE_SET_REG32
1906 7d8406be pbrook
}
1907 7d8406be pbrook
1908 c227f099 Anthony Liguori
static void lsi_mmio_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
1909 7d8406be pbrook
{
1910 eb40f984 Juan Quintela
    LSIState *s = opaque;
1911 7d8406be pbrook
1912 7d8406be pbrook
    lsi_reg_writeb(s, addr & 0xff, val);
1913 7d8406be pbrook
}
1914 7d8406be pbrook
1915 c227f099 Anthony Liguori
static void lsi_mmio_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
1916 7d8406be pbrook
{
1917 eb40f984 Juan Quintela
    LSIState *s = opaque;
1918 7d8406be pbrook
1919 7d8406be pbrook
    addr &= 0xff;
1920 7d8406be pbrook
    lsi_reg_writeb(s, addr, val & 0xff);
1921 7d8406be pbrook
    lsi_reg_writeb(s, addr + 1, (val >> 8) & 0xff);
1922 7d8406be pbrook
}
1923 7d8406be pbrook
1924 c227f099 Anthony Liguori
static void lsi_mmio_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
1925 7d8406be pbrook
{
1926 eb40f984 Juan Quintela
    LSIState *s = opaque;
1927 7d8406be pbrook
1928 7d8406be pbrook
    addr &= 0xff;
1929 7d8406be pbrook
    lsi_reg_writeb(s, addr, val & 0xff);
1930 7d8406be pbrook
    lsi_reg_writeb(s, addr + 1, (val >> 8) & 0xff);
1931 7d8406be pbrook
    lsi_reg_writeb(s, addr + 2, (val >> 16) & 0xff);
1932 7d8406be pbrook
    lsi_reg_writeb(s, addr + 3, (val >> 24) & 0xff);
1933 7d8406be pbrook
}
1934 7d8406be pbrook
1935 c227f099 Anthony Liguori
static uint32_t lsi_mmio_readb(void *opaque, target_phys_addr_t addr)
1936 7d8406be pbrook
{
1937 eb40f984 Juan Quintela
    LSIState *s = opaque;
1938 7d8406be pbrook
1939 7d8406be pbrook
    return lsi_reg_readb(s, addr & 0xff);
1940 7d8406be pbrook
}
1941 7d8406be pbrook
1942 c227f099 Anthony Liguori
static uint32_t lsi_mmio_readw(void *opaque, target_phys_addr_t addr)
1943 7d8406be pbrook
{
1944 eb40f984 Juan Quintela
    LSIState *s = opaque;
1945 7d8406be pbrook
    uint32_t val;
1946 7d8406be pbrook
1947 7d8406be pbrook
    addr &= 0xff;
1948 7d8406be pbrook
    val = lsi_reg_readb(s, addr);
1949 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 1) << 8;
1950 7d8406be pbrook
    return val;
1951 7d8406be pbrook
}
1952 7d8406be pbrook
1953 c227f099 Anthony Liguori
static uint32_t lsi_mmio_readl(void *opaque, target_phys_addr_t addr)
1954 7d8406be pbrook
{
1955 eb40f984 Juan Quintela
    LSIState *s = opaque;
1956 7d8406be pbrook
    uint32_t val;
1957 7d8406be pbrook
    addr &= 0xff;
1958 7d8406be pbrook
    val = lsi_reg_readb(s, addr);
1959 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 1) << 8;
1960 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 2) << 16;
1961 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 3) << 24;
1962 7d8406be pbrook
    return val;
1963 7d8406be pbrook
}
1964 7d8406be pbrook
1965 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const lsi_mmio_readfn[3] = {
1966 7d8406be pbrook
    lsi_mmio_readb,
1967 7d8406be pbrook
    lsi_mmio_readw,
1968 7d8406be pbrook
    lsi_mmio_readl,
1969 7d8406be pbrook
};
1970 7d8406be pbrook
1971 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const lsi_mmio_writefn[3] = {
1972 7d8406be pbrook
    lsi_mmio_writeb,
1973 7d8406be pbrook
    lsi_mmio_writew,
1974 7d8406be pbrook
    lsi_mmio_writel,
1975 7d8406be pbrook
};
1976 7d8406be pbrook
1977 c227f099 Anthony Liguori
static void lsi_ram_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
1978 7d8406be pbrook
{
1979 eb40f984 Juan Quintela
    LSIState *s = opaque;
1980 7d8406be pbrook
    uint32_t newval;
1981 7d8406be pbrook
    int shift;
1982 7d8406be pbrook
1983 7d8406be pbrook
    addr &= 0x1fff;
1984 7d8406be pbrook
    newval = s->script_ram[addr >> 2];
1985 7d8406be pbrook
    shift = (addr & 3) * 8;
1986 7d8406be pbrook
    newval &= ~(0xff << shift);
1987 7d8406be pbrook
    newval |= val << shift;
1988 7d8406be pbrook
    s->script_ram[addr >> 2] = newval;
1989 7d8406be pbrook
}
1990 7d8406be pbrook
1991 c227f099 Anthony Liguori
static void lsi_ram_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
1992 7d8406be pbrook
{
1993 eb40f984 Juan Quintela
    LSIState *s = opaque;
1994 7d8406be pbrook
    uint32_t newval;
1995 7d8406be pbrook
1996 7d8406be pbrook
    addr &= 0x1fff;
1997 7d8406be pbrook
    newval = s->script_ram[addr >> 2];
1998 7d8406be pbrook
    if (addr & 2) {
1999 7d8406be pbrook
        newval = (newval & 0xffff) | (val << 16);
2000 7d8406be pbrook
    } else {
2001 7d8406be pbrook
        newval = (newval & 0xffff0000) | val;
2002 7d8406be pbrook
    }
2003 7d8406be pbrook
    s->script_ram[addr >> 2] = newval;
2004 7d8406be pbrook
}
2005 7d8406be pbrook
2006 7d8406be pbrook
2007 c227f099 Anthony Liguori
static void lsi_ram_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
2008 7d8406be pbrook
{
2009 eb40f984 Juan Quintela
    LSIState *s = opaque;
2010 7d8406be pbrook
2011 7d8406be pbrook
    addr &= 0x1fff;
2012 7d8406be pbrook
    s->script_ram[addr >> 2] = val;
2013 7d8406be pbrook
}
2014 7d8406be pbrook
2015 c227f099 Anthony Liguori
static uint32_t lsi_ram_readb(void *opaque, target_phys_addr_t addr)
2016 7d8406be pbrook
{
2017 eb40f984 Juan Quintela
    LSIState *s = opaque;
2018 7d8406be pbrook
    uint32_t val;
2019 7d8406be pbrook
2020 7d8406be pbrook
    addr &= 0x1fff;
2021 7d8406be pbrook
    val = s->script_ram[addr >> 2];
2022 7d8406be pbrook
    val >>= (addr & 3) * 8;
2023 7d8406be pbrook
    return val & 0xff;
2024 7d8406be pbrook
}
2025 7d8406be pbrook
2026 c227f099 Anthony Liguori
static uint32_t lsi_ram_readw(void *opaque, target_phys_addr_t addr)
2027 7d8406be pbrook
{
2028 eb40f984 Juan Quintela
    LSIState *s = opaque;
2029 7d8406be pbrook
    uint32_t val;
2030 7d8406be pbrook
2031 7d8406be pbrook
    addr &= 0x1fff;
2032 7d8406be pbrook
    val = s->script_ram[addr >> 2];
2033 7d8406be pbrook
    if (addr & 2)
2034 7d8406be pbrook
        val >>= 16;
2035 3bd4be3a Aurelien Jarno
    return val;
2036 7d8406be pbrook
}
2037 7d8406be pbrook
2038 c227f099 Anthony Liguori
static uint32_t lsi_ram_readl(void *opaque, target_phys_addr_t addr)
2039 7d8406be pbrook
{
2040 eb40f984 Juan Quintela
    LSIState *s = opaque;
2041 7d8406be pbrook
2042 7d8406be pbrook
    addr &= 0x1fff;
2043 3bd4be3a Aurelien Jarno
    return s->script_ram[addr >> 2];
2044 7d8406be pbrook
}
2045 7d8406be pbrook
2046 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const lsi_ram_readfn[3] = {
2047 7d8406be pbrook
    lsi_ram_readb,
2048 7d8406be pbrook
    lsi_ram_readw,
2049 7d8406be pbrook
    lsi_ram_readl,
2050 7d8406be pbrook
};
2051 7d8406be pbrook
2052 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const lsi_ram_writefn[3] = {
2053 7d8406be pbrook
    lsi_ram_writeb,
2054 7d8406be pbrook
    lsi_ram_writew,
2055 7d8406be pbrook
    lsi_ram_writel,
2056 7d8406be pbrook
};
2057 7d8406be pbrook
2058 7d8406be pbrook
static uint32_t lsi_io_readb(void *opaque, uint32_t addr)
2059 7d8406be pbrook
{
2060 eb40f984 Juan Quintela
    LSIState *s = opaque;
2061 7d8406be pbrook
    return lsi_reg_readb(s, addr & 0xff);
2062 7d8406be pbrook
}
2063 7d8406be pbrook
2064 7d8406be pbrook
static uint32_t lsi_io_readw(void *opaque, uint32_t addr)
2065 7d8406be pbrook
{
2066 eb40f984 Juan Quintela
    LSIState *s = opaque;
2067 7d8406be pbrook
    uint32_t val;
2068 7d8406be pbrook
    addr &= 0xff;
2069 7d8406be pbrook
    val = lsi_reg_readb(s, addr);
2070 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 1) << 8;
2071 7d8406be pbrook
    return val;
2072 7d8406be pbrook
}
2073 7d8406be pbrook
2074 7d8406be pbrook
static uint32_t lsi_io_readl(void *opaque, uint32_t addr)
2075 7d8406be pbrook
{
2076 eb40f984 Juan Quintela
    LSIState *s = opaque;
2077 7d8406be pbrook
    uint32_t val;
2078 7d8406be pbrook
    addr &= 0xff;
2079 7d8406be pbrook
    val = lsi_reg_readb(s, addr);
2080 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 1) << 8;
2081 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 2) << 16;
2082 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 3) << 24;
2083 7d8406be pbrook
    return val;
2084 7d8406be pbrook
}
2085 7d8406be pbrook
2086 7d8406be pbrook
static void lsi_io_writeb(void *opaque, uint32_t addr, uint32_t val)
2087 7d8406be pbrook
{
2088 eb40f984 Juan Quintela
    LSIState *s = opaque;
2089 7d8406be pbrook
    lsi_reg_writeb(s, addr & 0xff, val);
2090 7d8406be pbrook
}
2091 7d8406be pbrook
2092 7d8406be pbrook
static void lsi_io_writew(void *opaque, uint32_t addr, uint32_t val)
2093 7d8406be pbrook
{
2094 eb40f984 Juan Quintela
    LSIState *s = opaque;
2095 7d8406be pbrook
    addr &= 0xff;
2096 7d8406be pbrook
    lsi_reg_writeb(s, addr, val & 0xff);
2097 7d8406be pbrook
    lsi_reg_writeb(s, addr + 1, (val >> 8) & 0xff);
2098 7d8406be pbrook
}
2099 7d8406be pbrook
2100 7d8406be pbrook
static void lsi_io_writel(void *opaque, uint32_t addr, uint32_t val)
2101 7d8406be pbrook
{
2102 eb40f984 Juan Quintela
    LSIState *s = opaque;
2103 7d8406be pbrook
    addr &= 0xff;
2104 7d8406be pbrook
    lsi_reg_writeb(s, addr, val & 0xff);
2105 7d8406be pbrook
    lsi_reg_writeb(s, addr + 1, (val >> 8) & 0xff);
2106 7d8406be pbrook
    lsi_reg_writeb(s, addr + 2, (val >> 16) & 0xff);
2107 dcfb9014 ths
    lsi_reg_writeb(s, addr + 3, (val >> 24) & 0xff);
2108 7d8406be pbrook
}
2109 7d8406be pbrook
2110 5fafdf24 ths
static void lsi_io_mapfunc(PCIDevice *pci_dev, int region_num,
2111 6e355d90 Isaku Yamahata
                           pcibus_t addr, pcibus_t size, int type)
2112 7d8406be pbrook
{
2113 f305261f Juan Quintela
    LSIState *s = DO_UPCAST(LSIState, dev, pci_dev);
2114 7d8406be pbrook
2115 b4b2f054 Ryan Harper
    DPRINTF("Mapping IO at %08"FMT_PCIBUS"\n", addr);
2116 7d8406be pbrook
2117 7d8406be pbrook
    register_ioport_write(addr, 256, 1, lsi_io_writeb, s);
2118 7d8406be pbrook
    register_ioport_read(addr, 256, 1, lsi_io_readb, s);
2119 7d8406be pbrook
    register_ioport_write(addr, 256, 2, lsi_io_writew, s);
2120 7d8406be pbrook
    register_ioport_read(addr, 256, 2, lsi_io_readw, s);
2121 7d8406be pbrook
    register_ioport_write(addr, 256, 4, lsi_io_writel, s);
2122 7d8406be pbrook
    register_ioport_read(addr, 256, 4, lsi_io_readl, s);
2123 7d8406be pbrook
}
2124 7d8406be pbrook
2125 5fafdf24 ths
static void lsi_ram_mapfunc(PCIDevice *pci_dev, int region_num,
2126 6e355d90 Isaku Yamahata
                            pcibus_t addr, pcibus_t size, int type)
2127 7d8406be pbrook
{
2128 f305261f Juan Quintela
    LSIState *s = DO_UPCAST(LSIState, dev, pci_dev);
2129 7d8406be pbrook
2130 b4b2f054 Ryan Harper
    DPRINTF("Mapping ram at %08"FMT_PCIBUS"\n", addr);
2131 7d8406be pbrook
    s->script_ram_base = addr;
2132 7d8406be pbrook
    cpu_register_physical_memory(addr + 0, 0x2000, s->ram_io_addr);
2133 7d8406be pbrook
}
2134 7d8406be pbrook
2135 54eefd72 Jan Kiszka
static void lsi_scsi_reset(DeviceState *dev)
2136 54eefd72 Jan Kiszka
{
2137 54eefd72 Jan Kiszka
    LSIState *s = DO_UPCAST(LSIState, dev.qdev, dev);
2138 54eefd72 Jan Kiszka
2139 54eefd72 Jan Kiszka
    lsi_soft_reset(s);
2140 54eefd72 Jan Kiszka
}
2141 54eefd72 Jan Kiszka
2142 4a1b0f1c Juan Quintela
static void lsi_pre_save(void *opaque)
2143 777aec7a Nolan
{
2144 777aec7a Nolan
    LSIState *s = opaque;
2145 777aec7a Nolan
2146 b96a0da0 Gerd Hoffmann
    if (s->current) {
2147 b96a0da0 Gerd Hoffmann
        assert(s->current->dma_buf == NULL);
2148 b96a0da0 Gerd Hoffmann
        assert(s->current->dma_len == 0);
2149 b96a0da0 Gerd Hoffmann
    }
2150 042ec49d Gerd Hoffmann
    assert(QTAILQ_EMPTY(&s->queue));
2151 777aec7a Nolan
}
2152 777aec7a Nolan
2153 4a1b0f1c Juan Quintela
static const VMStateDescription vmstate_lsi_scsi = {
2154 4a1b0f1c Juan Quintela
    .name = "lsiscsi",
2155 4a1b0f1c Juan Quintela
    .version_id = 0,
2156 4a1b0f1c Juan Quintela
    .minimum_version_id = 0,
2157 4a1b0f1c Juan Quintela
    .minimum_version_id_old = 0,
2158 4a1b0f1c Juan Quintela
    .pre_save = lsi_pre_save,
2159 4a1b0f1c Juan Quintela
    .fields      = (VMStateField []) {
2160 4a1b0f1c Juan Quintela
        VMSTATE_PCI_DEVICE(dev, LSIState),
2161 4a1b0f1c Juan Quintela
2162 4a1b0f1c Juan Quintela
        VMSTATE_INT32(carry, LSIState),
2163 2f172849 Hannes Reinecke
        VMSTATE_INT32(status, LSIState),
2164 4a1b0f1c Juan Quintela
        VMSTATE_INT32(msg_action, LSIState),
2165 4a1b0f1c Juan Quintela
        VMSTATE_INT32(msg_len, LSIState),
2166 4a1b0f1c Juan Quintela
        VMSTATE_BUFFER(msg, LSIState),
2167 4a1b0f1c Juan Quintela
        VMSTATE_INT32(waiting, LSIState),
2168 4a1b0f1c Juan Quintela
2169 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dsa, LSIState),
2170 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(temp, LSIState),
2171 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dnad, LSIState),
2172 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dbc, LSIState),
2173 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(istat0, LSIState),
2174 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(istat1, LSIState),
2175 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dcmd, LSIState),
2176 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dstat, LSIState),
2177 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dien, LSIState),
2178 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sist0, LSIState),
2179 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sist1, LSIState),
2180 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sien0, LSIState),
2181 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sien1, LSIState),
2182 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(mbox0, LSIState),
2183 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(mbox1, LSIState),
2184 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dfifo, LSIState),
2185 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest2, LSIState),
2186 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest3, LSIState),
2187 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest4, LSIState),
2188 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest5, LSIState),
2189 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ccntl0, LSIState),
2190 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ccntl1, LSIState),
2191 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dsp, LSIState),
2192 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dsps, LSIState),
2193 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dmode, LSIState),
2194 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dcntl, LSIState),
2195 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl0, LSIState),
2196 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl1, LSIState),
2197 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl2, LSIState),
2198 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl3, LSIState),
2199 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sstat0, LSIState),
2200 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sstat1, LSIState),
2201 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scid, LSIState),
2202 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sxfer, LSIState),
2203 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(socl, LSIState),
2204 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sdid, LSIState),
2205 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ssid, LSIState),
2206 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sfbr, LSIState),
2207 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stest1, LSIState),
2208 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stest2, LSIState),
2209 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stest3, LSIState),
2210 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sidl, LSIState),
2211 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stime0, LSIState),
2212 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(respid0, LSIState),
2213 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(respid1, LSIState),
2214 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(mmrs, LSIState),
2215 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(mmws, LSIState),
2216 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(sfs, LSIState),
2217 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(drs, LSIState),
2218 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(sbms, LSIState),
2219 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dbms, LSIState),
2220 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dnad64, LSIState),
2221 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(pmjad1, LSIState),
2222 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(pmjad2, LSIState),
2223 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(rbc, LSIState),
2224 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(ua, LSIState),
2225 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(ia, LSIState),
2226 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(sbc, LSIState),
2227 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(csbc, LSIState),
2228 4a1b0f1c Juan Quintela
        VMSTATE_BUFFER_UNSAFE(scratch, LSIState, 0, 18 * sizeof(uint32_t)),
2229 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sbr, LSIState),
2230 4a1b0f1c Juan Quintela
2231 4a1b0f1c Juan Quintela
        VMSTATE_BUFFER_UNSAFE(script_ram, LSIState, 0, 2048 * sizeof(uint32_t)),
2232 4a1b0f1c Juan Quintela
        VMSTATE_END_OF_LIST()
2233 777aec7a Nolan
    }
2234 4a1b0f1c Juan Quintela
};
2235 777aec7a Nolan
2236 4b09be85 aliguori
static int lsi_scsi_uninit(PCIDevice *d)
2237 4b09be85 aliguori
{
2238 f305261f Juan Quintela
    LSIState *s = DO_UPCAST(LSIState, dev, d);
2239 4b09be85 aliguori
2240 4b09be85 aliguori
    cpu_unregister_io_memory(s->mmio_io_addr);
2241 4b09be85 aliguori
    cpu_unregister_io_memory(s->ram_io_addr);
2242 4b09be85 aliguori
2243 4b09be85 aliguori
    return 0;
2244 4b09be85 aliguori
}
2245 4b09be85 aliguori
2246 cfdc1bb0 Paolo Bonzini
static const struct SCSIBusOps lsi_scsi_ops = {
2247 c6df7102 Paolo Bonzini
    .transfer_data = lsi_transfer_data,
2248 94d3f98a Paolo Bonzini
    .complete = lsi_command_complete,
2249 94d3f98a Paolo Bonzini
    .cancel = lsi_request_cancelled
2250 cfdc1bb0 Paolo Bonzini
};
2251 cfdc1bb0 Paolo Bonzini
2252 81a322d4 Gerd Hoffmann
static int lsi_scsi_init(PCIDevice *dev)
2253 7d8406be pbrook
{
2254 f305261f Juan Quintela
    LSIState *s = DO_UPCAST(LSIState, dev, dev);
2255 deb54399 aliguori
    uint8_t *pci_conf;
2256 7d8406be pbrook
2257 f305261f Juan Quintela
    pci_conf = s->dev.config;
2258 deb54399 aliguori
2259 9167a69a balrog
    /* PCI latency timer = 255 */
2260 5845f0e5 Michael S. Tsirkin
    pci_conf[PCI_LATENCY_TIMER] = 0xff;
2261 5845f0e5 Michael S. Tsirkin
    /* TODO: RST# value should be 0 */
2262 9167a69a balrog
    /* Interrupt pin 1 */
2263 5845f0e5 Michael S. Tsirkin
    pci_conf[PCI_INTERRUPT_PIN] = 0x01;
2264 7d8406be pbrook
2265 1eed09cb Avi Kivity
    s->mmio_io_addr = cpu_register_io_memory(lsi_mmio_readfn,
2266 2507c12a Alexander Graf
                                             lsi_mmio_writefn, s,
2267 2507c12a Alexander Graf
                                             DEVICE_NATIVE_ENDIAN);
2268 1eed09cb Avi Kivity
    s->ram_io_addr = cpu_register_io_memory(lsi_ram_readfn,
2269 2507c12a Alexander Graf
                                            lsi_ram_writefn, s,
2270 2507c12a Alexander Graf
                                            DEVICE_NATIVE_ENDIAN);
2271 7d8406be pbrook
2272 b90c73cf Stefan Weil
    pci_register_bar(&s->dev, 0, 256,
2273 0392a017 Isaku Yamahata
                           PCI_BASE_ADDRESS_SPACE_IO, lsi_io_mapfunc);
2274 f32dd06b Avi Kivity
    pci_register_bar_simple(&s->dev, 1, 0x400, 0, s->mmio_io_addr);
2275 b90c73cf Stefan Weil
    pci_register_bar(&s->dev, 2, 0x2000,
2276 0392a017 Isaku Yamahata
                           PCI_BASE_ADDRESS_SPACE_MEMORY, lsi_ram_mapfunc);
2277 042ec49d Gerd Hoffmann
    QTAILQ_INIT(&s->queue);
2278 7d8406be pbrook
2279 cfdc1bb0 Paolo Bonzini
    scsi_bus_new(&s->bus, &dev->qdev, 1, LSI_MAX_DEVS, &lsi_scsi_ops);
2280 5b684b5a Gerd Hoffmann
    if (!dev->qdev.hotplugged) {
2281 fa66b909 Markus Armbruster
        return scsi_bus_legacy_handle_cmdline(&s->bus);
2282 5b684b5a Gerd Hoffmann
    }
2283 81a322d4 Gerd Hoffmann
    return 0;
2284 7d8406be pbrook
}
2285 9be5dafe Paul Brook
2286 0aab0d3a Gerd Hoffmann
static PCIDeviceInfo lsi_info = {
2287 d52affa7 Gerd Hoffmann
    .qdev.name  = "lsi53c895a",
2288 d52affa7 Gerd Hoffmann
    .qdev.alias = "lsi",
2289 d52affa7 Gerd Hoffmann
    .qdev.size  = sizeof(LSIState),
2290 54eefd72 Jan Kiszka
    .qdev.reset = lsi_scsi_reset,
2291 be73cfe2 Juan Quintela
    .qdev.vmsd  = &vmstate_lsi_scsi,
2292 d52affa7 Gerd Hoffmann
    .init       = lsi_scsi_init,
2293 e3936fa5 Gerd Hoffmann
    .exit       = lsi_scsi_uninit,
2294 af5374aa Isaku Yamahata
    .vendor_id  = PCI_VENDOR_ID_LSI_LOGIC,
2295 af5374aa Isaku Yamahata
    .device_id  = PCI_DEVICE_ID_LSI_53C895A,
2296 af5374aa Isaku Yamahata
    .class_id   = PCI_CLASS_STORAGE_SCSI,
2297 af5374aa Isaku Yamahata
    .subsystem_id = 0x1000,
2298 0aab0d3a Gerd Hoffmann
};
2299 0aab0d3a Gerd Hoffmann
2300 9be5dafe Paul Brook
static void lsi53c895a_register_devices(void)
2301 9be5dafe Paul Brook
{
2302 0aab0d3a Gerd Hoffmann
    pci_qdev_register(&lsi_info);
2303 9be5dafe Paul Brook
}
2304 9be5dafe Paul Brook
2305 9be5dafe Paul Brook
device_init(lsi53c895a_register_devices);