Statistics
| Branch: | Revision:

root / hw / pflash_cfi01.c @ 7105b056

History | View | Annotate | Download (17.4 kB)

1 05ee37eb balrog
/*
2 05ee37eb balrog
 *  CFI parallel flash with Intel command set emulation
3 05ee37eb balrog
 *
4 05ee37eb balrog
 *  Copyright (c) 2006 Thorsten Zitterell
5 05ee37eb balrog
 *  Copyright (c) 2005 Jocelyn Mayer
6 05ee37eb balrog
 *
7 05ee37eb balrog
 * This library is free software; you can redistribute it and/or
8 05ee37eb balrog
 * modify it under the terms of the GNU Lesser General Public
9 05ee37eb balrog
 * License as published by the Free Software Foundation; either
10 05ee37eb balrog
 * version 2 of the License, or (at your option) any later version.
11 05ee37eb balrog
 *
12 05ee37eb balrog
 * This library is distributed in the hope that it will be useful,
13 05ee37eb balrog
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 05ee37eb balrog
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15 05ee37eb balrog
 * Lesser General Public License for more details.
16 05ee37eb balrog
 *
17 05ee37eb balrog
 * You should have received a copy of the GNU Lesser General Public
18 05ee37eb balrog
 * License along with this library; if not, write to the Free Software
19 fad6cb1a aurel32
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA  02110-1301 USA
20 05ee37eb balrog
 */
21 05ee37eb balrog
22 05ee37eb balrog
/*
23 05ee37eb balrog
 * For now, this code can emulate flashes of 1, 2 or 4 bytes width.
24 05ee37eb balrog
 * Supported commands/modes are:
25 05ee37eb balrog
 * - flash read
26 05ee37eb balrog
 * - flash write
27 05ee37eb balrog
 * - flash ID read
28 05ee37eb balrog
 * - sector erase
29 05ee37eb balrog
 * - CFI queries
30 05ee37eb balrog
 *
31 05ee37eb balrog
 * It does not support timings
32 05ee37eb balrog
 * It does not support flash interleaving
33 05ee37eb balrog
 * It does not implement software data protection as found in many real chips
34 05ee37eb balrog
 * It does not implement erase suspend/resume commands
35 05ee37eb balrog
 * It does not implement multiple sectors erase
36 05ee37eb balrog
 *
37 05ee37eb balrog
 * It does not implement much more ...
38 05ee37eb balrog
 */
39 05ee37eb balrog
40 87ecb68b pbrook
#include "hw.h"
41 87ecb68b pbrook
#include "flash.h"
42 87ecb68b pbrook
#include "block.h"
43 87ecb68b pbrook
#include "qemu-timer.h"
44 05ee37eb balrog
45 001faf32 Blue Swirl
#define PFLASH_BUG(fmt, ...) \
46 05ee37eb balrog
do { \
47 001faf32 Blue Swirl
    printf("PFLASH: Possible BUG - " fmt, ## __VA_ARGS__); \
48 05ee37eb balrog
    exit(1); \
49 05ee37eb balrog
} while(0)
50 05ee37eb balrog
51 05ee37eb balrog
/* #define PFLASH_DEBUG */
52 05ee37eb balrog
#ifdef PFLASH_DEBUG
53 001faf32 Blue Swirl
#define DPRINTF(fmt, ...)                          \
54 05ee37eb balrog
do {                                               \
55 001faf32 Blue Swirl
    printf("PFLASH: " fmt , ## __VA_ARGS__);       \
56 05ee37eb balrog
} while (0)
57 05ee37eb balrog
#else
58 001faf32 Blue Swirl
#define DPRINTF(fmt, ...) do { } while (0)
59 05ee37eb balrog
#endif
60 05ee37eb balrog
61 05ee37eb balrog
struct pflash_t {
62 05ee37eb balrog
    BlockDriverState *bs;
63 42a89d77 Paul Brook
    target_phys_addr_t base;
64 42a89d77 Paul Brook
    target_phys_addr_t sector_len;
65 42a89d77 Paul Brook
    target_phys_addr_t total_len;
66 05ee37eb balrog
    int width;
67 05ee37eb balrog
    int wcycle; /* if 0, the flash is read normally */
68 05ee37eb balrog
    int bypass;
69 05ee37eb balrog
    int ro;
70 05ee37eb balrog
    uint8_t cmd;
71 05ee37eb balrog
    uint8_t status;
72 05ee37eb balrog
    uint16_t ident[4];
73 05ee37eb balrog
    uint8_t cfi_len;
74 05ee37eb balrog
    uint8_t cfi_table[0x52];
75 42a89d77 Paul Brook
    target_phys_addr_t counter;
76 05ee37eb balrog
    QEMUTimer *timer;
77 05ee37eb balrog
    ram_addr_t off;
78 05ee37eb balrog
    int fl_mem;
79 05ee37eb balrog
    void *storage;
80 05ee37eb balrog
};
81 05ee37eb balrog
82 05ee37eb balrog
static void pflash_timer (void *opaque)
83 05ee37eb balrog
{
84 05ee37eb balrog
    pflash_t *pfl = opaque;
85 05ee37eb balrog
86 05ee37eb balrog
    DPRINTF("%s: command %02x done\n", __func__, pfl->cmd);
87 05ee37eb balrog
    /* Reset flash */
88 05ee37eb balrog
    pfl->status ^= 0x80;
89 05ee37eb balrog
    if (pfl->bypass) {
90 05ee37eb balrog
        pfl->wcycle = 2;
91 05ee37eb balrog
    } else {
92 05ee37eb balrog
        cpu_register_physical_memory(pfl->base, pfl->total_len,
93 05ee37eb balrog
                        pfl->off | IO_MEM_ROMD | pfl->fl_mem);
94 05ee37eb balrog
        pfl->wcycle = 0;
95 05ee37eb balrog
    }
96 05ee37eb balrog
    pfl->cmd = 0;
97 05ee37eb balrog
}
98 05ee37eb balrog
99 42a89d77 Paul Brook
static uint32_t pflash_read (pflash_t *pfl, target_phys_addr_t offset,
100 42a89d77 Paul Brook
                             int width)
101 05ee37eb balrog
{
102 42a89d77 Paul Brook
    target_phys_addr_t boff;
103 05ee37eb balrog
    uint32_t ret;
104 05ee37eb balrog
    uint8_t *p;
105 05ee37eb balrog
106 05ee37eb balrog
    ret = -1;
107 05ee37eb balrog
    boff = offset & 0xFF; /* why this here ?? */
108 05ee37eb balrog
109 05ee37eb balrog
    if (pfl->width == 2)
110 05ee37eb balrog
        boff = boff >> 1;
111 05ee37eb balrog
    else if (pfl->width == 4)
112 05ee37eb balrog
        boff = boff >> 2;
113 05ee37eb balrog
114 06adb549 balrog
    DPRINTF("%s: reading offset " TARGET_FMT_lx " under cmd %02x width %d\n",
115 06adb549 balrog
            __func__, offset, pfl->cmd, width);
116 05ee37eb balrog
117 05ee37eb balrog
    switch (pfl->cmd) {
118 05ee37eb balrog
    case 0x00:
119 05ee37eb balrog
        /* Flash area read */
120 05ee37eb balrog
        p = pfl->storage;
121 05ee37eb balrog
        switch (width) {
122 05ee37eb balrog
        case 1:
123 05ee37eb balrog
            ret = p[offset];
124 c8b153d7 ths
            DPRINTF("%s: data offset " TARGET_FMT_lx " %02x\n",
125 c8b153d7 ths
                    __func__, offset, ret);
126 05ee37eb balrog
            break;
127 05ee37eb balrog
        case 2:
128 05ee37eb balrog
#if defined(TARGET_WORDS_BIGENDIAN)
129 05ee37eb balrog
            ret = p[offset] << 8;
130 05ee37eb balrog
            ret |= p[offset + 1];
131 05ee37eb balrog
#else
132 05ee37eb balrog
            ret = p[offset];
133 05ee37eb balrog
            ret |= p[offset + 1] << 8;
134 05ee37eb balrog
#endif
135 c8b153d7 ths
            DPRINTF("%s: data offset " TARGET_FMT_lx " %04x\n",
136 c8b153d7 ths
                    __func__, offset, ret);
137 05ee37eb balrog
            break;
138 05ee37eb balrog
        case 4:
139 05ee37eb balrog
#if defined(TARGET_WORDS_BIGENDIAN)
140 05ee37eb balrog
            ret = p[offset] << 24;
141 05ee37eb balrog
            ret |= p[offset + 1] << 16;
142 05ee37eb balrog
            ret |= p[offset + 2] << 8;
143 05ee37eb balrog
            ret |= p[offset + 3];
144 05ee37eb balrog
#else
145 05ee37eb balrog
            ret = p[offset];
146 05ee37eb balrog
            ret |= p[offset + 1] << 8;
147 05ee37eb balrog
            ret |= p[offset + 1] << 8;
148 05ee37eb balrog
            ret |= p[offset + 2] << 16;
149 05ee37eb balrog
            ret |= p[offset + 3] << 24;
150 05ee37eb balrog
#endif
151 c8b153d7 ths
            DPRINTF("%s: data offset " TARGET_FMT_lx " %08x\n",
152 c8b153d7 ths
                    __func__, offset, ret);
153 05ee37eb balrog
            break;
154 05ee37eb balrog
        default:
155 05ee37eb balrog
            DPRINTF("BUG in %s\n", __func__);
156 05ee37eb balrog
        }
157 05ee37eb balrog
158 05ee37eb balrog
        break;
159 05ee37eb balrog
    case 0x20: /* Block erase */
160 05ee37eb balrog
    case 0x50: /* Clear status register */
161 05ee37eb balrog
    case 0x60: /* Block /un)lock */
162 05ee37eb balrog
    case 0x70: /* Status Register */
163 05ee37eb balrog
    case 0xe8: /* Write block */
164 05ee37eb balrog
        /* Status register read */
165 05ee37eb balrog
        ret = pfl->status;
166 05ee37eb balrog
        DPRINTF("%s: status %x\n", __func__, ret);
167 05ee37eb balrog
        break;
168 05ee37eb balrog
    case 0x98: /* Query mode */
169 05ee37eb balrog
        if (boff > pfl->cfi_len)
170 05ee37eb balrog
            ret = 0;
171 05ee37eb balrog
        else
172 05ee37eb balrog
            ret = pfl->cfi_table[boff];
173 05ee37eb balrog
        break;
174 05ee37eb balrog
    default:
175 05ee37eb balrog
        /* This should never happen : reset state & treat it as a read */
176 05ee37eb balrog
        DPRINTF("%s: unknown command state: %x\n", __func__, pfl->cmd);
177 05ee37eb balrog
        pfl->wcycle = 0;
178 05ee37eb balrog
        pfl->cmd = 0;
179 05ee37eb balrog
    }
180 05ee37eb balrog
    return ret;
181 05ee37eb balrog
}
182 05ee37eb balrog
183 05ee37eb balrog
/* update flash content on disk */
184 05ee37eb balrog
static void pflash_update(pflash_t *pfl, int offset,
185 05ee37eb balrog
                          int size)
186 05ee37eb balrog
{
187 05ee37eb balrog
    int offset_end;
188 05ee37eb balrog
    if (pfl->bs) {
189 05ee37eb balrog
        offset_end = offset + size;
190 05ee37eb balrog
        /* round to sectors */
191 05ee37eb balrog
        offset = offset >> 9;
192 05ee37eb balrog
        offset_end = (offset_end + 511) >> 9;
193 05ee37eb balrog
        bdrv_write(pfl->bs, offset, pfl->storage + (offset << 9),
194 05ee37eb balrog
                   offset_end - offset);
195 05ee37eb balrog
    }
196 05ee37eb balrog
}
197 05ee37eb balrog
198 42a89d77 Paul Brook
static void inline pflash_data_write(pflash_t *pfl, target_phys_addr_t offset,
199 d361be25 balrog
                          uint32_t value, int width)
200 d361be25 balrog
{
201 d361be25 balrog
    uint8_t *p = pfl->storage;
202 d361be25 balrog
203 d361be25 balrog
    DPRINTF("%s: block write offset " TARGET_FMT_lx
204 d361be25 balrog
            " value %x counter " TARGET_FMT_lx "\n",
205 d361be25 balrog
            __func__, offset, value, pfl->counter);
206 d361be25 balrog
    switch (width) {
207 d361be25 balrog
    case 1:
208 d361be25 balrog
        p[offset] = value;
209 d361be25 balrog
        pflash_update(pfl, offset, 1);
210 d361be25 balrog
        break;
211 d361be25 balrog
    case 2:
212 d361be25 balrog
#if defined(TARGET_WORDS_BIGENDIAN)
213 d361be25 balrog
        p[offset] = value >> 8;
214 d361be25 balrog
        p[offset + 1] = value;
215 d361be25 balrog
#else
216 d361be25 balrog
        p[offset] = value;
217 d361be25 balrog
        p[offset + 1] = value >> 8;
218 d361be25 balrog
#endif
219 d361be25 balrog
        pflash_update(pfl, offset, 2);
220 d361be25 balrog
        break;
221 d361be25 balrog
    case 4:
222 d361be25 balrog
#if defined(TARGET_WORDS_BIGENDIAN)
223 d361be25 balrog
        p[offset] = value >> 24;
224 d361be25 balrog
        p[offset + 1] = value >> 16;
225 d361be25 balrog
        p[offset + 2] = value >> 8;
226 d361be25 balrog
        p[offset + 3] = value;
227 d361be25 balrog
#else
228 d361be25 balrog
        p[offset] = value;
229 d361be25 balrog
        p[offset + 1] = value >> 8;
230 d361be25 balrog
        p[offset + 2] = value >> 16;
231 d361be25 balrog
        p[offset + 3] = value >> 24;
232 d361be25 balrog
#endif
233 d361be25 balrog
        pflash_update(pfl, offset, 4);
234 d361be25 balrog
        break;
235 d361be25 balrog
    }
236 d361be25 balrog
237 d361be25 balrog
}
238 d361be25 balrog
239 42a89d77 Paul Brook
static void pflash_write(pflash_t *pfl, target_phys_addr_t offset,
240 42a89d77 Paul Brook
                         uint32_t value, int width)
241 05ee37eb balrog
{
242 42a89d77 Paul Brook
    target_phys_addr_t boff;
243 05ee37eb balrog
    uint8_t *p;
244 05ee37eb balrog
    uint8_t cmd;
245 05ee37eb balrog
246 05ee37eb balrog
    cmd = value;
247 05ee37eb balrog
248 06adb549 balrog
    DPRINTF("%s: writing offset " TARGET_FMT_lx " value %08x width %d wcycle 0x%x\n",
249 c8b153d7 ths
            __func__, offset, value, width, pfl->wcycle);
250 05ee37eb balrog
251 05ee37eb balrog
    /* Set the device in I/O access mode */
252 05ee37eb balrog
    cpu_register_physical_memory(pfl->base, pfl->total_len, pfl->fl_mem);
253 05ee37eb balrog
    boff = offset & (pfl->sector_len - 1);
254 05ee37eb balrog
255 05ee37eb balrog
    if (pfl->width == 2)
256 05ee37eb balrog
        boff = boff >> 1;
257 05ee37eb balrog
    else if (pfl->width == 4)
258 05ee37eb balrog
        boff = boff >> 2;
259 05ee37eb balrog
260 05ee37eb balrog
    switch (pfl->wcycle) {
261 05ee37eb balrog
    case 0:
262 05ee37eb balrog
        /* read mode */
263 05ee37eb balrog
        switch (cmd) {
264 05ee37eb balrog
        case 0x00: /* ??? */
265 05ee37eb balrog
            goto reset_flash;
266 d361be25 balrog
        case 0x10: /* Single Byte Program */
267 d361be25 balrog
        case 0x40: /* Single Byte Program */
268 d361be25 balrog
            DPRINTF(stderr, "%s: Single Byte Program\n", __func__);
269 d361be25 balrog
            break;
270 05ee37eb balrog
        case 0x20: /* Block erase */
271 05ee37eb balrog
            p = pfl->storage;
272 05ee37eb balrog
            offset &= ~(pfl->sector_len - 1);
273 05ee37eb balrog
274 c8b153d7 ths
            DPRINTF("%s: block erase at " TARGET_FMT_lx " bytes "
275 c8b153d7 ths
                    TARGET_FMT_lx "\n",
276 c8b153d7 ths
                    __func__, offset, pfl->sector_len);
277 05ee37eb balrog
278 05ee37eb balrog
            memset(p + offset, 0xff, pfl->sector_len);
279 05ee37eb balrog
            pflash_update(pfl, offset, pfl->sector_len);
280 05ee37eb balrog
            pfl->status |= 0x80; /* Ready! */
281 05ee37eb balrog
            break;
282 05ee37eb balrog
        case 0x50: /* Clear status bits */
283 05ee37eb balrog
            DPRINTF("%s: Clear status bits\n", __func__);
284 05ee37eb balrog
            pfl->status = 0x0;
285 05ee37eb balrog
            goto reset_flash;
286 05ee37eb balrog
        case 0x60: /* Block (un)lock */
287 05ee37eb balrog
            DPRINTF("%s: Block unlock\n", __func__);
288 05ee37eb balrog
            break;
289 05ee37eb balrog
        case 0x70: /* Status Register */
290 05ee37eb balrog
            DPRINTF("%s: Read status register\n", __func__);
291 05ee37eb balrog
            pfl->cmd = cmd;
292 05ee37eb balrog
            return;
293 05ee37eb balrog
        case 0x98: /* CFI query */
294 05ee37eb balrog
            DPRINTF("%s: CFI query\n", __func__);
295 05ee37eb balrog
            break;
296 05ee37eb balrog
        case 0xe8: /* Write to buffer */
297 05ee37eb balrog
            DPRINTF("%s: Write to buffer\n", __func__);
298 05ee37eb balrog
            pfl->status |= 0x80; /* Ready! */
299 05ee37eb balrog
            break;
300 05ee37eb balrog
        case 0xff: /* Read array mode */
301 05ee37eb balrog
            DPRINTF("%s: Read array mode\n", __func__);
302 05ee37eb balrog
            goto reset_flash;
303 05ee37eb balrog
        default:
304 05ee37eb balrog
            goto error_flash;
305 05ee37eb balrog
        }
306 05ee37eb balrog
        pfl->wcycle++;
307 05ee37eb balrog
        pfl->cmd = cmd;
308 05ee37eb balrog
        return;
309 05ee37eb balrog
    case 1:
310 05ee37eb balrog
        switch (pfl->cmd) {
311 d361be25 balrog
        case 0x10: /* Single Byte Program */
312 d361be25 balrog
        case 0x40: /* Single Byte Program */
313 d361be25 balrog
            DPRINTF("%s: Single Byte Program\n", __func__);
314 d361be25 balrog
            pflash_data_write(pfl, offset, value, width);
315 d361be25 balrog
            pfl->status |= 0x80; /* Ready! */
316 d361be25 balrog
            pfl->wcycle = 0;
317 d361be25 balrog
        break;
318 05ee37eb balrog
        case 0x20: /* Block erase */
319 05ee37eb balrog
        case 0x28:
320 05ee37eb balrog
            if (cmd == 0xd0) { /* confirm */
321 3656744c balrog
                pfl->wcycle = 0;
322 05ee37eb balrog
                pfl->status |= 0x80;
323 9248f413 aurel32
            } else if (cmd == 0xff) { /* read array mode */
324 05ee37eb balrog
                goto reset_flash;
325 05ee37eb balrog
            } else
326 05ee37eb balrog
                goto error_flash;
327 05ee37eb balrog
328 05ee37eb balrog
            break;
329 05ee37eb balrog
        case 0xe8:
330 71fb2348 balrog
            DPRINTF("%s: block write of %x bytes\n", __func__, value);
331 71fb2348 balrog
            pfl->counter = value;
332 05ee37eb balrog
            pfl->wcycle++;
333 05ee37eb balrog
            break;
334 05ee37eb balrog
        case 0x60:
335 05ee37eb balrog
            if (cmd == 0xd0) {
336 05ee37eb balrog
                pfl->wcycle = 0;
337 05ee37eb balrog
                pfl->status |= 0x80;
338 05ee37eb balrog
            } else if (cmd == 0x01) {
339 05ee37eb balrog
                pfl->wcycle = 0;
340 05ee37eb balrog
                pfl->status |= 0x80;
341 05ee37eb balrog
            } else if (cmd == 0xff) {
342 05ee37eb balrog
                goto reset_flash;
343 05ee37eb balrog
            } else {
344 05ee37eb balrog
                DPRINTF("%s: Unknown (un)locking command\n", __func__);
345 05ee37eb balrog
                goto reset_flash;
346 05ee37eb balrog
            }
347 05ee37eb balrog
            break;
348 05ee37eb balrog
        case 0x98:
349 05ee37eb balrog
            if (cmd == 0xff) {
350 05ee37eb balrog
                goto reset_flash;
351 05ee37eb balrog
            } else {
352 05ee37eb balrog
                DPRINTF("%s: leaving query mode\n", __func__);
353 05ee37eb balrog
            }
354 05ee37eb balrog
            break;
355 05ee37eb balrog
        default:
356 05ee37eb balrog
            goto error_flash;
357 05ee37eb balrog
        }
358 05ee37eb balrog
        return;
359 05ee37eb balrog
    case 2:
360 05ee37eb balrog
        switch (pfl->cmd) {
361 05ee37eb balrog
        case 0xe8: /* Block write */
362 d361be25 balrog
            pflash_data_write(pfl, offset, value, width);
363 05ee37eb balrog
364 05ee37eb balrog
            pfl->status |= 0x80;
365 05ee37eb balrog
366 05ee37eb balrog
            if (!pfl->counter) {
367 05ee37eb balrog
                DPRINTF("%s: block write finished\n", __func__);
368 05ee37eb balrog
                pfl->wcycle++;
369 05ee37eb balrog
            }
370 05ee37eb balrog
371 05ee37eb balrog
            pfl->counter--;
372 05ee37eb balrog
            break;
373 7317b8ca balrog
        default:
374 7317b8ca balrog
            goto error_flash;
375 05ee37eb balrog
        }
376 05ee37eb balrog
        return;
377 05ee37eb balrog
    case 3: /* Confirm mode */
378 05ee37eb balrog
        switch (pfl->cmd) {
379 05ee37eb balrog
        case 0xe8: /* Block write */
380 05ee37eb balrog
            if (cmd == 0xd0) {
381 05ee37eb balrog
                pfl->wcycle = 0;
382 05ee37eb balrog
                pfl->status |= 0x80;
383 05ee37eb balrog
            } else {
384 05ee37eb balrog
                DPRINTF("%s: unknown command for \"write block\"\n", __func__);
385 05ee37eb balrog
                PFLASH_BUG("Write block confirm");
386 7317b8ca balrog
                goto reset_flash;
387 05ee37eb balrog
            }
388 7317b8ca balrog
            break;
389 7317b8ca balrog
        default:
390 7317b8ca balrog
            goto error_flash;
391 05ee37eb balrog
        }
392 05ee37eb balrog
        return;
393 05ee37eb balrog
    default:
394 05ee37eb balrog
        /* Should never happen */
395 05ee37eb balrog
        DPRINTF("%s: invalid write state\n",  __func__);
396 05ee37eb balrog
        goto reset_flash;
397 05ee37eb balrog
    }
398 05ee37eb balrog
    return;
399 05ee37eb balrog
400 05ee37eb balrog
 error_flash:
401 05ee37eb balrog
    printf("%s: Unimplemented flash cmd sequence "
402 42a89d77 Paul Brook
           "(offset " TARGET_FMT_plx ", wcycle 0x%x cmd 0x%x value 0x%x)\n",
403 c8b153d7 ths
           __func__, offset, pfl->wcycle, pfl->cmd, value);
404 05ee37eb balrog
405 05ee37eb balrog
 reset_flash:
406 05ee37eb balrog
    cpu_register_physical_memory(pfl->base, pfl->total_len,
407 05ee37eb balrog
                    pfl->off | IO_MEM_ROMD | pfl->fl_mem);
408 05ee37eb balrog
409 05ee37eb balrog
    pfl->bypass = 0;
410 05ee37eb balrog
    pfl->wcycle = 0;
411 05ee37eb balrog
    pfl->cmd = 0;
412 05ee37eb balrog
    return;
413 05ee37eb balrog
}
414 05ee37eb balrog
415 05ee37eb balrog
416 05ee37eb balrog
static uint32_t pflash_readb (void *opaque, target_phys_addr_t addr)
417 05ee37eb balrog
{
418 05ee37eb balrog
    return pflash_read(opaque, addr, 1);
419 05ee37eb balrog
}
420 05ee37eb balrog
421 05ee37eb balrog
static uint32_t pflash_readw (void *opaque, target_phys_addr_t addr)
422 05ee37eb balrog
{
423 05ee37eb balrog
    pflash_t *pfl = opaque;
424 05ee37eb balrog
425 05ee37eb balrog
    return pflash_read(pfl, addr, 2);
426 05ee37eb balrog
}
427 05ee37eb balrog
428 05ee37eb balrog
static uint32_t pflash_readl (void *opaque, target_phys_addr_t addr)
429 05ee37eb balrog
{
430 05ee37eb balrog
    pflash_t *pfl = opaque;
431 05ee37eb balrog
432 05ee37eb balrog
    return pflash_read(pfl, addr, 4);
433 05ee37eb balrog
}
434 05ee37eb balrog
435 05ee37eb balrog
static void pflash_writeb (void *opaque, target_phys_addr_t addr,
436 05ee37eb balrog
                           uint32_t value)
437 05ee37eb balrog
{
438 05ee37eb balrog
    pflash_write(opaque, addr, value, 1);
439 05ee37eb balrog
}
440 05ee37eb balrog
441 05ee37eb balrog
static void pflash_writew (void *opaque, target_phys_addr_t addr,
442 05ee37eb balrog
                           uint32_t value)
443 05ee37eb balrog
{
444 05ee37eb balrog
    pflash_t *pfl = opaque;
445 05ee37eb balrog
446 05ee37eb balrog
    pflash_write(pfl, addr, value, 2);
447 05ee37eb balrog
}
448 05ee37eb balrog
449 05ee37eb balrog
static void pflash_writel (void *opaque, target_phys_addr_t addr,
450 05ee37eb balrog
                           uint32_t value)
451 05ee37eb balrog
{
452 05ee37eb balrog
    pflash_t *pfl = opaque;
453 05ee37eb balrog
454 05ee37eb balrog
    pflash_write(pfl, addr, value, 4);
455 05ee37eb balrog
}
456 05ee37eb balrog
457 05ee37eb balrog
static CPUWriteMemoryFunc *pflash_write_ops[] = {
458 05ee37eb balrog
    &pflash_writeb,
459 05ee37eb balrog
    &pflash_writew,
460 05ee37eb balrog
    &pflash_writel,
461 05ee37eb balrog
};
462 05ee37eb balrog
463 05ee37eb balrog
static CPUReadMemoryFunc *pflash_read_ops[] = {
464 05ee37eb balrog
    &pflash_readb,
465 05ee37eb balrog
    &pflash_readw,
466 05ee37eb balrog
    &pflash_readl,
467 05ee37eb balrog
};
468 05ee37eb balrog
469 05ee37eb balrog
/* Count trailing zeroes of a 32 bits quantity */
470 05ee37eb balrog
static int ctz32 (uint32_t n)
471 05ee37eb balrog
{
472 05ee37eb balrog
    int ret;
473 05ee37eb balrog
474 05ee37eb balrog
    ret = 0;
475 05ee37eb balrog
    if (!(n & 0xFFFF)) {
476 05ee37eb balrog
        ret += 16;
477 05ee37eb balrog
        n = n >> 16;
478 05ee37eb balrog
    }
479 05ee37eb balrog
    if (!(n & 0xFF)) {
480 05ee37eb balrog
        ret += 8;
481 05ee37eb balrog
        n = n >> 8;
482 05ee37eb balrog
    }
483 05ee37eb balrog
    if (!(n & 0xF)) {
484 05ee37eb balrog
        ret += 4;
485 05ee37eb balrog
        n = n >> 4;
486 05ee37eb balrog
    }
487 05ee37eb balrog
    if (!(n & 0x3)) {
488 05ee37eb balrog
        ret += 2;
489 05ee37eb balrog
        n = n >> 2;
490 05ee37eb balrog
    }
491 05ee37eb balrog
    if (!(n & 0x1)) {
492 05ee37eb balrog
        ret++;
493 05ee37eb balrog
        n = n >> 1;
494 05ee37eb balrog
    }
495 05ee37eb balrog
#if 0 /* This is not necessary as n is never 0 */
496 05ee37eb balrog
    if (!n)
497 05ee37eb balrog
        ret++;
498 05ee37eb balrog
#endif
499 05ee37eb balrog
500 05ee37eb balrog
    return ret;
501 05ee37eb balrog
}
502 05ee37eb balrog
503 88eeee0a balrog
pflash_t *pflash_cfi01_register(target_phys_addr_t base, ram_addr_t off,
504 c8b153d7 ths
                                BlockDriverState *bs, uint32_t sector_len,
505 88eeee0a balrog
                                int nb_blocs, int width,
506 88eeee0a balrog
                                uint16_t id0, uint16_t id1,
507 88eeee0a balrog
                                uint16_t id2, uint16_t id3)
508 05ee37eb balrog
{
509 05ee37eb balrog
    pflash_t *pfl;
510 42a89d77 Paul Brook
    target_phys_addr_t total_len;
511 05ee37eb balrog
512 05ee37eb balrog
    total_len = sector_len * nb_blocs;
513 05ee37eb balrog
514 05ee37eb balrog
    /* XXX: to be fixed */
515 c8b153d7 ths
#if 0
516 05ee37eb balrog
    if (total_len != (8 * 1024 * 1024) && total_len != (16 * 1024 * 1024) &&
517 05ee37eb balrog
        total_len != (32 * 1024 * 1024) && total_len != (64 * 1024 * 1024))
518 05ee37eb balrog
        return NULL;
519 c8b153d7 ths
#endif
520 05ee37eb balrog
521 05ee37eb balrog
    pfl = qemu_mallocz(sizeof(pflash_t));
522 05ee37eb balrog
523 5c130f65 pbrook
    /* FIXME: Allocate ram ourselves.  */
524 5c130f65 pbrook
    pfl->storage = qemu_get_ram_ptr(off);
525 05ee37eb balrog
    pfl->fl_mem = cpu_register_io_memory(0,
526 05ee37eb balrog
                    pflash_read_ops, pflash_write_ops, pfl);
527 05ee37eb balrog
    pfl->off = off;
528 05ee37eb balrog
    cpu_register_physical_memory(base, total_len,
529 05ee37eb balrog
                    off | pfl->fl_mem | IO_MEM_ROMD);
530 05ee37eb balrog
531 05ee37eb balrog
    pfl->bs = bs;
532 05ee37eb balrog
    if (pfl->bs) {
533 05ee37eb balrog
        /* read the initial flash content */
534 05ee37eb balrog
        bdrv_read(pfl->bs, 0, pfl->storage, total_len >> 9);
535 05ee37eb balrog
    }
536 05ee37eb balrog
#if 0 /* XXX: there should be a bit to set up read-only,
537 05ee37eb balrog
       *      the same way the hardware does (with WP pin).
538 05ee37eb balrog
       */
539 05ee37eb balrog
    pfl->ro = 1;
540 05ee37eb balrog
#else
541 05ee37eb balrog
    pfl->ro = 0;
542 05ee37eb balrog
#endif
543 05ee37eb balrog
    pfl->timer = qemu_new_timer(vm_clock, pflash_timer, pfl);
544 05ee37eb balrog
    pfl->base = base;
545 05ee37eb balrog
    pfl->sector_len = sector_len;
546 05ee37eb balrog
    pfl->total_len = total_len;
547 05ee37eb balrog
    pfl->width = width;
548 05ee37eb balrog
    pfl->wcycle = 0;
549 05ee37eb balrog
    pfl->cmd = 0;
550 05ee37eb balrog
    pfl->status = 0;
551 05ee37eb balrog
    pfl->ident[0] = id0;
552 05ee37eb balrog
    pfl->ident[1] = id1;
553 05ee37eb balrog
    pfl->ident[2] = id2;
554 05ee37eb balrog
    pfl->ident[3] = id3;
555 05ee37eb balrog
    /* Hardcoded CFI table */
556 05ee37eb balrog
    pfl->cfi_len = 0x52;
557 05ee37eb balrog
    /* Standard "QRY" string */
558 05ee37eb balrog
    pfl->cfi_table[0x10] = 'Q';
559 05ee37eb balrog
    pfl->cfi_table[0x11] = 'R';
560 05ee37eb balrog
    pfl->cfi_table[0x12] = 'Y';
561 05ee37eb balrog
    /* Command set (Intel) */
562 05ee37eb balrog
    pfl->cfi_table[0x13] = 0x01;
563 05ee37eb balrog
    pfl->cfi_table[0x14] = 0x00;
564 05ee37eb balrog
    /* Primary extended table address (none) */
565 05ee37eb balrog
    pfl->cfi_table[0x15] = 0x31;
566 05ee37eb balrog
    pfl->cfi_table[0x16] = 0x00;
567 05ee37eb balrog
    /* Alternate command set (none) */
568 05ee37eb balrog
    pfl->cfi_table[0x17] = 0x00;
569 05ee37eb balrog
    pfl->cfi_table[0x18] = 0x00;
570 05ee37eb balrog
    /* Alternate extended table (none) */
571 05ee37eb balrog
    pfl->cfi_table[0x19] = 0x00;
572 05ee37eb balrog
    pfl->cfi_table[0x1A] = 0x00;
573 05ee37eb balrog
    /* Vcc min */
574 05ee37eb balrog
    pfl->cfi_table[0x1B] = 0x45;
575 05ee37eb balrog
    /* Vcc max */
576 05ee37eb balrog
    pfl->cfi_table[0x1C] = 0x55;
577 05ee37eb balrog
    /* Vpp min (no Vpp pin) */
578 05ee37eb balrog
    pfl->cfi_table[0x1D] = 0x00;
579 05ee37eb balrog
    /* Vpp max (no Vpp pin) */
580 05ee37eb balrog
    pfl->cfi_table[0x1E] = 0x00;
581 05ee37eb balrog
    /* Reserved */
582 05ee37eb balrog
    pfl->cfi_table[0x1F] = 0x07;
583 05ee37eb balrog
    /* Timeout for min size buffer write */
584 05ee37eb balrog
    pfl->cfi_table[0x20] = 0x07;
585 05ee37eb balrog
    /* Typical timeout for block erase */
586 05ee37eb balrog
    pfl->cfi_table[0x21] = 0x0a;
587 05ee37eb balrog
    /* Typical timeout for full chip erase (4096 ms) */
588 05ee37eb balrog
    pfl->cfi_table[0x22] = 0x00;
589 05ee37eb balrog
    /* Reserved */
590 05ee37eb balrog
    pfl->cfi_table[0x23] = 0x04;
591 05ee37eb balrog
    /* Max timeout for buffer write */
592 05ee37eb balrog
    pfl->cfi_table[0x24] = 0x04;
593 05ee37eb balrog
    /* Max timeout for block erase */
594 05ee37eb balrog
    pfl->cfi_table[0x25] = 0x04;
595 05ee37eb balrog
    /* Max timeout for chip erase */
596 05ee37eb balrog
    pfl->cfi_table[0x26] = 0x00;
597 05ee37eb balrog
    /* Device size */
598 05ee37eb balrog
    pfl->cfi_table[0x27] = ctz32(total_len); // + 1;
599 05ee37eb balrog
    /* Flash device interface (8 & 16 bits) */
600 05ee37eb balrog
    pfl->cfi_table[0x28] = 0x02;
601 05ee37eb balrog
    pfl->cfi_table[0x29] = 0x00;
602 05ee37eb balrog
    /* Max number of bytes in multi-bytes write */
603 71fb2348 balrog
    pfl->cfi_table[0x2A] = 0x0B;
604 05ee37eb balrog
    pfl->cfi_table[0x2B] = 0x00;
605 05ee37eb balrog
    /* Number of erase block regions (uniform) */
606 05ee37eb balrog
    pfl->cfi_table[0x2C] = 0x01;
607 05ee37eb balrog
    /* Erase block region 1 */
608 05ee37eb balrog
    pfl->cfi_table[0x2D] = nb_blocs - 1;
609 05ee37eb balrog
    pfl->cfi_table[0x2E] = (nb_blocs - 1) >> 8;
610 05ee37eb balrog
    pfl->cfi_table[0x2F] = sector_len >> 8;
611 05ee37eb balrog
    pfl->cfi_table[0x30] = sector_len >> 16;
612 05ee37eb balrog
613 05ee37eb balrog
    /* Extended */
614 05ee37eb balrog
    pfl->cfi_table[0x31] = 'P';
615 05ee37eb balrog
    pfl->cfi_table[0x32] = 'R';
616 05ee37eb balrog
    pfl->cfi_table[0x33] = 'I';
617 05ee37eb balrog
618 05ee37eb balrog
    pfl->cfi_table[0x34] = '1';
619 05ee37eb balrog
    pfl->cfi_table[0x35] = '1';
620 05ee37eb balrog
621 05ee37eb balrog
    pfl->cfi_table[0x36] = 0x00;
622 05ee37eb balrog
    pfl->cfi_table[0x37] = 0x00;
623 05ee37eb balrog
    pfl->cfi_table[0x38] = 0x00;
624 05ee37eb balrog
    pfl->cfi_table[0x39] = 0x00;
625 05ee37eb balrog
626 05ee37eb balrog
    pfl->cfi_table[0x3a] = 0x00;
627 05ee37eb balrog
628 05ee37eb balrog
    pfl->cfi_table[0x3b] = 0x00;
629 05ee37eb balrog
    pfl->cfi_table[0x3c] = 0x00;
630 05ee37eb balrog
631 05ee37eb balrog
    return pfl;
632 05ee37eb balrog
}