Statistics
| Branch: | Revision:

root / hw / arm_sysctl.c @ 7830cf78

History | View | Annotate | Download (11.9 kB)

1 5fafdf24 ths
/*
2 e69954b9 pbrook
 * Status and system control registers for ARM RealView/Versatile boards.
3 e69954b9 pbrook
 *
4 9ee6e8bb pbrook
 * Copyright (c) 2006-2007 CodeSourcery.
5 e69954b9 pbrook
 * Written by Paul Brook
6 e69954b9 pbrook
 *
7 8e31bf38 Matthew Fernandez
 * This code is licensed under the GPL.
8 e69954b9 pbrook
 */
9 e69954b9 pbrook
10 042eb37a Daniel Jacobowitz
#include "hw.h"
11 1de7afc9 Paolo Bonzini
#include "qemu/timer.h"
12 82634c2d Paul Brook
#include "sysbus.h"
13 9596ebb7 pbrook
#include "primecell.h"
14 9c17d615 Paolo Bonzini
#include "sysemu/sysemu.h"
15 e69954b9 pbrook
16 e69954b9 pbrook
#define LOCK_VALUE 0xa05f
17 e69954b9 pbrook
18 e69954b9 pbrook
typedef struct {
19 82634c2d Paul Brook
    SysBusDevice busdev;
20 460d7c53 Avi Kivity
    MemoryRegion iomem;
21 242ea2c6 Peter Maydell
    qemu_irq pl110_mux_ctrl;
22 242ea2c6 Peter Maydell
23 e69954b9 pbrook
    uint32_t sys_id;
24 e69954b9 pbrook
    uint32_t leds;
25 e69954b9 pbrook
    uint16_t lockval;
26 e69954b9 pbrook
    uint32_t cfgdata1;
27 e69954b9 pbrook
    uint32_t cfgdata2;
28 e69954b9 pbrook
    uint32_t flags;
29 e69954b9 pbrook
    uint32_t nvflags;
30 e69954b9 pbrook
    uint32_t resetlevel;
31 26e92f65 Paul Brook
    uint32_t proc_id;
32 b50ff6f5 Peter Maydell
    uint32_t sys_mci;
33 34933c8c Peter Maydell
    uint32_t sys_cfgdata;
34 34933c8c Peter Maydell
    uint32_t sys_cfgctrl;
35 34933c8c Peter Maydell
    uint32_t sys_cfgstat;
36 242ea2c6 Peter Maydell
    uint32_t sys_clcd;
37 e69954b9 pbrook
} arm_sysctl_state;
38 e69954b9 pbrook
39 b5ad0ae7 Peter Maydell
static const VMStateDescription vmstate_arm_sysctl = {
40 b5ad0ae7 Peter Maydell
    .name = "realview_sysctl",
41 242ea2c6 Peter Maydell
    .version_id = 3,
42 b5ad0ae7 Peter Maydell
    .minimum_version_id = 1,
43 b5ad0ae7 Peter Maydell
    .fields = (VMStateField[]) {
44 b5ad0ae7 Peter Maydell
        VMSTATE_UINT32(leds, arm_sysctl_state),
45 b5ad0ae7 Peter Maydell
        VMSTATE_UINT16(lockval, arm_sysctl_state),
46 b5ad0ae7 Peter Maydell
        VMSTATE_UINT32(cfgdata1, arm_sysctl_state),
47 b5ad0ae7 Peter Maydell
        VMSTATE_UINT32(cfgdata2, arm_sysctl_state),
48 b5ad0ae7 Peter Maydell
        VMSTATE_UINT32(flags, arm_sysctl_state),
49 b5ad0ae7 Peter Maydell
        VMSTATE_UINT32(nvflags, arm_sysctl_state),
50 b5ad0ae7 Peter Maydell
        VMSTATE_UINT32(resetlevel, arm_sysctl_state),
51 34933c8c Peter Maydell
        VMSTATE_UINT32_V(sys_mci, arm_sysctl_state, 2),
52 34933c8c Peter Maydell
        VMSTATE_UINT32_V(sys_cfgdata, arm_sysctl_state, 2),
53 34933c8c Peter Maydell
        VMSTATE_UINT32_V(sys_cfgctrl, arm_sysctl_state, 2),
54 34933c8c Peter Maydell
        VMSTATE_UINT32_V(sys_cfgstat, arm_sysctl_state, 2),
55 242ea2c6 Peter Maydell
        VMSTATE_UINT32_V(sys_clcd, arm_sysctl_state, 3),
56 b5ad0ae7 Peter Maydell
        VMSTATE_END_OF_LIST()
57 b5ad0ae7 Peter Maydell
    }
58 b5ad0ae7 Peter Maydell
};
59 b5ad0ae7 Peter Maydell
60 b50ff6f5 Peter Maydell
/* The PB926 actually uses a different format for
61 b50ff6f5 Peter Maydell
 * its SYS_ID register. Fortunately the bits which are
62 b50ff6f5 Peter Maydell
 * board type on later boards are distinct.
63 b50ff6f5 Peter Maydell
 */
64 b50ff6f5 Peter Maydell
#define BOARD_ID_PB926 0x100
65 b50ff6f5 Peter Maydell
#define BOARD_ID_EB 0x140
66 b50ff6f5 Peter Maydell
#define BOARD_ID_PBA8 0x178
67 b50ff6f5 Peter Maydell
#define BOARD_ID_PBX 0x182
68 34933c8c Peter Maydell
#define BOARD_ID_VEXPRESS 0x190
69 b50ff6f5 Peter Maydell
70 b50ff6f5 Peter Maydell
static int board_id(arm_sysctl_state *s)
71 b50ff6f5 Peter Maydell
{
72 b50ff6f5 Peter Maydell
    /* Extract the board ID field from the SYS_ID register value */
73 b50ff6f5 Peter Maydell
    return (s->sys_id >> 16) & 0xfff;
74 b50ff6f5 Peter Maydell
}
75 b50ff6f5 Peter Maydell
76 be0f204a Paul Brook
static void arm_sysctl_reset(DeviceState *d)
77 be0f204a Paul Brook
{
78 1356b98d Andreas Färber
    arm_sysctl_state *s = FROM_SYSBUS(arm_sysctl_state, SYS_BUS_DEVICE(d));
79 be0f204a Paul Brook
80 be0f204a Paul Brook
    s->leds = 0;
81 be0f204a Paul Brook
    s->lockval = 0;
82 be0f204a Paul Brook
    s->cfgdata1 = 0;
83 be0f204a Paul Brook
    s->cfgdata2 = 0;
84 be0f204a Paul Brook
    s->flags = 0;
85 be0f204a Paul Brook
    s->resetlevel = 0;
86 242ea2c6 Peter Maydell
    if (board_id(s) == BOARD_ID_VEXPRESS) {
87 242ea2c6 Peter Maydell
        /* On VExpress this register will RAZ/WI */
88 242ea2c6 Peter Maydell
        s->sys_clcd = 0;
89 242ea2c6 Peter Maydell
    } else {
90 242ea2c6 Peter Maydell
        /* All others: CLCDID 0x1f, indicating VGA */
91 242ea2c6 Peter Maydell
        s->sys_clcd = 0x1f00;
92 242ea2c6 Peter Maydell
    }
93 be0f204a Paul Brook
}
94 be0f204a Paul Brook
95 a8170e5e Avi Kivity
static uint64_t arm_sysctl_read(void *opaque, hwaddr offset,
96 460d7c53 Avi Kivity
                                unsigned size)
97 e69954b9 pbrook
{
98 e69954b9 pbrook
    arm_sysctl_state *s = (arm_sysctl_state *)opaque;
99 e69954b9 pbrook
100 e69954b9 pbrook
    switch (offset) {
101 e69954b9 pbrook
    case 0x00: /* ID */
102 e69954b9 pbrook
        return s->sys_id;
103 e69954b9 pbrook
    case 0x04: /* SW */
104 e69954b9 pbrook
        /* General purpose hardware switches.
105 e69954b9 pbrook
           We don't have a useful way of exposing these to the user.  */
106 e69954b9 pbrook
        return 0;
107 e69954b9 pbrook
    case 0x08: /* LED */
108 e69954b9 pbrook
        return s->leds;
109 e69954b9 pbrook
    case 0x20: /* LOCK */
110 e69954b9 pbrook
        return s->lockval;
111 e69954b9 pbrook
    case 0x0c: /* OSC0 */
112 e69954b9 pbrook
    case 0x10: /* OSC1 */
113 e69954b9 pbrook
    case 0x14: /* OSC2 */
114 e69954b9 pbrook
    case 0x18: /* OSC3 */
115 e69954b9 pbrook
    case 0x1c: /* OSC4 */
116 e69954b9 pbrook
    case 0x24: /* 100HZ */
117 e69954b9 pbrook
        /* ??? Implement these.  */
118 e69954b9 pbrook
        return 0;
119 e69954b9 pbrook
    case 0x28: /* CFGDATA1 */
120 e69954b9 pbrook
        return s->cfgdata1;
121 e69954b9 pbrook
    case 0x2c: /* CFGDATA2 */
122 e69954b9 pbrook
        return s->cfgdata2;
123 e69954b9 pbrook
    case 0x30: /* FLAGS */
124 e69954b9 pbrook
        return s->flags;
125 e69954b9 pbrook
    case 0x38: /* NVFLAGS */
126 e69954b9 pbrook
        return s->nvflags;
127 e69954b9 pbrook
    case 0x40: /* RESETCTL */
128 34933c8c Peter Maydell
        if (board_id(s) == BOARD_ID_VEXPRESS) {
129 34933c8c Peter Maydell
            /* reserved: RAZ/WI */
130 34933c8c Peter Maydell
            return 0;
131 34933c8c Peter Maydell
        }
132 e69954b9 pbrook
        return s->resetlevel;
133 e69954b9 pbrook
    case 0x44: /* PCICTL */
134 e69954b9 pbrook
        return 1;
135 e69954b9 pbrook
    case 0x48: /* MCI */
136 b50ff6f5 Peter Maydell
        return s->sys_mci;
137 e69954b9 pbrook
    case 0x4c: /* FLASH */
138 e69954b9 pbrook
        return 0;
139 e69954b9 pbrook
    case 0x50: /* CLCD */
140 242ea2c6 Peter Maydell
        return s->sys_clcd;
141 e69954b9 pbrook
    case 0x54: /* CLCDSER */
142 e69954b9 pbrook
        return 0;
143 e69954b9 pbrook
    case 0x58: /* BOOTCS */
144 e69954b9 pbrook
        return 0;
145 e69954b9 pbrook
    case 0x5c: /* 24MHz */
146 74475455 Paolo Bonzini
        return muldiv64(qemu_get_clock_ns(vm_clock), 24000000, get_ticks_per_sec());
147 e69954b9 pbrook
    case 0x60: /* MISC */
148 e69954b9 pbrook
        return 0;
149 e69954b9 pbrook
    case 0x84: /* PROCID0 */
150 26e92f65 Paul Brook
        return s->proc_id;
151 e69954b9 pbrook
    case 0x88: /* PROCID1 */
152 e69954b9 pbrook
        return 0xff000000;
153 e69954b9 pbrook
    case 0x64: /* DMAPSR0 */
154 e69954b9 pbrook
    case 0x68: /* DMAPSR1 */
155 e69954b9 pbrook
    case 0x6c: /* DMAPSR2 */
156 e69954b9 pbrook
    case 0x70: /* IOSEL */
157 e69954b9 pbrook
    case 0x74: /* PLDCTL */
158 e69954b9 pbrook
    case 0x80: /* BUSID */
159 e69954b9 pbrook
    case 0x8c: /* OSCRESET0 */
160 e69954b9 pbrook
    case 0x90: /* OSCRESET1 */
161 e69954b9 pbrook
    case 0x94: /* OSCRESET2 */
162 e69954b9 pbrook
    case 0x98: /* OSCRESET3 */
163 e69954b9 pbrook
    case 0x9c: /* OSCRESET4 */
164 e69954b9 pbrook
    case 0xc0: /* SYS_TEST_OSC0 */
165 e69954b9 pbrook
    case 0xc4: /* SYS_TEST_OSC1 */
166 e69954b9 pbrook
    case 0xc8: /* SYS_TEST_OSC2 */
167 e69954b9 pbrook
    case 0xcc: /* SYS_TEST_OSC3 */
168 e69954b9 pbrook
    case 0xd0: /* SYS_TEST_OSC4 */
169 e69954b9 pbrook
        return 0;
170 34933c8c Peter Maydell
    case 0xa0: /* SYS_CFGDATA */
171 34933c8c Peter Maydell
        if (board_id(s) != BOARD_ID_VEXPRESS) {
172 34933c8c Peter Maydell
            goto bad_reg;
173 34933c8c Peter Maydell
        }
174 34933c8c Peter Maydell
        return s->sys_cfgdata;
175 34933c8c Peter Maydell
    case 0xa4: /* SYS_CFGCTRL */
176 34933c8c Peter Maydell
        if (board_id(s) != BOARD_ID_VEXPRESS) {
177 34933c8c Peter Maydell
            goto bad_reg;
178 34933c8c Peter Maydell
        }
179 34933c8c Peter Maydell
        return s->sys_cfgctrl;
180 34933c8c Peter Maydell
    case 0xa8: /* SYS_CFGSTAT */
181 34933c8c Peter Maydell
        if (board_id(s) != BOARD_ID_VEXPRESS) {
182 34933c8c Peter Maydell
            goto bad_reg;
183 34933c8c Peter Maydell
        }
184 34933c8c Peter Maydell
        return s->sys_cfgstat;
185 e69954b9 pbrook
    default:
186 34933c8c Peter Maydell
    bad_reg:
187 0c896f06 Peter Maydell
        qemu_log_mask(LOG_GUEST_ERROR,
188 0c896f06 Peter Maydell
                      "arm_sysctl_read: Bad register offset 0x%x\n",
189 0c896f06 Peter Maydell
                      (int)offset);
190 e69954b9 pbrook
        return 0;
191 e69954b9 pbrook
    }
192 e69954b9 pbrook
}
193 e69954b9 pbrook
194 a8170e5e Avi Kivity
static void arm_sysctl_write(void *opaque, hwaddr offset,
195 460d7c53 Avi Kivity
                             uint64_t val, unsigned size)
196 e69954b9 pbrook
{
197 e69954b9 pbrook
    arm_sysctl_state *s = (arm_sysctl_state *)opaque;
198 e69954b9 pbrook
199 e69954b9 pbrook
    switch (offset) {
200 e69954b9 pbrook
    case 0x08: /* LED */
201 e69954b9 pbrook
        s->leds = val;
202 bf4229d3 Peter Maydell
        break;
203 e69954b9 pbrook
    case 0x0c: /* OSC0 */
204 e69954b9 pbrook
    case 0x10: /* OSC1 */
205 e69954b9 pbrook
    case 0x14: /* OSC2 */
206 e69954b9 pbrook
    case 0x18: /* OSC3 */
207 e69954b9 pbrook
    case 0x1c: /* OSC4 */
208 e69954b9 pbrook
        /* ??? */
209 e69954b9 pbrook
        break;
210 e69954b9 pbrook
    case 0x20: /* LOCK */
211 e69954b9 pbrook
        if (val == LOCK_VALUE)
212 e69954b9 pbrook
            s->lockval = val;
213 e69954b9 pbrook
        else
214 e69954b9 pbrook
            s->lockval = val & 0x7fff;
215 e69954b9 pbrook
        break;
216 e69954b9 pbrook
    case 0x28: /* CFGDATA1 */
217 e69954b9 pbrook
        /* ??? Need to implement this.  */
218 e69954b9 pbrook
        s->cfgdata1 = val;
219 e69954b9 pbrook
        break;
220 e69954b9 pbrook
    case 0x2c: /* CFGDATA2 */
221 e69954b9 pbrook
        /* ??? Need to implement this.  */
222 e69954b9 pbrook
        s->cfgdata2 = val;
223 e69954b9 pbrook
        break;
224 e69954b9 pbrook
    case 0x30: /* FLAGSSET */
225 e69954b9 pbrook
        s->flags |= val;
226 e69954b9 pbrook
        break;
227 e69954b9 pbrook
    case 0x34: /* FLAGSCLR */
228 e69954b9 pbrook
        s->flags &= ~val;
229 e69954b9 pbrook
        break;
230 e69954b9 pbrook
    case 0x38: /* NVFLAGSSET */
231 e69954b9 pbrook
        s->nvflags |= val;
232 e69954b9 pbrook
        break;
233 e69954b9 pbrook
    case 0x3c: /* NVFLAGSCLR */
234 e69954b9 pbrook
        s->nvflags &= ~val;
235 e69954b9 pbrook
        break;
236 e69954b9 pbrook
    case 0x40: /* RESETCTL */
237 b2887c43 Jean-Christophe DUBOIS
        switch (board_id(s)) {
238 b2887c43 Jean-Christophe DUBOIS
        case BOARD_ID_PB926:
239 b2887c43 Jean-Christophe DUBOIS
            if (s->lockval == LOCK_VALUE) {
240 b2887c43 Jean-Christophe DUBOIS
                s->resetlevel = val;
241 b2887c43 Jean-Christophe DUBOIS
                if (val & 0x100) {
242 b2887c43 Jean-Christophe DUBOIS
                    qemu_system_reset_request();
243 b2887c43 Jean-Christophe DUBOIS
                }
244 b2887c43 Jean-Christophe DUBOIS
            }
245 b2887c43 Jean-Christophe DUBOIS
            break;
246 b2887c43 Jean-Christophe DUBOIS
        case BOARD_ID_PBX:
247 b2887c43 Jean-Christophe DUBOIS
        case BOARD_ID_PBA8:
248 b2887c43 Jean-Christophe DUBOIS
            if (s->lockval == LOCK_VALUE) {
249 b2887c43 Jean-Christophe DUBOIS
                s->resetlevel = val;
250 b2887c43 Jean-Christophe DUBOIS
                if (val & 0x04) {
251 b2887c43 Jean-Christophe DUBOIS
                    qemu_system_reset_request();
252 b2887c43 Jean-Christophe DUBOIS
                }
253 b2887c43 Jean-Christophe DUBOIS
            }
254 b2887c43 Jean-Christophe DUBOIS
            break;
255 b2887c43 Jean-Christophe DUBOIS
        case BOARD_ID_VEXPRESS:
256 b2887c43 Jean-Christophe DUBOIS
        case BOARD_ID_EB:
257 b2887c43 Jean-Christophe DUBOIS
        default:
258 34933c8c Peter Maydell
            /* reserved: RAZ/WI */
259 34933c8c Peter Maydell
            break;
260 34933c8c Peter Maydell
        }
261 e69954b9 pbrook
        break;
262 e69954b9 pbrook
    case 0x44: /* PCICTL */
263 e69954b9 pbrook
        /* nothing to do.  */
264 e69954b9 pbrook
        break;
265 e69954b9 pbrook
    case 0x4c: /* FLASH */
266 242ea2c6 Peter Maydell
        break;
267 e69954b9 pbrook
    case 0x50: /* CLCD */
268 242ea2c6 Peter Maydell
        switch (board_id(s)) {
269 242ea2c6 Peter Maydell
        case BOARD_ID_PB926:
270 242ea2c6 Peter Maydell
            /* On 926 bits 13:8 are R/O, bits 1:0 control
271 242ea2c6 Peter Maydell
             * the mux that defines how to interpret the PL110
272 242ea2c6 Peter Maydell
             * graphics format, and other bits are r/w but we
273 242ea2c6 Peter Maydell
             * don't implement them to do anything.
274 242ea2c6 Peter Maydell
             */
275 242ea2c6 Peter Maydell
            s->sys_clcd &= 0x3f00;
276 242ea2c6 Peter Maydell
            s->sys_clcd |= val & ~0x3f00;
277 242ea2c6 Peter Maydell
            qemu_set_irq(s->pl110_mux_ctrl, val & 3);
278 242ea2c6 Peter Maydell
            break;
279 242ea2c6 Peter Maydell
        case BOARD_ID_EB:
280 242ea2c6 Peter Maydell
            /* The EB is the same except that there is no mux since
281 242ea2c6 Peter Maydell
             * the EB has a PL111.
282 242ea2c6 Peter Maydell
             */
283 242ea2c6 Peter Maydell
            s->sys_clcd &= 0x3f00;
284 242ea2c6 Peter Maydell
            s->sys_clcd |= val & ~0x3f00;
285 242ea2c6 Peter Maydell
            break;
286 242ea2c6 Peter Maydell
        case BOARD_ID_PBA8:
287 242ea2c6 Peter Maydell
        case BOARD_ID_PBX:
288 242ea2c6 Peter Maydell
            /* On PBA8 and PBX bit 7 is r/w and all other bits
289 242ea2c6 Peter Maydell
             * are either r/o or RAZ/WI.
290 242ea2c6 Peter Maydell
             */
291 242ea2c6 Peter Maydell
            s->sys_clcd &= (1 << 7);
292 242ea2c6 Peter Maydell
            s->sys_clcd |= val & ~(1 << 7);
293 242ea2c6 Peter Maydell
            break;
294 242ea2c6 Peter Maydell
        case BOARD_ID_VEXPRESS:
295 242ea2c6 Peter Maydell
        default:
296 242ea2c6 Peter Maydell
            /* On VExpress this register is unimplemented and will RAZ/WI */
297 242ea2c6 Peter Maydell
            break;
298 242ea2c6 Peter Maydell
        }
299 bf4229d3 Peter Maydell
        break;
300 e69954b9 pbrook
    case 0x54: /* CLCDSER */
301 e69954b9 pbrook
    case 0x64: /* DMAPSR0 */
302 e69954b9 pbrook
    case 0x68: /* DMAPSR1 */
303 e69954b9 pbrook
    case 0x6c: /* DMAPSR2 */
304 e69954b9 pbrook
    case 0x70: /* IOSEL */
305 e69954b9 pbrook
    case 0x74: /* PLDCTL */
306 e69954b9 pbrook
    case 0x80: /* BUSID */
307 e69954b9 pbrook
    case 0x84: /* PROCID0 */
308 e69954b9 pbrook
    case 0x88: /* PROCID1 */
309 e69954b9 pbrook
    case 0x8c: /* OSCRESET0 */
310 e69954b9 pbrook
    case 0x90: /* OSCRESET1 */
311 e69954b9 pbrook
    case 0x94: /* OSCRESET2 */
312 e69954b9 pbrook
    case 0x98: /* OSCRESET3 */
313 e69954b9 pbrook
    case 0x9c: /* OSCRESET4 */
314 e69954b9 pbrook
        break;
315 34933c8c Peter Maydell
    case 0xa0: /* SYS_CFGDATA */
316 34933c8c Peter Maydell
        if (board_id(s) != BOARD_ID_VEXPRESS) {
317 34933c8c Peter Maydell
            goto bad_reg;
318 34933c8c Peter Maydell
        }
319 34933c8c Peter Maydell
        s->sys_cfgdata = val;
320 34933c8c Peter Maydell
        return;
321 34933c8c Peter Maydell
    case 0xa4: /* SYS_CFGCTRL */
322 34933c8c Peter Maydell
        if (board_id(s) != BOARD_ID_VEXPRESS) {
323 34933c8c Peter Maydell
            goto bad_reg;
324 34933c8c Peter Maydell
        }
325 34933c8c Peter Maydell
        s->sys_cfgctrl = val & ~(3 << 18);
326 34933c8c Peter Maydell
        s->sys_cfgstat = 1;            /* complete */
327 34933c8c Peter Maydell
        switch (s->sys_cfgctrl) {
328 34933c8c Peter Maydell
        case 0xc0800000:            /* SYS_CFG_SHUTDOWN to motherboard */
329 34933c8c Peter Maydell
            qemu_system_shutdown_request();
330 34933c8c Peter Maydell
            break;
331 34933c8c Peter Maydell
        case 0xc0900000:            /* SYS_CFG_REBOOT to motherboard */
332 34933c8c Peter Maydell
            qemu_system_reset_request();
333 34933c8c Peter Maydell
            break;
334 34933c8c Peter Maydell
        default:
335 34933c8c Peter Maydell
            s->sys_cfgstat |= 2;        /* error */
336 34933c8c Peter Maydell
        }
337 706872a5 Christoffer Dall
        s->sys_cfgctrl &= ~(1 << 31);
338 34933c8c Peter Maydell
        return;
339 34933c8c Peter Maydell
    case 0xa8: /* SYS_CFGSTAT */
340 34933c8c Peter Maydell
        if (board_id(s) != BOARD_ID_VEXPRESS) {
341 34933c8c Peter Maydell
            goto bad_reg;
342 34933c8c Peter Maydell
        }
343 34933c8c Peter Maydell
        s->sys_cfgstat = val & 3;
344 34933c8c Peter Maydell
        return;
345 e69954b9 pbrook
    default:
346 34933c8c Peter Maydell
    bad_reg:
347 0c896f06 Peter Maydell
        qemu_log_mask(LOG_GUEST_ERROR,
348 0c896f06 Peter Maydell
                      "arm_sysctl_write: Bad register offset 0x%x\n",
349 0c896f06 Peter Maydell
                      (int)offset);
350 e69954b9 pbrook
        return;
351 e69954b9 pbrook
    }
352 e69954b9 pbrook
}
353 e69954b9 pbrook
354 460d7c53 Avi Kivity
static const MemoryRegionOps arm_sysctl_ops = {
355 460d7c53 Avi Kivity
    .read = arm_sysctl_read,
356 460d7c53 Avi Kivity
    .write = arm_sysctl_write,
357 460d7c53 Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
358 e69954b9 pbrook
};
359 e69954b9 pbrook
360 b50ff6f5 Peter Maydell
static void arm_sysctl_gpio_set(void *opaque, int line, int level)
361 b50ff6f5 Peter Maydell
{
362 b50ff6f5 Peter Maydell
    arm_sysctl_state *s = (arm_sysctl_state *)opaque;
363 b50ff6f5 Peter Maydell
    switch (line) {
364 b50ff6f5 Peter Maydell
    case ARM_SYSCTL_GPIO_MMC_WPROT:
365 b50ff6f5 Peter Maydell
    {
366 b50ff6f5 Peter Maydell
        /* For PB926 and EB write-protect is bit 2 of SYS_MCI;
367 b50ff6f5 Peter Maydell
         * for all later boards it is bit 1.
368 b50ff6f5 Peter Maydell
         */
369 b50ff6f5 Peter Maydell
        int bit = 2;
370 b50ff6f5 Peter Maydell
        if ((board_id(s) == BOARD_ID_PB926) || (board_id(s) == BOARD_ID_EB)) {
371 b50ff6f5 Peter Maydell
            bit = 4;
372 b50ff6f5 Peter Maydell
        }
373 b50ff6f5 Peter Maydell
        s->sys_mci &= ~bit;
374 b50ff6f5 Peter Maydell
        if (level) {
375 b50ff6f5 Peter Maydell
            s->sys_mci |= bit;
376 b50ff6f5 Peter Maydell
        }
377 b50ff6f5 Peter Maydell
        break;
378 b50ff6f5 Peter Maydell
    }
379 b50ff6f5 Peter Maydell
    case ARM_SYSCTL_GPIO_MMC_CARDIN:
380 b50ff6f5 Peter Maydell
        s->sys_mci &= ~1;
381 b50ff6f5 Peter Maydell
        if (level) {
382 b50ff6f5 Peter Maydell
            s->sys_mci |= 1;
383 b50ff6f5 Peter Maydell
        }
384 b50ff6f5 Peter Maydell
        break;
385 b50ff6f5 Peter Maydell
    }
386 b50ff6f5 Peter Maydell
}
387 b50ff6f5 Peter Maydell
388 54de1e5b Peter Maydell
static int arm_sysctl_init(SysBusDevice *dev)
389 e69954b9 pbrook
{
390 82634c2d Paul Brook
    arm_sysctl_state *s = FROM_SYSBUS(arm_sysctl_state, dev);
391 e69954b9 pbrook
392 460d7c53 Avi Kivity
    memory_region_init_io(&s->iomem, &arm_sysctl_ops, s, "arm-sysctl", 0x1000);
393 750ecd44 Avi Kivity
    sysbus_init_mmio(dev, &s->iomem);
394 b50ff6f5 Peter Maydell
    qdev_init_gpio_in(&s->busdev.qdev, arm_sysctl_gpio_set, 2);
395 242ea2c6 Peter Maydell
    qdev_init_gpio_out(&s->busdev.qdev, &s->pl110_mux_ctrl, 1);
396 81a322d4 Gerd Hoffmann
    return 0;
397 e69954b9 pbrook
}
398 82634c2d Paul Brook
399 999e12bb Anthony Liguori
static Property arm_sysctl_properties[] = {
400 999e12bb Anthony Liguori
    DEFINE_PROP_UINT32("sys_id", arm_sysctl_state, sys_id, 0),
401 999e12bb Anthony Liguori
    DEFINE_PROP_UINT32("proc_id", arm_sysctl_state, proc_id, 0),
402 999e12bb Anthony Liguori
    DEFINE_PROP_END_OF_LIST(),
403 999e12bb Anthony Liguori
};
404 999e12bb Anthony Liguori
405 999e12bb Anthony Liguori
static void arm_sysctl_class_init(ObjectClass *klass, void *data)
406 999e12bb Anthony Liguori
{
407 39bffca2 Anthony Liguori
    DeviceClass *dc = DEVICE_CLASS(klass);
408 999e12bb Anthony Liguori
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
409 999e12bb Anthony Liguori
410 54de1e5b Peter Maydell
    k->init = arm_sysctl_init;
411 39bffca2 Anthony Liguori
    dc->reset = arm_sysctl_reset;
412 39bffca2 Anthony Liguori
    dc->vmsd = &vmstate_arm_sysctl;
413 39bffca2 Anthony Liguori
    dc->props = arm_sysctl_properties;
414 999e12bb Anthony Liguori
}
415 999e12bb Anthony Liguori
416 8c43a6f0 Andreas Färber
static const TypeInfo arm_sysctl_info = {
417 39bffca2 Anthony Liguori
    .name          = "realview_sysctl",
418 39bffca2 Anthony Liguori
    .parent        = TYPE_SYS_BUS_DEVICE,
419 39bffca2 Anthony Liguori
    .instance_size = sizeof(arm_sysctl_state),
420 39bffca2 Anthony Liguori
    .class_init    = arm_sysctl_class_init,
421 ee6847d1 Gerd Hoffmann
};
422 ee6847d1 Gerd Hoffmann
423 83f7d43a Andreas Färber
static void arm_sysctl_register_types(void)
424 82634c2d Paul Brook
{
425 39bffca2 Anthony Liguori
    type_register_static(&arm_sysctl_info);
426 82634c2d Paul Brook
}
427 82634c2d Paul Brook
428 83f7d43a Andreas Färber
type_init(arm_sysctl_register_types)