Statistics
| Branch: | Revision:

root / tcg / sparc / tcg-target.c @ 79383c9c

History | View | Annotate | Download (36 kB)

1
/*
2
 * Tiny Code Generator for QEMU
3
 *
4
 * Copyright (c) 2008 Fabrice Bellard
5
 *
6
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7
 * of this software and associated documentation files (the "Software"), to deal
8
 * in the Software without restriction, including without limitation the rights
9
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10
 * copies of the Software, and to permit persons to whom the Software is
11
 * furnished to do so, subject to the following conditions:
12
 *
13
 * The above copyright notice and this permission notice shall be included in
14
 * all copies or substantial portions of the Software.
15
 *
16
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22
 * THE SOFTWARE.
23
 */
24

    
25
static const char * const tcg_target_reg_names[TCG_TARGET_NB_REGS] = {
26
    "%g0",
27
    "%g1",
28
    "%g2",
29
    "%g3",
30
    "%g4",
31
    "%g5",
32
    "%g6",
33
    "%g7",
34
    "%o0",
35
    "%o1",
36
    "%o2",
37
    "%o3",
38
    "%o4",
39
    "%o5",
40
    "%o6",
41
    "%o7",
42
    "%l0",
43
    "%l1",
44
    "%l2",
45
    "%l3",
46
    "%l4",
47
    "%l5",
48
    "%l6",
49
    "%l7",
50
    "%i0",
51
    "%i1",
52
    "%i2",
53
    "%i3",
54
    "%i4",
55
    "%i5",
56
    "%i6",
57
    "%i7",
58
};
59

    
60
static const int tcg_target_reg_alloc_order[] = {
61
    TCG_REG_L0,
62
    TCG_REG_L1,
63
    TCG_REG_L2,
64
    TCG_REG_L3,
65
    TCG_REG_L4,
66
    TCG_REG_L5,
67
    TCG_REG_L6,
68
    TCG_REG_L7,
69
    TCG_REG_I0,
70
    TCG_REG_I1,
71
    TCG_REG_I2,
72
    TCG_REG_I3,
73
    TCG_REG_I4,
74
};
75

    
76
static const int tcg_target_call_iarg_regs[6] = {
77
    TCG_REG_O0,
78
    TCG_REG_O1,
79
    TCG_REG_O2,
80
    TCG_REG_O3,
81
    TCG_REG_O4,
82
    TCG_REG_O5,
83
};
84

    
85
static const int tcg_target_call_oarg_regs[2] = {
86
    TCG_REG_O0,
87
    TCG_REG_O1,
88
};
89

    
90
static inline int check_fit_tl(tcg_target_long val, unsigned int bits)
91
{
92
    return (val << ((sizeof(tcg_target_long) * 8 - bits))
93
            >> (sizeof(tcg_target_long) * 8 - bits)) == val;
94
}
95

    
96
static inline int check_fit_i32(uint32_t val, unsigned int bits)
97
{
98
    return ((val << (32 - bits)) >> (32 - bits)) == val;
99
}
100

    
101
static void patch_reloc(uint8_t *code_ptr, int type,
102
                        tcg_target_long value, tcg_target_long addend)
103
{
104
    value += addend;
105
    switch (type) {
106
    case R_SPARC_32:
107
        if (value != (uint32_t)value)
108
            tcg_abort();
109
        *(uint32_t *)code_ptr = value;
110
        break;
111
    case R_SPARC_WDISP22:
112
        value -= (long)code_ptr;
113
        value >>= 2;
114
        if (!check_fit_tl(value, 22))
115
            tcg_abort();
116
        *(uint32_t *)code_ptr = ((*(uint32_t *)code_ptr) & ~0x3fffff) | value;
117
        break;
118
    default:
119
        tcg_abort();
120
    }
121
}
122

    
123
/* maximum number of register used for input function arguments */
124
static inline int tcg_target_get_call_iarg_regs_count(int flags)
125
{
126
    return 6;
127
}
128

    
129
/* parse target specific constraints */
130
static int target_parse_constraint(TCGArgConstraint *ct, const char **pct_str)
131
{
132
    const char *ct_str;
133

    
134
    ct_str = *pct_str;
135
    switch (ct_str[0]) {
136
    case 'r':
137
    case 'L': /* qemu_ld/st constraint */
138
        ct->ct |= TCG_CT_REG;
139
        tcg_regset_set32(ct->u.regs, 0, 0xffffffff);
140
        // Helper args
141
        tcg_regset_reset_reg(ct->u.regs, TCG_REG_O0);
142
        tcg_regset_reset_reg(ct->u.regs, TCG_REG_O1);
143
        tcg_regset_reset_reg(ct->u.regs, TCG_REG_O2);
144
        break;
145
    case 'I':
146
        ct->ct |= TCG_CT_CONST_S11;
147
        break;
148
    case 'J':
149
        ct->ct |= TCG_CT_CONST_S13;
150
        break;
151
    default:
152
        return -1;
153
    }
154
    ct_str++;
155
    *pct_str = ct_str;
156
    return 0;
157
}
158

    
159
/* test if a constant matches the constraint */
160
static inline int tcg_target_const_match(tcg_target_long val,
161
                                         const TCGArgConstraint *arg_ct)
162
{
163
    int ct;
164

    
165
    ct = arg_ct->ct;
166
    if (ct & TCG_CT_CONST)
167
        return 1;
168
    else if ((ct & TCG_CT_CONST_S11) && check_fit_tl(val, 11))
169
        return 1;
170
    else if ((ct & TCG_CT_CONST_S13) && check_fit_tl(val, 13))
171
        return 1;
172
    else
173
        return 0;
174
}
175

    
176
#define INSN_OP(x)  ((x) << 30)
177
#define INSN_OP2(x) ((x) << 22)
178
#define INSN_OP3(x) ((x) << 19)
179
#define INSN_OPF(x) ((x) << 5)
180
#define INSN_RD(x)  ((x) << 25)
181
#define INSN_RS1(x) ((x) << 14)
182
#define INSN_RS2(x) (x)
183
#define INSN_ASI(x) ((x) << 5)
184

    
185
#define INSN_IMM13(x) ((1 << 13) | ((x) & 0x1fff))
186
#define INSN_OFF22(x) (((x) >> 2) & 0x3fffff)
187

    
188
#define INSN_COND(x, a) (((x) << 25) | ((a) << 29))
189
#define COND_N     0x0
190
#define COND_E     0x1
191
#define COND_LE    0x2
192
#define COND_L     0x3
193
#define COND_LEU   0x4
194
#define COND_CS    0x5
195
#define COND_NEG   0x6
196
#define COND_VS    0x7
197
#define COND_A     0x8
198
#define COND_NE    0x9
199
#define COND_G     0xa
200
#define COND_GE    0xb
201
#define COND_GU    0xc
202
#define COND_CC    0xd
203
#define COND_POS   0xe
204
#define COND_VC    0xf
205
#define BA         (INSN_OP(0) | INSN_COND(COND_A, 0) | INSN_OP2(0x2))
206

    
207
#define ARITH_ADD  (INSN_OP(2) | INSN_OP3(0x00))
208
#define ARITH_AND  (INSN_OP(2) | INSN_OP3(0x01))
209
#define ARITH_OR   (INSN_OP(2) | INSN_OP3(0x02))
210
#define ARITH_ORCC (INSN_OP(2) | INSN_OP3(0x12))
211
#define ARITH_XOR  (INSN_OP(2) | INSN_OP3(0x03))
212
#define ARITH_SUB  (INSN_OP(2) | INSN_OP3(0x04))
213
#define ARITH_SUBCC (INSN_OP(2) | INSN_OP3(0x14))
214
#define ARITH_ADDX (INSN_OP(2) | INSN_OP3(0x10))
215
#define ARITH_SUBX (INSN_OP(2) | INSN_OP3(0x0c))
216
#define ARITH_UMUL (INSN_OP(2) | INSN_OP3(0x0a))
217
#define ARITH_UDIV (INSN_OP(2) | INSN_OP3(0x0e))
218
#define ARITH_SDIV (INSN_OP(2) | INSN_OP3(0x0f))
219
#define ARITH_MULX (INSN_OP(2) | INSN_OP3(0x09))
220
#define ARITH_UDIVX (INSN_OP(2) | INSN_OP3(0x0d))
221
#define ARITH_SDIVX (INSN_OP(2) | INSN_OP3(0x2d))
222

    
223
#define SHIFT_SLL  (INSN_OP(2) | INSN_OP3(0x25))
224
#define SHIFT_SRL  (INSN_OP(2) | INSN_OP3(0x26))
225
#define SHIFT_SRA  (INSN_OP(2) | INSN_OP3(0x27))
226

    
227
#define SHIFT_SLLX (INSN_OP(2) | INSN_OP3(0x25) | (1 << 12))
228
#define SHIFT_SRLX (INSN_OP(2) | INSN_OP3(0x26) | (1 << 12))
229
#define SHIFT_SRAX (INSN_OP(2) | INSN_OP3(0x27) | (1 << 12))
230

    
231
#define WRY        (INSN_OP(2) | INSN_OP3(0x30))
232
#define JMPL       (INSN_OP(2) | INSN_OP3(0x38))
233
#define SAVE       (INSN_OP(2) | INSN_OP3(0x3c))
234
#define RESTORE    (INSN_OP(2) | INSN_OP3(0x3d))
235
#define SETHI      (INSN_OP(0) | INSN_OP2(0x4))
236
#define CALL       INSN_OP(1)
237
#define LDUB       (INSN_OP(3) | INSN_OP3(0x01))
238
#define LDSB       (INSN_OP(3) | INSN_OP3(0x09))
239
#define LDUH       (INSN_OP(3) | INSN_OP3(0x02))
240
#define LDSH       (INSN_OP(3) | INSN_OP3(0x0a))
241
#define LDUW       (INSN_OP(3) | INSN_OP3(0x00))
242
#define LDSW       (INSN_OP(3) | INSN_OP3(0x08))
243
#define LDX        (INSN_OP(3) | INSN_OP3(0x0b))
244
#define STB        (INSN_OP(3) | INSN_OP3(0x05))
245
#define STH        (INSN_OP(3) | INSN_OP3(0x06))
246
#define STW        (INSN_OP(3) | INSN_OP3(0x04))
247
#define STX        (INSN_OP(3) | INSN_OP3(0x0e))
248
#define LDUBA      (INSN_OP(3) | INSN_OP3(0x11))
249
#define LDSBA      (INSN_OP(3) | INSN_OP3(0x19))
250
#define LDUHA      (INSN_OP(3) | INSN_OP3(0x12))
251
#define LDSHA      (INSN_OP(3) | INSN_OP3(0x1a))
252
#define LDUWA      (INSN_OP(3) | INSN_OP3(0x10))
253
#define LDSWA      (INSN_OP(3) | INSN_OP3(0x18))
254
#define LDXA       (INSN_OP(3) | INSN_OP3(0x1b))
255
#define STBA       (INSN_OP(3) | INSN_OP3(0x15))
256
#define STHA       (INSN_OP(3) | INSN_OP3(0x16))
257
#define STWA       (INSN_OP(3) | INSN_OP3(0x14))
258
#define STXA       (INSN_OP(3) | INSN_OP3(0x1e))
259

    
260
#ifndef ASI_PRIMARY_LITTLE
261
#define ASI_PRIMARY_LITTLE 0x88
262
#endif
263

    
264
static inline void tcg_out_arith(TCGContext *s, int rd, int rs1, int rs2,
265
                                 int op)
266
{
267
    tcg_out32(s, op | INSN_RD(rd) | INSN_RS1(rs1) |
268
              INSN_RS2(rs2));
269
}
270

    
271
static inline void tcg_out_arithi(TCGContext *s, int rd, int rs1,
272
                                  uint32_t offset, int op)
273
{
274
    tcg_out32(s, op | INSN_RD(rd) | INSN_RS1(rs1) |
275
              INSN_IMM13(offset));
276
}
277

    
278
static inline void tcg_out_mov(TCGContext *s, int ret, int arg)
279
{
280
    tcg_out_arith(s, ret, arg, TCG_REG_G0, ARITH_OR);
281
}
282

    
283
static inline void tcg_out_sethi(TCGContext *s, int ret, uint32_t arg)
284
{
285
    tcg_out32(s, SETHI | INSN_RD(ret) | ((arg & 0xfffffc00) >> 10));
286
}
287

    
288
static inline void tcg_out_movi_imm13(TCGContext *s, int ret, uint32_t arg)
289
{
290
    tcg_out_arithi(s, ret, TCG_REG_G0, arg, ARITH_OR);
291
}
292

    
293
static inline void tcg_out_movi_imm32(TCGContext *s, int ret, uint32_t arg)
294
{
295
    if (check_fit_tl(arg, 12))
296
        tcg_out_movi_imm13(s, ret, arg);
297
    else {
298
        tcg_out_sethi(s, ret, arg);
299
        if (arg & 0x3ff)
300
            tcg_out_arithi(s, ret, ret, arg & 0x3ff, ARITH_OR);
301
    }
302
}
303

    
304
static inline void tcg_out_movi(TCGContext *s, TCGType type,
305
                                int ret, tcg_target_long arg)
306
{
307
#if defined(__sparc_v9__) && !defined(__sparc_v8plus__)
308
    if (!check_fit_tl(arg, 32) && (arg & ~0xffffffffULL) != 0) {
309
        tcg_out_movi_imm32(s, TCG_REG_I4, arg >> 32);
310
        tcg_out_arithi(s, TCG_REG_I4, TCG_REG_I4, 32, SHIFT_SLLX);
311
        tcg_out_movi_imm32(s, ret, arg);
312
        tcg_out_arith(s, ret, ret, TCG_REG_I4, ARITH_OR);
313
    } else if (check_fit_tl(arg, 12))
314
        tcg_out_movi_imm13(s, ret, arg);
315
    else {
316
        tcg_out_sethi(s, ret, arg);
317
        if (arg & 0x3ff)
318
            tcg_out_arithi(s, ret, ret, arg & 0x3ff, ARITH_OR);
319
    }
320
#else
321
    tcg_out_movi_imm32(s, ret, arg);
322
#endif
323
}
324

    
325
static inline void tcg_out_ld_raw(TCGContext *s, int ret,
326
                                  tcg_target_long arg)
327
{
328
    tcg_out_sethi(s, ret, arg);
329
    tcg_out32(s, LDUW | INSN_RD(ret) | INSN_RS1(ret) |
330
              INSN_IMM13(arg & 0x3ff));
331
}
332

    
333
static inline void tcg_out_ld_ptr(TCGContext *s, int ret,
334
                                  tcg_target_long arg)
335
{
336
    if (!check_fit_tl(arg, 10))
337
        tcg_out_movi(s, TCG_TYPE_PTR, ret, arg & ~0x3ffULL);
338
#if defined(__sparc_v9__) && !defined(__sparc_v8plus__)
339
    tcg_out32(s, LDX | INSN_RD(ret) | INSN_RS1(ret) |
340
              INSN_IMM13(arg & 0x3ff));
341
#else
342
    tcg_out32(s, LDUW | INSN_RD(ret) | INSN_RS1(ret) |
343
              INSN_IMM13(arg & 0x3ff));
344
#endif
345
}
346

    
347
static inline void tcg_out_ldst(TCGContext *s, int ret, int addr, int offset, int op)
348
{
349
    if (check_fit_tl(offset, 13))
350
        tcg_out32(s, op | INSN_RD(ret) | INSN_RS1(addr) |
351
                  INSN_IMM13(offset));
352
    else {
353
        tcg_out_movi(s, TCG_TYPE_PTR, TCG_REG_I5, offset);
354
        tcg_out32(s, op | INSN_RD(ret) | INSN_RS1(TCG_REG_I5) |
355
                  INSN_RS2(addr));
356
    }
357
}
358

    
359
static inline void tcg_out_ldst_asi(TCGContext *s, int ret, int addr,
360
                                    int offset, int op, int asi)
361
{
362
    tcg_out_movi(s, TCG_TYPE_PTR, TCG_REG_I5, offset);
363
    tcg_out32(s, op | INSN_RD(ret) | INSN_RS1(TCG_REG_I5) |
364
              INSN_ASI(asi) | INSN_RS2(addr));
365
}
366

    
367
static inline void tcg_out_ld(TCGContext *s, TCGType type, int ret,
368
                              int arg1, tcg_target_long arg2)
369
{
370
    if (type == TCG_TYPE_I32)
371
        tcg_out_ldst(s, ret, arg1, arg2, LDUW);
372
    else
373
        tcg_out_ldst(s, ret, arg1, arg2, LDX);
374
}
375

    
376
static inline void tcg_out_st(TCGContext *s, TCGType type, int arg,
377
                              int arg1, tcg_target_long arg2)
378
{
379
    if (type == TCG_TYPE_I32)
380
        tcg_out_ldst(s, arg, arg1, arg2, STW);
381
    else
382
        tcg_out_ldst(s, arg, arg1, arg2, STX);
383
}
384

    
385
static inline void tcg_out_sety(TCGContext *s, tcg_target_long val)
386
{
387
    if (val == 0 || val == -1)
388
        tcg_out32(s, WRY | INSN_IMM13(val));
389
    else
390
        fprintf(stderr, "unimplemented sety %ld\n", (long)val);
391
}
392

    
393
static inline void tcg_out_addi(TCGContext *s, int reg, tcg_target_long val)
394
{
395
    if (val != 0) {
396
        if (check_fit_tl(val, 13))
397
            tcg_out_arithi(s, reg, reg, val, ARITH_ADD);
398
        else {
399
            tcg_out_movi(s, TCG_TYPE_PTR, TCG_REG_I5, val);
400
            tcg_out_arith(s, reg, reg, TCG_REG_I5, ARITH_ADD);
401
        }
402
    }
403
}
404

    
405
static inline void tcg_out_andi(TCGContext *s, int reg, tcg_target_long val)
406
{
407
    if (val != 0) {
408
        if (check_fit_tl(val, 13))
409
            tcg_out_arithi(s, reg, reg, val, ARITH_AND);
410
        else {
411
            tcg_out_movi(s, TCG_TYPE_I32, TCG_REG_I5, val);
412
            tcg_out_arith(s, reg, reg, TCG_REG_I5, ARITH_AND);
413
        }
414
    }
415
}
416

    
417
static inline void tcg_out_nop(TCGContext *s)
418
{
419
    tcg_out_sethi(s, TCG_REG_G0, 0);
420
}
421

    
422
static void tcg_out_branch(TCGContext *s, int opc, int label_index)
423
{
424
    int32_t val;
425
    TCGLabel *l = &s->labels[label_index];
426

    
427
    if (l->has_value) {
428
        val = l->u.value - (tcg_target_long)s->code_ptr;
429
        tcg_out32(s, (INSN_OP(0) | INSN_COND(opc, 0) | INSN_OP2(0x2)
430
                      | INSN_OFF22(l->u.value - (unsigned long)s->code_ptr)));
431
    } else {
432
        tcg_out_reloc(s, s->code_ptr, R_SPARC_WDISP22, label_index, 0);
433
        tcg_out32(s, (INSN_OP(0) | INSN_COND(opc, 0) | INSN_OP2(0x2) | 0));
434
    }
435
}
436

    
437
static const uint8_t tcg_cond_to_bcond[10] = {
438
    [TCG_COND_EQ] = COND_E,
439
    [TCG_COND_NE] = COND_NE,
440
    [TCG_COND_LT] = COND_L,
441
    [TCG_COND_GE] = COND_GE,
442
    [TCG_COND_LE] = COND_LE,
443
    [TCG_COND_GT] = COND_G,
444
    [TCG_COND_LTU] = COND_CS,
445
    [TCG_COND_GEU] = COND_CC,
446
    [TCG_COND_LEU] = COND_LEU,
447
    [TCG_COND_GTU] = COND_GU,
448
};
449

    
450
static void tcg_out_brcond(TCGContext *s, int cond,
451
                           TCGArg arg1, TCGArg arg2, int const_arg2,
452
                           int label_index)
453
{
454
    if (const_arg2 && arg2 == 0)
455
        /* orcc %g0, r, %g0 */
456
        tcg_out_arith(s, TCG_REG_G0, TCG_REG_G0, arg1, ARITH_ORCC);
457
    else
458
        /* subcc r1, r2, %g0 */
459
        tcg_out_arith(s, TCG_REG_G0, arg1, arg2, ARITH_SUBCC);
460
    tcg_out_branch(s, tcg_cond_to_bcond[cond], label_index);
461
    tcg_out_nop(s);
462
}
463

    
464
/* Generate global QEMU prologue and epilogue code */
465
void tcg_target_qemu_prologue(TCGContext *s)
466
{
467
    tcg_out32(s, SAVE | INSN_RD(TCG_REG_O6) | INSN_RS1(TCG_REG_O6) |
468
              INSN_IMM13(-TCG_TARGET_STACK_MINFRAME));
469
    tcg_out32(s, JMPL | INSN_RD(TCG_REG_G0) | INSN_RS1(TCG_REG_I0) |
470
              INSN_RS2(TCG_REG_G0));
471
    tcg_out_nop(s);
472
}
473

    
474
#if defined(CONFIG_SOFTMMU)
475

    
476
#include "../../softmmu_defs.h"
477

    
478
static const void * const qemu_ld_helpers[4] = {
479
    __ldb_mmu,
480
    __ldw_mmu,
481
    __ldl_mmu,
482
    __ldq_mmu,
483
};
484

    
485
static const void * const qemu_st_helpers[4] = {
486
    __stb_mmu,
487
    __stw_mmu,
488
    __stl_mmu,
489
    __stq_mmu,
490
};
491
#endif
492

    
493
#if TARGET_LONG_BITS == 32
494
#define TARGET_LD_OP LDUW
495
#else
496
#define TARGET_LD_OP LDX
497
#endif
498

    
499
#ifdef __arch64__
500
#define HOST_LD_OP LDX
501
#define HOST_ST_OP STX
502
#define HOST_SLL_OP SHIFT_SLLX
503
#define HOST_SRA_OP SHIFT_SRAX
504
#else
505
#define HOST_LD_OP LDUW
506
#define HOST_ST_OP STW
507
#define HOST_SLL_OP SHIFT_SLL
508
#define HOST_SRA_OP SHIFT_SRA
509
#endif
510

    
511
static void tcg_out_qemu_ld(TCGContext *s, const TCGArg *args,
512
                            int opc)
513
{
514
    int addr_reg, data_reg, arg0, arg1, arg2, mem_index, s_bits;
515
#if defined(CONFIG_SOFTMMU)
516
    uint32_t *label1_ptr, *label2_ptr;
517
#endif
518

    
519
    data_reg = *args++;
520
    addr_reg = *args++;
521
    mem_index = *args;
522
    s_bits = opc & 3;
523

    
524
    arg0 = TCG_REG_O0;
525
    arg1 = TCG_REG_O1;
526
    arg2 = TCG_REG_O2;
527

    
528
#if defined(CONFIG_SOFTMMU)
529
    /* srl addr_reg, x, arg1 */
530
    tcg_out_arithi(s, arg1, addr_reg, TARGET_PAGE_BITS - CPU_TLB_ENTRY_BITS,
531
                   SHIFT_SRL);
532
    /* and addr_reg, x, arg0 */
533
    tcg_out_arithi(s, arg0, addr_reg, TARGET_PAGE_MASK | ((1 << s_bits) - 1),
534
                   ARITH_AND);
535

    
536
    /* and arg1, x, arg1 */
537
    tcg_out_andi(s, arg1, (CPU_TLB_SIZE - 1) << CPU_TLB_ENTRY_BITS);
538

    
539
    /* add arg1, x, arg1 */
540
    tcg_out_addi(s, arg1, offsetof(CPUState,
541
                                   tlb_table[mem_index][0].addr_read));
542

    
543
    /* add env, arg1, arg1 */
544
    tcg_out_arith(s, arg1, TCG_AREG0, arg1, ARITH_ADD);
545

    
546
    /* ld [arg1], arg2 */
547
    tcg_out32(s, TARGET_LD_OP | INSN_RD(arg2) | INSN_RS1(arg1) |
548
              INSN_RS2(TCG_REG_G0));
549

    
550
    /* subcc arg0, arg2, %g0 */
551
    tcg_out_arith(s, TCG_REG_G0, arg0, arg2, ARITH_SUBCC);
552

    
553
    /* will become:
554
       be label1 */
555
    label1_ptr = (uint32_t *)s->code_ptr;
556
    tcg_out32(s, 0);
557

    
558
    /* mov (delay slot) */
559
    tcg_out_mov(s, arg0, addr_reg);
560

    
561
    /* mov */
562
    tcg_out_movi(s, TCG_TYPE_I32, arg1, mem_index);
563

    
564
    /* XXX: move that code at the end of the TB */
565
    /* qemu_ld_helper[s_bits](arg0, arg1) */
566
    tcg_out32(s, CALL | ((((tcg_target_ulong)qemu_ld_helpers[s_bits]
567
                           - (tcg_target_ulong)s->code_ptr) >> 2)
568
                         & 0x3fffffff));
569
    /* Store AREG0 in stack to avoid ugly glibc bugs that mangle
570
       global registers */
571
    // delay slot
572
    tcg_out_ldst(s, TCG_AREG0, TCG_REG_CALL_STACK,
573
                 TCG_TARGET_CALL_STACK_OFFSET - sizeof(long), HOST_ST_OP);
574
    tcg_out_ldst(s, TCG_AREG0, TCG_REG_CALL_STACK,
575
                 TCG_TARGET_CALL_STACK_OFFSET - sizeof(long), HOST_LD_OP);
576

    
577
    /* data_reg = sign_extend(arg0) */
578
    switch(opc) {
579
    case 0 | 4:
580
        /* sll arg0, 24/56, data_reg */
581
        tcg_out_arithi(s, data_reg, arg0, (int)sizeof(tcg_target_long) * 8 - 8,
582
                       HOST_SLL_OP);
583
        /* sra data_reg, 24/56, data_reg */
584
        tcg_out_arithi(s, data_reg, data_reg,
585
                       (int)sizeof(tcg_target_long) * 8 - 8, HOST_SRA_OP);
586
        break;
587
    case 1 | 4:
588
        /* sll arg0, 16/48, data_reg */
589
        tcg_out_arithi(s, data_reg, arg0,
590
                       (int)sizeof(tcg_target_long) * 8 - 16, HOST_SLL_OP);
591
        /* sra data_reg, 16/48, data_reg */
592
        tcg_out_arithi(s, data_reg, data_reg,
593
                       (int)sizeof(tcg_target_long) * 8 - 16, HOST_SRA_OP);
594
        break;
595
    case 2 | 4:
596
        /* sll arg0, 32, data_reg */
597
        tcg_out_arithi(s, data_reg, arg0, 32, HOST_SLL_OP);
598
        /* sra data_reg, 32, data_reg */
599
        tcg_out_arithi(s, data_reg, data_reg, 32, HOST_SRA_OP);
600
        break;
601
    case 0:
602
    case 1:
603
    case 2:
604
    case 3:
605
    default:
606
        /* mov */
607
        tcg_out_mov(s, data_reg, arg0);
608
        break;
609
    }
610

    
611
    /* will become:
612
       ba label2 */
613
    label2_ptr = (uint32_t *)s->code_ptr;
614
    tcg_out32(s, 0);
615

    
616
    /* nop (delay slot */
617
    tcg_out_nop(s);
618

    
619
    /* label1: */
620
    *label1_ptr = (INSN_OP(0) | INSN_COND(COND_E, 0) | INSN_OP2(0x2) |
621
                   INSN_OFF22((unsigned long)s->code_ptr -
622
                              (unsigned long)label1_ptr));
623

    
624
    /* ld [arg1 + x], arg1 */
625
    tcg_out_ldst(s, arg1, arg1, offsetof(CPUTLBEntry, addend) -
626
                 offsetof(CPUTLBEntry, addr_read), HOST_LD_OP);
627

    
628
#if TARGET_LONG_BITS == 32
629
    /* and addr_reg, x, arg0 */
630
    tcg_out_movi(s, TCG_TYPE_I32, TCG_REG_I5, 0xffffffff);
631
    tcg_out_arith(s, arg0, addr_reg, TCG_REG_I5, ARITH_AND);
632
    /* add arg0, arg1, arg0 */
633
    tcg_out_arith(s, arg0, arg0, arg1, ARITH_ADD);
634
#else
635
    /* add addr_reg, arg1, arg0 */
636
    tcg_out_arith(s, arg0, addr_reg, arg1, ARITH_ADD);
637
#endif
638

    
639
#else
640
    arg0 = addr_reg;
641
#endif
642

    
643
    switch(opc) {
644
    case 0:
645
        /* ldub [arg0], data_reg */
646
        tcg_out_ldst(s, data_reg, arg0, 0, LDUB);
647
        break;
648
    case 0 | 4:
649
        /* ldsb [arg0], data_reg */
650
        tcg_out_ldst(s, data_reg, arg0, 0, LDSB);
651
        break;
652
    case 1:
653
#ifdef TARGET_WORDS_BIGENDIAN
654
        /* lduh [arg0], data_reg */
655
        tcg_out_ldst(s, data_reg, arg0, 0, LDUH);
656
#else
657
        /* lduha [arg0] ASI_PRIMARY_LITTLE, data_reg */
658
        tcg_out_ldst_asi(s, data_reg, arg0, 0, LDUHA, ASI_PRIMARY_LITTLE);
659
#endif
660
        break;
661
    case 1 | 4:
662
#ifdef TARGET_WORDS_BIGENDIAN
663
        /* ldsh [arg0], data_reg */
664
        tcg_out_ldst(s, data_reg, arg0, 0, LDSH);
665
#else
666
        /* ldsha [arg0] ASI_PRIMARY_LITTLE, data_reg */
667
        tcg_out_ldst_asi(s, data_reg, arg0, 0, LDSHA, ASI_PRIMARY_LITTLE);
668
#endif
669
        break;
670
    case 2:
671
#ifdef TARGET_WORDS_BIGENDIAN
672
        /* lduw [arg0], data_reg */
673
        tcg_out_ldst(s, data_reg, arg0, 0, LDUW);
674
#else
675
        /* lduwa [arg0] ASI_PRIMARY_LITTLE, data_reg */
676
        tcg_out_ldst_asi(s, data_reg, arg0, 0, LDUWA, ASI_PRIMARY_LITTLE);
677
#endif
678
        break;
679
    case 2 | 4:
680
#ifdef TARGET_WORDS_BIGENDIAN
681
        /* ldsw [arg0], data_reg */
682
        tcg_out_ldst(s, data_reg, arg0, 0, LDSW);
683
#else
684
        /* ldswa [arg0] ASI_PRIMARY_LITTLE, data_reg */
685
        tcg_out_ldst_asi(s, data_reg, arg0, 0, LDSWA, ASI_PRIMARY_LITTLE);
686
#endif
687
        break;
688
    case 3:
689
#ifdef TARGET_WORDS_BIGENDIAN
690
        /* ldx [arg0], data_reg */
691
        tcg_out_ldst(s, data_reg, arg0, 0, LDX);
692
#else
693
        /* ldxa [arg0] ASI_PRIMARY_LITTLE, data_reg */
694
        tcg_out_ldst_asi(s, data_reg, arg0, 0, LDXA, ASI_PRIMARY_LITTLE);
695
#endif
696
        break;
697
    default:
698
        tcg_abort();
699
    }
700

    
701
#if defined(CONFIG_SOFTMMU)
702
    /* label2: */
703
    *label2_ptr = (INSN_OP(0) | INSN_COND(COND_A, 0) | INSN_OP2(0x2) |
704
                   INSN_OFF22((unsigned long)s->code_ptr -
705
                              (unsigned long)label2_ptr));
706
#endif
707
}
708

    
709
static void tcg_out_qemu_st(TCGContext *s, const TCGArg *args,
710
                            int opc)
711
{
712
    int addr_reg, data_reg, arg0, arg1, arg2, mem_index, s_bits;
713
#if defined(CONFIG_SOFTMMU)
714
    uint32_t *label1_ptr, *label2_ptr;
715
#endif
716

    
717
    data_reg = *args++;
718
    addr_reg = *args++;
719
    mem_index = *args;
720

    
721
    s_bits = opc;
722

    
723
    arg0 = TCG_REG_O0;
724
    arg1 = TCG_REG_O1;
725
    arg2 = TCG_REG_O2;
726

    
727
#if defined(CONFIG_SOFTMMU)
728
    /* srl addr_reg, x, arg1 */
729
    tcg_out_arithi(s, arg1, addr_reg, TARGET_PAGE_BITS - CPU_TLB_ENTRY_BITS,
730
                   SHIFT_SRL);
731

    
732
    /* and addr_reg, x, arg0 */
733
    tcg_out_arithi(s, arg0, addr_reg, TARGET_PAGE_MASK | ((1 << s_bits) - 1),
734
                   ARITH_AND);
735

    
736
    /* and arg1, x, arg1 */
737
    tcg_out_andi(s, arg1, (CPU_TLB_SIZE - 1) << CPU_TLB_ENTRY_BITS);
738

    
739
    /* add arg1, x, arg1 */
740
    tcg_out_addi(s, arg1, offsetof(CPUState,
741
                                   tlb_table[mem_index][0].addr_write));
742

    
743
    /* add env, arg1, arg1 */
744
    tcg_out_arith(s, arg1, TCG_AREG0, arg1, ARITH_ADD);
745

    
746
    /* ld [arg1], arg2 */
747
    tcg_out32(s, TARGET_LD_OP | INSN_RD(arg2) | INSN_RS1(arg1) |
748
              INSN_RS2(TCG_REG_G0));
749

    
750
    /* subcc arg0, arg2, %g0 */
751
    tcg_out_arith(s, TCG_REG_G0, arg0, arg2, ARITH_SUBCC);
752

    
753
    /* will become:
754
       be label1 */
755
    label1_ptr = (uint32_t *)s->code_ptr;
756
    tcg_out32(s, 0);
757

    
758
    /* mov (delay slot) */
759
    tcg_out_mov(s, arg0, addr_reg);
760

    
761
    /* mov */
762
    tcg_out_mov(s, arg1, data_reg);
763

    
764
    /* mov */
765
    tcg_out_movi(s, TCG_TYPE_I32, arg2, mem_index);
766

    
767
    /* XXX: move that code at the end of the TB */
768
    /* qemu_st_helper[s_bits](arg0, arg1, arg2) */
769
    tcg_out32(s, CALL | ((((tcg_target_ulong)qemu_st_helpers[s_bits]
770
                           - (tcg_target_ulong)s->code_ptr) >> 2)
771
                         & 0x3fffffff));
772
    /* Store AREG0 in stack to avoid ugly glibc bugs that mangle
773
       global registers */
774
    // delay slot
775
    tcg_out_ldst(s, TCG_AREG0, TCG_REG_CALL_STACK,
776
                 TCG_TARGET_CALL_STACK_OFFSET - sizeof(long), HOST_ST_OP);
777
    tcg_out_ldst(s, TCG_AREG0, TCG_REG_CALL_STACK,
778
                 TCG_TARGET_CALL_STACK_OFFSET - sizeof(long), HOST_LD_OP);
779

    
780
    /* will become:
781
       ba label2 */
782
    label2_ptr = (uint32_t *)s->code_ptr;
783
    tcg_out32(s, 0);
784

    
785
    /* nop (delay slot) */
786
    tcg_out_nop(s);
787

    
788
    /* label1: */
789
    *label1_ptr = (INSN_OP(0) | INSN_COND(COND_E, 0) | INSN_OP2(0x2) |
790
                   INSN_OFF22((unsigned long)s->code_ptr -
791
                              (unsigned long)label1_ptr));
792

    
793
    /* ld [arg1 + x], arg1 */
794
    tcg_out_ldst(s, arg1, arg1, offsetof(CPUTLBEntry, addend) -
795
                 offsetof(CPUTLBEntry, addr_write), HOST_LD_OP);
796

    
797
#if TARGET_LONG_BITS == 32
798
    /* and addr_reg, x, arg0 */
799
    tcg_out_movi(s, TCG_TYPE_I32, TCG_REG_I5, 0xffffffff);
800
    tcg_out_arith(s, arg0, addr_reg, TCG_REG_I5, ARITH_AND);
801
    /* add arg0, arg1, arg0 */
802
    tcg_out_arith(s, arg0, arg0, arg1, ARITH_ADD);
803
#else
804
    /* add addr_reg, arg1, arg0 */
805
    tcg_out_arith(s, arg0, addr_reg, arg1, ARITH_ADD);
806
#endif
807

    
808
#else
809
    arg0 = addr_reg;
810
#endif
811

    
812
    switch(opc) {
813
    case 0:
814
        /* stb data_reg, [arg0] */
815
        tcg_out_ldst(s, data_reg, arg0, 0, STB);
816
        break;
817
    case 1:
818
#ifdef TARGET_WORDS_BIGENDIAN
819
        /* sth data_reg, [arg0] */
820
        tcg_out_ldst(s, data_reg, arg0, 0, STH);
821
#else
822
        /* stha data_reg, [arg0] ASI_PRIMARY_LITTLE */
823
        tcg_out_ldst_asi(s, data_reg, arg0, 0, STHA, ASI_PRIMARY_LITTLE);
824
#endif
825
        break;
826
    case 2:
827
#ifdef TARGET_WORDS_BIGENDIAN
828
        /* stw data_reg, [arg0] */
829
        tcg_out_ldst(s, data_reg, arg0, 0, STW);
830
#else
831
        /* stwa data_reg, [arg0] ASI_PRIMARY_LITTLE */
832
        tcg_out_ldst_asi(s, data_reg, arg0, 0, STWA, ASI_PRIMARY_LITTLE);
833
#endif
834
        break;
835
    case 3:
836
#ifdef TARGET_WORDS_BIGENDIAN
837
        /* stx data_reg, [arg0] */
838
        tcg_out_ldst(s, data_reg, arg0, 0, STX);
839
#else
840
        /* stxa data_reg, [arg0] ASI_PRIMARY_LITTLE */
841
        tcg_out_ldst_asi(s, data_reg, arg0, 0, STXA, ASI_PRIMARY_LITTLE);
842
#endif
843
        break;
844
    default:
845
        tcg_abort();
846
    }
847

    
848
#if defined(CONFIG_SOFTMMU)
849
    /* label2: */
850
    *label2_ptr = (INSN_OP(0) | INSN_COND(COND_A, 0) | INSN_OP2(0x2) |
851
                   INSN_OFF22((unsigned long)s->code_ptr -
852
                              (unsigned long)label2_ptr));
853
#endif
854
}
855

    
856
static inline void tcg_out_op(TCGContext *s, int opc, const TCGArg *args,
857
                              const int *const_args)
858
{
859
    int c;
860

    
861
    switch (opc) {
862
    case INDEX_op_exit_tb:
863
        tcg_out_movi(s, TCG_TYPE_PTR, TCG_REG_I0, args[0]);
864
        tcg_out32(s, JMPL | INSN_RD(TCG_REG_G0) | INSN_RS1(TCG_REG_I7) |
865
                  INSN_IMM13(8));
866
        tcg_out32(s, RESTORE | INSN_RD(TCG_REG_G0) | INSN_RS1(TCG_REG_G0) |
867
                      INSN_RS2(TCG_REG_G0));
868
        break;
869
    case INDEX_op_goto_tb:
870
        if (s->tb_jmp_offset) {
871
            /* direct jump method */
872
            tcg_out_sethi(s, TCG_REG_I5, args[0] & 0xffffe000);
873
            tcg_out32(s, JMPL | INSN_RD(TCG_REG_G0) | INSN_RS1(TCG_REG_I5) |
874
                      INSN_IMM13((args[0] & 0x1fff)));
875
            s->tb_jmp_offset[args[0]] = s->code_ptr - s->code_buf;
876
        } else {
877
            /* indirect jump method */
878
            tcg_out_ld_ptr(s, TCG_REG_I5, (tcg_target_long)(s->tb_next + args[0]));
879
            tcg_out32(s, JMPL | INSN_RD(TCG_REG_G0) | INSN_RS1(TCG_REG_I5) |
880
                      INSN_RS2(TCG_REG_G0));
881
        }
882
        tcg_out_nop(s);
883
        s->tb_next_offset[args[0]] = s->code_ptr - s->code_buf;
884
        break;
885
    case INDEX_op_call:
886
        if (const_args[0])
887
            tcg_out32(s, CALL | ((((tcg_target_ulong)args[0]
888
                                   - (tcg_target_ulong)s->code_ptr) >> 2)
889
                                 & 0x3fffffff));
890
        else {
891
            tcg_out_ld_ptr(s, TCG_REG_I5,
892
                           (tcg_target_long)(s->tb_next + args[0]));
893
            tcg_out32(s, JMPL | INSN_RD(TCG_REG_O7) | INSN_RS1(TCG_REG_I5) |
894
                      INSN_RS2(TCG_REG_G0));
895
        }
896
        /* Store AREG0 in stack to avoid ugly glibc bugs that mangle
897
           global registers */
898
        // delay slot
899
        tcg_out_ldst(s, TCG_AREG0, TCG_REG_CALL_STACK,
900
                     TCG_TARGET_CALL_STACK_OFFSET - sizeof(long), HOST_ST_OP);
901
        tcg_out_ldst(s, TCG_AREG0, TCG_REG_CALL_STACK,
902
                     TCG_TARGET_CALL_STACK_OFFSET - sizeof(long), HOST_LD_OP);
903
        break;
904
    case INDEX_op_jmp:
905
    case INDEX_op_br:
906
        tcg_out_branch(s, COND_A, args[0]);
907
        tcg_out_nop(s);
908
        break;
909
    case INDEX_op_movi_i32:
910
        tcg_out_movi(s, TCG_TYPE_I32, args[0], (uint32_t)args[1]);
911
        break;
912

    
913
#if defined(__sparc_v9__) && !defined(__sparc_v8plus__)
914
#define OP_32_64(x)                             \
915
        glue(glue(case INDEX_op_, x), _i32:)    \
916
        glue(glue(case INDEX_op_, x), _i64:)
917
#else
918
#define OP_32_64(x)                             \
919
        glue(glue(case INDEX_op_, x), _i32:)
920
#endif
921
        OP_32_64(ld8u);
922
        tcg_out_ldst(s, args[0], args[1], args[2], LDUB);
923
        break;
924
        OP_32_64(ld8s);
925
        tcg_out_ldst(s, args[0], args[1], args[2], LDSB);
926
        break;
927
        OP_32_64(ld16u);
928
        tcg_out_ldst(s, args[0], args[1], args[2], LDUH);
929
        break;
930
        OP_32_64(ld16s);
931
        tcg_out_ldst(s, args[0], args[1], args[2], LDSH);
932
        break;
933
    case INDEX_op_ld_i32:
934
#if defined(__sparc_v9__) && !defined(__sparc_v8plus__)
935
    case INDEX_op_ld32u_i64:
936
#endif
937
        tcg_out_ldst(s, args[0], args[1], args[2], LDUW);
938
        break;
939
        OP_32_64(st8);
940
        tcg_out_ldst(s, args[0], args[1], args[2], STB);
941
        break;
942
        OP_32_64(st16);
943
        tcg_out_ldst(s, args[0], args[1], args[2], STH);
944
        break;
945
    case INDEX_op_st_i32:
946
#if defined(__sparc_v9__) && !defined(__sparc_v8plus__)
947
    case INDEX_op_st32_i64:
948
#endif
949
        tcg_out_ldst(s, args[0], args[1], args[2], STW);
950
        break;
951
        OP_32_64(add);
952
        c = ARITH_ADD;
953
        goto gen_arith32;
954
        OP_32_64(sub);
955
        c = ARITH_SUB;
956
        goto gen_arith32;
957
        OP_32_64(and);
958
        c = ARITH_AND;
959
        goto gen_arith32;
960
        OP_32_64(or);
961
        c = ARITH_OR;
962
        goto gen_arith32;
963
        OP_32_64(xor);
964
        c = ARITH_XOR;
965
        goto gen_arith32;
966
    case INDEX_op_shl_i32:
967
        c = SHIFT_SLL;
968
        goto gen_arith32;
969
    case INDEX_op_shr_i32:
970
        c = SHIFT_SRL;
971
        goto gen_arith32;
972
    case INDEX_op_sar_i32:
973
        c = SHIFT_SRA;
974
        goto gen_arith32;
975
    case INDEX_op_mul_i32:
976
        c = ARITH_UMUL;
977
        goto gen_arith32;
978
    case INDEX_op_div2_i32:
979
#if defined(__sparc_v9__) || defined(__sparc_v8plus__)
980
        c = ARITH_SDIVX;
981
        goto gen_arith32;
982
#else
983
        tcg_out_sety(s, 0);
984
        c = ARITH_SDIV;
985
        goto gen_arith32;
986
#endif
987
    case INDEX_op_divu2_i32:
988
#if defined(__sparc_v9__) || defined(__sparc_v8plus__)
989
        c = ARITH_UDIVX;
990
        goto gen_arith32;
991
#else
992
        tcg_out_sety(s, 0);
993
        c = ARITH_UDIV;
994
        goto gen_arith32;
995
#endif
996

    
997
    case INDEX_op_brcond_i32:
998
        tcg_out_brcond(s, args[2], args[0], args[1], const_args[1],
999
                       args[3]);
1000
        break;
1001

    
1002
    case INDEX_op_qemu_ld8u:
1003
        tcg_out_qemu_ld(s, args, 0);
1004
        break;
1005
    case INDEX_op_qemu_ld8s:
1006
        tcg_out_qemu_ld(s, args, 0 | 4);
1007
        break;
1008
    case INDEX_op_qemu_ld16u:
1009
        tcg_out_qemu_ld(s, args, 1);
1010
        break;
1011
    case INDEX_op_qemu_ld16s:
1012
        tcg_out_qemu_ld(s, args, 1 | 4);
1013
        break;
1014
    case INDEX_op_qemu_ld32u:
1015
        tcg_out_qemu_ld(s, args, 2);
1016
        break;
1017
    case INDEX_op_qemu_ld32s:
1018
        tcg_out_qemu_ld(s, args, 2 | 4);
1019
        break;
1020
    case INDEX_op_qemu_st8:
1021
        tcg_out_qemu_st(s, args, 0);
1022
        break;
1023
    case INDEX_op_qemu_st16:
1024
        tcg_out_qemu_st(s, args, 1);
1025
        break;
1026
    case INDEX_op_qemu_st32:
1027
        tcg_out_qemu_st(s, args, 2);
1028
        break;
1029

    
1030
#if defined(__sparc_v9__) && !defined(__sparc_v8plus__)
1031
    case INDEX_op_movi_i64:
1032
        tcg_out_movi(s, TCG_TYPE_I64, args[0], args[1]);
1033
        break;
1034
    case INDEX_op_ld32s_i64:
1035
        tcg_out_ldst(s, args[0], args[1], args[2], LDSW);
1036
        break;
1037
    case INDEX_op_ld_i64:
1038
        tcg_out_ldst(s, args[0], args[1], args[2], LDX);
1039
        break;
1040
    case INDEX_op_st_i64:
1041
        tcg_out_ldst(s, args[0], args[1], args[2], STX);
1042
        break;
1043
    case INDEX_op_shl_i64:
1044
        c = SHIFT_SLLX;
1045
        goto gen_arith32;
1046
    case INDEX_op_shr_i64:
1047
        c = SHIFT_SRLX;
1048
        goto gen_arith32;
1049
    case INDEX_op_sar_i64:
1050
        c = SHIFT_SRAX;
1051
        goto gen_arith32;
1052
    case INDEX_op_mul_i64:
1053
        c = ARITH_MULX;
1054
        goto gen_arith32;
1055
    case INDEX_op_div2_i64:
1056
        c = ARITH_SDIVX;
1057
        goto gen_arith32;
1058
    case INDEX_op_divu2_i64:
1059
        c = ARITH_UDIVX;
1060
        goto gen_arith32;
1061

    
1062
    case INDEX_op_brcond_i64:
1063
        tcg_out_brcond(s, args[2], args[0], args[1], const_args[1],
1064
                       args[3]);
1065
        break;
1066
    case INDEX_op_qemu_ld64:
1067
        tcg_out_qemu_ld(s, args, 3);
1068
        break;
1069
    case INDEX_op_qemu_st64:
1070
        tcg_out_qemu_st(s, args, 3);
1071
        break;
1072

    
1073
#endif
1074
    gen_arith32:
1075
        if (const_args[2]) {
1076
            tcg_out_arithi(s, args[0], args[1], args[2], c);
1077
        } else {
1078
            tcg_out_arith(s, args[0], args[1], args[2], c);
1079
        }
1080
        break;
1081

    
1082
    default:
1083
        fprintf(stderr, "unknown opcode 0x%x\n", opc);
1084
        tcg_abort();
1085
    }
1086
}
1087

    
1088
static const TCGTargetOpDef sparc_op_defs[] = {
1089
    { INDEX_op_exit_tb, { } },
1090
    { INDEX_op_goto_tb, { } },
1091
    { INDEX_op_call, { "ri" } },
1092
    { INDEX_op_jmp, { "ri" } },
1093
    { INDEX_op_br, { } },
1094

    
1095
    { INDEX_op_mov_i32, { "r", "r" } },
1096
    { INDEX_op_movi_i32, { "r" } },
1097
    { INDEX_op_ld8u_i32, { "r", "r" } },
1098
    { INDEX_op_ld8s_i32, { "r", "r" } },
1099
    { INDEX_op_ld16u_i32, { "r", "r" } },
1100
    { INDEX_op_ld16s_i32, { "r", "r" } },
1101
    { INDEX_op_ld_i32, { "r", "r" } },
1102
    { INDEX_op_st8_i32, { "r", "r" } },
1103
    { INDEX_op_st16_i32, { "r", "r" } },
1104
    { INDEX_op_st_i32, { "r", "r" } },
1105

    
1106
    { INDEX_op_add_i32, { "r", "r", "rJ" } },
1107
    { INDEX_op_mul_i32, { "r", "r", "rJ" } },
1108
    { INDEX_op_div2_i32, { "r", "r", "0", "1", "r" } },
1109
    { INDEX_op_divu2_i32, { "r", "r", "0", "1", "r" } },
1110
    { INDEX_op_sub_i32, { "r", "r", "rJ" } },
1111
    { INDEX_op_and_i32, { "r", "r", "rJ" } },
1112
    { INDEX_op_or_i32, { "r", "r", "rJ" } },
1113
    { INDEX_op_xor_i32, { "r", "r", "rJ" } },
1114

    
1115
    { INDEX_op_shl_i32, { "r", "r", "rJ" } },
1116
    { INDEX_op_shr_i32, { "r", "r", "rJ" } },
1117
    { INDEX_op_sar_i32, { "r", "r", "rJ" } },
1118

    
1119
    { INDEX_op_brcond_i32, { "r", "ri" } },
1120

    
1121
    { INDEX_op_qemu_ld8u, { "r", "L" } },
1122
    { INDEX_op_qemu_ld8s, { "r", "L" } },
1123
    { INDEX_op_qemu_ld16u, { "r", "L" } },
1124
    { INDEX_op_qemu_ld16s, { "r", "L" } },
1125
    { INDEX_op_qemu_ld32u, { "r", "L" } },
1126
    { INDEX_op_qemu_ld32s, { "r", "L" } },
1127

    
1128
    { INDEX_op_qemu_st8, { "L", "L" } },
1129
    { INDEX_op_qemu_st16, { "L", "L" } },
1130
    { INDEX_op_qemu_st32, { "L", "L" } },
1131

    
1132
#if defined(__sparc_v9__) && !defined(__sparc_v8plus__)
1133
    { INDEX_op_mov_i64, { "r", "r" } },
1134
    { INDEX_op_movi_i64, { "r" } },
1135
    { INDEX_op_ld8u_i64, { "r", "r" } },
1136
    { INDEX_op_ld8s_i64, { "r", "r" } },
1137
    { INDEX_op_ld16u_i64, { "r", "r" } },
1138
    { INDEX_op_ld16s_i64, { "r", "r" } },
1139
    { INDEX_op_ld32u_i64, { "r", "r" } },
1140
    { INDEX_op_ld32s_i64, { "r", "r" } },
1141
    { INDEX_op_ld_i64, { "r", "r" } },
1142
    { INDEX_op_st8_i64, { "r", "r" } },
1143
    { INDEX_op_st16_i64, { "r", "r" } },
1144
    { INDEX_op_st32_i64, { "r", "r" } },
1145
    { INDEX_op_st_i64, { "r", "r" } },
1146
    { INDEX_op_qemu_ld64, { "L", "L" } },
1147
    { INDEX_op_qemu_st64, { "L", "L" } },
1148

    
1149
    { INDEX_op_add_i64, { "r", "r", "rJ" } },
1150
    { INDEX_op_mul_i64, { "r", "r", "rJ" } },
1151
    { INDEX_op_div2_i64, { "r", "r", "0", "1", "r" } },
1152
    { INDEX_op_divu2_i64, { "r", "r", "0", "1", "r" } },
1153
    { INDEX_op_sub_i64, { "r", "r", "rJ" } },
1154
    { INDEX_op_and_i64, { "r", "r", "rJ" } },
1155
    { INDEX_op_or_i64, { "r", "r", "rJ" } },
1156
    { INDEX_op_xor_i64, { "r", "r", "rJ" } },
1157

    
1158
    { INDEX_op_shl_i64, { "r", "r", "rJ" } },
1159
    { INDEX_op_shr_i64, { "r", "r", "rJ" } },
1160
    { INDEX_op_sar_i64, { "r", "r", "rJ" } },
1161

    
1162
    { INDEX_op_brcond_i64, { "r", "ri" } },
1163
#endif
1164
    { -1 },
1165
};
1166

    
1167
void tcg_target_init(TCGContext *s)
1168
{
1169
    tcg_regset_set32(tcg_target_available_regs[TCG_TYPE_I32], 0, 0xffffffff);
1170
#if defined(__sparc_v9__) && !defined(__sparc_v8plus__)
1171
    tcg_regset_set32(tcg_target_available_regs[TCG_TYPE_I64], 0, 0xffffffff);
1172
#endif
1173
    tcg_regset_set32(tcg_target_call_clobber_regs, 0,
1174
                     (1 << TCG_REG_G1) |
1175
                     (1 << TCG_REG_G2) |
1176
                     (1 << TCG_REG_G3) |
1177
                     (1 << TCG_REG_G4) |
1178
                     (1 << TCG_REG_G5) |
1179
                     (1 << TCG_REG_G6) |
1180
                     (1 << TCG_REG_G7) |
1181
                     (1 << TCG_REG_O0) |
1182
                     (1 << TCG_REG_O1) |
1183
                     (1 << TCG_REG_O2) |
1184
                     (1 << TCG_REG_O3) |
1185
                     (1 << TCG_REG_O4) |
1186
                     (1 << TCG_REG_O5) |
1187
                     (1 << TCG_REG_O7));
1188

    
1189
    tcg_regset_clear(s->reserved_regs);
1190
    tcg_regset_set_reg(s->reserved_regs, TCG_REG_G0);
1191
#if defined(__sparc_v9__) && !defined(__sparc_v8plus__)
1192
    tcg_regset_set_reg(s->reserved_regs, TCG_REG_I4); // for internal use
1193
#endif
1194
    tcg_regset_set_reg(s->reserved_regs, TCG_REG_I5); // for internal use
1195
    tcg_regset_set_reg(s->reserved_regs, TCG_REG_I6);
1196
    tcg_regset_set_reg(s->reserved_regs, TCG_REG_I7);
1197
    tcg_regset_set_reg(s->reserved_regs, TCG_REG_O6);
1198
    tcg_regset_set_reg(s->reserved_regs, TCG_REG_O7);
1199
    tcg_add_target_add_op_defs(sparc_op_defs);
1200
}